proc-v6.S 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281
  1. /*
  2. * linux/arch/arm/mm/proc-v6.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. * Modified by Catalin Marinas for noMMU support
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * This is the "shell" of the ARMv6 processor support.
  12. */
  13. #include <linux/linkage.h>
  14. #include <asm/assembler.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/elf.h>
  17. #include <asm/hardware/arm_scu.h>
  18. #include <asm/pgtable-hwdef.h>
  19. #include <asm/pgtable.h>
  20. #include "proc-macros.S"
  21. #define D_CACHE_LINE_SIZE 32
  22. #define TTB_C (1 << 0)
  23. #define TTB_S (1 << 1)
  24. #define TTB_IMP (1 << 2)
  25. #define TTB_RGN_NC (0 << 3)
  26. #define TTB_RGN_WBWA (1 << 3)
  27. #define TTB_RGN_WT (2 << 3)
  28. #define TTB_RGN_WB (3 << 3)
  29. #ifndef CONFIG_SMP
  30. #define TTB_FLAGS TTB_RGN_WBWA
  31. #else
  32. #define TTB_FLAGS TTB_RGN_WBWA|TTB_S
  33. #endif
  34. ENTRY(cpu_v6_proc_init)
  35. mov pc, lr
  36. ENTRY(cpu_v6_proc_fin)
  37. stmfd sp!, {lr}
  38. cpsid if @ disable interrupts
  39. bl v6_flush_kern_cache_all
  40. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  41. bic r0, r0, #0x1000 @ ...i............
  42. bic r0, r0, #0x0006 @ .............ca.
  43. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  44. ldmfd sp!, {pc}
  45. /*
  46. * cpu_v6_reset(loc)
  47. *
  48. * Perform a soft reset of the system. Put the CPU into the
  49. * same state as it would be if it had been reset, and branch
  50. * to what would be the reset vector.
  51. *
  52. * - loc - location to jump to for soft reset
  53. *
  54. * It is assumed that:
  55. */
  56. .align 5
  57. ENTRY(cpu_v6_reset)
  58. mov pc, r0
  59. /*
  60. * cpu_v6_do_idle()
  61. *
  62. * Idle the processor (eg, wait for interrupt).
  63. *
  64. * IRQs are already disabled.
  65. */
  66. ENTRY(cpu_v6_do_idle)
  67. mcr p15, 0, r1, c7, c0, 4 @ wait for interrupt
  68. mov pc, lr
  69. ENTRY(cpu_v6_dcache_clean_area)
  70. #ifndef TLB_CAN_READ_FROM_L1_CACHE
  71. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  72. add r0, r0, #D_CACHE_LINE_SIZE
  73. subs r1, r1, #D_CACHE_LINE_SIZE
  74. bhi 1b
  75. #endif
  76. mov pc, lr
  77. /*
  78. * cpu_arm926_switch_mm(pgd_phys, tsk)
  79. *
  80. * Set the translation table base pointer to be pgd_phys
  81. *
  82. * - pgd_phys - physical address of new TTB
  83. *
  84. * It is assumed that:
  85. * - we are not using split page tables
  86. */
  87. ENTRY(cpu_v6_switch_mm)
  88. #ifdef CONFIG_MMU
  89. mov r2, #0
  90. ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id
  91. orr r0, r0, #TTB_FLAGS
  92. mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
  93. mcr p15, 0, r2, c7, c10, 4 @ drain write buffer
  94. mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
  95. mcr p15, 0, r1, c13, c0, 1 @ set context ID
  96. #endif
  97. mov pc, lr
  98. /*
  99. * cpu_v6_set_pte_ext(ptep, pte, ext)
  100. *
  101. * Set a level 2 translation table entry.
  102. *
  103. * - ptep - pointer to level 2 translation table entry
  104. * (hardware version is stored at -1024 bytes)
  105. * - pte - PTE value to store
  106. * - ext - value for extended PTE bits
  107. *
  108. * Permissions:
  109. * YUWD APX AP1 AP0 SVC User
  110. * 0xxx 0 0 0 no acc no acc
  111. * 100x 1 0 1 r/o no acc
  112. * 10x0 1 0 1 r/o no acc
  113. * 1011 0 0 1 r/w no acc
  114. * 110x 0 1 0 r/w r/o
  115. * 11x0 0 1 0 r/w r/o
  116. * 1111 0 1 1 r/w r/w
  117. */
  118. ENTRY(cpu_v6_set_pte_ext)
  119. #ifdef CONFIG_MMU
  120. str r1, [r0], #-2048 @ linux version
  121. bic r3, r1, #0x000003f0
  122. bic r3, r3, #0x00000003
  123. orr r3, r3, r2
  124. orr r3, r3, #PTE_EXT_AP0 | 2
  125. tst r1, #L_PTE_WRITE
  126. tstne r1, #L_PTE_DIRTY
  127. orreq r3, r3, #PTE_EXT_APX
  128. tst r1, #L_PTE_USER
  129. orrne r3, r3, #PTE_EXT_AP1
  130. tstne r3, #PTE_EXT_APX
  131. bicne r3, r3, #PTE_EXT_APX | PTE_EXT_AP0
  132. tst r1, #L_PTE_YOUNG
  133. biceq r3, r3, #PTE_EXT_APX | PTE_EXT_AP_MASK
  134. tst r1, #L_PTE_EXEC
  135. orreq r3, r3, #PTE_EXT_XN
  136. tst r1, #L_PTE_PRESENT
  137. moveq r3, #0
  138. str r3, [r0]
  139. mcr p15, 0, r0, c7, c10, 1 @ flush_pte
  140. #endif
  141. mov pc, lr
  142. cpu_v6_name:
  143. .asciz "ARMv6-compatible processor"
  144. .align
  145. .section ".text.init", #alloc, #execinstr
  146. /*
  147. * __v6_setup
  148. *
  149. * Initialise TLB, Caches, and MMU state ready to switch the MMU
  150. * on. Return in r0 the new CP15 C1 control register setting.
  151. *
  152. * We automatically detect if we have a Harvard cache, and use the
  153. * Harvard cache control instructions insead of the unified cache
  154. * control instructions.
  155. *
  156. * This should be able to cover all ARMv6 cores.
  157. *
  158. * It is assumed that:
  159. * - cache type register is implemented
  160. */
  161. __v6_setup:
  162. #ifdef CONFIG_SMP
  163. /* Set up the SCU on core 0 only */
  164. mrc p15, 0, r0, c0, c0, 5 @ CPU core number
  165. ands r0, r0, #15
  166. moveq r0, #0x10000000 @ SCU_BASE
  167. orreq r0, r0, #0x00100000
  168. ldreq r5, [r0, #SCU_CTRL]
  169. orreq r5, r5, #1
  170. streq r5, [r0, #SCU_CTRL]
  171. #ifndef CONFIG_CPU_DCACHE_DISABLE
  172. mrc p15, 0, r0, c1, c0, 1 @ Enable SMP/nAMP mode
  173. orr r0, r0, #0x20
  174. mcr p15, 0, r0, c1, c0, 1
  175. #endif
  176. #endif
  177. mov r0, #0
  178. mcr p15, 0, r0, c7, c14, 0 @ clean+invalidate D cache
  179. mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
  180. mcr p15, 0, r0, c7, c15, 0 @ clean+invalidate cache
  181. mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
  182. #ifdef CONFIG_MMU
  183. mcr p15, 0, r0, c8, c7, 0 @ invalidate I + D TLBs
  184. mcr p15, 0, r0, c2, c0, 2 @ TTB control register
  185. orr r4, r4, #TTB_FLAGS
  186. mcr p15, 0, r4, c2, c0, 1 @ load TTB1
  187. #endif /* CONFIG_MMU */
  188. adr r5, v6_crval
  189. ldmia r5, {r5, r6}
  190. mrc p15, 0, r0, c1, c0, 0 @ read control register
  191. bic r0, r0, r5 @ clear bits them
  192. orr r0, r0, r6 @ set them
  193. mov pc, lr @ return to head.S:__ret
  194. /*
  195. * V X F I D LR
  196. * .... ...E PUI. .T.T 4RVI ZFRS BLDP WCAM
  197. * rrrr rrrx xxx0 0101 xxxx xxxx x111 xxxx < forced
  198. * 0 110 0011 1.00 .111 1101 < we want
  199. */
  200. .type v6_crval, #object
  201. v6_crval:
  202. crval clear=0x01e0fb7f, mmuset=0x00c0387d, ucset=0x00c0187c
  203. .type v6_processor_functions, #object
  204. ENTRY(v6_processor_functions)
  205. .word v6_early_abort
  206. .word cpu_v6_proc_init
  207. .word cpu_v6_proc_fin
  208. .word cpu_v6_reset
  209. .word cpu_v6_do_idle
  210. .word cpu_v6_dcache_clean_area
  211. .word cpu_v6_switch_mm
  212. .word cpu_v6_set_pte_ext
  213. .size v6_processor_functions, . - v6_processor_functions
  214. .type cpu_arch_name, #object
  215. cpu_arch_name:
  216. .asciz "armv6"
  217. .size cpu_arch_name, . - cpu_arch_name
  218. .type cpu_elf_name, #object
  219. cpu_elf_name:
  220. .asciz "v6"
  221. .size cpu_elf_name, . - cpu_elf_name
  222. .align
  223. .section ".proc.info.init", #alloc, #execinstr
  224. /*
  225. * Match any ARMv6 processor core.
  226. */
  227. .type __v6_proc_info, #object
  228. __v6_proc_info:
  229. .long 0x0007b000
  230. .long 0x0007f000
  231. .long PMD_TYPE_SECT | \
  232. PMD_SECT_BUFFERABLE | \
  233. PMD_SECT_CACHEABLE | \
  234. PMD_SECT_AP_WRITE | \
  235. PMD_SECT_AP_READ
  236. .long PMD_TYPE_SECT | \
  237. PMD_SECT_XN | \
  238. PMD_SECT_AP_WRITE | \
  239. PMD_SECT_AP_READ
  240. b __v6_setup
  241. .long cpu_arch_name
  242. .long cpu_elf_name
  243. .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_JAVA
  244. .long cpu_v6_name
  245. .long v6_processor_functions
  246. .long v6wbi_tlb_fns
  247. .long v6_user_fns
  248. .long v6_cache_fns
  249. .size __v6_proc_info, . - __v6_proc_info