sl82c105.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485
  1. /*
  2. * linux/drivers/ide/pci/sl82c105.c
  3. *
  4. * SL82C105/Winbond 553 IDE driver
  5. *
  6. * Maintainer unknown.
  7. *
  8. * Drive tuning added from Rebel.com's kernel sources
  9. * -- Russell King (15/11/98) linux@arm.linux.org.uk
  10. *
  11. * Merge in Russell's HW workarounds, fix various problems
  12. * with the timing registers setup.
  13. * -- Benjamin Herrenschmidt (01/11/03) benh@kernel.crashing.org
  14. *
  15. * Copyright (C) 2006-2007 MontaVista Software, Inc. <source@mvista.com>
  16. */
  17. #include <linux/types.h>
  18. #include <linux/module.h>
  19. #include <linux/kernel.h>
  20. #include <linux/timer.h>
  21. #include <linux/mm.h>
  22. #include <linux/ioport.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/blkdev.h>
  25. #include <linux/hdreg.h>
  26. #include <linux/pci.h>
  27. #include <linux/ide.h>
  28. #include <asm/io.h>
  29. #include <asm/dma.h>
  30. #undef DEBUG
  31. #ifdef DEBUG
  32. #define DBG(arg) printk arg
  33. #else
  34. #define DBG(fmt,...)
  35. #endif
  36. /*
  37. * SL82C105 PCI config register 0x40 bits.
  38. */
  39. #define CTRL_IDE_IRQB (1 << 30)
  40. #define CTRL_IDE_IRQA (1 << 28)
  41. #define CTRL_LEGIRQ (1 << 11)
  42. #define CTRL_P1F16 (1 << 5)
  43. #define CTRL_P1EN (1 << 4)
  44. #define CTRL_P0F16 (1 << 1)
  45. #define CTRL_P0EN (1 << 0)
  46. /*
  47. * Convert a PIO mode and cycle time to the required on/off times
  48. * for the interface. This has protection against runaway timings.
  49. */
  50. static unsigned int get_pio_timings(ide_drive_t *drive, u8 pio)
  51. {
  52. unsigned int cmd_on, cmd_off;
  53. u8 iordy = 0;
  54. cmd_on = (ide_pio_timings[pio].active_time + 29) / 30;
  55. cmd_off = (ide_pio_cycle_time(drive, pio) - 30 * cmd_on + 29) / 30;
  56. if (cmd_on == 0)
  57. cmd_on = 1;
  58. if (cmd_off == 0)
  59. cmd_off = 1;
  60. if (pio > 2 || ide_dev_has_iordy(drive->id))
  61. iordy = 0x40;
  62. return (cmd_on - 1) << 8 | (cmd_off - 1) | iordy;
  63. }
  64. /*
  65. * Configure the chipset for PIO mode.
  66. */
  67. static u8 sl82c105_tune_pio(ide_drive_t *drive, u8 pio)
  68. {
  69. struct pci_dev *dev = HWIF(drive)->pci_dev;
  70. int reg = 0x44 + drive->dn * 4;
  71. u16 drv_ctrl;
  72. DBG(("sl82c105_tune_pio(drive:%s, pio:%u)\n", drive->name, pio));
  73. pio = ide_get_best_pio_mode(drive, pio, 5);
  74. drv_ctrl = get_pio_timings(drive, pio);
  75. /*
  76. * Store the PIO timings so that we can restore them
  77. * in case DMA will be turned off...
  78. */
  79. drive->drive_data &= 0xffff0000;
  80. drive->drive_data |= drv_ctrl;
  81. if (!drive->using_dma) {
  82. /*
  83. * If we are actually using MW DMA, then we can not
  84. * reprogram the interface drive control register.
  85. */
  86. pci_write_config_word(dev, reg, drv_ctrl);
  87. pci_read_config_word (dev, reg, &drv_ctrl);
  88. }
  89. printk(KERN_DEBUG "%s: selected %s (%dns) (%04X)\n", drive->name,
  90. ide_xfer_verbose(pio + XFER_PIO_0),
  91. ide_pio_cycle_time(drive, pio), drv_ctrl);
  92. return pio;
  93. }
  94. /*
  95. * Configure the drive and chipset for a new transfer speed.
  96. */
  97. static int sl82c105_tune_chipset(ide_drive_t *drive, const u8 speed)
  98. {
  99. static u16 mwdma_timings[] = {0x0707, 0x0201, 0x0200};
  100. u16 drv_ctrl;
  101. DBG(("sl82c105_tune_chipset(drive:%s, speed:%s)\n",
  102. drive->name, ide_xfer_verbose(speed)));
  103. switch (speed) {
  104. case XFER_MW_DMA_2:
  105. case XFER_MW_DMA_1:
  106. case XFER_MW_DMA_0:
  107. drv_ctrl = mwdma_timings[speed - XFER_MW_DMA_0];
  108. /*
  109. * Store the DMA timings so that we can actually program
  110. * them when DMA will be turned on...
  111. */
  112. drive->drive_data &= 0x0000ffff;
  113. drive->drive_data |= (unsigned long)drv_ctrl << 16;
  114. /*
  115. * If we are already using DMA, we just reprogram
  116. * the drive control register.
  117. */
  118. if (drive->using_dma) {
  119. struct pci_dev *dev = HWIF(drive)->pci_dev;
  120. int reg = 0x44 + drive->dn * 4;
  121. pci_write_config_word(dev, reg, drv_ctrl);
  122. }
  123. break;
  124. case XFER_PIO_5:
  125. case XFER_PIO_4:
  126. case XFER_PIO_3:
  127. case XFER_PIO_2:
  128. case XFER_PIO_1:
  129. case XFER_PIO_0:
  130. (void) sl82c105_tune_pio(drive, speed - XFER_PIO_0);
  131. break;
  132. default:
  133. return -1;
  134. }
  135. return ide_config_drive_speed(drive, speed);
  136. }
  137. /*
  138. * Check to see if the drive and chipset are capable of DMA mode.
  139. */
  140. static int sl82c105_ide_dma_check(ide_drive_t *drive)
  141. {
  142. DBG(("sl82c105_ide_dma_check(drive:%s)\n", drive->name));
  143. if (ide_tune_dma(drive))
  144. return 0;
  145. return -1;
  146. }
  147. /*
  148. * The SL82C105 holds off all IDE interrupts while in DMA mode until
  149. * all DMA activity is completed. Sometimes this causes problems (eg,
  150. * when the drive wants to report an error condition).
  151. *
  152. * 0x7e is a "chip testing" register. Bit 2 resets the DMA controller
  153. * state machine. We need to kick this to work around various bugs.
  154. */
  155. static inline void sl82c105_reset_host(struct pci_dev *dev)
  156. {
  157. u16 val;
  158. pci_read_config_word(dev, 0x7e, &val);
  159. pci_write_config_word(dev, 0x7e, val | (1 << 2));
  160. pci_write_config_word(dev, 0x7e, val & ~(1 << 2));
  161. }
  162. /*
  163. * If we get an IRQ timeout, it might be that the DMA state machine
  164. * got confused. Fix from Todd Inglett. Details from Winbond.
  165. *
  166. * This function is called when the IDE timer expires, the drive
  167. * indicates that it is READY, and we were waiting for DMA to complete.
  168. */
  169. static void sl82c105_dma_lost_irq(ide_drive_t *drive)
  170. {
  171. ide_hwif_t *hwif = HWIF(drive);
  172. struct pci_dev *dev = hwif->pci_dev;
  173. u32 val, mask = hwif->channel ? CTRL_IDE_IRQB : CTRL_IDE_IRQA;
  174. u8 dma_cmd;
  175. printk("sl82c105: lost IRQ, resetting host\n");
  176. /*
  177. * Check the raw interrupt from the drive.
  178. */
  179. pci_read_config_dword(dev, 0x40, &val);
  180. if (val & mask)
  181. printk("sl82c105: drive was requesting IRQ, but host lost it\n");
  182. /*
  183. * Was DMA enabled? If so, disable it - we're resetting the
  184. * host. The IDE layer will be handling the drive for us.
  185. */
  186. dma_cmd = inb(hwif->dma_command);
  187. if (dma_cmd & 1) {
  188. outb(dma_cmd & ~1, hwif->dma_command);
  189. printk("sl82c105: DMA was enabled\n");
  190. }
  191. sl82c105_reset_host(dev);
  192. }
  193. /*
  194. * ATAPI devices can cause the SL82C105 DMA state machine to go gaga.
  195. * Winbond recommend that the DMA state machine is reset prior to
  196. * setting the bus master DMA enable bit.
  197. *
  198. * The generic IDE core will have disabled the BMEN bit before this
  199. * function is called.
  200. */
  201. static void sl82c105_dma_start(ide_drive_t *drive)
  202. {
  203. ide_hwif_t *hwif = HWIF(drive);
  204. struct pci_dev *dev = hwif->pci_dev;
  205. sl82c105_reset_host(dev);
  206. ide_dma_start(drive);
  207. }
  208. static void sl82c105_dma_timeout(ide_drive_t *drive)
  209. {
  210. DBG(("sl82c105_dma_timeout(drive:%s)\n", drive->name));
  211. sl82c105_reset_host(HWIF(drive)->pci_dev);
  212. ide_dma_timeout(drive);
  213. }
  214. static int sl82c105_ide_dma_on(ide_drive_t *drive)
  215. {
  216. struct pci_dev *dev = HWIF(drive)->pci_dev;
  217. int rc, reg = 0x44 + drive->dn * 4;
  218. DBG(("sl82c105_ide_dma_on(drive:%s)\n", drive->name));
  219. rc = __ide_dma_on(drive);
  220. if (rc == 0) {
  221. pci_write_config_word(dev, reg, drive->drive_data >> 16);
  222. printk(KERN_INFO "%s: DMA enabled\n", drive->name);
  223. }
  224. return rc;
  225. }
  226. static void sl82c105_dma_off_quietly(ide_drive_t *drive)
  227. {
  228. struct pci_dev *dev = HWIF(drive)->pci_dev;
  229. int reg = 0x44 + drive->dn * 4;
  230. DBG(("sl82c105_dma_off_quietly(drive:%s)\n", drive->name));
  231. pci_write_config_word(dev, reg, drive->drive_data);
  232. ide_dma_off_quietly(drive);
  233. }
  234. /*
  235. * Ok, that is nasty, but we must make sure the DMA timings
  236. * won't be used for a PIO access. The solution here is
  237. * to make sure the 16 bits mode is diabled on the channel
  238. * when DMA is enabled, thus causing the chip to use PIO0
  239. * timings for those operations.
  240. */
  241. static void sl82c105_selectproc(ide_drive_t *drive)
  242. {
  243. ide_hwif_t *hwif = HWIF(drive);
  244. struct pci_dev *dev = hwif->pci_dev;
  245. u32 val, old, mask;
  246. //DBG(("sl82c105_selectproc(drive:%s)\n", drive->name));
  247. mask = hwif->channel ? CTRL_P1F16 : CTRL_P0F16;
  248. old = val = (u32)pci_get_drvdata(dev);
  249. if (drive->using_dma)
  250. val &= ~mask;
  251. else
  252. val |= mask;
  253. if (old != val) {
  254. pci_write_config_dword(dev, 0x40, val);
  255. pci_set_drvdata(dev, (void *)val);
  256. }
  257. }
  258. /*
  259. * ATA reset will clear the 16 bits mode in the control
  260. * register, we need to update our cache
  261. */
  262. static void sl82c105_resetproc(ide_drive_t *drive)
  263. {
  264. struct pci_dev *dev = HWIF(drive)->pci_dev;
  265. u32 val;
  266. DBG(("sl82c105_resetproc(drive:%s)\n", drive->name));
  267. pci_read_config_dword(dev, 0x40, &val);
  268. pci_set_drvdata(dev, (void *)val);
  269. }
  270. /*
  271. * We only deal with PIO mode here - DMA mode 'using_dma' is not
  272. * initialised at the point that this function is called.
  273. */
  274. static void sl82c105_tune_drive(ide_drive_t *drive, u8 pio)
  275. {
  276. DBG(("sl82c105_tune_drive(drive:%s, pio:%u)\n", drive->name, pio));
  277. pio = sl82c105_tune_pio(drive, pio);
  278. (void) ide_config_drive_speed(drive, XFER_PIO_0 + pio);
  279. }
  280. /*
  281. * Return the revision of the Winbond bridge
  282. * which this function is part of.
  283. */
  284. static unsigned int sl82c105_bridge_revision(struct pci_dev *dev)
  285. {
  286. struct pci_dev *bridge;
  287. /*
  288. * The bridge should be part of the same device, but function 0.
  289. */
  290. bridge = pci_get_bus_and_slot(dev->bus->number,
  291. PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
  292. if (!bridge)
  293. return -1;
  294. /*
  295. * Make sure it is a Winbond 553 and is an ISA bridge.
  296. */
  297. if (bridge->vendor != PCI_VENDOR_ID_WINBOND ||
  298. bridge->device != PCI_DEVICE_ID_WINBOND_83C553 ||
  299. bridge->class >> 8 != PCI_CLASS_BRIDGE_ISA) {
  300. pci_dev_put(bridge);
  301. return -1;
  302. }
  303. /*
  304. * We need to find function 0's revision, not function 1
  305. */
  306. pci_dev_put(bridge);
  307. return bridge->revision;
  308. }
  309. /*
  310. * Enable the PCI device
  311. *
  312. * --BenH: It's arch fixup code that should enable channels that
  313. * have not been enabled by firmware. I decided we can still enable
  314. * channel 0 here at least, but channel 1 has to be enabled by
  315. * firmware or arch code. We still set both to 16 bits mode.
  316. */
  317. static unsigned int __devinit init_chipset_sl82c105(struct pci_dev *dev, const char *msg)
  318. {
  319. u32 val;
  320. DBG(("init_chipset_sl82c105()\n"));
  321. pci_read_config_dword(dev, 0x40, &val);
  322. val |= CTRL_P0EN | CTRL_P0F16 | CTRL_P1F16;
  323. pci_write_config_dword(dev, 0x40, val);
  324. pci_set_drvdata(dev, (void *)val);
  325. return dev->irq;
  326. }
  327. /*
  328. * Initialise IDE channel
  329. */
  330. static void __devinit init_hwif_sl82c105(ide_hwif_t *hwif)
  331. {
  332. unsigned int rev;
  333. DBG(("init_hwif_sl82c105(hwif: ide%d)\n", hwif->index));
  334. hwif->tuneproc = &sl82c105_tune_drive;
  335. hwif->speedproc = &sl82c105_tune_chipset;
  336. hwif->selectproc = &sl82c105_selectproc;
  337. hwif->resetproc = &sl82c105_resetproc;
  338. /*
  339. * We support 32-bit I/O on this interface, and
  340. * it doesn't have problems with interrupts.
  341. */
  342. hwif->drives[0].io_32bit = hwif->drives[1].io_32bit = 1;
  343. hwif->drives[0].unmask = hwif->drives[1].unmask = 1;
  344. /*
  345. * We always autotune PIO, this is done before DMA is checked,
  346. * so there's no risk of accidentally disabling DMA
  347. */
  348. hwif->drives[0].autotune = hwif->drives[1].autotune = 1;
  349. if (!hwif->dma_base)
  350. return;
  351. rev = sl82c105_bridge_revision(hwif->pci_dev);
  352. if (rev <= 5) {
  353. /*
  354. * Never ever EVER under any circumstances enable
  355. * DMA when the bridge is this old.
  356. */
  357. printk(" %s: Winbond W83C553 bridge revision %d, "
  358. "BM-DMA disabled\n", hwif->name, rev);
  359. return;
  360. }
  361. hwif->atapi_dma = 1;
  362. hwif->mwdma_mask = 0x07;
  363. hwif->ide_dma_check = &sl82c105_ide_dma_check;
  364. hwif->ide_dma_on = &sl82c105_ide_dma_on;
  365. hwif->dma_off_quietly = &sl82c105_dma_off_quietly;
  366. hwif->dma_lost_irq = &sl82c105_dma_lost_irq;
  367. hwif->dma_start = &sl82c105_dma_start;
  368. hwif->dma_timeout = &sl82c105_dma_timeout;
  369. if (!noautodma)
  370. hwif->autodma = 1;
  371. hwif->drives[0].autodma = hwif->drives[1].autodma = hwif->autodma;
  372. if (hwif->mate)
  373. hwif->serialized = hwif->mate->serialized = 1;
  374. }
  375. static ide_pci_device_t sl82c105_chipset __devinitdata = {
  376. .name = "W82C105",
  377. .init_chipset = init_chipset_sl82c105,
  378. .init_hwif = init_hwif_sl82c105,
  379. .autodma = NOAUTODMA,
  380. .enablebits = {{0x40,0x01,0x01}, {0x40,0x10,0x10}},
  381. .bootable = ON_BOARD,
  382. .pio_mask = ATA_PIO5,
  383. };
  384. static int __devinit sl82c105_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  385. {
  386. return ide_setup_pci_device(dev, &sl82c105_chipset);
  387. }
  388. static struct pci_device_id sl82c105_pci_tbl[] = {
  389. { PCI_DEVICE(PCI_VENDOR_ID_WINBOND, PCI_DEVICE_ID_WINBOND_82C105), 0},
  390. { 0, },
  391. };
  392. MODULE_DEVICE_TABLE(pci, sl82c105_pci_tbl);
  393. static struct pci_driver driver = {
  394. .name = "W82C105_IDE",
  395. .id_table = sl82c105_pci_tbl,
  396. .probe = sl82c105_init_one,
  397. };
  398. static int __init sl82c105_ide_init(void)
  399. {
  400. return ide_pci_register_driver(&driver);
  401. }
  402. module_init(sl82c105_ide_init);
  403. MODULE_DESCRIPTION("PCI driver module for W82C105 IDE");
  404. MODULE_LICENSE("GPL");