setup.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073
  1. /*
  2. * Architecture-specific setup.
  3. *
  4. * Copyright (C) 1998-2001, 2003-2004 Hewlett-Packard Co
  5. * David Mosberger-Tang <davidm@hpl.hp.com>
  6. * Stephane Eranian <eranian@hpl.hp.com>
  7. * Copyright (C) 2000, 2004 Intel Corp
  8. * Rohit Seth <rohit.seth@intel.com>
  9. * Suresh Siddha <suresh.b.siddha@intel.com>
  10. * Gordon Jin <gordon.jin@intel.com>
  11. * Copyright (C) 1999 VA Linux Systems
  12. * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
  13. *
  14. * 12/26/04 S.Siddha, G.Jin, R.Seth
  15. * Add multi-threading and multi-core detection
  16. * 11/12/01 D.Mosberger Convert get_cpuinfo() to seq_file based show_cpuinfo().
  17. * 04/04/00 D.Mosberger renamed cpu_initialized to cpu_online_map
  18. * 03/31/00 R.Seth cpu_initialized and current->processor fixes
  19. * 02/04/00 D.Mosberger some more get_cpuinfo fixes...
  20. * 02/01/00 R.Seth fixed get_cpuinfo for SMP
  21. * 01/07/99 S.Eranian added the support for command line argument
  22. * 06/24/99 W.Drummond added boot_cpu_data.
  23. * 05/28/05 Z. Menyhart Dynamic stride size for "flush_icache_range()"
  24. */
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/acpi.h>
  28. #include <linux/bootmem.h>
  29. #include <linux/console.h>
  30. #include <linux/delay.h>
  31. #include <linux/kernel.h>
  32. #include <linux/reboot.h>
  33. #include <linux/sched.h>
  34. #include <linux/seq_file.h>
  35. #include <linux/string.h>
  36. #include <linux/threads.h>
  37. #include <linux/screen_info.h>
  38. #include <linux/dmi.h>
  39. #include <linux/serial.h>
  40. #include <linux/serial_core.h>
  41. #include <linux/efi.h>
  42. #include <linux/initrd.h>
  43. #include <linux/pm.h>
  44. #include <linux/cpufreq.h>
  45. #include <linux/kexec.h>
  46. #include <linux/crash_dump.h>
  47. #include <asm/ia32.h>
  48. #include <asm/machvec.h>
  49. #include <asm/mca.h>
  50. #include <asm/meminit.h>
  51. #include <asm/page.h>
  52. #include <asm/paravirt.h>
  53. #include <asm/patch.h>
  54. #include <asm/pgtable.h>
  55. #include <asm/processor.h>
  56. #include <asm/sal.h>
  57. #include <asm/sections.h>
  58. #include <asm/setup.h>
  59. #include <asm/smp.h>
  60. #include <asm/system.h>
  61. #include <asm/tlbflush.h>
  62. #include <asm/unistd.h>
  63. #include <asm/hpsim.h>
  64. #if defined(CONFIG_SMP) && (IA64_CPU_SIZE > PAGE_SIZE)
  65. # error "struct cpuinfo_ia64 too big!"
  66. #endif
  67. #ifdef CONFIG_SMP
  68. unsigned long __per_cpu_offset[NR_CPUS];
  69. EXPORT_SYMBOL(__per_cpu_offset);
  70. #endif
  71. DEFINE_PER_CPU(struct cpuinfo_ia64, cpu_info);
  72. DEFINE_PER_CPU(unsigned long, local_per_cpu_offset);
  73. unsigned long ia64_cycles_per_usec;
  74. struct ia64_boot_param *ia64_boot_param;
  75. struct screen_info screen_info;
  76. unsigned long vga_console_iobase;
  77. unsigned long vga_console_membase;
  78. static struct resource data_resource = {
  79. .name = "Kernel data",
  80. .flags = IORESOURCE_BUSY | IORESOURCE_MEM
  81. };
  82. static struct resource code_resource = {
  83. .name = "Kernel code",
  84. .flags = IORESOURCE_BUSY | IORESOURCE_MEM
  85. };
  86. static struct resource bss_resource = {
  87. .name = "Kernel bss",
  88. .flags = IORESOURCE_BUSY | IORESOURCE_MEM
  89. };
  90. unsigned long ia64_max_cacheline_size;
  91. int dma_get_cache_alignment(void)
  92. {
  93. return ia64_max_cacheline_size;
  94. }
  95. EXPORT_SYMBOL(dma_get_cache_alignment);
  96. unsigned long ia64_iobase; /* virtual address for I/O accesses */
  97. EXPORT_SYMBOL(ia64_iobase);
  98. struct io_space io_space[MAX_IO_SPACES];
  99. EXPORT_SYMBOL(io_space);
  100. unsigned int num_io_spaces;
  101. /*
  102. * "flush_icache_range()" needs to know what processor dependent stride size to use
  103. * when it makes i-cache(s) coherent with d-caches.
  104. */
  105. #define I_CACHE_STRIDE_SHIFT 5 /* Safest way to go: 32 bytes by 32 bytes */
  106. unsigned long ia64_i_cache_stride_shift = ~0;
  107. /*
  108. * The merge_mask variable needs to be set to (max(iommu_page_size(iommu)) - 1). This
  109. * mask specifies a mask of address bits that must be 0 in order for two buffers to be
  110. * mergeable by the I/O MMU (i.e., the end address of the first buffer and the start
  111. * address of the second buffer must be aligned to (merge_mask+1) in order to be
  112. * mergeable). By default, we assume there is no I/O MMU which can merge physically
  113. * discontiguous buffers, so we set the merge_mask to ~0UL, which corresponds to a iommu
  114. * page-size of 2^64.
  115. */
  116. unsigned long ia64_max_iommu_merge_mask = ~0UL;
  117. EXPORT_SYMBOL(ia64_max_iommu_merge_mask);
  118. /*
  119. * We use a special marker for the end of memory and it uses the extra (+1) slot
  120. */
  121. struct rsvd_region rsvd_region[IA64_MAX_RSVD_REGIONS + 1] __initdata;
  122. int num_rsvd_regions __initdata;
  123. /*
  124. * Filter incoming memory segments based on the primitive map created from the boot
  125. * parameters. Segments contained in the map are removed from the memory ranges. A
  126. * caller-specified function is called with the memory ranges that remain after filtering.
  127. * This routine does not assume the incoming segments are sorted.
  128. */
  129. int __init
  130. filter_rsvd_memory (unsigned long start, unsigned long end, void *arg)
  131. {
  132. unsigned long range_start, range_end, prev_start;
  133. void (*func)(unsigned long, unsigned long, int);
  134. int i;
  135. #if IGNORE_PFN0
  136. if (start == PAGE_OFFSET) {
  137. printk(KERN_WARNING "warning: skipping physical page 0\n");
  138. start += PAGE_SIZE;
  139. if (start >= end) return 0;
  140. }
  141. #endif
  142. /*
  143. * lowest possible address(walker uses virtual)
  144. */
  145. prev_start = PAGE_OFFSET;
  146. func = arg;
  147. for (i = 0; i < num_rsvd_regions; ++i) {
  148. range_start = max(start, prev_start);
  149. range_end = min(end, rsvd_region[i].start);
  150. if (range_start < range_end)
  151. call_pernode_memory(__pa(range_start), range_end - range_start, func);
  152. /* nothing more available in this segment */
  153. if (range_end == end) return 0;
  154. prev_start = rsvd_region[i].end;
  155. }
  156. /* end of memory marker allows full processing inside loop body */
  157. return 0;
  158. }
  159. /*
  160. * Similar to "filter_rsvd_memory()", but the reserved memory ranges
  161. * are not filtered out.
  162. */
  163. int __init
  164. filter_memory(unsigned long start, unsigned long end, void *arg)
  165. {
  166. void (*func)(unsigned long, unsigned long, int);
  167. #if IGNORE_PFN0
  168. if (start == PAGE_OFFSET) {
  169. printk(KERN_WARNING "warning: skipping physical page 0\n");
  170. start += PAGE_SIZE;
  171. if (start >= end)
  172. return 0;
  173. }
  174. #endif
  175. func = arg;
  176. if (start < end)
  177. call_pernode_memory(__pa(start), end - start, func);
  178. return 0;
  179. }
  180. static void __init
  181. sort_regions (struct rsvd_region *rsvd_region, int max)
  182. {
  183. int j;
  184. /* simple bubble sorting */
  185. while (max--) {
  186. for (j = 0; j < max; ++j) {
  187. if (rsvd_region[j].start > rsvd_region[j+1].start) {
  188. struct rsvd_region tmp;
  189. tmp = rsvd_region[j];
  190. rsvd_region[j] = rsvd_region[j + 1];
  191. rsvd_region[j + 1] = tmp;
  192. }
  193. }
  194. }
  195. }
  196. /*
  197. * Request address space for all standard resources
  198. */
  199. static int __init register_memory(void)
  200. {
  201. code_resource.start = ia64_tpa(_text);
  202. code_resource.end = ia64_tpa(_etext) - 1;
  203. data_resource.start = ia64_tpa(_etext);
  204. data_resource.end = ia64_tpa(_edata) - 1;
  205. bss_resource.start = ia64_tpa(__bss_start);
  206. bss_resource.end = ia64_tpa(_end) - 1;
  207. efi_initialize_iomem_resources(&code_resource, &data_resource,
  208. &bss_resource);
  209. return 0;
  210. }
  211. __initcall(register_memory);
  212. #ifdef CONFIG_KEXEC
  213. /*
  214. * This function checks if the reserved crashkernel is allowed on the specific
  215. * IA64 machine flavour. Machines without an IO TLB use swiotlb and require
  216. * some memory below 4 GB (i.e. in 32 bit area), see the implementation of
  217. * lib/swiotlb.c. The hpzx1 architecture has an IO TLB but cannot use that
  218. * in kdump case. See the comment in sba_init() in sba_iommu.c.
  219. *
  220. * So, the only machvec that really supports loading the kdump kernel
  221. * over 4 GB is "sn2".
  222. */
  223. static int __init check_crashkernel_memory(unsigned long pbase, size_t size)
  224. {
  225. if (ia64_platform_is("sn2") || ia64_platform_is("uv"))
  226. return 1;
  227. else
  228. return pbase < (1UL << 32);
  229. }
  230. static void __init setup_crashkernel(unsigned long total, int *n)
  231. {
  232. unsigned long long base = 0, size = 0;
  233. int ret;
  234. ret = parse_crashkernel(boot_command_line, total,
  235. &size, &base);
  236. if (ret == 0 && size > 0) {
  237. if (!base) {
  238. sort_regions(rsvd_region, *n);
  239. base = kdump_find_rsvd_region(size,
  240. rsvd_region, *n);
  241. }
  242. if (!check_crashkernel_memory(base, size)) {
  243. pr_warning("crashkernel: There would be kdump memory "
  244. "at %ld GB but this is unusable because it "
  245. "must\nbe below 4 GB. Change the memory "
  246. "configuration of the machine.\n",
  247. (unsigned long)(base >> 30));
  248. return;
  249. }
  250. if (base != ~0UL) {
  251. printk(KERN_INFO "Reserving %ldMB of memory at %ldMB "
  252. "for crashkernel (System RAM: %ldMB)\n",
  253. (unsigned long)(size >> 20),
  254. (unsigned long)(base >> 20),
  255. (unsigned long)(total >> 20));
  256. rsvd_region[*n].start =
  257. (unsigned long)__va(base);
  258. rsvd_region[*n].end =
  259. (unsigned long)__va(base + size);
  260. (*n)++;
  261. crashk_res.start = base;
  262. crashk_res.end = base + size - 1;
  263. }
  264. }
  265. efi_memmap_res.start = ia64_boot_param->efi_memmap;
  266. efi_memmap_res.end = efi_memmap_res.start +
  267. ia64_boot_param->efi_memmap_size;
  268. boot_param_res.start = __pa(ia64_boot_param);
  269. boot_param_res.end = boot_param_res.start +
  270. sizeof(*ia64_boot_param);
  271. }
  272. #else
  273. static inline void __init setup_crashkernel(unsigned long total, int *n)
  274. {}
  275. #endif
  276. /**
  277. * reserve_memory - setup reserved memory areas
  278. *
  279. * Setup the reserved memory areas set aside for the boot parameters,
  280. * initrd, etc. There are currently %IA64_MAX_RSVD_REGIONS defined,
  281. * see arch/ia64/include/asm/meminit.h if you need to define more.
  282. */
  283. void __init
  284. reserve_memory (void)
  285. {
  286. int n = 0;
  287. unsigned long total_memory;
  288. /*
  289. * none of the entries in this table overlap
  290. */
  291. rsvd_region[n].start = (unsigned long) ia64_boot_param;
  292. rsvd_region[n].end = rsvd_region[n].start + sizeof(*ia64_boot_param);
  293. n++;
  294. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->efi_memmap);
  295. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->efi_memmap_size;
  296. n++;
  297. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->command_line);
  298. rsvd_region[n].end = (rsvd_region[n].start
  299. + strlen(__va(ia64_boot_param->command_line)) + 1);
  300. n++;
  301. rsvd_region[n].start = (unsigned long) ia64_imva((void *)KERNEL_START);
  302. rsvd_region[n].end = (unsigned long) ia64_imva(_end);
  303. n++;
  304. n += paravirt_reserve_memory(&rsvd_region[n]);
  305. #ifdef CONFIG_BLK_DEV_INITRD
  306. if (ia64_boot_param->initrd_start) {
  307. rsvd_region[n].start = (unsigned long)__va(ia64_boot_param->initrd_start);
  308. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->initrd_size;
  309. n++;
  310. }
  311. #endif
  312. #ifdef CONFIG_CRASH_KERNEL
  313. if (reserve_elfcorehdr(&rsvd_region[n].start,
  314. &rsvd_region[n].end) == 0)
  315. n++;
  316. #endif
  317. total_memory = efi_memmap_init(&rsvd_region[n].start, &rsvd_region[n].end);
  318. n++;
  319. setup_crashkernel(total_memory, &n);
  320. /* end of memory marker */
  321. rsvd_region[n].start = ~0UL;
  322. rsvd_region[n].end = ~0UL;
  323. n++;
  324. num_rsvd_regions = n;
  325. BUG_ON(IA64_MAX_RSVD_REGIONS + 1 < n);
  326. sort_regions(rsvd_region, num_rsvd_regions);
  327. }
  328. /**
  329. * find_initrd - get initrd parameters from the boot parameter structure
  330. *
  331. * Grab the initrd start and end from the boot parameter struct given us by
  332. * the boot loader.
  333. */
  334. void __init
  335. find_initrd (void)
  336. {
  337. #ifdef CONFIG_BLK_DEV_INITRD
  338. if (ia64_boot_param->initrd_start) {
  339. initrd_start = (unsigned long)__va(ia64_boot_param->initrd_start);
  340. initrd_end = initrd_start+ia64_boot_param->initrd_size;
  341. printk(KERN_INFO "Initial ramdisk at: 0x%lx (%lu bytes)\n",
  342. initrd_start, ia64_boot_param->initrd_size);
  343. }
  344. #endif
  345. }
  346. static void __init
  347. io_port_init (void)
  348. {
  349. unsigned long phys_iobase;
  350. /*
  351. * Set `iobase' based on the EFI memory map or, failing that, the
  352. * value firmware left in ar.k0.
  353. *
  354. * Note that in ia32 mode, IN/OUT instructions use ar.k0 to compute
  355. * the port's virtual address, so ia32_load_state() loads it with a
  356. * user virtual address. But in ia64 mode, glibc uses the
  357. * *physical* address in ar.k0 to mmap the appropriate area from
  358. * /dev/mem, and the inX()/outX() interfaces use MMIO. In both
  359. * cases, user-mode can only use the legacy 0-64K I/O port space.
  360. *
  361. * ar.k0 is not involved in kernel I/O port accesses, which can use
  362. * any of the I/O port spaces and are done via MMIO using the
  363. * virtual mmio_base from the appropriate io_space[].
  364. */
  365. phys_iobase = efi_get_iobase();
  366. if (!phys_iobase) {
  367. phys_iobase = ia64_get_kr(IA64_KR_IO_BASE);
  368. printk(KERN_INFO "No I/O port range found in EFI memory map, "
  369. "falling back to AR.KR0 (0x%lx)\n", phys_iobase);
  370. }
  371. ia64_iobase = (unsigned long) ioremap(phys_iobase, 0);
  372. ia64_set_kr(IA64_KR_IO_BASE, __pa(ia64_iobase));
  373. /* setup legacy IO port space */
  374. io_space[0].mmio_base = ia64_iobase;
  375. io_space[0].sparse = 1;
  376. num_io_spaces = 1;
  377. }
  378. /**
  379. * early_console_setup - setup debugging console
  380. *
  381. * Consoles started here require little enough setup that we can start using
  382. * them very early in the boot process, either right after the machine
  383. * vector initialization, or even before if the drivers can detect their hw.
  384. *
  385. * Returns non-zero if a console couldn't be setup.
  386. */
  387. static inline int __init
  388. early_console_setup (char *cmdline)
  389. {
  390. int earlycons = 0;
  391. #ifdef CONFIG_SERIAL_SGI_L1_CONSOLE
  392. {
  393. extern int sn_serial_console_early_setup(void);
  394. if (!sn_serial_console_early_setup())
  395. earlycons++;
  396. }
  397. #endif
  398. #ifdef CONFIG_EFI_PCDP
  399. if (!efi_setup_pcdp_console(cmdline))
  400. earlycons++;
  401. #endif
  402. if (!simcons_register())
  403. earlycons++;
  404. return (earlycons) ? 0 : -1;
  405. }
  406. static inline void
  407. mark_bsp_online (void)
  408. {
  409. #ifdef CONFIG_SMP
  410. /* If we register an early console, allow CPU 0 to printk */
  411. cpu_set(smp_processor_id(), cpu_online_map);
  412. #endif
  413. }
  414. static __initdata int nomca;
  415. static __init int setup_nomca(char *s)
  416. {
  417. nomca = 1;
  418. return 0;
  419. }
  420. early_param("nomca", setup_nomca);
  421. /*
  422. * Note: elfcorehdr_addr is not just limited to vmcore. It is also used by
  423. * is_kdump_kernel() to determine if we are booting after a panic. Hence
  424. * ifdef it under CONFIG_CRASH_DUMP and not CONFIG_PROC_VMCORE.
  425. */
  426. #ifdef CONFIG_CRASH_DUMP
  427. /* elfcorehdr= specifies the location of elf core header
  428. * stored by the crashed kernel.
  429. */
  430. static int __init parse_elfcorehdr(char *arg)
  431. {
  432. if (!arg)
  433. return -EINVAL;
  434. elfcorehdr_addr = memparse(arg, &arg);
  435. return 0;
  436. }
  437. early_param("elfcorehdr", parse_elfcorehdr);
  438. int __init reserve_elfcorehdr(unsigned long *start, unsigned long *end)
  439. {
  440. unsigned long length;
  441. /* We get the address using the kernel command line,
  442. * but the size is extracted from the EFI tables.
  443. * Both address and size are required for reservation
  444. * to work properly.
  445. */
  446. if (!is_vmcore_usable())
  447. return -EINVAL;
  448. if ((length = vmcore_find_descriptor_size(elfcorehdr_addr)) == 0) {
  449. vmcore_unusable();
  450. return -EINVAL;
  451. }
  452. *start = (unsigned long)__va(elfcorehdr_addr);
  453. *end = *start + length;
  454. return 0;
  455. }
  456. #endif /* CONFIG_PROC_VMCORE */
  457. void __init
  458. setup_arch (char **cmdline_p)
  459. {
  460. unw_init();
  461. paravirt_arch_setup_early();
  462. ia64_patch_vtop((u64) __start___vtop_patchlist, (u64) __end___vtop_patchlist);
  463. *cmdline_p = __va(ia64_boot_param->command_line);
  464. strlcpy(boot_command_line, *cmdline_p, COMMAND_LINE_SIZE);
  465. efi_init();
  466. io_port_init();
  467. #ifdef CONFIG_IA64_GENERIC
  468. /* machvec needs to be parsed from the command line
  469. * before parse_early_param() is called to ensure
  470. * that ia64_mv is initialised before any command line
  471. * settings may cause console setup to occur
  472. */
  473. machvec_init_from_cmdline(*cmdline_p);
  474. #endif
  475. parse_early_param();
  476. if (early_console_setup(*cmdline_p) == 0)
  477. mark_bsp_online();
  478. #ifdef CONFIG_ACPI
  479. /* Initialize the ACPI boot-time table parser */
  480. acpi_table_init();
  481. # ifdef CONFIG_ACPI_NUMA
  482. acpi_numa_init();
  483. per_cpu_scan_finalize((cpus_weight(early_cpu_possible_map) == 0 ?
  484. 32 : cpus_weight(early_cpu_possible_map)),
  485. additional_cpus > 0 ? additional_cpus : 0);
  486. # endif
  487. #else
  488. # ifdef CONFIG_SMP
  489. smp_build_cpu_map(); /* happens, e.g., with the Ski simulator */
  490. # endif
  491. #endif /* CONFIG_APCI_BOOT */
  492. find_memory();
  493. /* process SAL system table: */
  494. ia64_sal_init(__va(efi.sal_systab));
  495. #ifdef CONFIG_ITANIUM
  496. ia64_patch_rse((u64) __start___rse_patchlist, (u64) __end___rse_patchlist);
  497. #else
  498. {
  499. u64 num_phys_stacked;
  500. if (ia64_pal_rse_info(&num_phys_stacked, 0) == 0 && num_phys_stacked > 96)
  501. ia64_patch_rse((u64) __start___rse_patchlist, (u64) __end___rse_patchlist);
  502. }
  503. #endif
  504. #ifdef CONFIG_SMP
  505. cpu_physical_id(0) = hard_smp_processor_id();
  506. #endif
  507. cpu_init(); /* initialize the bootstrap CPU */
  508. mmu_context_init(); /* initialize context_id bitmap */
  509. #ifdef CONFIG_ACPI
  510. acpi_boot_init();
  511. #endif
  512. paravirt_banner();
  513. paravirt_arch_setup_console(cmdline_p);
  514. #ifdef CONFIG_VT
  515. if (!conswitchp) {
  516. # if defined(CONFIG_DUMMY_CONSOLE)
  517. conswitchp = &dummy_con;
  518. # endif
  519. # if defined(CONFIG_VGA_CONSOLE)
  520. /*
  521. * Non-legacy systems may route legacy VGA MMIO range to system
  522. * memory. vga_con probes the MMIO hole, so memory looks like
  523. * a VGA device to it. The EFI memory map can tell us if it's
  524. * memory so we can avoid this problem.
  525. */
  526. if (efi_mem_type(0xA0000) != EFI_CONVENTIONAL_MEMORY)
  527. conswitchp = &vga_con;
  528. # endif
  529. }
  530. #endif
  531. /* enable IA-64 Machine Check Abort Handling unless disabled */
  532. if (paravirt_arch_setup_nomca())
  533. nomca = 1;
  534. if (!nomca)
  535. ia64_mca_init();
  536. platform_setup(cmdline_p);
  537. #ifndef CONFIG_IA64_HP_SIM
  538. check_sal_cache_flush();
  539. #endif
  540. paging_init();
  541. }
  542. /*
  543. * Display cpu info for all CPUs.
  544. */
  545. static int
  546. show_cpuinfo (struct seq_file *m, void *v)
  547. {
  548. #ifdef CONFIG_SMP
  549. # define lpj c->loops_per_jiffy
  550. # define cpunum c->cpu
  551. #else
  552. # define lpj loops_per_jiffy
  553. # define cpunum 0
  554. #endif
  555. static struct {
  556. unsigned long mask;
  557. const char *feature_name;
  558. } feature_bits[] = {
  559. { 1UL << 0, "branchlong" },
  560. { 1UL << 1, "spontaneous deferral"},
  561. { 1UL << 2, "16-byte atomic ops" }
  562. };
  563. char features[128], *cp, *sep;
  564. struct cpuinfo_ia64 *c = v;
  565. unsigned long mask;
  566. unsigned long proc_freq;
  567. int i, size;
  568. mask = c->features;
  569. /* build the feature string: */
  570. memcpy(features, "standard", 9);
  571. cp = features;
  572. size = sizeof(features);
  573. sep = "";
  574. for (i = 0; i < ARRAY_SIZE(feature_bits) && size > 1; ++i) {
  575. if (mask & feature_bits[i].mask) {
  576. cp += snprintf(cp, size, "%s%s", sep,
  577. feature_bits[i].feature_name),
  578. sep = ", ";
  579. mask &= ~feature_bits[i].mask;
  580. size = sizeof(features) - (cp - features);
  581. }
  582. }
  583. if (mask && size > 1) {
  584. /* print unknown features as a hex value */
  585. snprintf(cp, size, "%s0x%lx", sep, mask);
  586. }
  587. proc_freq = cpufreq_quick_get(cpunum);
  588. if (!proc_freq)
  589. proc_freq = c->proc_freq / 1000;
  590. seq_printf(m,
  591. "processor : %d\n"
  592. "vendor : %s\n"
  593. "arch : IA-64\n"
  594. "family : %u\n"
  595. "model : %u\n"
  596. "model name : %s\n"
  597. "revision : %u\n"
  598. "archrev : %u\n"
  599. "features : %s\n"
  600. "cpu number : %lu\n"
  601. "cpu regs : %u\n"
  602. "cpu MHz : %lu.%03lu\n"
  603. "itc MHz : %lu.%06lu\n"
  604. "BogoMIPS : %lu.%02lu\n",
  605. cpunum, c->vendor, c->family, c->model,
  606. c->model_name, c->revision, c->archrev,
  607. features, c->ppn, c->number,
  608. proc_freq / 1000, proc_freq % 1000,
  609. c->itc_freq / 1000000, c->itc_freq % 1000000,
  610. lpj*HZ/500000, (lpj*HZ/5000) % 100);
  611. #ifdef CONFIG_SMP
  612. seq_printf(m, "siblings : %u\n", cpus_weight(cpu_core_map[cpunum]));
  613. if (c->socket_id != -1)
  614. seq_printf(m, "physical id: %u\n", c->socket_id);
  615. if (c->threads_per_core > 1 || c->cores_per_socket > 1)
  616. seq_printf(m,
  617. "core id : %u\n"
  618. "thread id : %u\n",
  619. c->core_id, c->thread_id);
  620. #endif
  621. seq_printf(m,"\n");
  622. return 0;
  623. }
  624. static void *
  625. c_start (struct seq_file *m, loff_t *pos)
  626. {
  627. #ifdef CONFIG_SMP
  628. while (*pos < NR_CPUS && !cpu_isset(*pos, cpu_online_map))
  629. ++*pos;
  630. #endif
  631. return *pos < NR_CPUS ? cpu_data(*pos) : NULL;
  632. }
  633. static void *
  634. c_next (struct seq_file *m, void *v, loff_t *pos)
  635. {
  636. ++*pos;
  637. return c_start(m, pos);
  638. }
  639. static void
  640. c_stop (struct seq_file *m, void *v)
  641. {
  642. }
  643. const struct seq_operations cpuinfo_op = {
  644. .start = c_start,
  645. .next = c_next,
  646. .stop = c_stop,
  647. .show = show_cpuinfo
  648. };
  649. #define MAX_BRANDS 8
  650. static char brandname[MAX_BRANDS][128];
  651. static char * __cpuinit
  652. get_model_name(__u8 family, __u8 model)
  653. {
  654. static int overflow;
  655. char brand[128];
  656. int i;
  657. memcpy(brand, "Unknown", 8);
  658. if (ia64_pal_get_brand_info(brand)) {
  659. if (family == 0x7)
  660. memcpy(brand, "Merced", 7);
  661. else if (family == 0x1f) switch (model) {
  662. case 0: memcpy(brand, "McKinley", 9); break;
  663. case 1: memcpy(brand, "Madison", 8); break;
  664. case 2: memcpy(brand, "Madison up to 9M cache", 23); break;
  665. }
  666. }
  667. for (i = 0; i < MAX_BRANDS; i++)
  668. if (strcmp(brandname[i], brand) == 0)
  669. return brandname[i];
  670. for (i = 0; i < MAX_BRANDS; i++)
  671. if (brandname[i][0] == '\0')
  672. return strcpy(brandname[i], brand);
  673. if (overflow++ == 0)
  674. printk(KERN_ERR
  675. "%s: Table overflow. Some processor model information will be missing\n",
  676. __func__);
  677. return "Unknown";
  678. }
  679. static void __cpuinit
  680. identify_cpu (struct cpuinfo_ia64 *c)
  681. {
  682. union {
  683. unsigned long bits[5];
  684. struct {
  685. /* id 0 & 1: */
  686. char vendor[16];
  687. /* id 2 */
  688. u64 ppn; /* processor serial number */
  689. /* id 3: */
  690. unsigned number : 8;
  691. unsigned revision : 8;
  692. unsigned model : 8;
  693. unsigned family : 8;
  694. unsigned archrev : 8;
  695. unsigned reserved : 24;
  696. /* id 4: */
  697. u64 features;
  698. } field;
  699. } cpuid;
  700. pal_vm_info_1_u_t vm1;
  701. pal_vm_info_2_u_t vm2;
  702. pal_status_t status;
  703. unsigned long impl_va_msb = 50, phys_addr_size = 44; /* Itanium defaults */
  704. int i;
  705. for (i = 0; i < 5; ++i)
  706. cpuid.bits[i] = ia64_get_cpuid(i);
  707. memcpy(c->vendor, cpuid.field.vendor, 16);
  708. #ifdef CONFIG_SMP
  709. c->cpu = smp_processor_id();
  710. /* below default values will be overwritten by identify_siblings()
  711. * for Multi-Threading/Multi-Core capable CPUs
  712. */
  713. c->threads_per_core = c->cores_per_socket = c->num_log = 1;
  714. c->socket_id = -1;
  715. identify_siblings(c);
  716. if (c->threads_per_core > smp_num_siblings)
  717. smp_num_siblings = c->threads_per_core;
  718. #endif
  719. c->ppn = cpuid.field.ppn;
  720. c->number = cpuid.field.number;
  721. c->revision = cpuid.field.revision;
  722. c->model = cpuid.field.model;
  723. c->family = cpuid.field.family;
  724. c->archrev = cpuid.field.archrev;
  725. c->features = cpuid.field.features;
  726. c->model_name = get_model_name(c->family, c->model);
  727. status = ia64_pal_vm_summary(&vm1, &vm2);
  728. if (status == PAL_STATUS_SUCCESS) {
  729. impl_va_msb = vm2.pal_vm_info_2_s.impl_va_msb;
  730. phys_addr_size = vm1.pal_vm_info_1_s.phys_add_size;
  731. }
  732. c->unimpl_va_mask = ~((7L<<61) | ((1L << (impl_va_msb + 1)) - 1));
  733. c->unimpl_pa_mask = ~((1L<<63) | ((1L << phys_addr_size) - 1));
  734. }
  735. void __init
  736. setup_per_cpu_areas (void)
  737. {
  738. /* start_kernel() requires this... */
  739. #ifdef CONFIG_ACPI_HOTPLUG_CPU
  740. prefill_possible_map();
  741. #endif
  742. }
  743. /*
  744. * Calculate the max. cache line size.
  745. *
  746. * In addition, the minimum of the i-cache stride sizes is calculated for
  747. * "flush_icache_range()".
  748. */
  749. static void __cpuinit
  750. get_max_cacheline_size (void)
  751. {
  752. unsigned long line_size, max = 1;
  753. u64 l, levels, unique_caches;
  754. pal_cache_config_info_t cci;
  755. s64 status;
  756. status = ia64_pal_cache_summary(&levels, &unique_caches);
  757. if (status != 0) {
  758. printk(KERN_ERR "%s: ia64_pal_cache_summary() failed (status=%ld)\n",
  759. __func__, status);
  760. max = SMP_CACHE_BYTES;
  761. /* Safest setup for "flush_icache_range()" */
  762. ia64_i_cache_stride_shift = I_CACHE_STRIDE_SHIFT;
  763. goto out;
  764. }
  765. for (l = 0; l < levels; ++l) {
  766. status = ia64_pal_cache_config_info(l, /* cache_type (data_or_unified)= */ 2,
  767. &cci);
  768. if (status != 0) {
  769. printk(KERN_ERR
  770. "%s: ia64_pal_cache_config_info(l=%lu, 2) failed (status=%ld)\n",
  771. __func__, l, status);
  772. max = SMP_CACHE_BYTES;
  773. /* The safest setup for "flush_icache_range()" */
  774. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  775. cci.pcci_unified = 1;
  776. }
  777. line_size = 1 << cci.pcci_line_size;
  778. if (line_size > max)
  779. max = line_size;
  780. if (!cci.pcci_unified) {
  781. status = ia64_pal_cache_config_info(l,
  782. /* cache_type (instruction)= */ 1,
  783. &cci);
  784. if (status != 0) {
  785. printk(KERN_ERR
  786. "%s: ia64_pal_cache_config_info(l=%lu, 1) failed (status=%ld)\n",
  787. __func__, l, status);
  788. /* The safest setup for "flush_icache_range()" */
  789. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  790. }
  791. }
  792. if (cci.pcci_stride < ia64_i_cache_stride_shift)
  793. ia64_i_cache_stride_shift = cci.pcci_stride;
  794. }
  795. out:
  796. if (max > ia64_max_cacheline_size)
  797. ia64_max_cacheline_size = max;
  798. }
  799. /*
  800. * cpu_init() initializes state that is per-CPU. This function acts
  801. * as a 'CPU state barrier', nothing should get across.
  802. */
  803. void __cpuinit
  804. cpu_init (void)
  805. {
  806. extern void __cpuinit ia64_mmu_init (void *);
  807. static unsigned long max_num_phys_stacked = IA64_NUM_PHYS_STACK_REG;
  808. unsigned long num_phys_stacked;
  809. pal_vm_info_2_u_t vmi;
  810. unsigned int max_ctx;
  811. struct cpuinfo_ia64 *cpu_info;
  812. void *cpu_data;
  813. cpu_data = per_cpu_init();
  814. #ifdef CONFIG_SMP
  815. /*
  816. * insert boot cpu into sibling and core mapes
  817. * (must be done after per_cpu area is setup)
  818. */
  819. if (smp_processor_id() == 0) {
  820. cpu_set(0, per_cpu(cpu_sibling_map, 0));
  821. cpu_set(0, cpu_core_map[0]);
  822. } else {
  823. /*
  824. * Set ar.k3 so that assembly code in MCA handler can compute
  825. * physical addresses of per cpu variables with a simple:
  826. * phys = ar.k3 + &per_cpu_var
  827. * and the alt-dtlb-miss handler can set per-cpu mapping into
  828. * the TLB when needed. head.S already did this for cpu0.
  829. */
  830. ia64_set_kr(IA64_KR_PER_CPU_DATA,
  831. ia64_tpa(cpu_data) - (long) __per_cpu_start);
  832. }
  833. #endif
  834. get_max_cacheline_size();
  835. /*
  836. * We can't pass "local_cpu_data" to identify_cpu() because we haven't called
  837. * ia64_mmu_init() yet. And we can't call ia64_mmu_init() first because it
  838. * depends on the data returned by identify_cpu(). We break the dependency by
  839. * accessing cpu_data() through the canonical per-CPU address.
  840. */
  841. cpu_info = cpu_data + ((char *) &__ia64_per_cpu_var(cpu_info) - __per_cpu_start);
  842. identify_cpu(cpu_info);
  843. #ifdef CONFIG_MCKINLEY
  844. {
  845. # define FEATURE_SET 16
  846. struct ia64_pal_retval iprv;
  847. if (cpu_info->family == 0x1f) {
  848. PAL_CALL_PHYS(iprv, PAL_PROC_GET_FEATURES, 0, FEATURE_SET, 0);
  849. if ((iprv.status == 0) && (iprv.v0 & 0x80) && (iprv.v2 & 0x80))
  850. PAL_CALL_PHYS(iprv, PAL_PROC_SET_FEATURES,
  851. (iprv.v1 | 0x80), FEATURE_SET, 0);
  852. }
  853. }
  854. #endif
  855. /* Clear the stack memory reserved for pt_regs: */
  856. memset(task_pt_regs(current), 0, sizeof(struct pt_regs));
  857. ia64_set_kr(IA64_KR_FPU_OWNER, 0);
  858. /*
  859. * Initialize the page-table base register to a global
  860. * directory with all zeroes. This ensure that we can handle
  861. * TLB-misses to user address-space even before we created the
  862. * first user address-space. This may happen, e.g., due to
  863. * aggressive use of lfetch.fault.
  864. */
  865. ia64_set_kr(IA64_KR_PT_BASE, __pa(ia64_imva(empty_zero_page)));
  866. /*
  867. * Initialize default control register to defer speculative faults except
  868. * for those arising from TLB misses, which are not deferred. The
  869. * kernel MUST NOT depend on a particular setting of these bits (in other words,
  870. * the kernel must have recovery code for all speculative accesses). Turn on
  871. * dcr.lc as per recommendation by the architecture team. Most IA-32 apps
  872. * shouldn't be affected by this (moral: keep your ia32 locks aligned and you'll
  873. * be fine).
  874. */
  875. ia64_setreg(_IA64_REG_CR_DCR, ( IA64_DCR_DP | IA64_DCR_DK | IA64_DCR_DX | IA64_DCR_DR
  876. | IA64_DCR_DA | IA64_DCR_DD | IA64_DCR_LC));
  877. atomic_inc(&init_mm.mm_count);
  878. current->active_mm = &init_mm;
  879. if (current->mm)
  880. BUG();
  881. ia64_mmu_init(ia64_imva(cpu_data));
  882. ia64_mca_cpu_init(ia64_imva(cpu_data));
  883. #ifdef CONFIG_IA32_SUPPORT
  884. ia32_cpu_init();
  885. #endif
  886. /* Clear ITC to eliminate sched_clock() overflows in human time. */
  887. ia64_set_itc(0);
  888. /* disable all local interrupt sources: */
  889. ia64_set_itv(1 << 16);
  890. ia64_set_lrr0(1 << 16);
  891. ia64_set_lrr1(1 << 16);
  892. ia64_setreg(_IA64_REG_CR_PMV, 1 << 16);
  893. ia64_setreg(_IA64_REG_CR_CMCV, 1 << 16);
  894. /* clear TPR & XTP to enable all interrupt classes: */
  895. ia64_setreg(_IA64_REG_CR_TPR, 0);
  896. /* Clear any pending interrupts left by SAL/EFI */
  897. while (ia64_get_ivr() != IA64_SPURIOUS_INT_VECTOR)
  898. ia64_eoi();
  899. #ifdef CONFIG_SMP
  900. normal_xtp();
  901. #endif
  902. /* set ia64_ctx.max_rid to the maximum RID that is supported by all CPUs: */
  903. if (ia64_pal_vm_summary(NULL, &vmi) == 0) {
  904. max_ctx = (1U << (vmi.pal_vm_info_2_s.rid_size - 3)) - 1;
  905. setup_ptcg_sem(vmi.pal_vm_info_2_s.max_purges, NPTCG_FROM_PAL);
  906. } else {
  907. printk(KERN_WARNING "cpu_init: PAL VM summary failed, assuming 18 RID bits\n");
  908. max_ctx = (1U << 15) - 1; /* use architected minimum */
  909. }
  910. while (max_ctx < ia64_ctx.max_ctx) {
  911. unsigned int old = ia64_ctx.max_ctx;
  912. if (cmpxchg(&ia64_ctx.max_ctx, old, max_ctx) == old)
  913. break;
  914. }
  915. if (ia64_pal_rse_info(&num_phys_stacked, NULL) != 0) {
  916. printk(KERN_WARNING "cpu_init: PAL RSE info failed; assuming 96 physical "
  917. "stacked regs\n");
  918. num_phys_stacked = 96;
  919. }
  920. /* size of physical stacked register partition plus 8 bytes: */
  921. if (num_phys_stacked > max_num_phys_stacked) {
  922. ia64_patch_phys_stack_reg(num_phys_stacked*8 + 8);
  923. max_num_phys_stacked = num_phys_stacked;
  924. }
  925. platform_cpu_init();
  926. pm_idle = default_idle;
  927. }
  928. void __init
  929. check_bugs (void)
  930. {
  931. ia64_patch_mckinley_e9((unsigned long) __start___mckinley_e9_bundles,
  932. (unsigned long) __end___mckinley_e9_bundles);
  933. }
  934. static int __init run_dmi_scan(void)
  935. {
  936. dmi_scan_machine();
  937. return 0;
  938. }
  939. core_initcall(run_dmi_scan);