r8169.c 74 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949
  1. /*
  2. =========================================================================
  3. r8169.c: A RealTek RTL-8169 Gigabit Ethernet driver for Linux kernel 2.4.x.
  4. --------------------------------------------------------------------
  5. History:
  6. Feb 4 2002 - created initially by ShuChen <shuchen@realtek.com.tw>.
  7. May 20 2002 - Add link status force-mode and TBI mode support.
  8. 2004 - Massive updates. See kernel SCM system for details.
  9. =========================================================================
  10. 1. [DEPRECATED: use ethtool instead] The media can be forced in 5 modes.
  11. Command: 'insmod r8169 media = SET_MEDIA'
  12. Ex: 'insmod r8169 media = 0x04' will force PHY to operate in 100Mpbs Half-duplex.
  13. SET_MEDIA can be:
  14. _10_Half = 0x01
  15. _10_Full = 0x02
  16. _100_Half = 0x04
  17. _100_Full = 0x08
  18. _1000_Full = 0x10
  19. 2. Support TBI mode.
  20. =========================================================================
  21. VERSION 1.1 <2002/10/4>
  22. The bit4:0 of MII register 4 is called "selector field", and have to be
  23. 00001b to indicate support of IEEE std 802.3 during NWay process of
  24. exchanging Link Code Word (FLP).
  25. VERSION 1.2 <2002/11/30>
  26. - Large style cleanup
  27. - Use ether_crc in stock kernel (linux/crc32.h)
  28. - Copy mc_filter setup code from 8139cp
  29. (includes an optimization, and avoids set_bit use)
  30. VERSION 1.6LK <2004/04/14>
  31. - Merge of Realtek's version 1.6
  32. - Conversion to DMA API
  33. - Suspend/resume
  34. - Endianness
  35. - Misc Rx/Tx bugs
  36. VERSION 2.2LK <2005/01/25>
  37. - RX csum, TX csum/SG, TSO
  38. - VLAN
  39. - baby (< 7200) Jumbo frames support
  40. - Merge of Realtek's version 2.2 (new phy)
  41. */
  42. #include <linux/module.h>
  43. #include <linux/moduleparam.h>
  44. #include <linux/pci.h>
  45. #include <linux/netdevice.h>
  46. #include <linux/etherdevice.h>
  47. #include <linux/delay.h>
  48. #include <linux/ethtool.h>
  49. #include <linux/mii.h>
  50. #include <linux/if_vlan.h>
  51. #include <linux/crc32.h>
  52. #include <linux/in.h>
  53. #include <linux/ip.h>
  54. #include <linux/tcp.h>
  55. #include <linux/init.h>
  56. #include <linux/dma-mapping.h>
  57. #include <asm/io.h>
  58. #include <asm/irq.h>
  59. #ifdef CONFIG_R8169_NAPI
  60. #define NAPI_SUFFIX "-NAPI"
  61. #else
  62. #define NAPI_SUFFIX ""
  63. #endif
  64. #define RTL8169_VERSION "2.2LK" NAPI_SUFFIX
  65. #define MODULENAME "r8169"
  66. #define PFX MODULENAME ": "
  67. #ifdef RTL8169_DEBUG
  68. #define assert(expr) \
  69. if (!(expr)) { \
  70. printk( "Assertion failed! %s,%s,%s,line=%d\n", \
  71. #expr,__FILE__,__FUNCTION__,__LINE__); \
  72. }
  73. #define dprintk(fmt, args...) do { printk(PFX fmt, ## args); } while (0)
  74. #else
  75. #define assert(expr) do {} while (0)
  76. #define dprintk(fmt, args...) do {} while (0)
  77. #endif /* RTL8169_DEBUG */
  78. #define R8169_MSG_DEFAULT \
  79. (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
  80. #define TX_BUFFS_AVAIL(tp) \
  81. (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx - 1)
  82. #ifdef CONFIG_R8169_NAPI
  83. #define rtl8169_rx_skb netif_receive_skb
  84. #define rtl8169_rx_hwaccel_skb vlan_hwaccel_receive_skb
  85. #define rtl8169_rx_quota(count, quota) min(count, quota)
  86. #else
  87. #define rtl8169_rx_skb netif_rx
  88. #define rtl8169_rx_hwaccel_skb vlan_hwaccel_rx
  89. #define rtl8169_rx_quota(count, quota) count
  90. #endif
  91. /* media options */
  92. #define MAX_UNITS 8
  93. static int media[MAX_UNITS] = { -1, -1, -1, -1, -1, -1, -1, -1 };
  94. static int num_media = 0;
  95. /* Maximum events (Rx packets, etc.) to handle at each interrupt. */
  96. static const int max_interrupt_work = 20;
  97. /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
  98. The RTL chips use a 64 element hash table based on the Ethernet CRC. */
  99. static const int multicast_filter_limit = 32;
  100. /* MAC address length */
  101. #define MAC_ADDR_LEN 6
  102. #define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */
  103. #define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  104. #define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  105. #define EarlyTxThld 0x3F /* 0x3F means NO early transmit */
  106. #define RxPacketMaxSize 0x3FE8 /* 16K - 1 - ETH_HLEN - VLAN - CRC... */
  107. #define SafeMtu 0x1c20 /* ... actually life sucks beyond ~7k */
  108. #define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
  109. #define R8169_REGS_SIZE 256
  110. #define R8169_NAPI_WEIGHT 64
  111. #define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
  112. #define NUM_RX_DESC 256 /* Number of Rx descriptor registers */
  113. #define RX_BUF_SIZE 1536 /* Rx Buffer size */
  114. #define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
  115. #define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
  116. #define RTL8169_TX_TIMEOUT (6*HZ)
  117. #define RTL8169_PHY_TIMEOUT (10*HZ)
  118. /* write/read MMIO register */
  119. #define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
  120. #define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
  121. #define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
  122. #define RTL_R8(reg) readb (ioaddr + (reg))
  123. #define RTL_R16(reg) readw (ioaddr + (reg))
  124. #define RTL_R32(reg) ((unsigned long) readl (ioaddr + (reg)))
  125. enum mac_version {
  126. RTL_GIGA_MAC_VER_01 = 0x00,
  127. RTL_GIGA_MAC_VER_02 = 0x01,
  128. RTL_GIGA_MAC_VER_03 = 0x02,
  129. RTL_GIGA_MAC_VER_04 = 0x03,
  130. RTL_GIGA_MAC_VER_05 = 0x04,
  131. RTL_GIGA_MAC_VER_11 = 0x0b,
  132. RTL_GIGA_MAC_VER_12 = 0x0c,
  133. RTL_GIGA_MAC_VER_13 = 0x0d,
  134. RTL_GIGA_MAC_VER_14 = 0x0e,
  135. RTL_GIGA_MAC_VER_15 = 0x0f
  136. };
  137. enum phy_version {
  138. RTL_GIGA_PHY_VER_C = 0x03, /* PHY Reg 0x03 bit0-3 == 0x0000 */
  139. RTL_GIGA_PHY_VER_D = 0x04, /* PHY Reg 0x03 bit0-3 == 0x0000 */
  140. RTL_GIGA_PHY_VER_E = 0x05, /* PHY Reg 0x03 bit0-3 == 0x0000 */
  141. RTL_GIGA_PHY_VER_F = 0x06, /* PHY Reg 0x03 bit0-3 == 0x0001 */
  142. RTL_GIGA_PHY_VER_G = 0x07, /* PHY Reg 0x03 bit0-3 == 0x0002 */
  143. RTL_GIGA_PHY_VER_H = 0x08, /* PHY Reg 0x03 bit0-3 == 0x0003 */
  144. };
  145. #define _R(NAME,MAC,MASK) \
  146. { .name = NAME, .mac_version = MAC, .RxConfigMask = MASK }
  147. static const struct {
  148. const char *name;
  149. u8 mac_version;
  150. u32 RxConfigMask; /* Clears the bits supported by this chip */
  151. } rtl_chip_info[] = {
  152. _R("RTL8169", RTL_GIGA_MAC_VER_01, 0xff7e1880),
  153. _R("RTL8169s/8110s", RTL_GIGA_MAC_VER_02, 0xff7e1880),
  154. _R("RTL8169s/8110s", RTL_GIGA_MAC_VER_03, 0xff7e1880),
  155. _R("RTL8169sb/8110sb", RTL_GIGA_MAC_VER_04, 0xff7e1880),
  156. _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_05, 0xff7e1880),
  157. _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_11, 0xff7e1880), // PCI-E
  158. _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_12, 0xff7e1880), // PCI-E
  159. _R("RTL8101e", RTL_GIGA_MAC_VER_13, 0xff7e1880), // PCI-E 8139
  160. _R("RTL8100e", RTL_GIGA_MAC_VER_14, 0xff7e1880), // PCI-E 8139
  161. _R("RTL8100e", RTL_GIGA_MAC_VER_15, 0xff7e1880) // PCI-E 8139
  162. };
  163. #undef _R
  164. enum cfg_version {
  165. RTL_CFG_0 = 0x00,
  166. RTL_CFG_1,
  167. RTL_CFG_2
  168. };
  169. static const struct {
  170. unsigned int region;
  171. unsigned int align;
  172. } rtl_cfg_info[] = {
  173. [RTL_CFG_0] = { 1, NET_IP_ALIGN },
  174. [RTL_CFG_1] = { 2, NET_IP_ALIGN },
  175. [RTL_CFG_2] = { 2, 8 }
  176. };
  177. static struct pci_device_id rtl8169_pci_tbl[] = {
  178. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
  179. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
  180. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
  181. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_2 },
  182. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
  183. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
  184. { PCI_DEVICE(0x1259, 0xc107), 0, 0, RTL_CFG_0 },
  185. { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
  186. { PCI_VENDOR_ID_LINKSYS, 0x1032,
  187. PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
  188. {0,},
  189. };
  190. MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
  191. static int rx_copybreak = 200;
  192. static int use_dac;
  193. static int ignore_parity_err;
  194. static struct {
  195. u32 msg_enable;
  196. } debug = { -1 };
  197. enum RTL8169_registers {
  198. MAC0 = 0, /* Ethernet hardware address. */
  199. MAR0 = 8, /* Multicast filter. */
  200. CounterAddrLow = 0x10,
  201. CounterAddrHigh = 0x14,
  202. TxDescStartAddrLow = 0x20,
  203. TxDescStartAddrHigh = 0x24,
  204. TxHDescStartAddrLow = 0x28,
  205. TxHDescStartAddrHigh = 0x2c,
  206. FLASH = 0x30,
  207. ERSR = 0x36,
  208. ChipCmd = 0x37,
  209. TxPoll = 0x38,
  210. IntrMask = 0x3C,
  211. IntrStatus = 0x3E,
  212. TxConfig = 0x40,
  213. RxConfig = 0x44,
  214. RxMissed = 0x4C,
  215. Cfg9346 = 0x50,
  216. Config0 = 0x51,
  217. Config1 = 0x52,
  218. Config2 = 0x53,
  219. Config3 = 0x54,
  220. Config4 = 0x55,
  221. Config5 = 0x56,
  222. MultiIntr = 0x5C,
  223. PHYAR = 0x60,
  224. TBICSR = 0x64,
  225. TBI_ANAR = 0x68,
  226. TBI_LPAR = 0x6A,
  227. PHYstatus = 0x6C,
  228. RxMaxSize = 0xDA,
  229. CPlusCmd = 0xE0,
  230. IntrMitigate = 0xE2,
  231. RxDescAddrLow = 0xE4,
  232. RxDescAddrHigh = 0xE8,
  233. EarlyTxThres = 0xEC,
  234. FuncEvent = 0xF0,
  235. FuncEventMask = 0xF4,
  236. FuncPresetState = 0xF8,
  237. FuncForceEvent = 0xFC,
  238. };
  239. enum RTL8169_register_content {
  240. /* InterruptStatusBits */
  241. SYSErr = 0x8000,
  242. PCSTimeout = 0x4000,
  243. SWInt = 0x0100,
  244. TxDescUnavail = 0x80,
  245. RxFIFOOver = 0x40,
  246. LinkChg = 0x20,
  247. RxOverflow = 0x10,
  248. TxErr = 0x08,
  249. TxOK = 0x04,
  250. RxErr = 0x02,
  251. RxOK = 0x01,
  252. /* RxStatusDesc */
  253. RxFOVF = (1 << 23),
  254. RxRWT = (1 << 22),
  255. RxRES = (1 << 21),
  256. RxRUNT = (1 << 20),
  257. RxCRC = (1 << 19),
  258. /* ChipCmdBits */
  259. CmdReset = 0x10,
  260. CmdRxEnb = 0x08,
  261. CmdTxEnb = 0x04,
  262. RxBufEmpty = 0x01,
  263. /* Cfg9346Bits */
  264. Cfg9346_Lock = 0x00,
  265. Cfg9346_Unlock = 0xC0,
  266. /* rx_mode_bits */
  267. AcceptErr = 0x20,
  268. AcceptRunt = 0x10,
  269. AcceptBroadcast = 0x08,
  270. AcceptMulticast = 0x04,
  271. AcceptMyPhys = 0x02,
  272. AcceptAllPhys = 0x01,
  273. /* RxConfigBits */
  274. RxCfgFIFOShift = 13,
  275. RxCfgDMAShift = 8,
  276. /* TxConfigBits */
  277. TxInterFrameGapShift = 24,
  278. TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
  279. /* Config1 register p.24 */
  280. PMEnable = (1 << 0), /* Power Management Enable */
  281. /* Config3 register p.25 */
  282. MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
  283. LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
  284. /* Config5 register p.27 */
  285. BWF = (1 << 6), /* Accept Broadcast wakeup frame */
  286. MWF = (1 << 5), /* Accept Multicast wakeup frame */
  287. UWF = (1 << 4), /* Accept Unicast wakeup frame */
  288. LanWake = (1 << 1), /* LanWake enable/disable */
  289. PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
  290. /* TBICSR p.28 */
  291. TBIReset = 0x80000000,
  292. TBILoopback = 0x40000000,
  293. TBINwEnable = 0x20000000,
  294. TBINwRestart = 0x10000000,
  295. TBILinkOk = 0x02000000,
  296. TBINwComplete = 0x01000000,
  297. /* CPlusCmd p.31 */
  298. RxVlan = (1 << 6),
  299. RxChkSum = (1 << 5),
  300. PCIDAC = (1 << 4),
  301. PCIMulRW = (1 << 3),
  302. /* rtl8169_PHYstatus */
  303. TBI_Enable = 0x80,
  304. TxFlowCtrl = 0x40,
  305. RxFlowCtrl = 0x20,
  306. _1000bpsF = 0x10,
  307. _100bps = 0x08,
  308. _10bps = 0x04,
  309. LinkStatus = 0x02,
  310. FullDup = 0x01,
  311. /* _MediaType */
  312. _10_Half = 0x01,
  313. _10_Full = 0x02,
  314. _100_Half = 0x04,
  315. _100_Full = 0x08,
  316. _1000_Full = 0x10,
  317. /* _TBICSRBit */
  318. TBILinkOK = 0x02000000,
  319. /* DumpCounterCommand */
  320. CounterDump = 0x8,
  321. };
  322. enum _DescStatusBit {
  323. DescOwn = (1 << 31), /* Descriptor is owned by NIC */
  324. RingEnd = (1 << 30), /* End of descriptor ring */
  325. FirstFrag = (1 << 29), /* First segment of a packet */
  326. LastFrag = (1 << 28), /* Final segment of a packet */
  327. /* Tx private */
  328. LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
  329. MSSShift = 16, /* MSS value position */
  330. MSSMask = 0xfff, /* MSS value + LargeSend bit: 12 bits */
  331. IPCS = (1 << 18), /* Calculate IP checksum */
  332. UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
  333. TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
  334. TxVlanTag = (1 << 17), /* Add VLAN tag */
  335. /* Rx private */
  336. PID1 = (1 << 18), /* Protocol ID bit 1/2 */
  337. PID0 = (1 << 17), /* Protocol ID bit 2/2 */
  338. #define RxProtoUDP (PID1)
  339. #define RxProtoTCP (PID0)
  340. #define RxProtoIP (PID1 | PID0)
  341. #define RxProtoMask RxProtoIP
  342. IPFail = (1 << 16), /* IP checksum failed */
  343. UDPFail = (1 << 15), /* UDP/IP checksum failed */
  344. TCPFail = (1 << 14), /* TCP/IP checksum failed */
  345. RxVlanTag = (1 << 16), /* VLAN tag available */
  346. };
  347. #define RsvdMask 0x3fffc000
  348. struct TxDesc {
  349. u32 opts1;
  350. u32 opts2;
  351. u64 addr;
  352. };
  353. struct RxDesc {
  354. u32 opts1;
  355. u32 opts2;
  356. u64 addr;
  357. };
  358. struct ring_info {
  359. struct sk_buff *skb;
  360. u32 len;
  361. u8 __pad[sizeof(void *) - sizeof(u32)];
  362. };
  363. struct rtl8169_private {
  364. void __iomem *mmio_addr; /* memory map physical address */
  365. struct pci_dev *pci_dev; /* Index of PCI device */
  366. struct net_device *dev;
  367. struct net_device_stats stats; /* statistics of net device */
  368. spinlock_t lock; /* spin lock flag */
  369. u32 msg_enable;
  370. int chipset;
  371. int mac_version;
  372. int phy_version;
  373. u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
  374. u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
  375. u32 dirty_rx;
  376. u32 dirty_tx;
  377. struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
  378. struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
  379. dma_addr_t TxPhyAddr;
  380. dma_addr_t RxPhyAddr;
  381. struct sk_buff *Rx_skbuff[NUM_RX_DESC]; /* Rx data buffers */
  382. struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
  383. unsigned align;
  384. unsigned rx_buf_sz;
  385. struct timer_list timer;
  386. u16 cp_cmd;
  387. u16 intr_mask;
  388. int phy_auto_nego_reg;
  389. int phy_1000_ctrl_reg;
  390. #ifdef CONFIG_R8169_VLAN
  391. struct vlan_group *vlgrp;
  392. #endif
  393. int (*set_speed)(struct net_device *, u8 autoneg, u16 speed, u8 duplex);
  394. void (*get_settings)(struct net_device *, struct ethtool_cmd *);
  395. void (*phy_reset_enable)(void __iomem *);
  396. unsigned int (*phy_reset_pending)(void __iomem *);
  397. unsigned int (*link_ok)(void __iomem *);
  398. struct delayed_work task;
  399. unsigned wol_enabled : 1;
  400. };
  401. MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
  402. MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
  403. module_param_array(media, int, &num_media, 0);
  404. MODULE_PARM_DESC(media, "force phy operation. Deprecated by ethtool (8).");
  405. module_param(rx_copybreak, int, 0);
  406. MODULE_PARM_DESC(rx_copybreak, "Copy breakpoint for copy-only-tiny-frames");
  407. module_param(use_dac, int, 0);
  408. MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
  409. module_param_named(debug, debug.msg_enable, int, 0);
  410. MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
  411. module_param_named(ignore_parity_err, ignore_parity_err, bool, 0);
  412. MODULE_PARM_DESC(ignore_parity_err, "Ignore PCI parity error as target. Default: false");
  413. MODULE_LICENSE("GPL");
  414. MODULE_VERSION(RTL8169_VERSION);
  415. static int rtl8169_open(struct net_device *dev);
  416. static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev);
  417. static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance);
  418. static int rtl8169_init_ring(struct net_device *dev);
  419. static void rtl8169_hw_start(struct net_device *dev);
  420. static int rtl8169_close(struct net_device *dev);
  421. static void rtl8169_set_rx_mode(struct net_device *dev);
  422. static void rtl8169_tx_timeout(struct net_device *dev);
  423. static struct net_device_stats *rtl8169_get_stats(struct net_device *dev);
  424. static int rtl8169_rx_interrupt(struct net_device *, struct rtl8169_private *,
  425. void __iomem *);
  426. static int rtl8169_change_mtu(struct net_device *dev, int new_mtu);
  427. static void rtl8169_down(struct net_device *dev);
  428. #ifdef CONFIG_R8169_NAPI
  429. static int rtl8169_poll(struct net_device *dev, int *budget);
  430. #endif
  431. static const u16 rtl8169_intr_mask =
  432. SYSErr | LinkChg | RxOverflow | RxFIFOOver | TxErr | TxOK | RxErr | RxOK;
  433. static const u16 rtl8169_napi_event =
  434. RxOK | RxOverflow | RxFIFOOver | TxOK | TxErr;
  435. static const unsigned int rtl8169_rx_config =
  436. (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift);
  437. static void mdio_write(void __iomem *ioaddr, int RegAddr, int value)
  438. {
  439. int i;
  440. RTL_W32(PHYAR, 0x80000000 | (RegAddr & 0xFF) << 16 | value);
  441. for (i = 20; i > 0; i--) {
  442. /* Check if the RTL8169 has completed writing to the specified MII register */
  443. if (!(RTL_R32(PHYAR) & 0x80000000))
  444. break;
  445. udelay(25);
  446. }
  447. }
  448. static int mdio_read(void __iomem *ioaddr, int RegAddr)
  449. {
  450. int i, value = -1;
  451. RTL_W32(PHYAR, 0x0 | (RegAddr & 0xFF) << 16);
  452. for (i = 20; i > 0; i--) {
  453. /* Check if the RTL8169 has completed retrieving data from the specified MII register */
  454. if (RTL_R32(PHYAR) & 0x80000000) {
  455. value = (int) (RTL_R32(PHYAR) & 0xFFFF);
  456. break;
  457. }
  458. udelay(25);
  459. }
  460. return value;
  461. }
  462. static void rtl8169_irq_mask_and_ack(void __iomem *ioaddr)
  463. {
  464. RTL_W16(IntrMask, 0x0000);
  465. RTL_W16(IntrStatus, 0xffff);
  466. }
  467. static void rtl8169_asic_down(void __iomem *ioaddr)
  468. {
  469. RTL_W8(ChipCmd, 0x00);
  470. rtl8169_irq_mask_and_ack(ioaddr);
  471. RTL_R16(CPlusCmd);
  472. }
  473. static unsigned int rtl8169_tbi_reset_pending(void __iomem *ioaddr)
  474. {
  475. return RTL_R32(TBICSR) & TBIReset;
  476. }
  477. static unsigned int rtl8169_xmii_reset_pending(void __iomem *ioaddr)
  478. {
  479. return mdio_read(ioaddr, MII_BMCR) & BMCR_RESET;
  480. }
  481. static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
  482. {
  483. return RTL_R32(TBICSR) & TBILinkOk;
  484. }
  485. static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
  486. {
  487. return RTL_R8(PHYstatus) & LinkStatus;
  488. }
  489. static void rtl8169_tbi_reset_enable(void __iomem *ioaddr)
  490. {
  491. RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
  492. }
  493. static void rtl8169_xmii_reset_enable(void __iomem *ioaddr)
  494. {
  495. unsigned int val;
  496. mdio_write(ioaddr, MII_BMCR, BMCR_RESET);
  497. val = mdio_read(ioaddr, MII_BMCR);
  498. }
  499. static void rtl8169_check_link_status(struct net_device *dev,
  500. struct rtl8169_private *tp, void __iomem *ioaddr)
  501. {
  502. unsigned long flags;
  503. spin_lock_irqsave(&tp->lock, flags);
  504. if (tp->link_ok(ioaddr)) {
  505. netif_carrier_on(dev);
  506. if (netif_msg_ifup(tp))
  507. printk(KERN_INFO PFX "%s: link up\n", dev->name);
  508. } else {
  509. if (netif_msg_ifdown(tp))
  510. printk(KERN_INFO PFX "%s: link down\n", dev->name);
  511. netif_carrier_off(dev);
  512. }
  513. spin_unlock_irqrestore(&tp->lock, flags);
  514. }
  515. static void rtl8169_link_option(int idx, u8 *autoneg, u16 *speed, u8 *duplex)
  516. {
  517. struct {
  518. u16 speed;
  519. u8 duplex;
  520. u8 autoneg;
  521. u8 media;
  522. } link_settings[] = {
  523. { SPEED_10, DUPLEX_HALF, AUTONEG_DISABLE, _10_Half },
  524. { SPEED_10, DUPLEX_FULL, AUTONEG_DISABLE, _10_Full },
  525. { SPEED_100, DUPLEX_HALF, AUTONEG_DISABLE, _100_Half },
  526. { SPEED_100, DUPLEX_FULL, AUTONEG_DISABLE, _100_Full },
  527. { SPEED_1000, DUPLEX_FULL, AUTONEG_DISABLE, _1000_Full },
  528. /* Make TBI happy */
  529. { SPEED_1000, DUPLEX_FULL, AUTONEG_ENABLE, 0xff }
  530. }, *p;
  531. unsigned char option;
  532. option = ((idx < MAX_UNITS) && (idx >= 0)) ? media[idx] : 0xff;
  533. if ((option != 0xff) && !idx && netif_msg_drv(&debug))
  534. printk(KERN_WARNING PFX "media option is deprecated.\n");
  535. for (p = link_settings; p->media != 0xff; p++) {
  536. if (p->media == option)
  537. break;
  538. }
  539. *autoneg = p->autoneg;
  540. *speed = p->speed;
  541. *duplex = p->duplex;
  542. }
  543. static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  544. {
  545. struct rtl8169_private *tp = netdev_priv(dev);
  546. void __iomem *ioaddr = tp->mmio_addr;
  547. u8 options;
  548. wol->wolopts = 0;
  549. #define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
  550. wol->supported = WAKE_ANY;
  551. spin_lock_irq(&tp->lock);
  552. options = RTL_R8(Config1);
  553. if (!(options & PMEnable))
  554. goto out_unlock;
  555. options = RTL_R8(Config3);
  556. if (options & LinkUp)
  557. wol->wolopts |= WAKE_PHY;
  558. if (options & MagicPacket)
  559. wol->wolopts |= WAKE_MAGIC;
  560. options = RTL_R8(Config5);
  561. if (options & UWF)
  562. wol->wolopts |= WAKE_UCAST;
  563. if (options & BWF)
  564. wol->wolopts |= WAKE_BCAST;
  565. if (options & MWF)
  566. wol->wolopts |= WAKE_MCAST;
  567. out_unlock:
  568. spin_unlock_irq(&tp->lock);
  569. }
  570. static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  571. {
  572. struct rtl8169_private *tp = netdev_priv(dev);
  573. void __iomem *ioaddr = tp->mmio_addr;
  574. int i;
  575. static struct {
  576. u32 opt;
  577. u16 reg;
  578. u8 mask;
  579. } cfg[] = {
  580. { WAKE_ANY, Config1, PMEnable },
  581. { WAKE_PHY, Config3, LinkUp },
  582. { WAKE_MAGIC, Config3, MagicPacket },
  583. { WAKE_UCAST, Config5, UWF },
  584. { WAKE_BCAST, Config5, BWF },
  585. { WAKE_MCAST, Config5, MWF },
  586. { WAKE_ANY, Config5, LanWake }
  587. };
  588. spin_lock_irq(&tp->lock);
  589. RTL_W8(Cfg9346, Cfg9346_Unlock);
  590. for (i = 0; i < ARRAY_SIZE(cfg); i++) {
  591. u8 options = RTL_R8(cfg[i].reg) & ~cfg[i].mask;
  592. if (wol->wolopts & cfg[i].opt)
  593. options |= cfg[i].mask;
  594. RTL_W8(cfg[i].reg, options);
  595. }
  596. RTL_W8(Cfg9346, Cfg9346_Lock);
  597. tp->wol_enabled = (wol->wolopts) ? 1 : 0;
  598. spin_unlock_irq(&tp->lock);
  599. return 0;
  600. }
  601. static void rtl8169_get_drvinfo(struct net_device *dev,
  602. struct ethtool_drvinfo *info)
  603. {
  604. struct rtl8169_private *tp = netdev_priv(dev);
  605. strcpy(info->driver, MODULENAME);
  606. strcpy(info->version, RTL8169_VERSION);
  607. strcpy(info->bus_info, pci_name(tp->pci_dev));
  608. }
  609. static int rtl8169_get_regs_len(struct net_device *dev)
  610. {
  611. return R8169_REGS_SIZE;
  612. }
  613. static int rtl8169_set_speed_tbi(struct net_device *dev,
  614. u8 autoneg, u16 speed, u8 duplex)
  615. {
  616. struct rtl8169_private *tp = netdev_priv(dev);
  617. void __iomem *ioaddr = tp->mmio_addr;
  618. int ret = 0;
  619. u32 reg;
  620. reg = RTL_R32(TBICSR);
  621. if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
  622. (duplex == DUPLEX_FULL)) {
  623. RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
  624. } else if (autoneg == AUTONEG_ENABLE)
  625. RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
  626. else {
  627. if (netif_msg_link(tp)) {
  628. printk(KERN_WARNING "%s: "
  629. "incorrect speed setting refused in TBI mode\n",
  630. dev->name);
  631. }
  632. ret = -EOPNOTSUPP;
  633. }
  634. return ret;
  635. }
  636. static int rtl8169_set_speed_xmii(struct net_device *dev,
  637. u8 autoneg, u16 speed, u8 duplex)
  638. {
  639. struct rtl8169_private *tp = netdev_priv(dev);
  640. void __iomem *ioaddr = tp->mmio_addr;
  641. int auto_nego, giga_ctrl;
  642. auto_nego = mdio_read(ioaddr, MII_ADVERTISE);
  643. auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
  644. ADVERTISE_100HALF | ADVERTISE_100FULL);
  645. giga_ctrl = mdio_read(ioaddr, MII_CTRL1000);
  646. giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
  647. if (autoneg == AUTONEG_ENABLE) {
  648. auto_nego |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
  649. ADVERTISE_100HALF | ADVERTISE_100FULL);
  650. giga_ctrl |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
  651. } else {
  652. if (speed == SPEED_10)
  653. auto_nego |= ADVERTISE_10HALF | ADVERTISE_10FULL;
  654. else if (speed == SPEED_100)
  655. auto_nego |= ADVERTISE_100HALF | ADVERTISE_100FULL;
  656. else if (speed == SPEED_1000)
  657. giga_ctrl |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
  658. if (duplex == DUPLEX_HALF)
  659. auto_nego &= ~(ADVERTISE_10FULL | ADVERTISE_100FULL);
  660. if (duplex == DUPLEX_FULL)
  661. auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_100HALF);
  662. /* This tweak comes straight from Realtek's driver. */
  663. if ((speed == SPEED_100) && (duplex == DUPLEX_HALF) &&
  664. (tp->mac_version == RTL_GIGA_MAC_VER_13)) {
  665. auto_nego = ADVERTISE_100HALF | ADVERTISE_CSMA;
  666. }
  667. }
  668. /* The 8100e/8101e do Fast Ethernet only. */
  669. if ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
  670. (tp->mac_version == RTL_GIGA_MAC_VER_14) ||
  671. (tp->mac_version == RTL_GIGA_MAC_VER_15)) {
  672. if ((giga_ctrl & (ADVERTISE_1000FULL | ADVERTISE_1000HALF)) &&
  673. netif_msg_link(tp)) {
  674. printk(KERN_INFO "%s: PHY does not support 1000Mbps.\n",
  675. dev->name);
  676. }
  677. giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
  678. }
  679. auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  680. tp->phy_auto_nego_reg = auto_nego;
  681. tp->phy_1000_ctrl_reg = giga_ctrl;
  682. mdio_write(ioaddr, MII_ADVERTISE, auto_nego);
  683. mdio_write(ioaddr, MII_CTRL1000, giga_ctrl);
  684. mdio_write(ioaddr, MII_BMCR, BMCR_ANENABLE | BMCR_ANRESTART);
  685. return 0;
  686. }
  687. static int rtl8169_set_speed(struct net_device *dev,
  688. u8 autoneg, u16 speed, u8 duplex)
  689. {
  690. struct rtl8169_private *tp = netdev_priv(dev);
  691. int ret;
  692. ret = tp->set_speed(dev, autoneg, speed, duplex);
  693. if (netif_running(dev) && (tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
  694. mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
  695. return ret;
  696. }
  697. static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  698. {
  699. struct rtl8169_private *tp = netdev_priv(dev);
  700. unsigned long flags;
  701. int ret;
  702. spin_lock_irqsave(&tp->lock, flags);
  703. ret = rtl8169_set_speed(dev, cmd->autoneg, cmd->speed, cmd->duplex);
  704. spin_unlock_irqrestore(&tp->lock, flags);
  705. return ret;
  706. }
  707. static u32 rtl8169_get_rx_csum(struct net_device *dev)
  708. {
  709. struct rtl8169_private *tp = netdev_priv(dev);
  710. return tp->cp_cmd & RxChkSum;
  711. }
  712. static int rtl8169_set_rx_csum(struct net_device *dev, u32 data)
  713. {
  714. struct rtl8169_private *tp = netdev_priv(dev);
  715. void __iomem *ioaddr = tp->mmio_addr;
  716. unsigned long flags;
  717. spin_lock_irqsave(&tp->lock, flags);
  718. if (data)
  719. tp->cp_cmd |= RxChkSum;
  720. else
  721. tp->cp_cmd &= ~RxChkSum;
  722. RTL_W16(CPlusCmd, tp->cp_cmd);
  723. RTL_R16(CPlusCmd);
  724. spin_unlock_irqrestore(&tp->lock, flags);
  725. return 0;
  726. }
  727. #ifdef CONFIG_R8169_VLAN
  728. static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
  729. struct sk_buff *skb)
  730. {
  731. return (tp->vlgrp && vlan_tx_tag_present(skb)) ?
  732. TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
  733. }
  734. static void rtl8169_vlan_rx_register(struct net_device *dev,
  735. struct vlan_group *grp)
  736. {
  737. struct rtl8169_private *tp = netdev_priv(dev);
  738. void __iomem *ioaddr = tp->mmio_addr;
  739. unsigned long flags;
  740. spin_lock_irqsave(&tp->lock, flags);
  741. tp->vlgrp = grp;
  742. if (tp->vlgrp)
  743. tp->cp_cmd |= RxVlan;
  744. else
  745. tp->cp_cmd &= ~RxVlan;
  746. RTL_W16(CPlusCmd, tp->cp_cmd);
  747. RTL_R16(CPlusCmd);
  748. spin_unlock_irqrestore(&tp->lock, flags);
  749. }
  750. static void rtl8169_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  751. {
  752. struct rtl8169_private *tp = netdev_priv(dev);
  753. unsigned long flags;
  754. spin_lock_irqsave(&tp->lock, flags);
  755. if (tp->vlgrp)
  756. tp->vlgrp->vlan_devices[vid] = NULL;
  757. spin_unlock_irqrestore(&tp->lock, flags);
  758. }
  759. static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
  760. struct sk_buff *skb)
  761. {
  762. u32 opts2 = le32_to_cpu(desc->opts2);
  763. int ret;
  764. if (tp->vlgrp && (opts2 & RxVlanTag)) {
  765. rtl8169_rx_hwaccel_skb(skb, tp->vlgrp,
  766. swab16(opts2 & 0xffff));
  767. ret = 0;
  768. } else
  769. ret = -1;
  770. desc->opts2 = 0;
  771. return ret;
  772. }
  773. #else /* !CONFIG_R8169_VLAN */
  774. static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
  775. struct sk_buff *skb)
  776. {
  777. return 0;
  778. }
  779. static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
  780. struct sk_buff *skb)
  781. {
  782. return -1;
  783. }
  784. #endif
  785. static void rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
  786. {
  787. struct rtl8169_private *tp = netdev_priv(dev);
  788. void __iomem *ioaddr = tp->mmio_addr;
  789. u32 status;
  790. cmd->supported =
  791. SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
  792. cmd->port = PORT_FIBRE;
  793. cmd->transceiver = XCVR_INTERNAL;
  794. status = RTL_R32(TBICSR);
  795. cmd->advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
  796. cmd->autoneg = !!(status & TBINwEnable);
  797. cmd->speed = SPEED_1000;
  798. cmd->duplex = DUPLEX_FULL; /* Always set */
  799. }
  800. static void rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
  801. {
  802. struct rtl8169_private *tp = netdev_priv(dev);
  803. void __iomem *ioaddr = tp->mmio_addr;
  804. u8 status;
  805. cmd->supported = SUPPORTED_10baseT_Half |
  806. SUPPORTED_10baseT_Full |
  807. SUPPORTED_100baseT_Half |
  808. SUPPORTED_100baseT_Full |
  809. SUPPORTED_1000baseT_Full |
  810. SUPPORTED_Autoneg |
  811. SUPPORTED_TP;
  812. cmd->autoneg = 1;
  813. cmd->advertising = ADVERTISED_TP | ADVERTISED_Autoneg;
  814. if (tp->phy_auto_nego_reg & ADVERTISE_10HALF)
  815. cmd->advertising |= ADVERTISED_10baseT_Half;
  816. if (tp->phy_auto_nego_reg & ADVERTISE_10FULL)
  817. cmd->advertising |= ADVERTISED_10baseT_Full;
  818. if (tp->phy_auto_nego_reg & ADVERTISE_100HALF)
  819. cmd->advertising |= ADVERTISED_100baseT_Half;
  820. if (tp->phy_auto_nego_reg & ADVERTISE_100FULL)
  821. cmd->advertising |= ADVERTISED_100baseT_Full;
  822. if (tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL)
  823. cmd->advertising |= ADVERTISED_1000baseT_Full;
  824. status = RTL_R8(PHYstatus);
  825. if (status & _1000bpsF)
  826. cmd->speed = SPEED_1000;
  827. else if (status & _100bps)
  828. cmd->speed = SPEED_100;
  829. else if (status & _10bps)
  830. cmd->speed = SPEED_10;
  831. if (status & TxFlowCtrl)
  832. cmd->advertising |= ADVERTISED_Asym_Pause;
  833. if (status & RxFlowCtrl)
  834. cmd->advertising |= ADVERTISED_Pause;
  835. cmd->duplex = ((status & _1000bpsF) || (status & FullDup)) ?
  836. DUPLEX_FULL : DUPLEX_HALF;
  837. }
  838. static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  839. {
  840. struct rtl8169_private *tp = netdev_priv(dev);
  841. unsigned long flags;
  842. spin_lock_irqsave(&tp->lock, flags);
  843. tp->get_settings(dev, cmd);
  844. spin_unlock_irqrestore(&tp->lock, flags);
  845. return 0;
  846. }
  847. static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  848. void *p)
  849. {
  850. struct rtl8169_private *tp = netdev_priv(dev);
  851. unsigned long flags;
  852. if (regs->len > R8169_REGS_SIZE)
  853. regs->len = R8169_REGS_SIZE;
  854. spin_lock_irqsave(&tp->lock, flags);
  855. memcpy_fromio(p, tp->mmio_addr, regs->len);
  856. spin_unlock_irqrestore(&tp->lock, flags);
  857. }
  858. static u32 rtl8169_get_msglevel(struct net_device *dev)
  859. {
  860. struct rtl8169_private *tp = netdev_priv(dev);
  861. return tp->msg_enable;
  862. }
  863. static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
  864. {
  865. struct rtl8169_private *tp = netdev_priv(dev);
  866. tp->msg_enable = value;
  867. }
  868. static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
  869. "tx_packets",
  870. "rx_packets",
  871. "tx_errors",
  872. "rx_errors",
  873. "rx_missed",
  874. "align_errors",
  875. "tx_single_collisions",
  876. "tx_multi_collisions",
  877. "unicast",
  878. "broadcast",
  879. "multicast",
  880. "tx_aborted",
  881. "tx_underrun",
  882. };
  883. struct rtl8169_counters {
  884. u64 tx_packets;
  885. u64 rx_packets;
  886. u64 tx_errors;
  887. u32 rx_errors;
  888. u16 rx_missed;
  889. u16 align_errors;
  890. u32 tx_one_collision;
  891. u32 tx_multi_collision;
  892. u64 rx_unicast;
  893. u64 rx_broadcast;
  894. u32 rx_multicast;
  895. u16 tx_aborted;
  896. u16 tx_underun;
  897. };
  898. static int rtl8169_get_stats_count(struct net_device *dev)
  899. {
  900. return ARRAY_SIZE(rtl8169_gstrings);
  901. }
  902. static void rtl8169_get_ethtool_stats(struct net_device *dev,
  903. struct ethtool_stats *stats, u64 *data)
  904. {
  905. struct rtl8169_private *tp = netdev_priv(dev);
  906. void __iomem *ioaddr = tp->mmio_addr;
  907. struct rtl8169_counters *counters;
  908. dma_addr_t paddr;
  909. u32 cmd;
  910. ASSERT_RTNL();
  911. counters = pci_alloc_consistent(tp->pci_dev, sizeof(*counters), &paddr);
  912. if (!counters)
  913. return;
  914. RTL_W32(CounterAddrHigh, (u64)paddr >> 32);
  915. cmd = (u64)paddr & DMA_32BIT_MASK;
  916. RTL_W32(CounterAddrLow, cmd);
  917. RTL_W32(CounterAddrLow, cmd | CounterDump);
  918. while (RTL_R32(CounterAddrLow) & CounterDump) {
  919. if (msleep_interruptible(1))
  920. break;
  921. }
  922. RTL_W32(CounterAddrLow, 0);
  923. RTL_W32(CounterAddrHigh, 0);
  924. data[0] = le64_to_cpu(counters->tx_packets);
  925. data[1] = le64_to_cpu(counters->rx_packets);
  926. data[2] = le64_to_cpu(counters->tx_errors);
  927. data[3] = le32_to_cpu(counters->rx_errors);
  928. data[4] = le16_to_cpu(counters->rx_missed);
  929. data[5] = le16_to_cpu(counters->align_errors);
  930. data[6] = le32_to_cpu(counters->tx_one_collision);
  931. data[7] = le32_to_cpu(counters->tx_multi_collision);
  932. data[8] = le64_to_cpu(counters->rx_unicast);
  933. data[9] = le64_to_cpu(counters->rx_broadcast);
  934. data[10] = le32_to_cpu(counters->rx_multicast);
  935. data[11] = le16_to_cpu(counters->tx_aborted);
  936. data[12] = le16_to_cpu(counters->tx_underun);
  937. pci_free_consistent(tp->pci_dev, sizeof(*counters), counters, paddr);
  938. }
  939. static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  940. {
  941. switch(stringset) {
  942. case ETH_SS_STATS:
  943. memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
  944. break;
  945. }
  946. }
  947. static const struct ethtool_ops rtl8169_ethtool_ops = {
  948. .get_drvinfo = rtl8169_get_drvinfo,
  949. .get_regs_len = rtl8169_get_regs_len,
  950. .get_link = ethtool_op_get_link,
  951. .get_settings = rtl8169_get_settings,
  952. .set_settings = rtl8169_set_settings,
  953. .get_msglevel = rtl8169_get_msglevel,
  954. .set_msglevel = rtl8169_set_msglevel,
  955. .get_rx_csum = rtl8169_get_rx_csum,
  956. .set_rx_csum = rtl8169_set_rx_csum,
  957. .get_tx_csum = ethtool_op_get_tx_csum,
  958. .set_tx_csum = ethtool_op_set_tx_csum,
  959. .get_sg = ethtool_op_get_sg,
  960. .set_sg = ethtool_op_set_sg,
  961. .get_tso = ethtool_op_get_tso,
  962. .set_tso = ethtool_op_set_tso,
  963. .get_regs = rtl8169_get_regs,
  964. .get_wol = rtl8169_get_wol,
  965. .set_wol = rtl8169_set_wol,
  966. .get_strings = rtl8169_get_strings,
  967. .get_stats_count = rtl8169_get_stats_count,
  968. .get_ethtool_stats = rtl8169_get_ethtool_stats,
  969. .get_perm_addr = ethtool_op_get_perm_addr,
  970. };
  971. static void rtl8169_write_gmii_reg_bit(void __iomem *ioaddr, int reg, int bitnum,
  972. int bitval)
  973. {
  974. int val;
  975. val = mdio_read(ioaddr, reg);
  976. val = (bitval == 1) ?
  977. val | (bitval << bitnum) : val & ~(0x0001 << bitnum);
  978. mdio_write(ioaddr, reg, val & 0xffff);
  979. }
  980. static void rtl8169_get_mac_version(struct rtl8169_private *tp, void __iomem *ioaddr)
  981. {
  982. const struct {
  983. u32 mask;
  984. int mac_version;
  985. } mac_info[] = {
  986. { 0x38800000, RTL_GIGA_MAC_VER_15 },
  987. { 0x38000000, RTL_GIGA_MAC_VER_12 },
  988. { 0x34000000, RTL_GIGA_MAC_VER_13 },
  989. { 0x30800000, RTL_GIGA_MAC_VER_14 },
  990. { 0x30000000, RTL_GIGA_MAC_VER_11 },
  991. { 0x18000000, RTL_GIGA_MAC_VER_05 },
  992. { 0x10000000, RTL_GIGA_MAC_VER_04 },
  993. { 0x04000000, RTL_GIGA_MAC_VER_03 },
  994. { 0x00800000, RTL_GIGA_MAC_VER_02 },
  995. { 0x00000000, RTL_GIGA_MAC_VER_01 } /* Catch-all */
  996. }, *p = mac_info;
  997. u32 reg;
  998. reg = RTL_R32(TxConfig) & 0x7c800000;
  999. while ((reg & p->mask) != p->mask)
  1000. p++;
  1001. tp->mac_version = p->mac_version;
  1002. }
  1003. static void rtl8169_print_mac_version(struct rtl8169_private *tp)
  1004. {
  1005. dprintk("mac_version = 0x%02x\n", tp->mac_version);
  1006. }
  1007. static void rtl8169_get_phy_version(struct rtl8169_private *tp, void __iomem *ioaddr)
  1008. {
  1009. const struct {
  1010. u16 mask;
  1011. u16 set;
  1012. int phy_version;
  1013. } phy_info[] = {
  1014. { 0x000f, 0x0002, RTL_GIGA_PHY_VER_G },
  1015. { 0x000f, 0x0001, RTL_GIGA_PHY_VER_F },
  1016. { 0x000f, 0x0000, RTL_GIGA_PHY_VER_E },
  1017. { 0x0000, 0x0000, RTL_GIGA_PHY_VER_D } /* Catch-all */
  1018. }, *p = phy_info;
  1019. u16 reg;
  1020. reg = mdio_read(ioaddr, MII_PHYSID2) & 0xffff;
  1021. while ((reg & p->mask) != p->set)
  1022. p++;
  1023. tp->phy_version = p->phy_version;
  1024. }
  1025. static void rtl8169_print_phy_version(struct rtl8169_private *tp)
  1026. {
  1027. struct {
  1028. int version;
  1029. char *msg;
  1030. u32 reg;
  1031. } phy_print[] = {
  1032. { RTL_GIGA_PHY_VER_G, "RTL_GIGA_PHY_VER_G", 0x0002 },
  1033. { RTL_GIGA_PHY_VER_F, "RTL_GIGA_PHY_VER_F", 0x0001 },
  1034. { RTL_GIGA_PHY_VER_E, "RTL_GIGA_PHY_VER_E", 0x0000 },
  1035. { RTL_GIGA_PHY_VER_D, "RTL_GIGA_PHY_VER_D", 0x0000 },
  1036. { 0, NULL, 0x0000 }
  1037. }, *p;
  1038. for (p = phy_print; p->msg; p++) {
  1039. if (tp->phy_version == p->version) {
  1040. dprintk("phy_version == %s (%04x)\n", p->msg, p->reg);
  1041. return;
  1042. }
  1043. }
  1044. dprintk("phy_version == Unknown\n");
  1045. }
  1046. static void rtl8169_hw_phy_config(struct net_device *dev)
  1047. {
  1048. struct rtl8169_private *tp = netdev_priv(dev);
  1049. void __iomem *ioaddr = tp->mmio_addr;
  1050. struct {
  1051. u16 regs[5]; /* Beware of bit-sign propagation */
  1052. } phy_magic[5] = { {
  1053. { 0x0000, //w 4 15 12 0
  1054. 0x00a1, //w 3 15 0 00a1
  1055. 0x0008, //w 2 15 0 0008
  1056. 0x1020, //w 1 15 0 1020
  1057. 0x1000 } },{ //w 0 15 0 1000
  1058. { 0x7000, //w 4 15 12 7
  1059. 0xff41, //w 3 15 0 ff41
  1060. 0xde60, //w 2 15 0 de60
  1061. 0x0140, //w 1 15 0 0140
  1062. 0x0077 } },{ //w 0 15 0 0077
  1063. { 0xa000, //w 4 15 12 a
  1064. 0xdf01, //w 3 15 0 df01
  1065. 0xdf20, //w 2 15 0 df20
  1066. 0xff95, //w 1 15 0 ff95
  1067. 0xfa00 } },{ //w 0 15 0 fa00
  1068. { 0xb000, //w 4 15 12 b
  1069. 0xff41, //w 3 15 0 ff41
  1070. 0xde20, //w 2 15 0 de20
  1071. 0x0140, //w 1 15 0 0140
  1072. 0x00bb } },{ //w 0 15 0 00bb
  1073. { 0xf000, //w 4 15 12 f
  1074. 0xdf01, //w 3 15 0 df01
  1075. 0xdf20, //w 2 15 0 df20
  1076. 0xff95, //w 1 15 0 ff95
  1077. 0xbf00 } //w 0 15 0 bf00
  1078. }
  1079. }, *p = phy_magic;
  1080. int i;
  1081. rtl8169_print_mac_version(tp);
  1082. rtl8169_print_phy_version(tp);
  1083. if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
  1084. return;
  1085. if (tp->phy_version >= RTL_GIGA_PHY_VER_H)
  1086. return;
  1087. dprintk("MAC version != 0 && PHY version == 0 or 1\n");
  1088. dprintk("Do final_reg2.cfg\n");
  1089. /* Shazam ! */
  1090. if (tp->mac_version == RTL_GIGA_MAC_VER_04) {
  1091. mdio_write(ioaddr, 31, 0x0002);
  1092. mdio_write(ioaddr, 1, 0x90d0);
  1093. mdio_write(ioaddr, 31, 0x0000);
  1094. return;
  1095. }
  1096. /* phy config for RTL8169s mac_version C chip */
  1097. mdio_write(ioaddr, 31, 0x0001); //w 31 2 0 1
  1098. mdio_write(ioaddr, 21, 0x1000); //w 21 15 0 1000
  1099. mdio_write(ioaddr, 24, 0x65c7); //w 24 15 0 65c7
  1100. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
  1101. for (i = 0; i < ARRAY_SIZE(phy_magic); i++, p++) {
  1102. int val, pos = 4;
  1103. val = (mdio_read(ioaddr, pos) & 0x0fff) | (p->regs[0] & 0xffff);
  1104. mdio_write(ioaddr, pos, val);
  1105. while (--pos >= 0)
  1106. mdio_write(ioaddr, pos, p->regs[4 - pos] & 0xffff);
  1107. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 1); //w 4 11 11 1
  1108. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
  1109. }
  1110. mdio_write(ioaddr, 31, 0x0000); //w 31 2 0 0
  1111. }
  1112. static void rtl8169_phy_timer(unsigned long __opaque)
  1113. {
  1114. struct net_device *dev = (struct net_device *)__opaque;
  1115. struct rtl8169_private *tp = netdev_priv(dev);
  1116. struct timer_list *timer = &tp->timer;
  1117. void __iomem *ioaddr = tp->mmio_addr;
  1118. unsigned long timeout = RTL8169_PHY_TIMEOUT;
  1119. assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
  1120. assert(tp->phy_version < RTL_GIGA_PHY_VER_H);
  1121. if (!(tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
  1122. return;
  1123. spin_lock_irq(&tp->lock);
  1124. if (tp->phy_reset_pending(ioaddr)) {
  1125. /*
  1126. * A busy loop could burn quite a few cycles on nowadays CPU.
  1127. * Let's delay the execution of the timer for a few ticks.
  1128. */
  1129. timeout = HZ/10;
  1130. goto out_mod_timer;
  1131. }
  1132. if (tp->link_ok(ioaddr))
  1133. goto out_unlock;
  1134. if (netif_msg_link(tp))
  1135. printk(KERN_WARNING "%s: PHY reset until link up\n", dev->name);
  1136. tp->phy_reset_enable(ioaddr);
  1137. out_mod_timer:
  1138. mod_timer(timer, jiffies + timeout);
  1139. out_unlock:
  1140. spin_unlock_irq(&tp->lock);
  1141. }
  1142. static inline void rtl8169_delete_timer(struct net_device *dev)
  1143. {
  1144. struct rtl8169_private *tp = netdev_priv(dev);
  1145. struct timer_list *timer = &tp->timer;
  1146. if ((tp->mac_version <= RTL_GIGA_MAC_VER_01) ||
  1147. (tp->phy_version >= RTL_GIGA_PHY_VER_H))
  1148. return;
  1149. del_timer_sync(timer);
  1150. }
  1151. static inline void rtl8169_request_timer(struct net_device *dev)
  1152. {
  1153. struct rtl8169_private *tp = netdev_priv(dev);
  1154. struct timer_list *timer = &tp->timer;
  1155. if ((tp->mac_version <= RTL_GIGA_MAC_VER_01) ||
  1156. (tp->phy_version >= RTL_GIGA_PHY_VER_H))
  1157. return;
  1158. init_timer(timer);
  1159. timer->expires = jiffies + RTL8169_PHY_TIMEOUT;
  1160. timer->data = (unsigned long)(dev);
  1161. timer->function = rtl8169_phy_timer;
  1162. add_timer(timer);
  1163. }
  1164. #ifdef CONFIG_NET_POLL_CONTROLLER
  1165. /*
  1166. * Polling 'interrupt' - used by things like netconsole to send skbs
  1167. * without having to re-enable interrupts. It's not called while
  1168. * the interrupt routine is executing.
  1169. */
  1170. static void rtl8169_netpoll(struct net_device *dev)
  1171. {
  1172. struct rtl8169_private *tp = netdev_priv(dev);
  1173. struct pci_dev *pdev = tp->pci_dev;
  1174. disable_irq(pdev->irq);
  1175. rtl8169_interrupt(pdev->irq, dev);
  1176. enable_irq(pdev->irq);
  1177. }
  1178. #endif
  1179. static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
  1180. void __iomem *ioaddr)
  1181. {
  1182. iounmap(ioaddr);
  1183. pci_release_regions(pdev);
  1184. pci_disable_device(pdev);
  1185. free_netdev(dev);
  1186. }
  1187. static void rtl8169_phy_reset(struct net_device *dev,
  1188. struct rtl8169_private *tp)
  1189. {
  1190. void __iomem *ioaddr = tp->mmio_addr;
  1191. int i;
  1192. tp->phy_reset_enable(ioaddr);
  1193. for (i = 0; i < 100; i++) {
  1194. if (!tp->phy_reset_pending(ioaddr))
  1195. return;
  1196. msleep(1);
  1197. }
  1198. if (netif_msg_link(tp))
  1199. printk(KERN_ERR "%s: PHY reset failed.\n", dev->name);
  1200. }
  1201. static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
  1202. {
  1203. void __iomem *ioaddr = tp->mmio_addr;
  1204. static int board_idx = -1;
  1205. u8 autoneg, duplex;
  1206. u16 speed;
  1207. board_idx++;
  1208. rtl8169_hw_phy_config(dev);
  1209. dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
  1210. RTL_W8(0x82, 0x01);
  1211. if (tp->mac_version < RTL_GIGA_MAC_VER_03) {
  1212. dprintk("Set PCI Latency=0x40\n");
  1213. pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
  1214. }
  1215. if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
  1216. dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
  1217. RTL_W8(0x82, 0x01);
  1218. dprintk("Set PHY Reg 0x0bh = 0x00h\n");
  1219. mdio_write(ioaddr, 0x0b, 0x0000); //w 0x0b 15 0 0
  1220. }
  1221. rtl8169_link_option(board_idx, &autoneg, &speed, &duplex);
  1222. rtl8169_phy_reset(dev, tp);
  1223. rtl8169_set_speed(dev, autoneg, speed, duplex);
  1224. if ((RTL_R8(PHYstatus) & TBI_Enable) && netif_msg_link(tp))
  1225. printk(KERN_INFO PFX "%s: TBI auto-negotiating\n", dev->name);
  1226. }
  1227. static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1228. {
  1229. struct rtl8169_private *tp = netdev_priv(dev);
  1230. struct mii_ioctl_data *data = if_mii(ifr);
  1231. if (!netif_running(dev))
  1232. return -ENODEV;
  1233. switch (cmd) {
  1234. case SIOCGMIIPHY:
  1235. data->phy_id = 32; /* Internal PHY */
  1236. return 0;
  1237. case SIOCGMIIREG:
  1238. data->val_out = mdio_read(tp->mmio_addr, data->reg_num & 0x1f);
  1239. return 0;
  1240. case SIOCSMIIREG:
  1241. if (!capable(CAP_NET_ADMIN))
  1242. return -EPERM;
  1243. mdio_write(tp->mmio_addr, data->reg_num & 0x1f, data->val_in);
  1244. return 0;
  1245. }
  1246. return -EOPNOTSUPP;
  1247. }
  1248. static int __devinit
  1249. rtl8169_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1250. {
  1251. const unsigned int region = rtl_cfg_info[ent->driver_data].region;
  1252. struct rtl8169_private *tp;
  1253. struct net_device *dev;
  1254. void __iomem *ioaddr;
  1255. unsigned int pm_cap;
  1256. int i, rc;
  1257. if (netif_msg_drv(&debug)) {
  1258. printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
  1259. MODULENAME, RTL8169_VERSION);
  1260. }
  1261. dev = alloc_etherdev(sizeof (*tp));
  1262. if (!dev) {
  1263. if (netif_msg_drv(&debug))
  1264. dev_err(&pdev->dev, "unable to alloc new ethernet\n");
  1265. rc = -ENOMEM;
  1266. goto out;
  1267. }
  1268. SET_MODULE_OWNER(dev);
  1269. SET_NETDEV_DEV(dev, &pdev->dev);
  1270. tp = netdev_priv(dev);
  1271. tp->dev = dev;
  1272. tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
  1273. /* enable device (incl. PCI PM wakeup and hotplug setup) */
  1274. rc = pci_enable_device(pdev);
  1275. if (rc < 0) {
  1276. if (netif_msg_probe(tp))
  1277. dev_err(&pdev->dev, "enable failure\n");
  1278. goto err_out_free_dev_1;
  1279. }
  1280. rc = pci_set_mwi(pdev);
  1281. if (rc < 0)
  1282. goto err_out_disable_2;
  1283. /* save power state before pci_enable_device overwrites it */
  1284. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  1285. if (pm_cap) {
  1286. u16 pwr_command, acpi_idle_state;
  1287. pci_read_config_word(pdev, pm_cap + PCI_PM_CTRL, &pwr_command);
  1288. acpi_idle_state = pwr_command & PCI_PM_CTRL_STATE_MASK;
  1289. } else {
  1290. if (netif_msg_probe(tp)) {
  1291. dev_err(&pdev->dev,
  1292. "PowerManagement capability not found.\n");
  1293. }
  1294. }
  1295. /* make sure PCI base addr 1 is MMIO */
  1296. if (!(pci_resource_flags(pdev, region) & IORESOURCE_MEM)) {
  1297. if (netif_msg_probe(tp)) {
  1298. dev_err(&pdev->dev,
  1299. "region #%d not an MMIO resource, aborting\n",
  1300. region);
  1301. }
  1302. rc = -ENODEV;
  1303. goto err_out_mwi_3;
  1304. }
  1305. /* check for weird/broken PCI region reporting */
  1306. if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
  1307. if (netif_msg_probe(tp)) {
  1308. dev_err(&pdev->dev,
  1309. "Invalid PCI region size(s), aborting\n");
  1310. }
  1311. rc = -ENODEV;
  1312. goto err_out_mwi_3;
  1313. }
  1314. rc = pci_request_regions(pdev, MODULENAME);
  1315. if (rc < 0) {
  1316. if (netif_msg_probe(tp))
  1317. dev_err(&pdev->dev, "could not request regions.\n");
  1318. goto err_out_mwi_3;
  1319. }
  1320. tp->cp_cmd = PCIMulRW | RxChkSum;
  1321. if ((sizeof(dma_addr_t) > 4) &&
  1322. !pci_set_dma_mask(pdev, DMA_64BIT_MASK) && use_dac) {
  1323. tp->cp_cmd |= PCIDAC;
  1324. dev->features |= NETIF_F_HIGHDMA;
  1325. } else {
  1326. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1327. if (rc < 0) {
  1328. if (netif_msg_probe(tp)) {
  1329. dev_err(&pdev->dev,
  1330. "DMA configuration failed.\n");
  1331. }
  1332. goto err_out_free_res_4;
  1333. }
  1334. }
  1335. pci_set_master(pdev);
  1336. /* ioremap MMIO region */
  1337. ioaddr = ioremap(pci_resource_start(pdev, region), R8169_REGS_SIZE);
  1338. if (!ioaddr) {
  1339. if (netif_msg_probe(tp))
  1340. dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
  1341. rc = -EIO;
  1342. goto err_out_free_res_4;
  1343. }
  1344. /* Unneeded ? Don't mess with Mrs. Murphy. */
  1345. rtl8169_irq_mask_and_ack(ioaddr);
  1346. /* Soft reset the chip. */
  1347. RTL_W8(ChipCmd, CmdReset);
  1348. /* Check that the chip has finished the reset. */
  1349. for (i = 100; i > 0; i--) {
  1350. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  1351. break;
  1352. msleep_interruptible(1);
  1353. }
  1354. /* Identify chip attached to board */
  1355. rtl8169_get_mac_version(tp, ioaddr);
  1356. rtl8169_get_phy_version(tp, ioaddr);
  1357. rtl8169_print_mac_version(tp);
  1358. rtl8169_print_phy_version(tp);
  1359. for (i = ARRAY_SIZE(rtl_chip_info) - 1; i >= 0; i--) {
  1360. if (tp->mac_version == rtl_chip_info[i].mac_version)
  1361. break;
  1362. }
  1363. if (i < 0) {
  1364. /* Unknown chip: assume array element #0, original RTL-8169 */
  1365. if (netif_msg_probe(tp)) {
  1366. dev_printk(KERN_DEBUG, &pdev->dev,
  1367. "unknown chip version, assuming %s\n",
  1368. rtl_chip_info[0].name);
  1369. }
  1370. i++;
  1371. }
  1372. tp->chipset = i;
  1373. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1374. RTL_W8(Config1, RTL_R8(Config1) | PMEnable);
  1375. RTL_W8(Config5, RTL_R8(Config5) & PMEStatus);
  1376. RTL_W8(Cfg9346, Cfg9346_Lock);
  1377. if (RTL_R8(PHYstatus) & TBI_Enable) {
  1378. tp->set_speed = rtl8169_set_speed_tbi;
  1379. tp->get_settings = rtl8169_gset_tbi;
  1380. tp->phy_reset_enable = rtl8169_tbi_reset_enable;
  1381. tp->phy_reset_pending = rtl8169_tbi_reset_pending;
  1382. tp->link_ok = rtl8169_tbi_link_ok;
  1383. tp->phy_1000_ctrl_reg = ADVERTISE_1000FULL; /* Implied by TBI */
  1384. } else {
  1385. tp->set_speed = rtl8169_set_speed_xmii;
  1386. tp->get_settings = rtl8169_gset_xmii;
  1387. tp->phy_reset_enable = rtl8169_xmii_reset_enable;
  1388. tp->phy_reset_pending = rtl8169_xmii_reset_pending;
  1389. tp->link_ok = rtl8169_xmii_link_ok;
  1390. dev->do_ioctl = rtl8169_ioctl;
  1391. }
  1392. /* Get MAC address. FIXME: read EEPROM */
  1393. for (i = 0; i < MAC_ADDR_LEN; i++)
  1394. dev->dev_addr[i] = RTL_R8(MAC0 + i);
  1395. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  1396. dev->open = rtl8169_open;
  1397. dev->hard_start_xmit = rtl8169_start_xmit;
  1398. dev->get_stats = rtl8169_get_stats;
  1399. SET_ETHTOOL_OPS(dev, &rtl8169_ethtool_ops);
  1400. dev->stop = rtl8169_close;
  1401. dev->tx_timeout = rtl8169_tx_timeout;
  1402. dev->set_multicast_list = rtl8169_set_rx_mode;
  1403. dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
  1404. dev->irq = pdev->irq;
  1405. dev->base_addr = (unsigned long) ioaddr;
  1406. dev->change_mtu = rtl8169_change_mtu;
  1407. #ifdef CONFIG_R8169_NAPI
  1408. dev->poll = rtl8169_poll;
  1409. dev->weight = R8169_NAPI_WEIGHT;
  1410. #endif
  1411. #ifdef CONFIG_R8169_VLAN
  1412. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  1413. dev->vlan_rx_register = rtl8169_vlan_rx_register;
  1414. dev->vlan_rx_kill_vid = rtl8169_vlan_rx_kill_vid;
  1415. #endif
  1416. #ifdef CONFIG_NET_POLL_CONTROLLER
  1417. dev->poll_controller = rtl8169_netpoll;
  1418. #endif
  1419. tp->intr_mask = 0xffff;
  1420. tp->pci_dev = pdev;
  1421. tp->mmio_addr = ioaddr;
  1422. tp->align = rtl_cfg_info[ent->driver_data].align;
  1423. spin_lock_init(&tp->lock);
  1424. rc = register_netdev(dev);
  1425. if (rc < 0)
  1426. goto err_out_unmap_5;
  1427. pci_set_drvdata(pdev, dev);
  1428. if (netif_msg_probe(tp)) {
  1429. printk(KERN_INFO "%s: %s at 0x%lx, "
  1430. "%2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x, "
  1431. "IRQ %d\n",
  1432. dev->name,
  1433. rtl_chip_info[tp->chipset].name,
  1434. dev->base_addr,
  1435. dev->dev_addr[0], dev->dev_addr[1],
  1436. dev->dev_addr[2], dev->dev_addr[3],
  1437. dev->dev_addr[4], dev->dev_addr[5], dev->irq);
  1438. }
  1439. rtl8169_init_phy(dev, tp);
  1440. out:
  1441. return rc;
  1442. err_out_unmap_5:
  1443. iounmap(ioaddr);
  1444. err_out_free_res_4:
  1445. pci_release_regions(pdev);
  1446. err_out_mwi_3:
  1447. pci_clear_mwi(pdev);
  1448. err_out_disable_2:
  1449. pci_disable_device(pdev);
  1450. err_out_free_dev_1:
  1451. free_netdev(dev);
  1452. goto out;
  1453. }
  1454. static void __devexit
  1455. rtl8169_remove_one(struct pci_dev *pdev)
  1456. {
  1457. struct net_device *dev = pci_get_drvdata(pdev);
  1458. struct rtl8169_private *tp = netdev_priv(dev);
  1459. assert(dev != NULL);
  1460. assert(tp != NULL);
  1461. unregister_netdev(dev);
  1462. rtl8169_release_board(pdev, dev, tp->mmio_addr);
  1463. pci_set_drvdata(pdev, NULL);
  1464. }
  1465. static void rtl8169_set_rxbufsize(struct rtl8169_private *tp,
  1466. struct net_device *dev)
  1467. {
  1468. unsigned int mtu = dev->mtu;
  1469. tp->rx_buf_sz = (mtu > RX_BUF_SIZE) ? mtu + ETH_HLEN + 8 : RX_BUF_SIZE;
  1470. }
  1471. static int rtl8169_open(struct net_device *dev)
  1472. {
  1473. struct rtl8169_private *tp = netdev_priv(dev);
  1474. struct pci_dev *pdev = tp->pci_dev;
  1475. int retval;
  1476. rtl8169_set_rxbufsize(tp, dev);
  1477. retval =
  1478. request_irq(dev->irq, rtl8169_interrupt, IRQF_SHARED, dev->name, dev);
  1479. if (retval < 0)
  1480. goto out;
  1481. retval = -ENOMEM;
  1482. /*
  1483. * Rx and Tx desscriptors needs 256 bytes alignment.
  1484. * pci_alloc_consistent provides more.
  1485. */
  1486. tp->TxDescArray = pci_alloc_consistent(pdev, R8169_TX_RING_BYTES,
  1487. &tp->TxPhyAddr);
  1488. if (!tp->TxDescArray)
  1489. goto err_free_irq;
  1490. tp->RxDescArray = pci_alloc_consistent(pdev, R8169_RX_RING_BYTES,
  1491. &tp->RxPhyAddr);
  1492. if (!tp->RxDescArray)
  1493. goto err_free_tx;
  1494. retval = rtl8169_init_ring(dev);
  1495. if (retval < 0)
  1496. goto err_free_rx;
  1497. INIT_DELAYED_WORK(&tp->task, NULL);
  1498. rtl8169_hw_start(dev);
  1499. rtl8169_request_timer(dev);
  1500. rtl8169_check_link_status(dev, tp, tp->mmio_addr);
  1501. out:
  1502. return retval;
  1503. err_free_rx:
  1504. pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
  1505. tp->RxPhyAddr);
  1506. err_free_tx:
  1507. pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
  1508. tp->TxPhyAddr);
  1509. err_free_irq:
  1510. free_irq(dev->irq, dev);
  1511. goto out;
  1512. }
  1513. static void rtl8169_hw_reset(void __iomem *ioaddr)
  1514. {
  1515. /* Disable interrupts */
  1516. rtl8169_irq_mask_and_ack(ioaddr);
  1517. /* Reset the chipset */
  1518. RTL_W8(ChipCmd, CmdReset);
  1519. /* PCI commit */
  1520. RTL_R8(ChipCmd);
  1521. }
  1522. static void rtl8169_set_rx_tx_config_registers(struct rtl8169_private *tp)
  1523. {
  1524. void __iomem *ioaddr = tp->mmio_addr;
  1525. u32 cfg = rtl8169_rx_config;
  1526. cfg |= (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
  1527. RTL_W32(RxConfig, cfg);
  1528. /* Set DMA burst size and Interframe Gap Time */
  1529. RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
  1530. (InterFrameGap << TxInterFrameGapShift));
  1531. }
  1532. static void rtl8169_hw_start(struct net_device *dev)
  1533. {
  1534. struct rtl8169_private *tp = netdev_priv(dev);
  1535. void __iomem *ioaddr = tp->mmio_addr;
  1536. struct pci_dev *pdev = tp->pci_dev;
  1537. u16 cmd;
  1538. u32 i;
  1539. /* Soft reset the chip. */
  1540. RTL_W8(ChipCmd, CmdReset);
  1541. /* Check that the chip has finished the reset. */
  1542. for (i = 100; i > 0; i--) {
  1543. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  1544. break;
  1545. msleep_interruptible(1);
  1546. }
  1547. if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
  1548. RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | PCIMulRW);
  1549. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x08);
  1550. }
  1551. if (tp->mac_version == RTL_GIGA_MAC_VER_13) {
  1552. pci_write_config_word(pdev, 0x68, 0x00);
  1553. pci_write_config_word(pdev, 0x69, 0x08);
  1554. }
  1555. /* Undocumented stuff. */
  1556. if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
  1557. /* Realtek's r1000_n.c driver uses '&& 0x01' here. Well... */
  1558. if ((RTL_R8(Config2) & 0x07) & 0x01)
  1559. RTL_W32(0x7c, 0x0007ffff);
  1560. RTL_W32(0x7c, 0x0007ff00);
  1561. pci_read_config_word(pdev, PCI_COMMAND, &cmd);
  1562. cmd = cmd & 0xef;
  1563. pci_write_config_word(pdev, PCI_COMMAND, cmd);
  1564. }
  1565. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1566. if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
  1567. (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
  1568. (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
  1569. (tp->mac_version == RTL_GIGA_MAC_VER_04))
  1570. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1571. RTL_W8(EarlyTxThres, EarlyTxThld);
  1572. /* Low hurts. Let's disable the filtering. */
  1573. RTL_W16(RxMaxSize, 16383);
  1574. if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
  1575. (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
  1576. (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
  1577. (tp->mac_version == RTL_GIGA_MAC_VER_04))
  1578. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1579. rtl8169_set_rx_tx_config_registers(tp);
  1580. cmd = RTL_R16(CPlusCmd);
  1581. RTL_W16(CPlusCmd, cmd);
  1582. tp->cp_cmd |= cmd | PCIMulRW;
  1583. if ((tp->mac_version == RTL_GIGA_MAC_VER_02) ||
  1584. (tp->mac_version == RTL_GIGA_MAC_VER_03)) {
  1585. dprintk(KERN_INFO PFX "Set MAC Reg C+CR Offset 0xE0. "
  1586. "Bit-3 and bit-14 MUST be 1\n");
  1587. tp->cp_cmd |= (1 << 14);
  1588. }
  1589. RTL_W16(CPlusCmd, tp->cp_cmd);
  1590. /*
  1591. * Undocumented corner. Supposedly:
  1592. * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
  1593. */
  1594. RTL_W16(IntrMitigate, 0x0000);
  1595. /*
  1596. * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
  1597. * register to be written before TxDescAddrLow to work.
  1598. * Switching from MMIO to I/O access fixes the issue as well.
  1599. */
  1600. RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr >> 32));
  1601. RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr & DMA_32BIT_MASK));
  1602. RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr >> 32));
  1603. RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr & DMA_32BIT_MASK));
  1604. if ((tp->mac_version != RTL_GIGA_MAC_VER_01) &&
  1605. (tp->mac_version != RTL_GIGA_MAC_VER_02) &&
  1606. (tp->mac_version != RTL_GIGA_MAC_VER_03) &&
  1607. (tp->mac_version != RTL_GIGA_MAC_VER_04)) {
  1608. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1609. rtl8169_set_rx_tx_config_registers(tp);
  1610. }
  1611. RTL_W8(Cfg9346, Cfg9346_Lock);
  1612. /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
  1613. RTL_R8(IntrMask);
  1614. RTL_W32(RxMissed, 0);
  1615. rtl8169_set_rx_mode(dev);
  1616. /* no early-rx interrupts */
  1617. RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
  1618. /* Enable all known interrupts by setting the interrupt mask. */
  1619. RTL_W16(IntrMask, rtl8169_intr_mask);
  1620. netif_start_queue(dev);
  1621. }
  1622. static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
  1623. {
  1624. struct rtl8169_private *tp = netdev_priv(dev);
  1625. int ret = 0;
  1626. if (new_mtu < ETH_ZLEN || new_mtu > SafeMtu)
  1627. return -EINVAL;
  1628. dev->mtu = new_mtu;
  1629. if (!netif_running(dev))
  1630. goto out;
  1631. rtl8169_down(dev);
  1632. rtl8169_set_rxbufsize(tp, dev);
  1633. ret = rtl8169_init_ring(dev);
  1634. if (ret < 0)
  1635. goto out;
  1636. netif_poll_enable(dev);
  1637. rtl8169_hw_start(dev);
  1638. rtl8169_request_timer(dev);
  1639. out:
  1640. return ret;
  1641. }
  1642. static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
  1643. {
  1644. desc->addr = 0x0badbadbadbadbadull;
  1645. desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
  1646. }
  1647. static void rtl8169_free_rx_skb(struct rtl8169_private *tp,
  1648. struct sk_buff **sk_buff, struct RxDesc *desc)
  1649. {
  1650. struct pci_dev *pdev = tp->pci_dev;
  1651. pci_unmap_single(pdev, le64_to_cpu(desc->addr), tp->rx_buf_sz,
  1652. PCI_DMA_FROMDEVICE);
  1653. dev_kfree_skb(*sk_buff);
  1654. *sk_buff = NULL;
  1655. rtl8169_make_unusable_by_asic(desc);
  1656. }
  1657. static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
  1658. {
  1659. u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
  1660. desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
  1661. }
  1662. static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
  1663. u32 rx_buf_sz)
  1664. {
  1665. desc->addr = cpu_to_le64(mapping);
  1666. wmb();
  1667. rtl8169_mark_to_asic(desc, rx_buf_sz);
  1668. }
  1669. static int rtl8169_alloc_rx_skb(struct pci_dev *pdev, struct sk_buff **sk_buff,
  1670. struct RxDesc *desc, int rx_buf_sz,
  1671. unsigned int align)
  1672. {
  1673. struct sk_buff *skb;
  1674. dma_addr_t mapping;
  1675. int ret = 0;
  1676. skb = dev_alloc_skb(rx_buf_sz + align);
  1677. if (!skb)
  1678. goto err_out;
  1679. skb_reserve(skb, (align - 1) & (u32)skb->data);
  1680. *sk_buff = skb;
  1681. mapping = pci_map_single(pdev, skb->data, rx_buf_sz,
  1682. PCI_DMA_FROMDEVICE);
  1683. rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
  1684. out:
  1685. return ret;
  1686. err_out:
  1687. ret = -ENOMEM;
  1688. rtl8169_make_unusable_by_asic(desc);
  1689. goto out;
  1690. }
  1691. static void rtl8169_rx_clear(struct rtl8169_private *tp)
  1692. {
  1693. int i;
  1694. for (i = 0; i < NUM_RX_DESC; i++) {
  1695. if (tp->Rx_skbuff[i]) {
  1696. rtl8169_free_rx_skb(tp, tp->Rx_skbuff + i,
  1697. tp->RxDescArray + i);
  1698. }
  1699. }
  1700. }
  1701. static u32 rtl8169_rx_fill(struct rtl8169_private *tp, struct net_device *dev,
  1702. u32 start, u32 end)
  1703. {
  1704. u32 cur;
  1705. for (cur = start; end - cur > 0; cur++) {
  1706. int ret, i = cur % NUM_RX_DESC;
  1707. if (tp->Rx_skbuff[i])
  1708. continue;
  1709. ret = rtl8169_alloc_rx_skb(tp->pci_dev, tp->Rx_skbuff + i,
  1710. tp->RxDescArray + i, tp->rx_buf_sz, tp->align);
  1711. if (ret < 0)
  1712. break;
  1713. }
  1714. return cur - start;
  1715. }
  1716. static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
  1717. {
  1718. desc->opts1 |= cpu_to_le32(RingEnd);
  1719. }
  1720. static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
  1721. {
  1722. tp->dirty_tx = tp->dirty_rx = tp->cur_tx = tp->cur_rx = 0;
  1723. }
  1724. static int rtl8169_init_ring(struct net_device *dev)
  1725. {
  1726. struct rtl8169_private *tp = netdev_priv(dev);
  1727. rtl8169_init_ring_indexes(tp);
  1728. memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
  1729. memset(tp->Rx_skbuff, 0x0, NUM_RX_DESC * sizeof(struct sk_buff *));
  1730. if (rtl8169_rx_fill(tp, dev, 0, NUM_RX_DESC) != NUM_RX_DESC)
  1731. goto err_out;
  1732. rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
  1733. return 0;
  1734. err_out:
  1735. rtl8169_rx_clear(tp);
  1736. return -ENOMEM;
  1737. }
  1738. static void rtl8169_unmap_tx_skb(struct pci_dev *pdev, struct ring_info *tx_skb,
  1739. struct TxDesc *desc)
  1740. {
  1741. unsigned int len = tx_skb->len;
  1742. pci_unmap_single(pdev, le64_to_cpu(desc->addr), len, PCI_DMA_TODEVICE);
  1743. desc->opts1 = 0x00;
  1744. desc->opts2 = 0x00;
  1745. desc->addr = 0x00;
  1746. tx_skb->len = 0;
  1747. }
  1748. static void rtl8169_tx_clear(struct rtl8169_private *tp)
  1749. {
  1750. unsigned int i;
  1751. for (i = tp->dirty_tx; i < tp->dirty_tx + NUM_TX_DESC; i++) {
  1752. unsigned int entry = i % NUM_TX_DESC;
  1753. struct ring_info *tx_skb = tp->tx_skb + entry;
  1754. unsigned int len = tx_skb->len;
  1755. if (len) {
  1756. struct sk_buff *skb = tx_skb->skb;
  1757. rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb,
  1758. tp->TxDescArray + entry);
  1759. if (skb) {
  1760. dev_kfree_skb(skb);
  1761. tx_skb->skb = NULL;
  1762. }
  1763. tp->stats.tx_dropped++;
  1764. }
  1765. }
  1766. tp->cur_tx = tp->dirty_tx = 0;
  1767. }
  1768. static void rtl8169_schedule_work(struct net_device *dev, work_func_t task)
  1769. {
  1770. struct rtl8169_private *tp = netdev_priv(dev);
  1771. PREPARE_DELAYED_WORK(&tp->task, task);
  1772. schedule_delayed_work(&tp->task, 4);
  1773. }
  1774. static void rtl8169_wait_for_quiescence(struct net_device *dev)
  1775. {
  1776. struct rtl8169_private *tp = netdev_priv(dev);
  1777. void __iomem *ioaddr = tp->mmio_addr;
  1778. synchronize_irq(dev->irq);
  1779. /* Wait for any pending NAPI task to complete */
  1780. netif_poll_disable(dev);
  1781. rtl8169_irq_mask_and_ack(ioaddr);
  1782. netif_poll_enable(dev);
  1783. }
  1784. static void rtl8169_reinit_task(struct work_struct *work)
  1785. {
  1786. struct rtl8169_private *tp =
  1787. container_of(work, struct rtl8169_private, task.work);
  1788. struct net_device *dev = tp->dev;
  1789. int ret;
  1790. if (netif_running(dev)) {
  1791. rtl8169_wait_for_quiescence(dev);
  1792. rtl8169_close(dev);
  1793. }
  1794. ret = rtl8169_open(dev);
  1795. if (unlikely(ret < 0)) {
  1796. if (net_ratelimit()) {
  1797. struct rtl8169_private *tp = netdev_priv(dev);
  1798. if (netif_msg_drv(tp)) {
  1799. printk(PFX KERN_ERR
  1800. "%s: reinit failure (status = %d)."
  1801. " Rescheduling.\n", dev->name, ret);
  1802. }
  1803. }
  1804. rtl8169_schedule_work(dev, rtl8169_reinit_task);
  1805. }
  1806. }
  1807. static void rtl8169_reset_task(struct work_struct *work)
  1808. {
  1809. struct rtl8169_private *tp =
  1810. container_of(work, struct rtl8169_private, task.work);
  1811. struct net_device *dev = tp->dev;
  1812. if (!netif_running(dev))
  1813. return;
  1814. rtl8169_wait_for_quiescence(dev);
  1815. rtl8169_rx_interrupt(dev, tp, tp->mmio_addr);
  1816. rtl8169_tx_clear(tp);
  1817. if (tp->dirty_rx == tp->cur_rx) {
  1818. rtl8169_init_ring_indexes(tp);
  1819. rtl8169_hw_start(dev);
  1820. netif_wake_queue(dev);
  1821. } else {
  1822. if (net_ratelimit()) {
  1823. struct rtl8169_private *tp = netdev_priv(dev);
  1824. if (netif_msg_intr(tp)) {
  1825. printk(PFX KERN_EMERG
  1826. "%s: Rx buffers shortage\n", dev->name);
  1827. }
  1828. }
  1829. rtl8169_schedule_work(dev, rtl8169_reset_task);
  1830. }
  1831. }
  1832. static void rtl8169_tx_timeout(struct net_device *dev)
  1833. {
  1834. struct rtl8169_private *tp = netdev_priv(dev);
  1835. rtl8169_hw_reset(tp->mmio_addr);
  1836. /* Let's wait a bit while any (async) irq lands on */
  1837. rtl8169_schedule_work(dev, rtl8169_reset_task);
  1838. }
  1839. static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
  1840. u32 opts1)
  1841. {
  1842. struct skb_shared_info *info = skb_shinfo(skb);
  1843. unsigned int cur_frag, entry;
  1844. struct TxDesc *txd;
  1845. entry = tp->cur_tx;
  1846. for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
  1847. skb_frag_t *frag = info->frags + cur_frag;
  1848. dma_addr_t mapping;
  1849. u32 status, len;
  1850. void *addr;
  1851. entry = (entry + 1) % NUM_TX_DESC;
  1852. txd = tp->TxDescArray + entry;
  1853. len = frag->size;
  1854. addr = ((void *) page_address(frag->page)) + frag->page_offset;
  1855. mapping = pci_map_single(tp->pci_dev, addr, len, PCI_DMA_TODEVICE);
  1856. /* anti gcc 2.95.3 bugware (sic) */
  1857. status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
  1858. txd->opts1 = cpu_to_le32(status);
  1859. txd->addr = cpu_to_le64(mapping);
  1860. tp->tx_skb[entry].len = len;
  1861. }
  1862. if (cur_frag) {
  1863. tp->tx_skb[entry].skb = skb;
  1864. txd->opts1 |= cpu_to_le32(LastFrag);
  1865. }
  1866. return cur_frag;
  1867. }
  1868. static inline u32 rtl8169_tso_csum(struct sk_buff *skb, struct net_device *dev)
  1869. {
  1870. if (dev->features & NETIF_F_TSO) {
  1871. u32 mss = skb_shinfo(skb)->gso_size;
  1872. if (mss)
  1873. return LargeSend | ((mss & MSSMask) << MSSShift);
  1874. }
  1875. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1876. const struct iphdr *ip = skb->nh.iph;
  1877. if (ip->protocol == IPPROTO_TCP)
  1878. return IPCS | TCPCS;
  1879. else if (ip->protocol == IPPROTO_UDP)
  1880. return IPCS | UDPCS;
  1881. WARN_ON(1); /* we need a WARN() */
  1882. }
  1883. return 0;
  1884. }
  1885. static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1886. {
  1887. struct rtl8169_private *tp = netdev_priv(dev);
  1888. unsigned int frags, entry = tp->cur_tx % NUM_TX_DESC;
  1889. struct TxDesc *txd = tp->TxDescArray + entry;
  1890. void __iomem *ioaddr = tp->mmio_addr;
  1891. dma_addr_t mapping;
  1892. u32 status, len;
  1893. u32 opts1;
  1894. int ret = NETDEV_TX_OK;
  1895. if (unlikely(TX_BUFFS_AVAIL(tp) < skb_shinfo(skb)->nr_frags)) {
  1896. if (netif_msg_drv(tp)) {
  1897. printk(KERN_ERR
  1898. "%s: BUG! Tx Ring full when queue awake!\n",
  1899. dev->name);
  1900. }
  1901. goto err_stop;
  1902. }
  1903. if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
  1904. goto err_stop;
  1905. opts1 = DescOwn | rtl8169_tso_csum(skb, dev);
  1906. frags = rtl8169_xmit_frags(tp, skb, opts1);
  1907. if (frags) {
  1908. len = skb_headlen(skb);
  1909. opts1 |= FirstFrag;
  1910. } else {
  1911. len = skb->len;
  1912. if (unlikely(len < ETH_ZLEN)) {
  1913. if (skb_padto(skb, ETH_ZLEN))
  1914. goto err_update_stats;
  1915. len = ETH_ZLEN;
  1916. }
  1917. opts1 |= FirstFrag | LastFrag;
  1918. tp->tx_skb[entry].skb = skb;
  1919. }
  1920. mapping = pci_map_single(tp->pci_dev, skb->data, len, PCI_DMA_TODEVICE);
  1921. tp->tx_skb[entry].len = len;
  1922. txd->addr = cpu_to_le64(mapping);
  1923. txd->opts2 = cpu_to_le32(rtl8169_tx_vlan_tag(tp, skb));
  1924. wmb();
  1925. /* anti gcc 2.95.3 bugware (sic) */
  1926. status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
  1927. txd->opts1 = cpu_to_le32(status);
  1928. dev->trans_start = jiffies;
  1929. tp->cur_tx += frags + 1;
  1930. smp_wmb();
  1931. RTL_W8(TxPoll, 0x40); /* set polling bit */
  1932. if (TX_BUFFS_AVAIL(tp) < MAX_SKB_FRAGS) {
  1933. netif_stop_queue(dev);
  1934. smp_rmb();
  1935. if (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)
  1936. netif_wake_queue(dev);
  1937. }
  1938. out:
  1939. return ret;
  1940. err_stop:
  1941. netif_stop_queue(dev);
  1942. ret = NETDEV_TX_BUSY;
  1943. err_update_stats:
  1944. tp->stats.tx_dropped++;
  1945. goto out;
  1946. }
  1947. static void rtl8169_pcierr_interrupt(struct net_device *dev)
  1948. {
  1949. struct rtl8169_private *tp = netdev_priv(dev);
  1950. struct pci_dev *pdev = tp->pci_dev;
  1951. void __iomem *ioaddr = tp->mmio_addr;
  1952. u16 pci_status, pci_cmd;
  1953. pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
  1954. pci_read_config_word(pdev, PCI_STATUS, &pci_status);
  1955. if (netif_msg_intr(tp)) {
  1956. printk(KERN_ERR
  1957. "%s: PCI error (cmd = 0x%04x, status = 0x%04x).\n",
  1958. dev->name, pci_cmd, pci_status);
  1959. }
  1960. /*
  1961. * The recovery sequence below admits a very elaborated explanation:
  1962. * - it seems to work;
  1963. * - I did not see what else could be done;
  1964. * - it makes iop3xx happy.
  1965. *
  1966. * Feel free to adjust to your needs.
  1967. */
  1968. if (ignore_parity_err)
  1969. pci_cmd &= ~PCI_COMMAND_PARITY;
  1970. else
  1971. pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
  1972. pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
  1973. pci_write_config_word(pdev, PCI_STATUS,
  1974. pci_status & (PCI_STATUS_DETECTED_PARITY |
  1975. PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
  1976. PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
  1977. /* The infamous DAC f*ckup only happens at boot time */
  1978. if ((tp->cp_cmd & PCIDAC) && !tp->dirty_rx && !tp->cur_rx) {
  1979. if (netif_msg_intr(tp))
  1980. printk(KERN_INFO "%s: disabling PCI DAC.\n", dev->name);
  1981. tp->cp_cmd &= ~PCIDAC;
  1982. RTL_W16(CPlusCmd, tp->cp_cmd);
  1983. dev->features &= ~NETIF_F_HIGHDMA;
  1984. }
  1985. rtl8169_hw_reset(ioaddr);
  1986. rtl8169_schedule_work(dev, rtl8169_reinit_task);
  1987. }
  1988. static void
  1989. rtl8169_tx_interrupt(struct net_device *dev, struct rtl8169_private *tp,
  1990. void __iomem *ioaddr)
  1991. {
  1992. unsigned int dirty_tx, tx_left;
  1993. assert(dev != NULL);
  1994. assert(tp != NULL);
  1995. assert(ioaddr != NULL);
  1996. dirty_tx = tp->dirty_tx;
  1997. smp_rmb();
  1998. tx_left = tp->cur_tx - dirty_tx;
  1999. while (tx_left > 0) {
  2000. unsigned int entry = dirty_tx % NUM_TX_DESC;
  2001. struct ring_info *tx_skb = tp->tx_skb + entry;
  2002. u32 len = tx_skb->len;
  2003. u32 status;
  2004. rmb();
  2005. status = le32_to_cpu(tp->TxDescArray[entry].opts1);
  2006. if (status & DescOwn)
  2007. break;
  2008. tp->stats.tx_bytes += len;
  2009. tp->stats.tx_packets++;
  2010. rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb, tp->TxDescArray + entry);
  2011. if (status & LastFrag) {
  2012. dev_kfree_skb_irq(tx_skb->skb);
  2013. tx_skb->skb = NULL;
  2014. }
  2015. dirty_tx++;
  2016. tx_left--;
  2017. }
  2018. if (tp->dirty_tx != dirty_tx) {
  2019. tp->dirty_tx = dirty_tx;
  2020. smp_wmb();
  2021. if (netif_queue_stopped(dev) &&
  2022. (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)) {
  2023. netif_wake_queue(dev);
  2024. }
  2025. }
  2026. }
  2027. static inline int rtl8169_fragmented_frame(u32 status)
  2028. {
  2029. return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
  2030. }
  2031. static inline void rtl8169_rx_csum(struct sk_buff *skb, struct RxDesc *desc)
  2032. {
  2033. u32 opts1 = le32_to_cpu(desc->opts1);
  2034. u32 status = opts1 & RxProtoMask;
  2035. if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
  2036. ((status == RxProtoUDP) && !(opts1 & UDPFail)) ||
  2037. ((status == RxProtoIP) && !(opts1 & IPFail)))
  2038. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2039. else
  2040. skb->ip_summed = CHECKSUM_NONE;
  2041. }
  2042. static inline int rtl8169_try_rx_copy(struct sk_buff **sk_buff, int pkt_size,
  2043. struct RxDesc *desc, int rx_buf_sz,
  2044. unsigned int align)
  2045. {
  2046. int ret = -1;
  2047. if (pkt_size < rx_copybreak) {
  2048. struct sk_buff *skb;
  2049. skb = dev_alloc_skb(pkt_size + align);
  2050. if (skb) {
  2051. skb_reserve(skb, (align - 1) & (u32)skb->data);
  2052. eth_copy_and_sum(skb, sk_buff[0]->data, pkt_size, 0);
  2053. *sk_buff = skb;
  2054. rtl8169_mark_to_asic(desc, rx_buf_sz);
  2055. ret = 0;
  2056. }
  2057. }
  2058. return ret;
  2059. }
  2060. static int
  2061. rtl8169_rx_interrupt(struct net_device *dev, struct rtl8169_private *tp,
  2062. void __iomem *ioaddr)
  2063. {
  2064. unsigned int cur_rx, rx_left;
  2065. unsigned int delta, count;
  2066. assert(dev != NULL);
  2067. assert(tp != NULL);
  2068. assert(ioaddr != NULL);
  2069. cur_rx = tp->cur_rx;
  2070. rx_left = NUM_RX_DESC + tp->dirty_rx - cur_rx;
  2071. rx_left = rtl8169_rx_quota(rx_left, (u32) dev->quota);
  2072. for (; rx_left > 0; rx_left--, cur_rx++) {
  2073. unsigned int entry = cur_rx % NUM_RX_DESC;
  2074. struct RxDesc *desc = tp->RxDescArray + entry;
  2075. u32 status;
  2076. rmb();
  2077. status = le32_to_cpu(desc->opts1);
  2078. if (status & DescOwn)
  2079. break;
  2080. if (unlikely(status & RxRES)) {
  2081. if (netif_msg_rx_err(tp)) {
  2082. printk(KERN_INFO
  2083. "%s: Rx ERROR. status = %08x\n",
  2084. dev->name, status);
  2085. }
  2086. tp->stats.rx_errors++;
  2087. if (status & (RxRWT | RxRUNT))
  2088. tp->stats.rx_length_errors++;
  2089. if (status & RxCRC)
  2090. tp->stats.rx_crc_errors++;
  2091. if (status & RxFOVF) {
  2092. rtl8169_schedule_work(dev, rtl8169_reset_task);
  2093. tp->stats.rx_fifo_errors++;
  2094. }
  2095. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  2096. } else {
  2097. struct sk_buff *skb = tp->Rx_skbuff[entry];
  2098. int pkt_size = (status & 0x00001FFF) - 4;
  2099. void (*pci_action)(struct pci_dev *, dma_addr_t,
  2100. size_t, int) = pci_dma_sync_single_for_device;
  2101. /*
  2102. * The driver does not support incoming fragmented
  2103. * frames. They are seen as a symptom of over-mtu
  2104. * sized frames.
  2105. */
  2106. if (unlikely(rtl8169_fragmented_frame(status))) {
  2107. tp->stats.rx_dropped++;
  2108. tp->stats.rx_length_errors++;
  2109. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  2110. continue;
  2111. }
  2112. rtl8169_rx_csum(skb, desc);
  2113. pci_dma_sync_single_for_cpu(tp->pci_dev,
  2114. le64_to_cpu(desc->addr), tp->rx_buf_sz,
  2115. PCI_DMA_FROMDEVICE);
  2116. if (rtl8169_try_rx_copy(&skb, pkt_size, desc,
  2117. tp->rx_buf_sz, tp->align)) {
  2118. pci_action = pci_unmap_single;
  2119. tp->Rx_skbuff[entry] = NULL;
  2120. }
  2121. pci_action(tp->pci_dev, le64_to_cpu(desc->addr),
  2122. tp->rx_buf_sz, PCI_DMA_FROMDEVICE);
  2123. skb->dev = dev;
  2124. skb_put(skb, pkt_size);
  2125. skb->protocol = eth_type_trans(skb, dev);
  2126. if (rtl8169_rx_vlan_skb(tp, desc, skb) < 0)
  2127. rtl8169_rx_skb(skb);
  2128. dev->last_rx = jiffies;
  2129. tp->stats.rx_bytes += pkt_size;
  2130. tp->stats.rx_packets++;
  2131. }
  2132. }
  2133. count = cur_rx - tp->cur_rx;
  2134. tp->cur_rx = cur_rx;
  2135. delta = rtl8169_rx_fill(tp, dev, tp->dirty_rx, tp->cur_rx);
  2136. if (!delta && count && netif_msg_intr(tp))
  2137. printk(KERN_INFO "%s: no Rx buffer allocated\n", dev->name);
  2138. tp->dirty_rx += delta;
  2139. /*
  2140. * FIXME: until there is periodic timer to try and refill the ring,
  2141. * a temporary shortage may definitely kill the Rx process.
  2142. * - disable the asic to try and avoid an overflow and kick it again
  2143. * after refill ?
  2144. * - how do others driver handle this condition (Uh oh...).
  2145. */
  2146. if ((tp->dirty_rx + NUM_RX_DESC == tp->cur_rx) && netif_msg_intr(tp))
  2147. printk(KERN_EMERG "%s: Rx buffers exhausted\n", dev->name);
  2148. return count;
  2149. }
  2150. /* The interrupt handler does all of the Rx thread work and cleans up after the Tx thread. */
  2151. static irqreturn_t
  2152. rtl8169_interrupt(int irq, void *dev_instance)
  2153. {
  2154. struct net_device *dev = (struct net_device *) dev_instance;
  2155. struct rtl8169_private *tp = netdev_priv(dev);
  2156. int boguscnt = max_interrupt_work;
  2157. void __iomem *ioaddr = tp->mmio_addr;
  2158. int status;
  2159. int handled = 0;
  2160. do {
  2161. status = RTL_R16(IntrStatus);
  2162. /* hotplug/major error/no more work/shared irq */
  2163. if ((status == 0xFFFF) || !status)
  2164. break;
  2165. handled = 1;
  2166. if (unlikely(!netif_running(dev))) {
  2167. rtl8169_asic_down(ioaddr);
  2168. goto out;
  2169. }
  2170. status &= tp->intr_mask;
  2171. RTL_W16(IntrStatus,
  2172. (status & RxFIFOOver) ? (status | RxOverflow) : status);
  2173. if (!(status & rtl8169_intr_mask))
  2174. break;
  2175. if (unlikely(status & SYSErr)) {
  2176. rtl8169_pcierr_interrupt(dev);
  2177. break;
  2178. }
  2179. if (status & LinkChg)
  2180. rtl8169_check_link_status(dev, tp, ioaddr);
  2181. #ifdef CONFIG_R8169_NAPI
  2182. RTL_W16(IntrMask, rtl8169_intr_mask & ~rtl8169_napi_event);
  2183. tp->intr_mask = ~rtl8169_napi_event;
  2184. if (likely(netif_rx_schedule_prep(dev)))
  2185. __netif_rx_schedule(dev);
  2186. else if (netif_msg_intr(tp)) {
  2187. printk(KERN_INFO "%s: interrupt %04x taken in poll\n",
  2188. dev->name, status);
  2189. }
  2190. break;
  2191. #else
  2192. /* Rx interrupt */
  2193. if (status & (RxOK | RxOverflow | RxFIFOOver)) {
  2194. rtl8169_rx_interrupt(dev, tp, ioaddr);
  2195. }
  2196. /* Tx interrupt */
  2197. if (status & (TxOK | TxErr))
  2198. rtl8169_tx_interrupt(dev, tp, ioaddr);
  2199. #endif
  2200. boguscnt--;
  2201. } while (boguscnt > 0);
  2202. if (boguscnt <= 0) {
  2203. if (netif_msg_intr(tp) && net_ratelimit() ) {
  2204. printk(KERN_WARNING
  2205. "%s: Too much work at interrupt!\n", dev->name);
  2206. }
  2207. /* Clear all interrupt sources. */
  2208. RTL_W16(IntrStatus, 0xffff);
  2209. }
  2210. out:
  2211. return IRQ_RETVAL(handled);
  2212. }
  2213. #ifdef CONFIG_R8169_NAPI
  2214. static int rtl8169_poll(struct net_device *dev, int *budget)
  2215. {
  2216. unsigned int work_done, work_to_do = min(*budget, dev->quota);
  2217. struct rtl8169_private *tp = netdev_priv(dev);
  2218. void __iomem *ioaddr = tp->mmio_addr;
  2219. work_done = rtl8169_rx_interrupt(dev, tp, ioaddr);
  2220. rtl8169_tx_interrupt(dev, tp, ioaddr);
  2221. *budget -= work_done;
  2222. dev->quota -= work_done;
  2223. if (work_done < work_to_do) {
  2224. netif_rx_complete(dev);
  2225. tp->intr_mask = 0xffff;
  2226. /*
  2227. * 20040426: the barrier is not strictly required but the
  2228. * behavior of the irq handler could be less predictable
  2229. * without it. Btw, the lack of flush for the posted pci
  2230. * write is safe - FR
  2231. */
  2232. smp_wmb();
  2233. RTL_W16(IntrMask, rtl8169_intr_mask);
  2234. }
  2235. return (work_done >= work_to_do);
  2236. }
  2237. #endif
  2238. static void rtl8169_down(struct net_device *dev)
  2239. {
  2240. struct rtl8169_private *tp = netdev_priv(dev);
  2241. void __iomem *ioaddr = tp->mmio_addr;
  2242. unsigned int poll_locked = 0;
  2243. unsigned int intrmask;
  2244. rtl8169_delete_timer(dev);
  2245. netif_stop_queue(dev);
  2246. flush_scheduled_work();
  2247. core_down:
  2248. spin_lock_irq(&tp->lock);
  2249. rtl8169_asic_down(ioaddr);
  2250. /* Update the error counts. */
  2251. tp->stats.rx_missed_errors += RTL_R32(RxMissed);
  2252. RTL_W32(RxMissed, 0);
  2253. spin_unlock_irq(&tp->lock);
  2254. synchronize_irq(dev->irq);
  2255. if (!poll_locked) {
  2256. netif_poll_disable(dev);
  2257. poll_locked++;
  2258. }
  2259. /* Give a racing hard_start_xmit a few cycles to complete. */
  2260. synchronize_sched(); /* FIXME: should this be synchronize_irq()? */
  2261. /*
  2262. * And now for the 50k$ question: are IRQ disabled or not ?
  2263. *
  2264. * Two paths lead here:
  2265. * 1) dev->close
  2266. * -> netif_running() is available to sync the current code and the
  2267. * IRQ handler. See rtl8169_interrupt for details.
  2268. * 2) dev->change_mtu
  2269. * -> rtl8169_poll can not be issued again and re-enable the
  2270. * interruptions. Let's simply issue the IRQ down sequence again.
  2271. *
  2272. * No loop if hotpluged or major error (0xffff).
  2273. */
  2274. intrmask = RTL_R16(IntrMask);
  2275. if (intrmask && (intrmask != 0xffff))
  2276. goto core_down;
  2277. rtl8169_tx_clear(tp);
  2278. rtl8169_rx_clear(tp);
  2279. }
  2280. static int rtl8169_close(struct net_device *dev)
  2281. {
  2282. struct rtl8169_private *tp = netdev_priv(dev);
  2283. struct pci_dev *pdev = tp->pci_dev;
  2284. rtl8169_down(dev);
  2285. free_irq(dev->irq, dev);
  2286. netif_poll_enable(dev);
  2287. pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
  2288. tp->RxPhyAddr);
  2289. pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
  2290. tp->TxPhyAddr);
  2291. tp->TxDescArray = NULL;
  2292. tp->RxDescArray = NULL;
  2293. return 0;
  2294. }
  2295. static void
  2296. rtl8169_set_rx_mode(struct net_device *dev)
  2297. {
  2298. struct rtl8169_private *tp = netdev_priv(dev);
  2299. void __iomem *ioaddr = tp->mmio_addr;
  2300. unsigned long flags;
  2301. u32 mc_filter[2]; /* Multicast hash filter */
  2302. int i, rx_mode;
  2303. u32 tmp = 0;
  2304. if (dev->flags & IFF_PROMISC) {
  2305. /* Unconditionally log net taps. */
  2306. if (netif_msg_link(tp)) {
  2307. printk(KERN_NOTICE "%s: Promiscuous mode enabled.\n",
  2308. dev->name);
  2309. }
  2310. rx_mode =
  2311. AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
  2312. AcceptAllPhys;
  2313. mc_filter[1] = mc_filter[0] = 0xffffffff;
  2314. } else if ((dev->mc_count > multicast_filter_limit)
  2315. || (dev->flags & IFF_ALLMULTI)) {
  2316. /* Too many to filter perfectly -- accept all multicasts. */
  2317. rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
  2318. mc_filter[1] = mc_filter[0] = 0xffffffff;
  2319. } else {
  2320. struct dev_mc_list *mclist;
  2321. rx_mode = AcceptBroadcast | AcceptMyPhys;
  2322. mc_filter[1] = mc_filter[0] = 0;
  2323. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  2324. i++, mclist = mclist->next) {
  2325. int bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) >> 26;
  2326. mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
  2327. rx_mode |= AcceptMulticast;
  2328. }
  2329. }
  2330. spin_lock_irqsave(&tp->lock, flags);
  2331. tmp = rtl8169_rx_config | rx_mode |
  2332. (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
  2333. if ((tp->mac_version == RTL_GIGA_MAC_VER_11) ||
  2334. (tp->mac_version == RTL_GIGA_MAC_VER_12) ||
  2335. (tp->mac_version == RTL_GIGA_MAC_VER_13) ||
  2336. (tp->mac_version == RTL_GIGA_MAC_VER_14) ||
  2337. (tp->mac_version == RTL_GIGA_MAC_VER_15)) {
  2338. mc_filter[0] = 0xffffffff;
  2339. mc_filter[1] = 0xffffffff;
  2340. }
  2341. RTL_W32(RxConfig, tmp);
  2342. RTL_W32(MAR0 + 0, mc_filter[0]);
  2343. RTL_W32(MAR0 + 4, mc_filter[1]);
  2344. spin_unlock_irqrestore(&tp->lock, flags);
  2345. }
  2346. /**
  2347. * rtl8169_get_stats - Get rtl8169 read/write statistics
  2348. * @dev: The Ethernet Device to get statistics for
  2349. *
  2350. * Get TX/RX statistics for rtl8169
  2351. */
  2352. static struct net_device_stats *rtl8169_get_stats(struct net_device *dev)
  2353. {
  2354. struct rtl8169_private *tp = netdev_priv(dev);
  2355. void __iomem *ioaddr = tp->mmio_addr;
  2356. unsigned long flags;
  2357. if (netif_running(dev)) {
  2358. spin_lock_irqsave(&tp->lock, flags);
  2359. tp->stats.rx_missed_errors += RTL_R32(RxMissed);
  2360. RTL_W32(RxMissed, 0);
  2361. spin_unlock_irqrestore(&tp->lock, flags);
  2362. }
  2363. return &tp->stats;
  2364. }
  2365. #ifdef CONFIG_PM
  2366. static int rtl8169_suspend(struct pci_dev *pdev, pm_message_t state)
  2367. {
  2368. struct net_device *dev = pci_get_drvdata(pdev);
  2369. struct rtl8169_private *tp = netdev_priv(dev);
  2370. void __iomem *ioaddr = tp->mmio_addr;
  2371. if (!netif_running(dev))
  2372. goto out;
  2373. netif_device_detach(dev);
  2374. netif_stop_queue(dev);
  2375. spin_lock_irq(&tp->lock);
  2376. rtl8169_asic_down(ioaddr);
  2377. tp->stats.rx_missed_errors += RTL_R32(RxMissed);
  2378. RTL_W32(RxMissed, 0);
  2379. spin_unlock_irq(&tp->lock);
  2380. pci_save_state(pdev);
  2381. pci_enable_wake(pdev, pci_choose_state(pdev, state), tp->wol_enabled);
  2382. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2383. out:
  2384. return 0;
  2385. }
  2386. static int rtl8169_resume(struct pci_dev *pdev)
  2387. {
  2388. struct net_device *dev = pci_get_drvdata(pdev);
  2389. if (!netif_running(dev))
  2390. goto out;
  2391. netif_device_attach(dev);
  2392. pci_set_power_state(pdev, PCI_D0);
  2393. pci_restore_state(pdev);
  2394. pci_enable_wake(pdev, PCI_D0, 0);
  2395. rtl8169_schedule_work(dev, rtl8169_reset_task);
  2396. out:
  2397. return 0;
  2398. }
  2399. #endif /* CONFIG_PM */
  2400. static struct pci_driver rtl8169_pci_driver = {
  2401. .name = MODULENAME,
  2402. .id_table = rtl8169_pci_tbl,
  2403. .probe = rtl8169_init_one,
  2404. .remove = __devexit_p(rtl8169_remove_one),
  2405. #ifdef CONFIG_PM
  2406. .suspend = rtl8169_suspend,
  2407. .resume = rtl8169_resume,
  2408. #endif
  2409. };
  2410. static int __init
  2411. rtl8169_init_module(void)
  2412. {
  2413. return pci_register_driver(&rtl8169_pci_driver);
  2414. }
  2415. static void __exit
  2416. rtl8169_cleanup_module(void)
  2417. {
  2418. pci_unregister_driver(&rtl8169_pci_driver);
  2419. }
  2420. module_init(rtl8169_init_module);
  2421. module_exit(rtl8169_cleanup_module);