mv_sas.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490
  1. /*
  2. * Marvell 88SE64xx/88SE94xx main function head file
  3. *
  4. * Copyright 2007 Red Hat, Inc.
  5. * Copyright 2008 Marvell. <kewei@marvell.com>
  6. * Copyright 2009-2011 Marvell. <yuxiangl@marvell.com>
  7. *
  8. * This file is licensed under GPLv2.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; version 2 of the
  13. * License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  18. * General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307
  23. * USA
  24. */
  25. #ifndef _MV_SAS_H_
  26. #define _MV_SAS_H_
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/delay.h>
  31. #include <linux/types.h>
  32. #include <linux/ctype.h>
  33. #include <linux/dma-mapping.h>
  34. #include <linux/pci.h>
  35. #include <linux/platform_device.h>
  36. #include <linux/interrupt.h>
  37. #include <linux/irq.h>
  38. #include <linux/slab.h>
  39. #include <linux/vmalloc.h>
  40. #include <scsi/libsas.h>
  41. #include <scsi/scsi.h>
  42. #include <scsi/scsi_tcq.h>
  43. #include <scsi/sas_ata.h>
  44. #include <linux/version.h>
  45. #include "mv_defs.h"
  46. #define DRV_NAME "mvsas"
  47. #define DRV_VERSION "0.8.2"
  48. #define _MV_DUMP 0
  49. #define MVS_ID_NOT_MAPPED 0x7f
  50. /* #define DISABLE_HOTPLUG_DMA_FIX */
  51. // #define MAX_EXP_RUNNING_REQ 2
  52. #define WIDE_PORT_MAX_PHY 4
  53. #define MV_DISABLE_NCQ 0
  54. #define mv_printk(fmt, arg ...) \
  55. printk(KERN_DEBUG"%s %d:" fmt, __FILE__, __LINE__, ## arg)
  56. #ifdef MV_DEBUG
  57. #define mv_dprintk(format, arg...) \
  58. printk(KERN_DEBUG"%s %d:" format, __FILE__, __LINE__, ## arg)
  59. #else
  60. #define mv_dprintk(format, arg...)
  61. #endif
  62. #define MV_MAX_U32 0xffffffff
  63. extern struct mvs_tgt_initiator mvs_tgt;
  64. extern struct mvs_info *tgt_mvi;
  65. extern const struct mvs_dispatch mvs_64xx_dispatch;
  66. extern const struct mvs_dispatch mvs_94xx_dispatch;
  67. extern struct kmem_cache *mvs_task_list_cache;
  68. #define DEV_IS_EXPANDER(type) \
  69. ((type == EDGE_DEV) || (type == FANOUT_DEV))
  70. #define bit(n) ((u32)1 << n)
  71. #define for_each_phy(__lseq_mask, __mc, __lseq) \
  72. for ((__mc) = (__lseq_mask), (__lseq) = 0; \
  73. (__mc) != 0 ; \
  74. (++__lseq), (__mc) >>= 1)
  75. #define MV_INIT_DELAYED_WORK(w, f, d) INIT_DELAYED_WORK(w, f)
  76. #define UNASSOC_D2H_FIS(id) \
  77. ((void *) mvi->rx_fis + 0x100 * id)
  78. #define SATA_RECEIVED_FIS_LIST(reg_set) \
  79. ((void *) mvi->rx_fis + mvi->chip->fis_offs + 0x100 * reg_set)
  80. #define SATA_RECEIVED_SDB_FIS(reg_set) \
  81. (SATA_RECEIVED_FIS_LIST(reg_set) + 0x58)
  82. #define SATA_RECEIVED_D2H_FIS(reg_set) \
  83. (SATA_RECEIVED_FIS_LIST(reg_set) + 0x40)
  84. #define SATA_RECEIVED_PIO_FIS(reg_set) \
  85. (SATA_RECEIVED_FIS_LIST(reg_set) + 0x20)
  86. #define SATA_RECEIVED_DMA_FIS(reg_set) \
  87. (SATA_RECEIVED_FIS_LIST(reg_set) + 0x00)
  88. enum dev_status {
  89. MVS_DEV_NORMAL = 0x0,
  90. MVS_DEV_EH = 0x1,
  91. };
  92. struct mvs_info;
  93. struct mvs_dispatch {
  94. char *name;
  95. int (*chip_init)(struct mvs_info *mvi);
  96. int (*spi_init)(struct mvs_info *mvi);
  97. int (*chip_ioremap)(struct mvs_info *mvi);
  98. void (*chip_iounmap)(struct mvs_info *mvi);
  99. irqreturn_t (*isr)(struct mvs_info *mvi, int irq, u32 stat);
  100. u32 (*isr_status)(struct mvs_info *mvi, int irq);
  101. void (*interrupt_enable)(struct mvs_info *mvi);
  102. void (*interrupt_disable)(struct mvs_info *mvi);
  103. u32 (*read_phy_ctl)(struct mvs_info *mvi, u32 port);
  104. void (*write_phy_ctl)(struct mvs_info *mvi, u32 port, u32 val);
  105. u32 (*read_port_cfg_data)(struct mvs_info *mvi, u32 port);
  106. void (*write_port_cfg_data)(struct mvs_info *mvi, u32 port, u32 val);
  107. void (*write_port_cfg_addr)(struct mvs_info *mvi, u32 port, u32 addr);
  108. u32 (*read_port_vsr_data)(struct mvs_info *mvi, u32 port);
  109. void (*write_port_vsr_data)(struct mvs_info *mvi, u32 port, u32 val);
  110. void (*write_port_vsr_addr)(struct mvs_info *mvi, u32 port, u32 addr);
  111. u32 (*read_port_irq_stat)(struct mvs_info *mvi, u32 port);
  112. void (*write_port_irq_stat)(struct mvs_info *mvi, u32 port, u32 val);
  113. u32 (*read_port_irq_mask)(struct mvs_info *mvi, u32 port);
  114. void (*write_port_irq_mask)(struct mvs_info *mvi, u32 port, u32 val);
  115. void (*get_sas_addr)(void *buf, u32 buflen);
  116. void (*command_active)(struct mvs_info *mvi, u32 slot_idx);
  117. void (*clear_srs_irq)(struct mvs_info *mvi, u8 reg_set, u8 clear_all);
  118. void (*issue_stop)(struct mvs_info *mvi, enum mvs_port_type type,
  119. u32 tfs);
  120. void (*start_delivery)(struct mvs_info *mvi, u32 tx);
  121. u32 (*rx_update)(struct mvs_info *mvi);
  122. void (*int_full)(struct mvs_info *mvi);
  123. u8 (*assign_reg_set)(struct mvs_info *mvi, u8 *tfs);
  124. void (*free_reg_set)(struct mvs_info *mvi, u8 *tfs);
  125. u32 (*prd_size)(void);
  126. u32 (*prd_count)(void);
  127. void (*make_prd)(struct scatterlist *scatter, int nr, void *prd);
  128. void (*detect_porttype)(struct mvs_info *mvi, int i);
  129. int (*oob_done)(struct mvs_info *mvi, int i);
  130. void (*fix_phy_info)(struct mvs_info *mvi, int i,
  131. struct sas_identify_frame *id);
  132. void (*phy_work_around)(struct mvs_info *mvi, int i);
  133. void (*phy_set_link_rate)(struct mvs_info *mvi, u32 phy_id,
  134. struct sas_phy_linkrates *rates);
  135. u32 (*phy_max_link_rate)(void);
  136. void (*phy_disable)(struct mvs_info *mvi, u32 phy_id);
  137. void (*phy_enable)(struct mvs_info *mvi, u32 phy_id);
  138. void (*phy_reset)(struct mvs_info *mvi, u32 phy_id, int hard);
  139. void (*stp_reset)(struct mvs_info *mvi, u32 phy_id);
  140. void (*clear_active_cmds)(struct mvs_info *mvi);
  141. u32 (*spi_read_data)(struct mvs_info *mvi);
  142. void (*spi_write_data)(struct mvs_info *mvi, u32 data);
  143. int (*spi_buildcmd)(struct mvs_info *mvi,
  144. u32 *dwCmd,
  145. u8 cmd,
  146. u8 read,
  147. u8 length,
  148. u32 addr
  149. );
  150. int (*spi_issuecmd)(struct mvs_info *mvi, u32 cmd);
  151. int (*spi_waitdataready)(struct mvs_info *mvi, u32 timeout);
  152. #ifndef DISABLE_HOTPLUG_DMA_FIX
  153. void (*dma_fix)(dma_addr_t buf_dma, int buf_len, int from, void *prd);
  154. #endif
  155. void (*non_spec_ncq_error)(struct mvs_info *mvi);
  156. };
  157. struct mvs_chip_info {
  158. u32 n_host;
  159. u32 n_phy;
  160. u32 fis_offs;
  161. u32 fis_count;
  162. u32 srs_sz;
  163. u32 slot_width;
  164. const struct mvs_dispatch *dispatch;
  165. };
  166. #define MVS_CHIP_SLOT_SZ (1U << mvi->chip->slot_width)
  167. #define MVS_RX_FISL_SZ \
  168. (mvi->chip->fis_offs + (mvi->chip->fis_count * 0x100))
  169. #define MVS_CHIP_DISP (mvi->chip->dispatch)
  170. struct mvs_err_info {
  171. __le32 flags;
  172. __le32 flags2;
  173. };
  174. struct mvs_cmd_hdr {
  175. __le32 flags; /* PRD tbl len; SAS, SATA ctl */
  176. __le32 lens; /* cmd, max resp frame len */
  177. __le32 tags; /* targ port xfer tag; tag */
  178. __le32 data_len; /* data xfer len */
  179. __le64 cmd_tbl; /* command table address */
  180. __le64 open_frame; /* open addr frame address */
  181. __le64 status_buf; /* status buffer address */
  182. __le64 prd_tbl; /* PRD tbl address */
  183. __le32 reserved[4];
  184. };
  185. struct mvs_port {
  186. struct asd_sas_port sas_port;
  187. u8 port_attached;
  188. u8 wide_port_phymap;
  189. struct list_head list;
  190. };
  191. struct mvs_phy {
  192. struct mvs_info *mvi;
  193. struct mvs_port *port;
  194. struct asd_sas_phy sas_phy;
  195. struct sas_identify identify;
  196. struct scsi_device *sdev;
  197. struct timer_list timer;
  198. u64 dev_sas_addr;
  199. u64 att_dev_sas_addr;
  200. u32 att_dev_info;
  201. u32 dev_info;
  202. u32 phy_type;
  203. u32 phy_status;
  204. u32 irq_status;
  205. u32 frame_rcvd_size;
  206. u8 frame_rcvd[32];
  207. u8 phy_attached;
  208. u8 phy_mode;
  209. u8 reserved[2];
  210. u32 phy_event;
  211. enum sas_linkrate minimum_linkrate;
  212. enum sas_linkrate maximum_linkrate;
  213. };
  214. struct mvs_device {
  215. struct list_head dev_entry;
  216. enum sas_dev_type dev_type;
  217. struct mvs_info *mvi_info;
  218. struct domain_device *sas_device;
  219. struct timer_list timer;
  220. u32 attached_phy;
  221. u32 device_id;
  222. u32 running_req;
  223. u8 taskfileset;
  224. u8 dev_status;
  225. u16 reserved;
  226. };
  227. /* Generate PHY tunning parameters */
  228. struct phy_tuning {
  229. /* 1 bit, transmitter emphasis enable */
  230. u8 trans_emp_en:1;
  231. /* 4 bits, transmitter emphasis amplitude */
  232. u8 trans_emp_amp:4;
  233. /* 3 bits, reserved space */
  234. u8 Reserved_2bit_1:3;
  235. /* 5 bits, transmitter amplitude */
  236. u8 trans_amp:5;
  237. /* 2 bits, transmitter amplitude adjust */
  238. u8 trans_amp_adj:2;
  239. /* 1 bit, reserved space */
  240. u8 resv_2bit_2:1;
  241. /* 2 bytes, reserved space */
  242. u8 reserved[2];
  243. };
  244. struct ffe_control {
  245. /* 4 bits, FFE Capacitor Select (value range 0~F) */
  246. u8 ffe_cap_sel:4;
  247. /* 3 bits, FFE Resistor Select (value range 0~7) */
  248. u8 ffe_rss_sel:3;
  249. /* 1 bit reserve*/
  250. u8 reserved:1;
  251. };
  252. /*
  253. * HBA_Info_Page is saved in Flash/NVRAM, total 256 bytes.
  254. * The data area is valid only Signature="MRVL".
  255. * If any member fills with 0xFF, the member is invalid.
  256. */
  257. struct hba_info_page {
  258. /* Dword 0 */
  259. /* 4 bytes, structure signature,should be "MRVL" at first initial */
  260. u8 signature[4];
  261. /* Dword 1-13 */
  262. u32 reserved1[13];
  263. /* Dword 14-29 */
  264. /* 64 bytes, SAS address for each port */
  265. u64 sas_addr[8];
  266. /* Dword 30-31 */
  267. /* 8 bytes for vanir 8 port PHY FFE seeting
  268. * BIT 0~3 : FFE Capacitor select(value range 0~F)
  269. * BIT 4~6 : FFE Resistor select(value range 0~7)
  270. * BIT 7: reserve.
  271. */
  272. struct ffe_control ffe_ctl[8];
  273. /* Dword 32 -43 */
  274. u32 reserved2[12];
  275. /* Dword 44-45 */
  276. /* 8 bytes, 0: 1.5G, 1: 3.0G, should be 0x01 at first initial */
  277. u8 phy_rate[8];
  278. /* Dword 46-53 */
  279. /* 32 bytes, PHY tuning parameters for each PHY*/
  280. struct phy_tuning phy_tuning[8];
  281. /* Dword 54-63 */
  282. u32 reserved3[10];
  283. }; /* total 256 bytes */
  284. struct mvs_slot_info {
  285. struct list_head entry;
  286. union {
  287. struct sas_task *task;
  288. void *tdata;
  289. };
  290. u32 n_elem;
  291. u32 tx;
  292. u32 slot_tag;
  293. /* DMA buffer for storing cmd tbl, open addr frame, status buffer,
  294. * and PRD table
  295. */
  296. void *buf;
  297. dma_addr_t buf_dma;
  298. #if _MV_DUMP
  299. u32 cmd_size;
  300. #endif
  301. void *response;
  302. struct mvs_port *port;
  303. struct mvs_device *device;
  304. void *open_frame;
  305. };
  306. struct mvs_info {
  307. unsigned long flags;
  308. /* host-wide lock */
  309. spinlock_t lock;
  310. /* our device */
  311. struct pci_dev *pdev;
  312. struct device *dev;
  313. /* enhanced mode registers */
  314. void __iomem *regs;
  315. /* peripheral or soc registers */
  316. void __iomem *regs_ex;
  317. u8 sas_addr[SAS_ADDR_SIZE];
  318. /* SCSI/SAS glue */
  319. struct sas_ha_struct *sas;
  320. struct Scsi_Host *shost;
  321. /* TX (delivery) DMA ring */
  322. __le32 *tx;
  323. dma_addr_t tx_dma;
  324. /* cached next-producer idx */
  325. u32 tx_prod;
  326. /* RX (completion) DMA ring */
  327. __le32 *rx;
  328. dma_addr_t rx_dma;
  329. /* RX consumer idx */
  330. u32 rx_cons;
  331. /* RX'd FIS area */
  332. __le32 *rx_fis;
  333. dma_addr_t rx_fis_dma;
  334. /* DMA command header slots */
  335. struct mvs_cmd_hdr *slot;
  336. dma_addr_t slot_dma;
  337. u32 chip_id;
  338. const struct mvs_chip_info *chip;
  339. int tags_num;
  340. DECLARE_BITMAP(tags, MVS_SLOTS);
  341. /* further per-slot information */
  342. struct mvs_phy phy[MVS_MAX_PHYS];
  343. struct mvs_port port[MVS_MAX_PHYS];
  344. u32 irq;
  345. u32 exp_req;
  346. u32 id;
  347. u64 sata_reg_set;
  348. struct list_head *hba_list;
  349. struct list_head soc_entry;
  350. struct list_head wq_list;
  351. unsigned long instance;
  352. u16 flashid;
  353. u32 flashsize;
  354. u32 flashsectSize;
  355. void *addon;
  356. struct hba_info_page hba_info_param;
  357. struct mvs_device devices[MVS_MAX_DEVICES];
  358. #ifndef DISABLE_HOTPLUG_DMA_FIX
  359. void *bulk_buffer;
  360. dma_addr_t bulk_buffer_dma;
  361. #define TRASH_BUCKET_SIZE 0x20000
  362. #endif
  363. void *dma_pool;
  364. struct mvs_slot_info slot_info[0];
  365. };
  366. struct mvs_prv_info{
  367. u8 n_host;
  368. u8 n_phy;
  369. u16 reserve;
  370. struct mvs_info *mvi[2];
  371. };
  372. struct mvs_wq {
  373. struct delayed_work work_q;
  374. struct mvs_info *mvi;
  375. void *data;
  376. int handler;
  377. struct list_head entry;
  378. };
  379. struct mvs_task_exec_info {
  380. struct sas_task *task;
  381. struct mvs_cmd_hdr *hdr;
  382. struct mvs_port *port;
  383. u32 tag;
  384. int n_elem;
  385. };
  386. struct mvs_task_list {
  387. struct sas_task *task;
  388. struct list_head list;
  389. };
  390. /******************** function prototype *********************/
  391. void mvs_get_sas_addr(void *buf, u32 buflen);
  392. void mvs_tag_clear(struct mvs_info *mvi, u32 tag);
  393. void mvs_tag_free(struct mvs_info *mvi, u32 tag);
  394. void mvs_tag_set(struct mvs_info *mvi, unsigned int tag);
  395. int mvs_tag_alloc(struct mvs_info *mvi, u32 *tag_out);
  396. void mvs_tag_init(struct mvs_info *mvi);
  397. void mvs_iounmap(void __iomem *regs);
  398. int mvs_ioremap(struct mvs_info *mvi, int bar, int bar_ex);
  399. void mvs_phys_reset(struct mvs_info *mvi, u32 phy_mask, int hard);
  400. int mvs_phy_control(struct asd_sas_phy *sas_phy, enum phy_func func,
  401. void *funcdata);
  402. void __devinit mvs_set_sas_addr(struct mvs_info *mvi, int port_id,
  403. u32 off_lo, u32 off_hi, u64 sas_addr);
  404. int mvs_slave_alloc(struct scsi_device *scsi_dev);
  405. int mvs_slave_configure(struct scsi_device *sdev);
  406. void mvs_scan_start(struct Scsi_Host *shost);
  407. int mvs_scan_finished(struct Scsi_Host *shost, unsigned long time);
  408. int mvs_queue_command(struct sas_task *task, const int num,
  409. gfp_t gfp_flags);
  410. int mvs_abort_task(struct sas_task *task);
  411. int mvs_abort_task_set(struct domain_device *dev, u8 *lun);
  412. int mvs_clear_aca(struct domain_device *dev, u8 *lun);
  413. int mvs_clear_task_set(struct domain_device *dev, u8 * lun);
  414. void mvs_port_formed(struct asd_sas_phy *sas_phy);
  415. void mvs_port_deformed(struct asd_sas_phy *sas_phy);
  416. int mvs_dev_found(struct domain_device *dev);
  417. void mvs_dev_gone(struct domain_device *dev);
  418. int mvs_lu_reset(struct domain_device *dev, u8 *lun);
  419. int mvs_slot_complete(struct mvs_info *mvi, u32 rx_desc, u32 flags);
  420. int mvs_I_T_nexus_reset(struct domain_device *dev);
  421. int mvs_query_task(struct sas_task *task);
  422. void mvs_release_task(struct mvs_info *mvi,
  423. struct domain_device *dev);
  424. void mvs_do_release_task(struct mvs_info *mvi, int phy_no,
  425. struct domain_device *dev);
  426. void mvs_int_port(struct mvs_info *mvi, int phy_no, u32 events);
  427. void mvs_update_phyinfo(struct mvs_info *mvi, int i, int get_st);
  428. int mvs_int_rx(struct mvs_info *mvi, bool self_clear);
  429. void mvs_hexdump(u32 size, u8 *data, u32 baseaddr);
  430. struct mvs_device *mvs_find_dev_by_reg_set(struct mvs_info *mvi, u8 reg_set);
  431. #endif