bnx2x_ethtool.c 63 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358
  1. /* bnx2x_ethtool.c: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2011 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Maintained by: Eilon Greenstein <eilong@broadcom.com>
  10. * Written by: Eliezer Tamir
  11. * Based on code from Michael Chan's bnx2 driver
  12. * UDP CSUM errata workaround by Arik Gendelman
  13. * Slowpath and fastpath rework by Vladislav Zolotarov
  14. * Statistics and Link management by Yitchak Gertner
  15. *
  16. */
  17. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  18. #include <linux/ethtool.h>
  19. #include <linux/netdevice.h>
  20. #include <linux/types.h>
  21. #include <linux/sched.h>
  22. #include <linux/crc32.h>
  23. #include "bnx2x.h"
  24. #include "bnx2x_cmn.h"
  25. #include "bnx2x_dump.h"
  26. #include "bnx2x_init.h"
  27. #include "bnx2x_sp.h"
  28. /* Note: in the format strings below %s is replaced by the queue-name which is
  29. * either its index or 'fcoe' for the fcoe queue. Make sure the format string
  30. * length does not exceed ETH_GSTRING_LEN - MAX_QUEUE_NAME_LEN + 2
  31. */
  32. #define MAX_QUEUE_NAME_LEN 4
  33. static const struct {
  34. long offset;
  35. int size;
  36. char string[ETH_GSTRING_LEN];
  37. } bnx2x_q_stats_arr[] = {
  38. /* 1 */ { Q_STATS_OFFSET32(total_bytes_received_hi), 8, "[%s]: rx_bytes" },
  39. { Q_STATS_OFFSET32(total_unicast_packets_received_hi),
  40. 8, "[%s]: rx_ucast_packets" },
  41. { Q_STATS_OFFSET32(total_multicast_packets_received_hi),
  42. 8, "[%s]: rx_mcast_packets" },
  43. { Q_STATS_OFFSET32(total_broadcast_packets_received_hi),
  44. 8, "[%s]: rx_bcast_packets" },
  45. { Q_STATS_OFFSET32(no_buff_discard_hi), 8, "[%s]: rx_discards" },
  46. { Q_STATS_OFFSET32(rx_err_discard_pkt),
  47. 4, "[%s]: rx_phy_ip_err_discards"},
  48. { Q_STATS_OFFSET32(rx_skb_alloc_failed),
  49. 4, "[%s]: rx_skb_alloc_discard" },
  50. { Q_STATS_OFFSET32(hw_csum_err), 4, "[%s]: rx_csum_offload_errors" },
  51. { Q_STATS_OFFSET32(total_bytes_transmitted_hi), 8, "[%s]: tx_bytes" },
  52. /* 10 */{ Q_STATS_OFFSET32(total_unicast_packets_transmitted_hi),
  53. 8, "[%s]: tx_ucast_packets" },
  54. { Q_STATS_OFFSET32(total_multicast_packets_transmitted_hi),
  55. 8, "[%s]: tx_mcast_packets" },
  56. { Q_STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
  57. 8, "[%s]: tx_bcast_packets" },
  58. { Q_STATS_OFFSET32(total_tpa_aggregations_hi),
  59. 8, "[%s]: tpa_aggregations" },
  60. { Q_STATS_OFFSET32(total_tpa_aggregated_frames_hi),
  61. 8, "[%s]: tpa_aggregated_frames"},
  62. { Q_STATS_OFFSET32(total_tpa_bytes_hi), 8, "[%s]: tpa_bytes"}
  63. };
  64. #define BNX2X_NUM_Q_STATS ARRAY_SIZE(bnx2x_q_stats_arr)
  65. static const struct {
  66. long offset;
  67. int size;
  68. u32 flags;
  69. #define STATS_FLAGS_PORT 1
  70. #define STATS_FLAGS_FUNC 2
  71. #define STATS_FLAGS_BOTH (STATS_FLAGS_FUNC | STATS_FLAGS_PORT)
  72. char string[ETH_GSTRING_LEN];
  73. } bnx2x_stats_arr[] = {
  74. /* 1 */ { STATS_OFFSET32(total_bytes_received_hi),
  75. 8, STATS_FLAGS_BOTH, "rx_bytes" },
  76. { STATS_OFFSET32(error_bytes_received_hi),
  77. 8, STATS_FLAGS_BOTH, "rx_error_bytes" },
  78. { STATS_OFFSET32(total_unicast_packets_received_hi),
  79. 8, STATS_FLAGS_BOTH, "rx_ucast_packets" },
  80. { STATS_OFFSET32(total_multicast_packets_received_hi),
  81. 8, STATS_FLAGS_BOTH, "rx_mcast_packets" },
  82. { STATS_OFFSET32(total_broadcast_packets_received_hi),
  83. 8, STATS_FLAGS_BOTH, "rx_bcast_packets" },
  84. { STATS_OFFSET32(rx_stat_dot3statsfcserrors_hi),
  85. 8, STATS_FLAGS_PORT, "rx_crc_errors" },
  86. { STATS_OFFSET32(rx_stat_dot3statsalignmenterrors_hi),
  87. 8, STATS_FLAGS_PORT, "rx_align_errors" },
  88. { STATS_OFFSET32(rx_stat_etherstatsundersizepkts_hi),
  89. 8, STATS_FLAGS_PORT, "rx_undersize_packets" },
  90. { STATS_OFFSET32(etherstatsoverrsizepkts_hi),
  91. 8, STATS_FLAGS_PORT, "rx_oversize_packets" },
  92. /* 10 */{ STATS_OFFSET32(rx_stat_etherstatsfragments_hi),
  93. 8, STATS_FLAGS_PORT, "rx_fragments" },
  94. { STATS_OFFSET32(rx_stat_etherstatsjabbers_hi),
  95. 8, STATS_FLAGS_PORT, "rx_jabbers" },
  96. { STATS_OFFSET32(no_buff_discard_hi),
  97. 8, STATS_FLAGS_BOTH, "rx_discards" },
  98. { STATS_OFFSET32(mac_filter_discard),
  99. 4, STATS_FLAGS_PORT, "rx_filtered_packets" },
  100. { STATS_OFFSET32(mf_tag_discard),
  101. 4, STATS_FLAGS_PORT, "rx_mf_tag_discard" },
  102. { STATS_OFFSET32(brb_drop_hi),
  103. 8, STATS_FLAGS_PORT, "rx_brb_discard" },
  104. { STATS_OFFSET32(brb_truncate_hi),
  105. 8, STATS_FLAGS_PORT, "rx_brb_truncate" },
  106. { STATS_OFFSET32(pause_frames_received_hi),
  107. 8, STATS_FLAGS_PORT, "rx_pause_frames" },
  108. { STATS_OFFSET32(rx_stat_maccontrolframesreceived_hi),
  109. 8, STATS_FLAGS_PORT, "rx_mac_ctrl_frames" },
  110. { STATS_OFFSET32(nig_timer_max),
  111. 4, STATS_FLAGS_PORT, "rx_constant_pause_events" },
  112. /* 20 */{ STATS_OFFSET32(rx_err_discard_pkt),
  113. 4, STATS_FLAGS_BOTH, "rx_phy_ip_err_discards"},
  114. { STATS_OFFSET32(rx_skb_alloc_failed),
  115. 4, STATS_FLAGS_BOTH, "rx_skb_alloc_discard" },
  116. { STATS_OFFSET32(hw_csum_err),
  117. 4, STATS_FLAGS_BOTH, "rx_csum_offload_errors" },
  118. { STATS_OFFSET32(total_bytes_transmitted_hi),
  119. 8, STATS_FLAGS_BOTH, "tx_bytes" },
  120. { STATS_OFFSET32(tx_stat_ifhcoutbadoctets_hi),
  121. 8, STATS_FLAGS_PORT, "tx_error_bytes" },
  122. { STATS_OFFSET32(total_unicast_packets_transmitted_hi),
  123. 8, STATS_FLAGS_BOTH, "tx_ucast_packets" },
  124. { STATS_OFFSET32(total_multicast_packets_transmitted_hi),
  125. 8, STATS_FLAGS_BOTH, "tx_mcast_packets" },
  126. { STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
  127. 8, STATS_FLAGS_BOTH, "tx_bcast_packets" },
  128. { STATS_OFFSET32(tx_stat_dot3statsinternalmactransmiterrors_hi),
  129. 8, STATS_FLAGS_PORT, "tx_mac_errors" },
  130. { STATS_OFFSET32(rx_stat_dot3statscarriersenseerrors_hi),
  131. 8, STATS_FLAGS_PORT, "tx_carrier_errors" },
  132. /* 30 */{ STATS_OFFSET32(tx_stat_dot3statssinglecollisionframes_hi),
  133. 8, STATS_FLAGS_PORT, "tx_single_collisions" },
  134. { STATS_OFFSET32(tx_stat_dot3statsmultiplecollisionframes_hi),
  135. 8, STATS_FLAGS_PORT, "tx_multi_collisions" },
  136. { STATS_OFFSET32(tx_stat_dot3statsdeferredtransmissions_hi),
  137. 8, STATS_FLAGS_PORT, "tx_deferred" },
  138. { STATS_OFFSET32(tx_stat_dot3statsexcessivecollisions_hi),
  139. 8, STATS_FLAGS_PORT, "tx_excess_collisions" },
  140. { STATS_OFFSET32(tx_stat_dot3statslatecollisions_hi),
  141. 8, STATS_FLAGS_PORT, "tx_late_collisions" },
  142. { STATS_OFFSET32(tx_stat_etherstatscollisions_hi),
  143. 8, STATS_FLAGS_PORT, "tx_total_collisions" },
  144. { STATS_OFFSET32(tx_stat_etherstatspkts64octets_hi),
  145. 8, STATS_FLAGS_PORT, "tx_64_byte_packets" },
  146. { STATS_OFFSET32(tx_stat_etherstatspkts65octetsto127octets_hi),
  147. 8, STATS_FLAGS_PORT, "tx_65_to_127_byte_packets" },
  148. { STATS_OFFSET32(tx_stat_etherstatspkts128octetsto255octets_hi),
  149. 8, STATS_FLAGS_PORT, "tx_128_to_255_byte_packets" },
  150. { STATS_OFFSET32(tx_stat_etherstatspkts256octetsto511octets_hi),
  151. 8, STATS_FLAGS_PORT, "tx_256_to_511_byte_packets" },
  152. /* 40 */{ STATS_OFFSET32(tx_stat_etherstatspkts512octetsto1023octets_hi),
  153. 8, STATS_FLAGS_PORT, "tx_512_to_1023_byte_packets" },
  154. { STATS_OFFSET32(etherstatspkts1024octetsto1522octets_hi),
  155. 8, STATS_FLAGS_PORT, "tx_1024_to_1522_byte_packets" },
  156. { STATS_OFFSET32(etherstatspktsover1522octets_hi),
  157. 8, STATS_FLAGS_PORT, "tx_1523_to_9022_byte_packets" },
  158. { STATS_OFFSET32(pause_frames_sent_hi),
  159. 8, STATS_FLAGS_PORT, "tx_pause_frames" },
  160. { STATS_OFFSET32(total_tpa_aggregations_hi),
  161. 8, STATS_FLAGS_FUNC, "tpa_aggregations" },
  162. { STATS_OFFSET32(total_tpa_aggregated_frames_hi),
  163. 8, STATS_FLAGS_FUNC, "tpa_aggregated_frames"},
  164. { STATS_OFFSET32(total_tpa_bytes_hi),
  165. 8, STATS_FLAGS_FUNC, "tpa_bytes"}
  166. };
  167. #define BNX2X_NUM_STATS ARRAY_SIZE(bnx2x_stats_arr)
  168. static int bnx2x_get_port_type(struct bnx2x *bp)
  169. {
  170. int port_type;
  171. u32 phy_idx = bnx2x_get_cur_phy_idx(bp);
  172. switch (bp->link_params.phy[phy_idx].media_type) {
  173. case ETH_PHY_SFP_FIBER:
  174. case ETH_PHY_XFP_FIBER:
  175. case ETH_PHY_KR:
  176. case ETH_PHY_CX4:
  177. port_type = PORT_FIBRE;
  178. break;
  179. case ETH_PHY_DA_TWINAX:
  180. port_type = PORT_DA;
  181. break;
  182. case ETH_PHY_BASE_T:
  183. port_type = PORT_TP;
  184. break;
  185. case ETH_PHY_NOT_PRESENT:
  186. port_type = PORT_NONE;
  187. break;
  188. case ETH_PHY_UNSPECIFIED:
  189. default:
  190. port_type = PORT_OTHER;
  191. break;
  192. }
  193. return port_type;
  194. }
  195. static int bnx2x_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  196. {
  197. struct bnx2x *bp = netdev_priv(dev);
  198. int cfg_idx = bnx2x_get_link_cfg_idx(bp);
  199. /* Dual Media boards present all available port types */
  200. cmd->supported = bp->port.supported[cfg_idx] |
  201. (bp->port.supported[cfg_idx ^ 1] &
  202. (SUPPORTED_TP | SUPPORTED_FIBRE));
  203. cmd->advertising = bp->port.advertising[cfg_idx];
  204. if ((bp->state == BNX2X_STATE_OPEN) &&
  205. !(bp->flags & MF_FUNC_DIS) &&
  206. (bp->link_vars.link_up)) {
  207. ethtool_cmd_speed_set(cmd, bp->link_vars.line_speed);
  208. cmd->duplex = bp->link_vars.duplex;
  209. } else {
  210. ethtool_cmd_speed_set(
  211. cmd, bp->link_params.req_line_speed[cfg_idx]);
  212. cmd->duplex = bp->link_params.req_duplex[cfg_idx];
  213. }
  214. if (IS_MF(bp))
  215. ethtool_cmd_speed_set(cmd, bnx2x_get_mf_speed(bp));
  216. cmd->port = bnx2x_get_port_type(bp);
  217. cmd->phy_address = bp->mdio.prtad;
  218. cmd->transceiver = XCVR_INTERNAL;
  219. if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG)
  220. cmd->autoneg = AUTONEG_ENABLE;
  221. else
  222. cmd->autoneg = AUTONEG_DISABLE;
  223. cmd->maxtxpkt = 0;
  224. cmd->maxrxpkt = 0;
  225. DP(NETIF_MSG_LINK, "ethtool_cmd: cmd %d\n"
  226. " supported 0x%x advertising 0x%x speed %u\n"
  227. " duplex %d port %d phy_address %d transceiver %d\n"
  228. " autoneg %d maxtxpkt %d maxrxpkt %d\n",
  229. cmd->cmd, cmd->supported, cmd->advertising,
  230. ethtool_cmd_speed(cmd),
  231. cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
  232. cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
  233. return 0;
  234. }
  235. static int bnx2x_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  236. {
  237. struct bnx2x *bp = netdev_priv(dev);
  238. u32 advertising, cfg_idx, old_multi_phy_config, new_multi_phy_config;
  239. u32 speed;
  240. if (IS_MF_SD(bp))
  241. return 0;
  242. DP(NETIF_MSG_LINK, "ethtool_cmd: cmd %d\n"
  243. " supported 0x%x advertising 0x%x speed %u\n"
  244. " duplex %d port %d phy_address %d transceiver %d\n"
  245. " autoneg %d maxtxpkt %d maxrxpkt %d\n",
  246. cmd->cmd, cmd->supported, cmd->advertising,
  247. ethtool_cmd_speed(cmd),
  248. cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
  249. cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
  250. speed = ethtool_cmd_speed(cmd);
  251. if (IS_MF_SI(bp)) {
  252. u32 part;
  253. u32 line_speed = bp->link_vars.line_speed;
  254. /* use 10G if no link detected */
  255. if (!line_speed)
  256. line_speed = 10000;
  257. if (bp->common.bc_ver < REQ_BC_VER_4_SET_MF_BW) {
  258. BNX2X_DEV_INFO("To set speed BC %X or higher "
  259. "is required, please upgrade BC\n",
  260. REQ_BC_VER_4_SET_MF_BW);
  261. return -EINVAL;
  262. }
  263. part = (speed * 100) / line_speed;
  264. if (line_speed < speed || !part) {
  265. BNX2X_DEV_INFO("Speed setting should be in a range "
  266. "from 1%% to 100%% "
  267. "of actual line speed\n");
  268. return -EINVAL;
  269. }
  270. if (bp->state != BNX2X_STATE_OPEN)
  271. /* store value for following "load" */
  272. bp->pending_max = part;
  273. else
  274. bnx2x_update_max_mf_config(bp, part);
  275. return 0;
  276. }
  277. cfg_idx = bnx2x_get_link_cfg_idx(bp);
  278. old_multi_phy_config = bp->link_params.multi_phy_config;
  279. switch (cmd->port) {
  280. case PORT_TP:
  281. if (bp->port.supported[cfg_idx] & SUPPORTED_TP)
  282. break; /* no port change */
  283. if (!(bp->port.supported[0] & SUPPORTED_TP ||
  284. bp->port.supported[1] & SUPPORTED_TP)) {
  285. DP(NETIF_MSG_LINK, "Unsupported port type\n");
  286. return -EINVAL;
  287. }
  288. bp->link_params.multi_phy_config &=
  289. ~PORT_HW_CFG_PHY_SELECTION_MASK;
  290. if (bp->link_params.multi_phy_config &
  291. PORT_HW_CFG_PHY_SWAPPED_ENABLED)
  292. bp->link_params.multi_phy_config |=
  293. PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
  294. else
  295. bp->link_params.multi_phy_config |=
  296. PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
  297. break;
  298. case PORT_FIBRE:
  299. if (bp->port.supported[cfg_idx] & SUPPORTED_FIBRE)
  300. break; /* no port change */
  301. if (!(bp->port.supported[0] & SUPPORTED_FIBRE ||
  302. bp->port.supported[1] & SUPPORTED_FIBRE)) {
  303. DP(NETIF_MSG_LINK, "Unsupported port type\n");
  304. return -EINVAL;
  305. }
  306. bp->link_params.multi_phy_config &=
  307. ~PORT_HW_CFG_PHY_SELECTION_MASK;
  308. if (bp->link_params.multi_phy_config &
  309. PORT_HW_CFG_PHY_SWAPPED_ENABLED)
  310. bp->link_params.multi_phy_config |=
  311. PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
  312. else
  313. bp->link_params.multi_phy_config |=
  314. PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
  315. break;
  316. default:
  317. DP(NETIF_MSG_LINK, "Unsupported port type\n");
  318. return -EINVAL;
  319. }
  320. /* Save new config in case command complete successuly */
  321. new_multi_phy_config = bp->link_params.multi_phy_config;
  322. /* Get the new cfg_idx */
  323. cfg_idx = bnx2x_get_link_cfg_idx(bp);
  324. /* Restore old config in case command failed */
  325. bp->link_params.multi_phy_config = old_multi_phy_config;
  326. DP(NETIF_MSG_LINK, "cfg_idx = %x\n", cfg_idx);
  327. if (cmd->autoneg == AUTONEG_ENABLE) {
  328. if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) {
  329. DP(NETIF_MSG_LINK, "Autoneg not supported\n");
  330. return -EINVAL;
  331. }
  332. /* advertise the requested speed and duplex if supported */
  333. cmd->advertising &= bp->port.supported[cfg_idx];
  334. bp->link_params.req_line_speed[cfg_idx] = SPEED_AUTO_NEG;
  335. bp->link_params.req_duplex[cfg_idx] = DUPLEX_FULL;
  336. bp->port.advertising[cfg_idx] |= (ADVERTISED_Autoneg |
  337. cmd->advertising);
  338. } else { /* forced speed */
  339. /* advertise the requested speed and duplex if supported */
  340. switch (speed) {
  341. case SPEED_10:
  342. if (cmd->duplex == DUPLEX_FULL) {
  343. if (!(bp->port.supported[cfg_idx] &
  344. SUPPORTED_10baseT_Full)) {
  345. DP(NETIF_MSG_LINK,
  346. "10M full not supported\n");
  347. return -EINVAL;
  348. }
  349. advertising = (ADVERTISED_10baseT_Full |
  350. ADVERTISED_TP);
  351. } else {
  352. if (!(bp->port.supported[cfg_idx] &
  353. SUPPORTED_10baseT_Half)) {
  354. DP(NETIF_MSG_LINK,
  355. "10M half not supported\n");
  356. return -EINVAL;
  357. }
  358. advertising = (ADVERTISED_10baseT_Half |
  359. ADVERTISED_TP);
  360. }
  361. break;
  362. case SPEED_100:
  363. if (cmd->duplex == DUPLEX_FULL) {
  364. if (!(bp->port.supported[cfg_idx] &
  365. SUPPORTED_100baseT_Full)) {
  366. DP(NETIF_MSG_LINK,
  367. "100M full not supported\n");
  368. return -EINVAL;
  369. }
  370. advertising = (ADVERTISED_100baseT_Full |
  371. ADVERTISED_TP);
  372. } else {
  373. if (!(bp->port.supported[cfg_idx] &
  374. SUPPORTED_100baseT_Half)) {
  375. DP(NETIF_MSG_LINK,
  376. "100M half not supported\n");
  377. return -EINVAL;
  378. }
  379. advertising = (ADVERTISED_100baseT_Half |
  380. ADVERTISED_TP);
  381. }
  382. break;
  383. case SPEED_1000:
  384. if (cmd->duplex != DUPLEX_FULL) {
  385. DP(NETIF_MSG_LINK, "1G half not supported\n");
  386. return -EINVAL;
  387. }
  388. if (!(bp->port.supported[cfg_idx] &
  389. SUPPORTED_1000baseT_Full)) {
  390. DP(NETIF_MSG_LINK, "1G full not supported\n");
  391. return -EINVAL;
  392. }
  393. advertising = (ADVERTISED_1000baseT_Full |
  394. ADVERTISED_TP);
  395. break;
  396. case SPEED_2500:
  397. if (cmd->duplex != DUPLEX_FULL) {
  398. DP(NETIF_MSG_LINK,
  399. "2.5G half not supported\n");
  400. return -EINVAL;
  401. }
  402. if (!(bp->port.supported[cfg_idx]
  403. & SUPPORTED_2500baseX_Full)) {
  404. DP(NETIF_MSG_LINK,
  405. "2.5G full not supported\n");
  406. return -EINVAL;
  407. }
  408. advertising = (ADVERTISED_2500baseX_Full |
  409. ADVERTISED_TP);
  410. break;
  411. case SPEED_10000:
  412. if (cmd->duplex != DUPLEX_FULL) {
  413. DP(NETIF_MSG_LINK, "10G half not supported\n");
  414. return -EINVAL;
  415. }
  416. if (!(bp->port.supported[cfg_idx]
  417. & SUPPORTED_10000baseT_Full)) {
  418. DP(NETIF_MSG_LINK, "10G full not supported\n");
  419. return -EINVAL;
  420. }
  421. advertising = (ADVERTISED_10000baseT_Full |
  422. ADVERTISED_FIBRE);
  423. break;
  424. default:
  425. DP(NETIF_MSG_LINK, "Unsupported speed %u\n", speed);
  426. return -EINVAL;
  427. }
  428. bp->link_params.req_line_speed[cfg_idx] = speed;
  429. bp->link_params.req_duplex[cfg_idx] = cmd->duplex;
  430. bp->port.advertising[cfg_idx] = advertising;
  431. }
  432. DP(NETIF_MSG_LINK, "req_line_speed %d\n"
  433. " req_duplex %d advertising 0x%x\n",
  434. bp->link_params.req_line_speed[cfg_idx],
  435. bp->link_params.req_duplex[cfg_idx],
  436. bp->port.advertising[cfg_idx]);
  437. /* Set new config */
  438. bp->link_params.multi_phy_config = new_multi_phy_config;
  439. if (netif_running(dev)) {
  440. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  441. bnx2x_link_set(bp);
  442. }
  443. return 0;
  444. }
  445. #define IS_E1_ONLINE(info) (((info) & RI_E1_ONLINE) == RI_E1_ONLINE)
  446. #define IS_E1H_ONLINE(info) (((info) & RI_E1H_ONLINE) == RI_E1H_ONLINE)
  447. #define IS_E2_ONLINE(info) (((info) & RI_E2_ONLINE) == RI_E2_ONLINE)
  448. #define IS_E3_ONLINE(info) (((info) & RI_E3_ONLINE) == RI_E3_ONLINE)
  449. #define IS_E3B0_ONLINE(info) (((info) & RI_E3B0_ONLINE) == RI_E3B0_ONLINE)
  450. static inline bool bnx2x_is_reg_online(struct bnx2x *bp,
  451. const struct reg_addr *reg_info)
  452. {
  453. if (CHIP_IS_E1(bp))
  454. return IS_E1_ONLINE(reg_info->info);
  455. else if (CHIP_IS_E1H(bp))
  456. return IS_E1H_ONLINE(reg_info->info);
  457. else if (CHIP_IS_E2(bp))
  458. return IS_E2_ONLINE(reg_info->info);
  459. else if (CHIP_IS_E3A0(bp))
  460. return IS_E3_ONLINE(reg_info->info);
  461. else if (CHIP_IS_E3B0(bp))
  462. return IS_E3B0_ONLINE(reg_info->info);
  463. else
  464. return false;
  465. }
  466. /******* Paged registers info selectors ********/
  467. static inline const u32 *__bnx2x_get_page_addr_ar(struct bnx2x *bp)
  468. {
  469. if (CHIP_IS_E2(bp))
  470. return page_vals_e2;
  471. else if (CHIP_IS_E3(bp))
  472. return page_vals_e3;
  473. else
  474. return NULL;
  475. }
  476. static inline u32 __bnx2x_get_page_reg_num(struct bnx2x *bp)
  477. {
  478. if (CHIP_IS_E2(bp))
  479. return PAGE_MODE_VALUES_E2;
  480. else if (CHIP_IS_E3(bp))
  481. return PAGE_MODE_VALUES_E3;
  482. else
  483. return 0;
  484. }
  485. static inline const u32 *__bnx2x_get_page_write_ar(struct bnx2x *bp)
  486. {
  487. if (CHIP_IS_E2(bp))
  488. return page_write_regs_e2;
  489. else if (CHIP_IS_E3(bp))
  490. return page_write_regs_e3;
  491. else
  492. return NULL;
  493. }
  494. static inline u32 __bnx2x_get_page_write_num(struct bnx2x *bp)
  495. {
  496. if (CHIP_IS_E2(bp))
  497. return PAGE_WRITE_REGS_E2;
  498. else if (CHIP_IS_E3(bp))
  499. return PAGE_WRITE_REGS_E3;
  500. else
  501. return 0;
  502. }
  503. static inline const struct reg_addr *__bnx2x_get_page_read_ar(struct bnx2x *bp)
  504. {
  505. if (CHIP_IS_E2(bp))
  506. return page_read_regs_e2;
  507. else if (CHIP_IS_E3(bp))
  508. return page_read_regs_e3;
  509. else
  510. return NULL;
  511. }
  512. static inline u32 __bnx2x_get_page_read_num(struct bnx2x *bp)
  513. {
  514. if (CHIP_IS_E2(bp))
  515. return PAGE_READ_REGS_E2;
  516. else if (CHIP_IS_E3(bp))
  517. return PAGE_READ_REGS_E3;
  518. else
  519. return 0;
  520. }
  521. static inline int __bnx2x_get_regs_len(struct bnx2x *bp)
  522. {
  523. int num_pages = __bnx2x_get_page_reg_num(bp);
  524. int page_write_num = __bnx2x_get_page_write_num(bp);
  525. const struct reg_addr *page_read_addr = __bnx2x_get_page_read_ar(bp);
  526. int page_read_num = __bnx2x_get_page_read_num(bp);
  527. int regdump_len = 0;
  528. int i, j, k;
  529. for (i = 0; i < REGS_COUNT; i++)
  530. if (bnx2x_is_reg_online(bp, &reg_addrs[i]))
  531. regdump_len += reg_addrs[i].size;
  532. for (i = 0; i < num_pages; i++)
  533. for (j = 0; j < page_write_num; j++)
  534. for (k = 0; k < page_read_num; k++)
  535. if (bnx2x_is_reg_online(bp, &page_read_addr[k]))
  536. regdump_len += page_read_addr[k].size;
  537. return regdump_len;
  538. }
  539. static int bnx2x_get_regs_len(struct net_device *dev)
  540. {
  541. struct bnx2x *bp = netdev_priv(dev);
  542. int regdump_len = 0;
  543. regdump_len = __bnx2x_get_regs_len(bp);
  544. regdump_len *= 4;
  545. regdump_len += sizeof(struct dump_hdr);
  546. return regdump_len;
  547. }
  548. /**
  549. * bnx2x_read_pages_regs - read "paged" registers
  550. *
  551. * @bp device handle
  552. * @p output buffer
  553. *
  554. * Reads "paged" memories: memories that may only be read by first writing to a
  555. * specific address ("write address") and then reading from a specific address
  556. * ("read address"). There may be more than one write address per "page" and
  557. * more than one read address per write address.
  558. */
  559. static inline void bnx2x_read_pages_regs(struct bnx2x *bp, u32 *p)
  560. {
  561. u32 i, j, k, n;
  562. /* addresses of the paged registers */
  563. const u32 *page_addr = __bnx2x_get_page_addr_ar(bp);
  564. /* number of paged registers */
  565. int num_pages = __bnx2x_get_page_reg_num(bp);
  566. /* write addresses */
  567. const u32 *write_addr = __bnx2x_get_page_write_ar(bp);
  568. /* number of write addresses */
  569. int write_num = __bnx2x_get_page_write_num(bp);
  570. /* read addresses info */
  571. const struct reg_addr *read_addr = __bnx2x_get_page_read_ar(bp);
  572. /* number of read addresses */
  573. int read_num = __bnx2x_get_page_read_num(bp);
  574. for (i = 0; i < num_pages; i++) {
  575. for (j = 0; j < write_num; j++) {
  576. REG_WR(bp, write_addr[j], page_addr[i]);
  577. for (k = 0; k < read_num; k++)
  578. if (bnx2x_is_reg_online(bp, &read_addr[k]))
  579. for (n = 0; n <
  580. read_addr[k].size; n++)
  581. *p++ = REG_RD(bp,
  582. read_addr[k].addr + n*4);
  583. }
  584. }
  585. }
  586. static inline void __bnx2x_get_regs(struct bnx2x *bp, u32 *p)
  587. {
  588. u32 i, j;
  589. /* Read the regular registers */
  590. for (i = 0; i < REGS_COUNT; i++)
  591. if (bnx2x_is_reg_online(bp, &reg_addrs[i]))
  592. for (j = 0; j < reg_addrs[i].size; j++)
  593. *p++ = REG_RD(bp, reg_addrs[i].addr + j*4);
  594. /* Read "paged" registes */
  595. bnx2x_read_pages_regs(bp, p);
  596. }
  597. static void bnx2x_get_regs(struct net_device *dev,
  598. struct ethtool_regs *regs, void *_p)
  599. {
  600. u32 *p = _p;
  601. struct bnx2x *bp = netdev_priv(dev);
  602. struct dump_hdr dump_hdr = {0};
  603. regs->version = 0;
  604. memset(p, 0, regs->len);
  605. if (!netif_running(bp->dev))
  606. return;
  607. /* Disable parity attentions as long as following dump may
  608. * cause false alarms by reading never written registers. We
  609. * will re-enable parity attentions right after the dump.
  610. */
  611. bnx2x_disable_blocks_parity(bp);
  612. dump_hdr.hdr_size = (sizeof(struct dump_hdr) / 4) - 1;
  613. dump_hdr.dump_sign = dump_sign_all;
  614. dump_hdr.xstorm_waitp = REG_RD(bp, XSTORM_WAITP_ADDR);
  615. dump_hdr.tstorm_waitp = REG_RD(bp, TSTORM_WAITP_ADDR);
  616. dump_hdr.ustorm_waitp = REG_RD(bp, USTORM_WAITP_ADDR);
  617. dump_hdr.cstorm_waitp = REG_RD(bp, CSTORM_WAITP_ADDR);
  618. if (CHIP_IS_E1(bp))
  619. dump_hdr.info = RI_E1_ONLINE;
  620. else if (CHIP_IS_E1H(bp))
  621. dump_hdr.info = RI_E1H_ONLINE;
  622. else if (!CHIP_IS_E1x(bp))
  623. dump_hdr.info = RI_E2_ONLINE |
  624. (BP_PATH(bp) ? RI_PATH1_DUMP : RI_PATH0_DUMP);
  625. memcpy(p, &dump_hdr, sizeof(struct dump_hdr));
  626. p += dump_hdr.hdr_size + 1;
  627. /* Actually read the registers */
  628. __bnx2x_get_regs(bp, p);
  629. /* Re-enable parity attentions */
  630. bnx2x_clear_blocks_parity(bp);
  631. bnx2x_enable_blocks_parity(bp);
  632. }
  633. static void bnx2x_get_drvinfo(struct net_device *dev,
  634. struct ethtool_drvinfo *info)
  635. {
  636. struct bnx2x *bp = netdev_priv(dev);
  637. u8 phy_fw_ver[PHY_FW_VER_LEN];
  638. strcpy(info->driver, DRV_MODULE_NAME);
  639. strcpy(info->version, DRV_MODULE_VERSION);
  640. phy_fw_ver[0] = '\0';
  641. if (bp->port.pmf) {
  642. bnx2x_acquire_phy_lock(bp);
  643. bnx2x_get_ext_phy_fw_version(&bp->link_params,
  644. (bp->state != BNX2X_STATE_CLOSED),
  645. phy_fw_ver, PHY_FW_VER_LEN);
  646. bnx2x_release_phy_lock(bp);
  647. }
  648. strncpy(info->fw_version, bp->fw_ver, 32);
  649. snprintf(info->fw_version + strlen(bp->fw_ver), 32 - strlen(bp->fw_ver),
  650. "bc %d.%d.%d%s%s",
  651. (bp->common.bc_ver & 0xff0000) >> 16,
  652. (bp->common.bc_ver & 0xff00) >> 8,
  653. (bp->common.bc_ver & 0xff),
  654. ((phy_fw_ver[0] != '\0') ? " phy " : ""), phy_fw_ver);
  655. strcpy(info->bus_info, pci_name(bp->pdev));
  656. info->n_stats = BNX2X_NUM_STATS;
  657. info->testinfo_len = BNX2X_NUM_TESTS;
  658. info->eedump_len = bp->common.flash_size;
  659. info->regdump_len = bnx2x_get_regs_len(dev);
  660. }
  661. static void bnx2x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  662. {
  663. struct bnx2x *bp = netdev_priv(dev);
  664. if (bp->flags & NO_WOL_FLAG) {
  665. wol->supported = 0;
  666. wol->wolopts = 0;
  667. } else {
  668. wol->supported = WAKE_MAGIC;
  669. if (bp->wol)
  670. wol->wolopts = WAKE_MAGIC;
  671. else
  672. wol->wolopts = 0;
  673. }
  674. memset(&wol->sopass, 0, sizeof(wol->sopass));
  675. }
  676. static int bnx2x_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  677. {
  678. struct bnx2x *bp = netdev_priv(dev);
  679. if (wol->wolopts & ~WAKE_MAGIC)
  680. return -EINVAL;
  681. if (wol->wolopts & WAKE_MAGIC) {
  682. if (bp->flags & NO_WOL_FLAG)
  683. return -EINVAL;
  684. bp->wol = 1;
  685. } else
  686. bp->wol = 0;
  687. return 0;
  688. }
  689. static u32 bnx2x_get_msglevel(struct net_device *dev)
  690. {
  691. struct bnx2x *bp = netdev_priv(dev);
  692. return bp->msg_enable;
  693. }
  694. static void bnx2x_set_msglevel(struct net_device *dev, u32 level)
  695. {
  696. struct bnx2x *bp = netdev_priv(dev);
  697. if (capable(CAP_NET_ADMIN)) {
  698. /* dump MCP trace */
  699. if (level & BNX2X_MSG_MCP)
  700. bnx2x_fw_dump_lvl(bp, KERN_INFO);
  701. bp->msg_enable = level;
  702. }
  703. }
  704. static int bnx2x_nway_reset(struct net_device *dev)
  705. {
  706. struct bnx2x *bp = netdev_priv(dev);
  707. if (!bp->port.pmf)
  708. return 0;
  709. if (netif_running(dev)) {
  710. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  711. bnx2x_link_set(bp);
  712. }
  713. return 0;
  714. }
  715. static u32 bnx2x_get_link(struct net_device *dev)
  716. {
  717. struct bnx2x *bp = netdev_priv(dev);
  718. if (bp->flags & MF_FUNC_DIS || (bp->state != BNX2X_STATE_OPEN))
  719. return 0;
  720. return bp->link_vars.link_up;
  721. }
  722. static int bnx2x_get_eeprom_len(struct net_device *dev)
  723. {
  724. struct bnx2x *bp = netdev_priv(dev);
  725. return bp->common.flash_size;
  726. }
  727. static int bnx2x_acquire_nvram_lock(struct bnx2x *bp)
  728. {
  729. int port = BP_PORT(bp);
  730. int count, i;
  731. u32 val = 0;
  732. /* adjust timeout for emulation/FPGA */
  733. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  734. if (CHIP_REV_IS_SLOW(bp))
  735. count *= 100;
  736. /* request access to nvram interface */
  737. REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
  738. (MCPR_NVM_SW_ARB_ARB_REQ_SET1 << port));
  739. for (i = 0; i < count*10; i++) {
  740. val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
  741. if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))
  742. break;
  743. udelay(5);
  744. }
  745. if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))) {
  746. DP(BNX2X_MSG_NVM, "cannot get access to nvram interface\n");
  747. return -EBUSY;
  748. }
  749. return 0;
  750. }
  751. static int bnx2x_release_nvram_lock(struct bnx2x *bp)
  752. {
  753. int port = BP_PORT(bp);
  754. int count, i;
  755. u32 val = 0;
  756. /* adjust timeout for emulation/FPGA */
  757. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  758. if (CHIP_REV_IS_SLOW(bp))
  759. count *= 100;
  760. /* relinquish nvram interface */
  761. REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
  762. (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << port));
  763. for (i = 0; i < count*10; i++) {
  764. val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
  765. if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)))
  766. break;
  767. udelay(5);
  768. }
  769. if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)) {
  770. DP(BNX2X_MSG_NVM, "cannot free access to nvram interface\n");
  771. return -EBUSY;
  772. }
  773. return 0;
  774. }
  775. static void bnx2x_enable_nvram_access(struct bnx2x *bp)
  776. {
  777. u32 val;
  778. val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
  779. /* enable both bits, even on read */
  780. REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
  781. (val | MCPR_NVM_ACCESS_ENABLE_EN |
  782. MCPR_NVM_ACCESS_ENABLE_WR_EN));
  783. }
  784. static void bnx2x_disable_nvram_access(struct bnx2x *bp)
  785. {
  786. u32 val;
  787. val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
  788. /* disable both bits, even after read */
  789. REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
  790. (val & ~(MCPR_NVM_ACCESS_ENABLE_EN |
  791. MCPR_NVM_ACCESS_ENABLE_WR_EN)));
  792. }
  793. static int bnx2x_nvram_read_dword(struct bnx2x *bp, u32 offset, __be32 *ret_val,
  794. u32 cmd_flags)
  795. {
  796. int count, i, rc;
  797. u32 val;
  798. /* build the command word */
  799. cmd_flags |= MCPR_NVM_COMMAND_DOIT;
  800. /* need to clear DONE bit separately */
  801. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
  802. /* address of the NVRAM to read from */
  803. REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
  804. (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
  805. /* issue a read command */
  806. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
  807. /* adjust timeout for emulation/FPGA */
  808. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  809. if (CHIP_REV_IS_SLOW(bp))
  810. count *= 100;
  811. /* wait for completion */
  812. *ret_val = 0;
  813. rc = -EBUSY;
  814. for (i = 0; i < count; i++) {
  815. udelay(5);
  816. val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
  817. if (val & MCPR_NVM_COMMAND_DONE) {
  818. val = REG_RD(bp, MCP_REG_MCPR_NVM_READ);
  819. /* we read nvram data in cpu order
  820. * but ethtool sees it as an array of bytes
  821. * converting to big-endian will do the work */
  822. *ret_val = cpu_to_be32(val);
  823. rc = 0;
  824. break;
  825. }
  826. }
  827. return rc;
  828. }
  829. static int bnx2x_nvram_read(struct bnx2x *bp, u32 offset, u8 *ret_buf,
  830. int buf_size)
  831. {
  832. int rc;
  833. u32 cmd_flags;
  834. __be32 val;
  835. if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
  836. DP(BNX2X_MSG_NVM,
  837. "Invalid parameter: offset 0x%x buf_size 0x%x\n",
  838. offset, buf_size);
  839. return -EINVAL;
  840. }
  841. if (offset + buf_size > bp->common.flash_size) {
  842. DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
  843. " buf_size (0x%x) > flash_size (0x%x)\n",
  844. offset, buf_size, bp->common.flash_size);
  845. return -EINVAL;
  846. }
  847. /* request access to nvram interface */
  848. rc = bnx2x_acquire_nvram_lock(bp);
  849. if (rc)
  850. return rc;
  851. /* enable access to nvram interface */
  852. bnx2x_enable_nvram_access(bp);
  853. /* read the first word(s) */
  854. cmd_flags = MCPR_NVM_COMMAND_FIRST;
  855. while ((buf_size > sizeof(u32)) && (rc == 0)) {
  856. rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
  857. memcpy(ret_buf, &val, 4);
  858. /* advance to the next dword */
  859. offset += sizeof(u32);
  860. ret_buf += sizeof(u32);
  861. buf_size -= sizeof(u32);
  862. cmd_flags = 0;
  863. }
  864. if (rc == 0) {
  865. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  866. rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
  867. memcpy(ret_buf, &val, 4);
  868. }
  869. /* disable access to nvram interface */
  870. bnx2x_disable_nvram_access(bp);
  871. bnx2x_release_nvram_lock(bp);
  872. return rc;
  873. }
  874. static int bnx2x_get_eeprom(struct net_device *dev,
  875. struct ethtool_eeprom *eeprom, u8 *eebuf)
  876. {
  877. struct bnx2x *bp = netdev_priv(dev);
  878. int rc;
  879. if (!netif_running(dev))
  880. return -EAGAIN;
  881. DP(BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
  882. " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
  883. eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
  884. eeprom->len, eeprom->len);
  885. /* parameters already validated in ethtool_get_eeprom */
  886. rc = bnx2x_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
  887. return rc;
  888. }
  889. static int bnx2x_nvram_write_dword(struct bnx2x *bp, u32 offset, u32 val,
  890. u32 cmd_flags)
  891. {
  892. int count, i, rc;
  893. /* build the command word */
  894. cmd_flags |= MCPR_NVM_COMMAND_DOIT | MCPR_NVM_COMMAND_WR;
  895. /* need to clear DONE bit separately */
  896. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
  897. /* write the data */
  898. REG_WR(bp, MCP_REG_MCPR_NVM_WRITE, val);
  899. /* address of the NVRAM to write to */
  900. REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
  901. (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
  902. /* issue the write command */
  903. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
  904. /* adjust timeout for emulation/FPGA */
  905. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  906. if (CHIP_REV_IS_SLOW(bp))
  907. count *= 100;
  908. /* wait for completion */
  909. rc = -EBUSY;
  910. for (i = 0; i < count; i++) {
  911. udelay(5);
  912. val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
  913. if (val & MCPR_NVM_COMMAND_DONE) {
  914. rc = 0;
  915. break;
  916. }
  917. }
  918. return rc;
  919. }
  920. #define BYTE_OFFSET(offset) (8 * (offset & 0x03))
  921. static int bnx2x_nvram_write1(struct bnx2x *bp, u32 offset, u8 *data_buf,
  922. int buf_size)
  923. {
  924. int rc;
  925. u32 cmd_flags;
  926. u32 align_offset;
  927. __be32 val;
  928. if (offset + buf_size > bp->common.flash_size) {
  929. DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
  930. " buf_size (0x%x) > flash_size (0x%x)\n",
  931. offset, buf_size, bp->common.flash_size);
  932. return -EINVAL;
  933. }
  934. /* request access to nvram interface */
  935. rc = bnx2x_acquire_nvram_lock(bp);
  936. if (rc)
  937. return rc;
  938. /* enable access to nvram interface */
  939. bnx2x_enable_nvram_access(bp);
  940. cmd_flags = (MCPR_NVM_COMMAND_FIRST | MCPR_NVM_COMMAND_LAST);
  941. align_offset = (offset & ~0x03);
  942. rc = bnx2x_nvram_read_dword(bp, align_offset, &val, cmd_flags);
  943. if (rc == 0) {
  944. val &= ~(0xff << BYTE_OFFSET(offset));
  945. val |= (*data_buf << BYTE_OFFSET(offset));
  946. /* nvram data is returned as an array of bytes
  947. * convert it back to cpu order */
  948. val = be32_to_cpu(val);
  949. rc = bnx2x_nvram_write_dword(bp, align_offset, val,
  950. cmd_flags);
  951. }
  952. /* disable access to nvram interface */
  953. bnx2x_disable_nvram_access(bp);
  954. bnx2x_release_nvram_lock(bp);
  955. return rc;
  956. }
  957. static int bnx2x_nvram_write(struct bnx2x *bp, u32 offset, u8 *data_buf,
  958. int buf_size)
  959. {
  960. int rc;
  961. u32 cmd_flags;
  962. u32 val;
  963. u32 written_so_far;
  964. if (buf_size == 1) /* ethtool */
  965. return bnx2x_nvram_write1(bp, offset, data_buf, buf_size);
  966. if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
  967. DP(BNX2X_MSG_NVM,
  968. "Invalid parameter: offset 0x%x buf_size 0x%x\n",
  969. offset, buf_size);
  970. return -EINVAL;
  971. }
  972. if (offset + buf_size > bp->common.flash_size) {
  973. DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
  974. " buf_size (0x%x) > flash_size (0x%x)\n",
  975. offset, buf_size, bp->common.flash_size);
  976. return -EINVAL;
  977. }
  978. /* request access to nvram interface */
  979. rc = bnx2x_acquire_nvram_lock(bp);
  980. if (rc)
  981. return rc;
  982. /* enable access to nvram interface */
  983. bnx2x_enable_nvram_access(bp);
  984. written_so_far = 0;
  985. cmd_flags = MCPR_NVM_COMMAND_FIRST;
  986. while ((written_so_far < buf_size) && (rc == 0)) {
  987. if (written_so_far == (buf_size - sizeof(u32)))
  988. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  989. else if (((offset + 4) % BNX2X_NVRAM_PAGE_SIZE) == 0)
  990. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  991. else if ((offset % BNX2X_NVRAM_PAGE_SIZE) == 0)
  992. cmd_flags |= MCPR_NVM_COMMAND_FIRST;
  993. memcpy(&val, data_buf, 4);
  994. rc = bnx2x_nvram_write_dword(bp, offset, val, cmd_flags);
  995. /* advance to the next dword */
  996. offset += sizeof(u32);
  997. data_buf += sizeof(u32);
  998. written_so_far += sizeof(u32);
  999. cmd_flags = 0;
  1000. }
  1001. /* disable access to nvram interface */
  1002. bnx2x_disable_nvram_access(bp);
  1003. bnx2x_release_nvram_lock(bp);
  1004. return rc;
  1005. }
  1006. static int bnx2x_set_eeprom(struct net_device *dev,
  1007. struct ethtool_eeprom *eeprom, u8 *eebuf)
  1008. {
  1009. struct bnx2x *bp = netdev_priv(dev);
  1010. int port = BP_PORT(bp);
  1011. int rc = 0;
  1012. u32 ext_phy_config;
  1013. if (!netif_running(dev))
  1014. return -EAGAIN;
  1015. DP(BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
  1016. " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
  1017. eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
  1018. eeprom->len, eeprom->len);
  1019. /* parameters already validated in ethtool_set_eeprom */
  1020. /* PHY eeprom can be accessed only by the PMF */
  1021. if ((eeprom->magic >= 0x50485900) && (eeprom->magic <= 0x504859FF) &&
  1022. !bp->port.pmf)
  1023. return -EINVAL;
  1024. ext_phy_config =
  1025. SHMEM_RD(bp,
  1026. dev_info.port_hw_config[port].external_phy_config);
  1027. if (eeprom->magic == 0x50485950) {
  1028. /* 'PHYP' (0x50485950): prepare phy for FW upgrade */
  1029. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1030. bnx2x_acquire_phy_lock(bp);
  1031. rc |= bnx2x_link_reset(&bp->link_params,
  1032. &bp->link_vars, 0);
  1033. if (XGXS_EXT_PHY_TYPE(ext_phy_config) ==
  1034. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101)
  1035. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
  1036. MISC_REGISTERS_GPIO_HIGH, port);
  1037. bnx2x_release_phy_lock(bp);
  1038. bnx2x_link_report(bp);
  1039. } else if (eeprom->magic == 0x50485952) {
  1040. /* 'PHYR' (0x50485952): re-init link after FW upgrade */
  1041. if (bp->state == BNX2X_STATE_OPEN) {
  1042. bnx2x_acquire_phy_lock(bp);
  1043. rc |= bnx2x_link_reset(&bp->link_params,
  1044. &bp->link_vars, 1);
  1045. rc |= bnx2x_phy_init(&bp->link_params,
  1046. &bp->link_vars);
  1047. bnx2x_release_phy_lock(bp);
  1048. bnx2x_calc_fc_adv(bp);
  1049. }
  1050. } else if (eeprom->magic == 0x53985943) {
  1051. /* 'PHYC' (0x53985943): PHY FW upgrade completed */
  1052. if (XGXS_EXT_PHY_TYPE(ext_phy_config) ==
  1053. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) {
  1054. /* DSP Remove Download Mode */
  1055. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
  1056. MISC_REGISTERS_GPIO_LOW, port);
  1057. bnx2x_acquire_phy_lock(bp);
  1058. bnx2x_sfx7101_sp_sw_reset(bp,
  1059. &bp->link_params.phy[EXT_PHY1]);
  1060. /* wait 0.5 sec to allow it to run */
  1061. msleep(500);
  1062. bnx2x_ext_phy_hw_reset(bp, port);
  1063. msleep(500);
  1064. bnx2x_release_phy_lock(bp);
  1065. }
  1066. } else
  1067. rc = bnx2x_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
  1068. return rc;
  1069. }
  1070. static int bnx2x_get_coalesce(struct net_device *dev,
  1071. struct ethtool_coalesce *coal)
  1072. {
  1073. struct bnx2x *bp = netdev_priv(dev);
  1074. memset(coal, 0, sizeof(struct ethtool_coalesce));
  1075. coal->rx_coalesce_usecs = bp->rx_ticks;
  1076. coal->tx_coalesce_usecs = bp->tx_ticks;
  1077. return 0;
  1078. }
  1079. static int bnx2x_set_coalesce(struct net_device *dev,
  1080. struct ethtool_coalesce *coal)
  1081. {
  1082. struct bnx2x *bp = netdev_priv(dev);
  1083. bp->rx_ticks = (u16)coal->rx_coalesce_usecs;
  1084. if (bp->rx_ticks > BNX2X_MAX_COALESCE_TOUT)
  1085. bp->rx_ticks = BNX2X_MAX_COALESCE_TOUT;
  1086. bp->tx_ticks = (u16)coal->tx_coalesce_usecs;
  1087. if (bp->tx_ticks > BNX2X_MAX_COALESCE_TOUT)
  1088. bp->tx_ticks = BNX2X_MAX_COALESCE_TOUT;
  1089. if (netif_running(dev))
  1090. bnx2x_update_coalesce(bp);
  1091. return 0;
  1092. }
  1093. static void bnx2x_get_ringparam(struct net_device *dev,
  1094. struct ethtool_ringparam *ering)
  1095. {
  1096. struct bnx2x *bp = netdev_priv(dev);
  1097. ering->rx_max_pending = MAX_RX_AVAIL;
  1098. ering->rx_mini_max_pending = 0;
  1099. ering->rx_jumbo_max_pending = 0;
  1100. if (bp->rx_ring_size)
  1101. ering->rx_pending = bp->rx_ring_size;
  1102. else
  1103. if (bp->state == BNX2X_STATE_OPEN && bp->num_queues)
  1104. ering->rx_pending = MAX_RX_AVAIL/bp->num_queues;
  1105. else
  1106. ering->rx_pending = MAX_RX_AVAIL;
  1107. ering->rx_mini_pending = 0;
  1108. ering->rx_jumbo_pending = 0;
  1109. ering->tx_max_pending = MAX_TX_AVAIL;
  1110. ering->tx_pending = bp->tx_ring_size;
  1111. }
  1112. static int bnx2x_set_ringparam(struct net_device *dev,
  1113. struct ethtool_ringparam *ering)
  1114. {
  1115. struct bnx2x *bp = netdev_priv(dev);
  1116. if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
  1117. pr_err("Handling parity error recovery. Try again later\n");
  1118. return -EAGAIN;
  1119. }
  1120. if ((ering->rx_pending > MAX_RX_AVAIL) ||
  1121. (ering->rx_pending < (bp->disable_tpa ? MIN_RX_SIZE_NONTPA :
  1122. MIN_RX_SIZE_TPA)) ||
  1123. (ering->tx_pending > MAX_TX_AVAIL) ||
  1124. (ering->tx_pending <= MAX_SKB_FRAGS + 4))
  1125. return -EINVAL;
  1126. bp->rx_ring_size = ering->rx_pending;
  1127. bp->tx_ring_size = ering->tx_pending;
  1128. return bnx2x_reload_if_running(dev);
  1129. }
  1130. static void bnx2x_get_pauseparam(struct net_device *dev,
  1131. struct ethtool_pauseparam *epause)
  1132. {
  1133. struct bnx2x *bp = netdev_priv(dev);
  1134. int cfg_idx = bnx2x_get_link_cfg_idx(bp);
  1135. epause->autoneg = (bp->link_params.req_flow_ctrl[cfg_idx] ==
  1136. BNX2X_FLOW_CTRL_AUTO);
  1137. epause->rx_pause = ((bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_RX) ==
  1138. BNX2X_FLOW_CTRL_RX);
  1139. epause->tx_pause = ((bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX) ==
  1140. BNX2X_FLOW_CTRL_TX);
  1141. DP(NETIF_MSG_LINK, "ethtool_pauseparam: cmd %d\n"
  1142. " autoneg %d rx_pause %d tx_pause %d\n",
  1143. epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
  1144. }
  1145. static int bnx2x_set_pauseparam(struct net_device *dev,
  1146. struct ethtool_pauseparam *epause)
  1147. {
  1148. struct bnx2x *bp = netdev_priv(dev);
  1149. u32 cfg_idx = bnx2x_get_link_cfg_idx(bp);
  1150. if (IS_MF(bp))
  1151. return 0;
  1152. DP(NETIF_MSG_LINK, "ethtool_pauseparam: cmd %d\n"
  1153. " autoneg %d rx_pause %d tx_pause %d\n",
  1154. epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
  1155. bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_AUTO;
  1156. if (epause->rx_pause)
  1157. bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_RX;
  1158. if (epause->tx_pause)
  1159. bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_TX;
  1160. if (bp->link_params.req_flow_ctrl[cfg_idx] == BNX2X_FLOW_CTRL_AUTO)
  1161. bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_NONE;
  1162. if (epause->autoneg) {
  1163. if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) {
  1164. DP(NETIF_MSG_LINK, "autoneg not supported\n");
  1165. return -EINVAL;
  1166. }
  1167. if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG) {
  1168. bp->link_params.req_flow_ctrl[cfg_idx] =
  1169. BNX2X_FLOW_CTRL_AUTO;
  1170. }
  1171. }
  1172. DP(NETIF_MSG_LINK,
  1173. "req_flow_ctrl 0x%x\n", bp->link_params.req_flow_ctrl[cfg_idx]);
  1174. if (netif_running(dev)) {
  1175. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1176. bnx2x_link_set(bp);
  1177. }
  1178. return 0;
  1179. }
  1180. static const struct {
  1181. char string[ETH_GSTRING_LEN];
  1182. } bnx2x_tests_str_arr[BNX2X_NUM_TESTS] = {
  1183. { "register_test (offline)" },
  1184. { "memory_test (offline)" },
  1185. { "loopback_test (offline)" },
  1186. { "nvram_test (online)" },
  1187. { "interrupt_test (online)" },
  1188. { "link_test (online)" },
  1189. { "idle check (online)" }
  1190. };
  1191. enum {
  1192. BNX2X_CHIP_E1_OFST = 0,
  1193. BNX2X_CHIP_E1H_OFST,
  1194. BNX2X_CHIP_E2_OFST,
  1195. BNX2X_CHIP_E3_OFST,
  1196. BNX2X_CHIP_E3B0_OFST,
  1197. BNX2X_CHIP_MAX_OFST
  1198. };
  1199. #define BNX2X_CHIP_MASK_E1 (1 << BNX2X_CHIP_E1_OFST)
  1200. #define BNX2X_CHIP_MASK_E1H (1 << BNX2X_CHIP_E1H_OFST)
  1201. #define BNX2X_CHIP_MASK_E2 (1 << BNX2X_CHIP_E2_OFST)
  1202. #define BNX2X_CHIP_MASK_E3 (1 << BNX2X_CHIP_E3_OFST)
  1203. #define BNX2X_CHIP_MASK_E3B0 (1 << BNX2X_CHIP_E3B0_OFST)
  1204. #define BNX2X_CHIP_MASK_ALL ((1 << BNX2X_CHIP_MAX_OFST) - 1)
  1205. #define BNX2X_CHIP_MASK_E1X (BNX2X_CHIP_MASK_E1 | BNX2X_CHIP_MASK_E1H)
  1206. static int bnx2x_test_registers(struct bnx2x *bp)
  1207. {
  1208. int idx, i, rc = -ENODEV;
  1209. u32 wr_val = 0, hw;
  1210. int port = BP_PORT(bp);
  1211. static const struct {
  1212. u32 hw;
  1213. u32 offset0;
  1214. u32 offset1;
  1215. u32 mask;
  1216. } reg_tbl[] = {
  1217. /* 0 */ { BNX2X_CHIP_MASK_ALL,
  1218. BRB1_REG_PAUSE_LOW_THRESHOLD_0, 4, 0x000003ff },
  1219. { BNX2X_CHIP_MASK_ALL,
  1220. DORQ_REG_DB_ADDR0, 4, 0xffffffff },
  1221. { BNX2X_CHIP_MASK_E1X,
  1222. HC_REG_AGG_INT_0, 4, 0x000003ff },
  1223. { BNX2X_CHIP_MASK_ALL,
  1224. PBF_REG_MAC_IF0_ENABLE, 4, 0x00000001 },
  1225. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2 | BNX2X_CHIP_MASK_E3,
  1226. PBF_REG_P0_INIT_CRD, 4, 0x000007ff },
  1227. { BNX2X_CHIP_MASK_E3B0,
  1228. PBF_REG_INIT_CRD_Q0, 4, 0x000007ff },
  1229. { BNX2X_CHIP_MASK_ALL,
  1230. PRS_REG_CID_PORT_0, 4, 0x00ffffff },
  1231. { BNX2X_CHIP_MASK_ALL,
  1232. PXP2_REG_PSWRQ_CDU0_L2P, 4, 0x000fffff },
  1233. { BNX2X_CHIP_MASK_ALL,
  1234. PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
  1235. { BNX2X_CHIP_MASK_ALL,
  1236. PXP2_REG_PSWRQ_TM0_L2P, 4, 0x000fffff },
  1237. /* 10 */ { BNX2X_CHIP_MASK_ALL,
  1238. PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
  1239. { BNX2X_CHIP_MASK_ALL,
  1240. PXP2_REG_PSWRQ_TSDM0_L2P, 4, 0x000fffff },
  1241. { BNX2X_CHIP_MASK_ALL,
  1242. QM_REG_CONNNUM_0, 4, 0x000fffff },
  1243. { BNX2X_CHIP_MASK_ALL,
  1244. TM_REG_LIN0_MAX_ACTIVE_CID, 4, 0x0003ffff },
  1245. { BNX2X_CHIP_MASK_ALL,
  1246. SRC_REG_KEYRSS0_0, 40, 0xffffffff },
  1247. { BNX2X_CHIP_MASK_ALL,
  1248. SRC_REG_KEYRSS0_7, 40, 0xffffffff },
  1249. { BNX2X_CHIP_MASK_ALL,
  1250. XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00, 4, 0x00000001 },
  1251. { BNX2X_CHIP_MASK_ALL,
  1252. XCM_REG_WU_DA_CNT_CMD00, 4, 0x00000003 },
  1253. { BNX2X_CHIP_MASK_ALL,
  1254. XCM_REG_GLB_DEL_ACK_MAX_CNT_0, 4, 0x000000ff },
  1255. { BNX2X_CHIP_MASK_ALL,
  1256. NIG_REG_LLH0_T_BIT, 4, 0x00000001 },
  1257. /* 20 */ { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1258. NIG_REG_EMAC0_IN_EN, 4, 0x00000001 },
  1259. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1260. NIG_REG_BMAC0_IN_EN, 4, 0x00000001 },
  1261. { BNX2X_CHIP_MASK_ALL,
  1262. NIG_REG_XCM0_OUT_EN, 4, 0x00000001 },
  1263. { BNX2X_CHIP_MASK_ALL,
  1264. NIG_REG_BRB0_OUT_EN, 4, 0x00000001 },
  1265. { BNX2X_CHIP_MASK_ALL,
  1266. NIG_REG_LLH0_XCM_MASK, 4, 0x00000007 },
  1267. { BNX2X_CHIP_MASK_ALL,
  1268. NIG_REG_LLH0_ACPI_PAT_6_LEN, 68, 0x000000ff },
  1269. { BNX2X_CHIP_MASK_ALL,
  1270. NIG_REG_LLH0_ACPI_PAT_0_CRC, 68, 0xffffffff },
  1271. { BNX2X_CHIP_MASK_ALL,
  1272. NIG_REG_LLH0_DEST_MAC_0_0, 160, 0xffffffff },
  1273. { BNX2X_CHIP_MASK_ALL,
  1274. NIG_REG_LLH0_DEST_IP_0_1, 160, 0xffffffff },
  1275. { BNX2X_CHIP_MASK_ALL,
  1276. NIG_REG_LLH0_IPV4_IPV6_0, 160, 0x00000001 },
  1277. /* 30 */ { BNX2X_CHIP_MASK_ALL,
  1278. NIG_REG_LLH0_DEST_UDP_0, 160, 0x0000ffff },
  1279. { BNX2X_CHIP_MASK_ALL,
  1280. NIG_REG_LLH0_DEST_TCP_0, 160, 0x0000ffff },
  1281. { BNX2X_CHIP_MASK_ALL,
  1282. NIG_REG_LLH0_VLAN_ID_0, 160, 0x00000fff },
  1283. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1284. NIG_REG_XGXS_SERDES0_MODE_SEL, 4, 0x00000001 },
  1285. { BNX2X_CHIP_MASK_ALL,
  1286. NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0, 4, 0x00000001},
  1287. { BNX2X_CHIP_MASK_ALL,
  1288. NIG_REG_STATUS_INTERRUPT_PORT0, 4, 0x07ffffff },
  1289. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1290. NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST, 24, 0x00000001 },
  1291. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1292. NIG_REG_SERDES0_CTRL_PHY_ADDR, 16, 0x0000001f },
  1293. { BNX2X_CHIP_MASK_ALL, 0xffffffff, 0, 0x00000000 }
  1294. };
  1295. if (!netif_running(bp->dev))
  1296. return rc;
  1297. if (CHIP_IS_E1(bp))
  1298. hw = BNX2X_CHIP_MASK_E1;
  1299. else if (CHIP_IS_E1H(bp))
  1300. hw = BNX2X_CHIP_MASK_E1H;
  1301. else if (CHIP_IS_E2(bp))
  1302. hw = BNX2X_CHIP_MASK_E2;
  1303. else if (CHIP_IS_E3B0(bp))
  1304. hw = BNX2X_CHIP_MASK_E3B0;
  1305. else /* e3 A0 */
  1306. hw = BNX2X_CHIP_MASK_E3;
  1307. /* Repeat the test twice:
  1308. First by writing 0x00000000, second by writing 0xffffffff */
  1309. for (idx = 0; idx < 2; idx++) {
  1310. switch (idx) {
  1311. case 0:
  1312. wr_val = 0;
  1313. break;
  1314. case 1:
  1315. wr_val = 0xffffffff;
  1316. break;
  1317. }
  1318. for (i = 0; reg_tbl[i].offset0 != 0xffffffff; i++) {
  1319. u32 offset, mask, save_val, val;
  1320. if (!(hw & reg_tbl[i].hw))
  1321. continue;
  1322. offset = reg_tbl[i].offset0 + port*reg_tbl[i].offset1;
  1323. mask = reg_tbl[i].mask;
  1324. save_val = REG_RD(bp, offset);
  1325. REG_WR(bp, offset, wr_val & mask);
  1326. val = REG_RD(bp, offset);
  1327. /* Restore the original register's value */
  1328. REG_WR(bp, offset, save_val);
  1329. /* verify value is as expected */
  1330. if ((val & mask) != (wr_val & mask)) {
  1331. DP(NETIF_MSG_HW,
  1332. "offset 0x%x: val 0x%x != 0x%x mask 0x%x\n",
  1333. offset, val, wr_val, mask);
  1334. goto test_reg_exit;
  1335. }
  1336. }
  1337. }
  1338. rc = 0;
  1339. test_reg_exit:
  1340. return rc;
  1341. }
  1342. static int bnx2x_test_memory(struct bnx2x *bp)
  1343. {
  1344. int i, j, rc = -ENODEV;
  1345. u32 val, index;
  1346. static const struct {
  1347. u32 offset;
  1348. int size;
  1349. } mem_tbl[] = {
  1350. { CCM_REG_XX_DESCR_TABLE, CCM_REG_XX_DESCR_TABLE_SIZE },
  1351. { CFC_REG_ACTIVITY_COUNTER, CFC_REG_ACTIVITY_COUNTER_SIZE },
  1352. { CFC_REG_LINK_LIST, CFC_REG_LINK_LIST_SIZE },
  1353. { DMAE_REG_CMD_MEM, DMAE_REG_CMD_MEM_SIZE },
  1354. { TCM_REG_XX_DESCR_TABLE, TCM_REG_XX_DESCR_TABLE_SIZE },
  1355. { UCM_REG_XX_DESCR_TABLE, UCM_REG_XX_DESCR_TABLE_SIZE },
  1356. { XCM_REG_XX_DESCR_TABLE, XCM_REG_XX_DESCR_TABLE_SIZE },
  1357. { 0xffffffff, 0 }
  1358. };
  1359. static const struct {
  1360. char *name;
  1361. u32 offset;
  1362. u32 hw_mask[BNX2X_CHIP_MAX_OFST];
  1363. } prty_tbl[] = {
  1364. { "CCM_PRTY_STS", CCM_REG_CCM_PRTY_STS,
  1365. {0x3ffc0, 0, 0, 0} },
  1366. { "CFC_PRTY_STS", CFC_REG_CFC_PRTY_STS,
  1367. {0x2, 0x2, 0, 0} },
  1368. { "DMAE_PRTY_STS", DMAE_REG_DMAE_PRTY_STS,
  1369. {0, 0, 0, 0} },
  1370. { "TCM_PRTY_STS", TCM_REG_TCM_PRTY_STS,
  1371. {0x3ffc0, 0, 0, 0} },
  1372. { "UCM_PRTY_STS", UCM_REG_UCM_PRTY_STS,
  1373. {0x3ffc0, 0, 0, 0} },
  1374. { "XCM_PRTY_STS", XCM_REG_XCM_PRTY_STS,
  1375. {0x3ffc1, 0, 0, 0} },
  1376. { NULL, 0xffffffff, {0, 0, 0, 0} }
  1377. };
  1378. if (!netif_running(bp->dev))
  1379. return rc;
  1380. if (CHIP_IS_E1(bp))
  1381. index = BNX2X_CHIP_E1_OFST;
  1382. else if (CHIP_IS_E1H(bp))
  1383. index = BNX2X_CHIP_E1H_OFST;
  1384. else if (CHIP_IS_E2(bp))
  1385. index = BNX2X_CHIP_E2_OFST;
  1386. else /* e3 */
  1387. index = BNX2X_CHIP_E3_OFST;
  1388. /* pre-Check the parity status */
  1389. for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
  1390. val = REG_RD(bp, prty_tbl[i].offset);
  1391. if (val & ~(prty_tbl[i].hw_mask[index])) {
  1392. DP(NETIF_MSG_HW,
  1393. "%s is 0x%x\n", prty_tbl[i].name, val);
  1394. goto test_mem_exit;
  1395. }
  1396. }
  1397. /* Go through all the memories */
  1398. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++)
  1399. for (j = 0; j < mem_tbl[i].size; j++)
  1400. REG_RD(bp, mem_tbl[i].offset + j*4);
  1401. /* Check the parity status */
  1402. for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
  1403. val = REG_RD(bp, prty_tbl[i].offset);
  1404. if (val & ~(prty_tbl[i].hw_mask[index])) {
  1405. DP(NETIF_MSG_HW,
  1406. "%s is 0x%x\n", prty_tbl[i].name, val);
  1407. goto test_mem_exit;
  1408. }
  1409. }
  1410. rc = 0;
  1411. test_mem_exit:
  1412. return rc;
  1413. }
  1414. static void bnx2x_wait_for_link(struct bnx2x *bp, u8 link_up, u8 is_serdes)
  1415. {
  1416. int cnt = 1400;
  1417. if (link_up) {
  1418. while (bnx2x_link_test(bp, is_serdes) && cnt--)
  1419. msleep(20);
  1420. if (cnt <= 0 && bnx2x_link_test(bp, is_serdes))
  1421. DP(NETIF_MSG_LINK, "Timeout waiting for link up\n");
  1422. }
  1423. }
  1424. static int bnx2x_run_loopback(struct bnx2x *bp, int loopback_mode)
  1425. {
  1426. unsigned int pkt_size, num_pkts, i;
  1427. struct sk_buff *skb;
  1428. unsigned char *packet;
  1429. struct bnx2x_fastpath *fp_rx = &bp->fp[0];
  1430. struct bnx2x_fastpath *fp_tx = &bp->fp[0];
  1431. struct bnx2x_fp_txdata *txdata = &fp_tx->txdata[0];
  1432. u16 tx_start_idx, tx_idx;
  1433. u16 rx_start_idx, rx_idx;
  1434. u16 pkt_prod, bd_prod, rx_comp_cons;
  1435. struct sw_tx_bd *tx_buf;
  1436. struct eth_tx_start_bd *tx_start_bd;
  1437. struct eth_tx_parse_bd_e1x *pbd_e1x = NULL;
  1438. struct eth_tx_parse_bd_e2 *pbd_e2 = NULL;
  1439. dma_addr_t mapping;
  1440. union eth_rx_cqe *cqe;
  1441. u8 cqe_fp_flags, cqe_fp_type;
  1442. struct sw_rx_bd *rx_buf;
  1443. u16 len;
  1444. int rc = -ENODEV;
  1445. /* check the loopback mode */
  1446. switch (loopback_mode) {
  1447. case BNX2X_PHY_LOOPBACK:
  1448. if (bp->link_params.loopback_mode != LOOPBACK_XGXS)
  1449. return -EINVAL;
  1450. break;
  1451. case BNX2X_MAC_LOOPBACK:
  1452. bp->link_params.loopback_mode = CHIP_IS_E3(bp) ?
  1453. LOOPBACK_XMAC : LOOPBACK_BMAC;
  1454. bnx2x_phy_init(&bp->link_params, &bp->link_vars);
  1455. break;
  1456. default:
  1457. return -EINVAL;
  1458. }
  1459. /* prepare the loopback packet */
  1460. pkt_size = (((bp->dev->mtu < ETH_MAX_PACKET_SIZE) ?
  1461. bp->dev->mtu : ETH_MAX_PACKET_SIZE) + ETH_HLEN);
  1462. skb = netdev_alloc_skb(bp->dev, fp_rx->rx_buf_size);
  1463. if (!skb) {
  1464. rc = -ENOMEM;
  1465. goto test_loopback_exit;
  1466. }
  1467. packet = skb_put(skb, pkt_size);
  1468. memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
  1469. memset(packet + ETH_ALEN, 0, ETH_ALEN);
  1470. memset(packet + 2*ETH_ALEN, 0x77, (ETH_HLEN - 2*ETH_ALEN));
  1471. for (i = ETH_HLEN; i < pkt_size; i++)
  1472. packet[i] = (unsigned char) (i & 0xff);
  1473. mapping = dma_map_single(&bp->pdev->dev, skb->data,
  1474. skb_headlen(skb), DMA_TO_DEVICE);
  1475. if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
  1476. rc = -ENOMEM;
  1477. dev_kfree_skb(skb);
  1478. BNX2X_ERR("Unable to map SKB\n");
  1479. goto test_loopback_exit;
  1480. }
  1481. /* send the loopback packet */
  1482. num_pkts = 0;
  1483. tx_start_idx = le16_to_cpu(*txdata->tx_cons_sb);
  1484. rx_start_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
  1485. pkt_prod = txdata->tx_pkt_prod++;
  1486. tx_buf = &txdata->tx_buf_ring[TX_BD(pkt_prod)];
  1487. tx_buf->first_bd = txdata->tx_bd_prod;
  1488. tx_buf->skb = skb;
  1489. tx_buf->flags = 0;
  1490. bd_prod = TX_BD(txdata->tx_bd_prod);
  1491. tx_start_bd = &txdata->tx_desc_ring[bd_prod].start_bd;
  1492. tx_start_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
  1493. tx_start_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
  1494. tx_start_bd->nbd = cpu_to_le16(2); /* start + pbd */
  1495. tx_start_bd->nbytes = cpu_to_le16(skb_headlen(skb));
  1496. tx_start_bd->vlan_or_ethertype = cpu_to_le16(pkt_prod);
  1497. tx_start_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
  1498. SET_FLAG(tx_start_bd->general_data,
  1499. ETH_TX_START_BD_ETH_ADDR_TYPE,
  1500. UNICAST_ADDRESS);
  1501. SET_FLAG(tx_start_bd->general_data,
  1502. ETH_TX_START_BD_HDR_NBDS,
  1503. 1);
  1504. /* turn on parsing and get a BD */
  1505. bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
  1506. pbd_e1x = &txdata->tx_desc_ring[bd_prod].parse_bd_e1x;
  1507. pbd_e2 = &txdata->tx_desc_ring[bd_prod].parse_bd_e2;
  1508. memset(pbd_e2, 0, sizeof(struct eth_tx_parse_bd_e2));
  1509. memset(pbd_e1x, 0, sizeof(struct eth_tx_parse_bd_e1x));
  1510. wmb();
  1511. txdata->tx_db.data.prod += 2;
  1512. barrier();
  1513. DOORBELL(bp, txdata->cid, txdata->tx_db.raw);
  1514. mmiowb();
  1515. barrier();
  1516. num_pkts++;
  1517. txdata->tx_bd_prod += 2; /* start + pbd */
  1518. udelay(100);
  1519. tx_idx = le16_to_cpu(*txdata->tx_cons_sb);
  1520. if (tx_idx != tx_start_idx + num_pkts)
  1521. goto test_loopback_exit;
  1522. /* Unlike HC IGU won't generate an interrupt for status block
  1523. * updates that have been performed while interrupts were
  1524. * disabled.
  1525. */
  1526. if (bp->common.int_block == INT_BLOCK_IGU) {
  1527. /* Disable local BHes to prevent a dead-lock situation between
  1528. * sch_direct_xmit() and bnx2x_run_loopback() (calling
  1529. * bnx2x_tx_int()), as both are taking netif_tx_lock().
  1530. */
  1531. local_bh_disable();
  1532. bnx2x_tx_int(bp, txdata);
  1533. local_bh_enable();
  1534. }
  1535. rx_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
  1536. if (rx_idx != rx_start_idx + num_pkts)
  1537. goto test_loopback_exit;
  1538. rx_comp_cons = le16_to_cpu(fp_rx->rx_comp_cons);
  1539. cqe = &fp_rx->rx_comp_ring[RCQ_BD(rx_comp_cons)];
  1540. cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
  1541. cqe_fp_type = cqe_fp_flags & ETH_FAST_PATH_RX_CQE_TYPE;
  1542. if (!CQE_TYPE_FAST(cqe_fp_type) || (cqe_fp_flags & ETH_RX_ERROR_FALGS))
  1543. goto test_loopback_rx_exit;
  1544. len = le16_to_cpu(cqe->fast_path_cqe.pkt_len);
  1545. if (len != pkt_size)
  1546. goto test_loopback_rx_exit;
  1547. rx_buf = &fp_rx->rx_buf_ring[RX_BD(fp_rx->rx_bd_cons)];
  1548. dma_sync_single_for_cpu(&bp->pdev->dev,
  1549. dma_unmap_addr(rx_buf, mapping),
  1550. fp_rx->rx_buf_size, DMA_FROM_DEVICE);
  1551. skb = rx_buf->skb;
  1552. skb_reserve(skb, cqe->fast_path_cqe.placement_offset);
  1553. for (i = ETH_HLEN; i < pkt_size; i++)
  1554. if (*(skb->data + i) != (unsigned char) (i & 0xff))
  1555. goto test_loopback_rx_exit;
  1556. rc = 0;
  1557. test_loopback_rx_exit:
  1558. fp_rx->rx_bd_cons = NEXT_RX_IDX(fp_rx->rx_bd_cons);
  1559. fp_rx->rx_bd_prod = NEXT_RX_IDX(fp_rx->rx_bd_prod);
  1560. fp_rx->rx_comp_cons = NEXT_RCQ_IDX(fp_rx->rx_comp_cons);
  1561. fp_rx->rx_comp_prod = NEXT_RCQ_IDX(fp_rx->rx_comp_prod);
  1562. /* Update producers */
  1563. bnx2x_update_rx_prod(bp, fp_rx, fp_rx->rx_bd_prod, fp_rx->rx_comp_prod,
  1564. fp_rx->rx_sge_prod);
  1565. test_loopback_exit:
  1566. bp->link_params.loopback_mode = LOOPBACK_NONE;
  1567. return rc;
  1568. }
  1569. static int bnx2x_test_loopback(struct bnx2x *bp)
  1570. {
  1571. int rc = 0, res;
  1572. if (BP_NOMCP(bp))
  1573. return rc;
  1574. if (!netif_running(bp->dev))
  1575. return BNX2X_LOOPBACK_FAILED;
  1576. bnx2x_netif_stop(bp, 1);
  1577. bnx2x_acquire_phy_lock(bp);
  1578. res = bnx2x_run_loopback(bp, BNX2X_PHY_LOOPBACK);
  1579. if (res) {
  1580. DP(NETIF_MSG_PROBE, " PHY loopback failed (res %d)\n", res);
  1581. rc |= BNX2X_PHY_LOOPBACK_FAILED;
  1582. }
  1583. res = bnx2x_run_loopback(bp, BNX2X_MAC_LOOPBACK);
  1584. if (res) {
  1585. DP(NETIF_MSG_PROBE, " MAC loopback failed (res %d)\n", res);
  1586. rc |= BNX2X_MAC_LOOPBACK_FAILED;
  1587. }
  1588. bnx2x_release_phy_lock(bp);
  1589. bnx2x_netif_start(bp);
  1590. return rc;
  1591. }
  1592. #define CRC32_RESIDUAL 0xdebb20e3
  1593. static int bnx2x_test_nvram(struct bnx2x *bp)
  1594. {
  1595. static const struct {
  1596. int offset;
  1597. int size;
  1598. } nvram_tbl[] = {
  1599. { 0, 0x14 }, /* bootstrap */
  1600. { 0x14, 0xec }, /* dir */
  1601. { 0x100, 0x350 }, /* manuf_info */
  1602. { 0x450, 0xf0 }, /* feature_info */
  1603. { 0x640, 0x64 }, /* upgrade_key_info */
  1604. { 0x708, 0x70 }, /* manuf_key_info */
  1605. { 0, 0 }
  1606. };
  1607. __be32 buf[0x350 / 4];
  1608. u8 *data = (u8 *)buf;
  1609. int i, rc;
  1610. u32 magic, crc;
  1611. if (BP_NOMCP(bp))
  1612. return 0;
  1613. rc = bnx2x_nvram_read(bp, 0, data, 4);
  1614. if (rc) {
  1615. DP(NETIF_MSG_PROBE, "magic value read (rc %d)\n", rc);
  1616. goto test_nvram_exit;
  1617. }
  1618. magic = be32_to_cpu(buf[0]);
  1619. if (magic != 0x669955aa) {
  1620. DP(NETIF_MSG_PROBE, "magic value (0x%08x)\n", magic);
  1621. rc = -ENODEV;
  1622. goto test_nvram_exit;
  1623. }
  1624. for (i = 0; nvram_tbl[i].size; i++) {
  1625. rc = bnx2x_nvram_read(bp, nvram_tbl[i].offset, data,
  1626. nvram_tbl[i].size);
  1627. if (rc) {
  1628. DP(NETIF_MSG_PROBE,
  1629. "nvram_tbl[%d] read data (rc %d)\n", i, rc);
  1630. goto test_nvram_exit;
  1631. }
  1632. crc = ether_crc_le(nvram_tbl[i].size, data);
  1633. if (crc != CRC32_RESIDUAL) {
  1634. DP(NETIF_MSG_PROBE,
  1635. "nvram_tbl[%d] crc value (0x%08x)\n", i, crc);
  1636. rc = -ENODEV;
  1637. goto test_nvram_exit;
  1638. }
  1639. }
  1640. test_nvram_exit:
  1641. return rc;
  1642. }
  1643. /* Send an EMPTY ramrod on the first queue */
  1644. static int bnx2x_test_intr(struct bnx2x *bp)
  1645. {
  1646. struct bnx2x_queue_state_params params = {0};
  1647. if (!netif_running(bp->dev))
  1648. return -ENODEV;
  1649. params.q_obj = &bp->fp->q_obj;
  1650. params.cmd = BNX2X_Q_CMD_EMPTY;
  1651. __set_bit(RAMROD_COMP_WAIT, &params.ramrod_flags);
  1652. return bnx2x_queue_state_change(bp, &params);
  1653. }
  1654. static void bnx2x_self_test(struct net_device *dev,
  1655. struct ethtool_test *etest, u64 *buf)
  1656. {
  1657. struct bnx2x *bp = netdev_priv(dev);
  1658. u8 is_serdes;
  1659. if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
  1660. pr_err("Handling parity error recovery. Try again later\n");
  1661. etest->flags |= ETH_TEST_FL_FAILED;
  1662. return;
  1663. }
  1664. memset(buf, 0, sizeof(u64) * BNX2X_NUM_TESTS);
  1665. if (!netif_running(dev))
  1666. return;
  1667. /* offline tests are not supported in MF mode */
  1668. if (IS_MF(bp))
  1669. etest->flags &= ~ETH_TEST_FL_OFFLINE;
  1670. is_serdes = (bp->link_vars.link_status & LINK_STATUS_SERDES_LINK) > 0;
  1671. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  1672. int port = BP_PORT(bp);
  1673. u32 val;
  1674. u8 link_up;
  1675. /* save current value of input enable for TX port IF */
  1676. val = REG_RD(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4);
  1677. /* disable input for TX port IF */
  1678. REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, 0);
  1679. link_up = bp->link_vars.link_up;
  1680. bnx2x_nic_unload(bp, UNLOAD_NORMAL);
  1681. bnx2x_nic_load(bp, LOAD_DIAG);
  1682. /* wait until link state is restored */
  1683. bnx2x_wait_for_link(bp, 1, is_serdes);
  1684. if (bnx2x_test_registers(bp) != 0) {
  1685. buf[0] = 1;
  1686. etest->flags |= ETH_TEST_FL_FAILED;
  1687. }
  1688. if (bnx2x_test_memory(bp) != 0) {
  1689. buf[1] = 1;
  1690. etest->flags |= ETH_TEST_FL_FAILED;
  1691. }
  1692. buf[2] = bnx2x_test_loopback(bp);
  1693. if (buf[2] != 0)
  1694. etest->flags |= ETH_TEST_FL_FAILED;
  1695. bnx2x_nic_unload(bp, UNLOAD_NORMAL);
  1696. /* restore input for TX port IF */
  1697. REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, val);
  1698. bnx2x_nic_load(bp, LOAD_NORMAL);
  1699. /* wait until link state is restored */
  1700. bnx2x_wait_for_link(bp, link_up, is_serdes);
  1701. }
  1702. if (bnx2x_test_nvram(bp) != 0) {
  1703. buf[3] = 1;
  1704. etest->flags |= ETH_TEST_FL_FAILED;
  1705. }
  1706. if (bnx2x_test_intr(bp) != 0) {
  1707. buf[4] = 1;
  1708. etest->flags |= ETH_TEST_FL_FAILED;
  1709. }
  1710. if (bnx2x_link_test(bp, is_serdes) != 0) {
  1711. buf[5] = 1;
  1712. etest->flags |= ETH_TEST_FL_FAILED;
  1713. }
  1714. #ifdef BNX2X_EXTRA_DEBUG
  1715. bnx2x_panic_dump(bp);
  1716. #endif
  1717. }
  1718. #define IS_PORT_STAT(i) \
  1719. ((bnx2x_stats_arr[i].flags & STATS_FLAGS_BOTH) == STATS_FLAGS_PORT)
  1720. #define IS_FUNC_STAT(i) (bnx2x_stats_arr[i].flags & STATS_FLAGS_FUNC)
  1721. #define IS_MF_MODE_STAT(bp) \
  1722. (IS_MF(bp) && !(bp->msg_enable & BNX2X_MSG_STATS))
  1723. /* ethtool statistics are displayed for all regular ethernet queues and the
  1724. * fcoe L2 queue if not disabled
  1725. */
  1726. static inline int bnx2x_num_stat_queues(struct bnx2x *bp)
  1727. {
  1728. return BNX2X_NUM_ETH_QUEUES(bp);
  1729. }
  1730. static int bnx2x_get_sset_count(struct net_device *dev, int stringset)
  1731. {
  1732. struct bnx2x *bp = netdev_priv(dev);
  1733. int i, num_stats;
  1734. switch (stringset) {
  1735. case ETH_SS_STATS:
  1736. if (is_multi(bp)) {
  1737. num_stats = bnx2x_num_stat_queues(bp) *
  1738. BNX2X_NUM_Q_STATS;
  1739. if (!IS_MF_MODE_STAT(bp))
  1740. num_stats += BNX2X_NUM_STATS;
  1741. } else {
  1742. if (IS_MF_MODE_STAT(bp)) {
  1743. num_stats = 0;
  1744. for (i = 0; i < BNX2X_NUM_STATS; i++)
  1745. if (IS_FUNC_STAT(i))
  1746. num_stats++;
  1747. } else
  1748. num_stats = BNX2X_NUM_STATS;
  1749. }
  1750. return num_stats;
  1751. case ETH_SS_TEST:
  1752. return BNX2X_NUM_TESTS;
  1753. default:
  1754. return -EINVAL;
  1755. }
  1756. }
  1757. static void bnx2x_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  1758. {
  1759. struct bnx2x *bp = netdev_priv(dev);
  1760. int i, j, k;
  1761. char queue_name[MAX_QUEUE_NAME_LEN+1];
  1762. switch (stringset) {
  1763. case ETH_SS_STATS:
  1764. if (is_multi(bp)) {
  1765. k = 0;
  1766. for_each_eth_queue(bp, i) {
  1767. memset(queue_name, 0, sizeof(queue_name));
  1768. sprintf(queue_name, "%d", i);
  1769. for (j = 0; j < BNX2X_NUM_Q_STATS; j++)
  1770. snprintf(buf + (k + j)*ETH_GSTRING_LEN,
  1771. ETH_GSTRING_LEN,
  1772. bnx2x_q_stats_arr[j].string,
  1773. queue_name);
  1774. k += BNX2X_NUM_Q_STATS;
  1775. }
  1776. if (IS_MF_MODE_STAT(bp))
  1777. break;
  1778. for (j = 0; j < BNX2X_NUM_STATS; j++)
  1779. strcpy(buf + (k + j)*ETH_GSTRING_LEN,
  1780. bnx2x_stats_arr[j].string);
  1781. } else {
  1782. for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
  1783. if (IS_MF_MODE_STAT(bp) && IS_PORT_STAT(i))
  1784. continue;
  1785. strcpy(buf + j*ETH_GSTRING_LEN,
  1786. bnx2x_stats_arr[i].string);
  1787. j++;
  1788. }
  1789. }
  1790. break;
  1791. case ETH_SS_TEST:
  1792. memcpy(buf, bnx2x_tests_str_arr, sizeof(bnx2x_tests_str_arr));
  1793. break;
  1794. }
  1795. }
  1796. static void bnx2x_get_ethtool_stats(struct net_device *dev,
  1797. struct ethtool_stats *stats, u64 *buf)
  1798. {
  1799. struct bnx2x *bp = netdev_priv(dev);
  1800. u32 *hw_stats, *offset;
  1801. int i, j, k;
  1802. if (is_multi(bp)) {
  1803. k = 0;
  1804. for_each_eth_queue(bp, i) {
  1805. hw_stats = (u32 *)&bp->fp[i].eth_q_stats;
  1806. for (j = 0; j < BNX2X_NUM_Q_STATS; j++) {
  1807. if (bnx2x_q_stats_arr[j].size == 0) {
  1808. /* skip this counter */
  1809. buf[k + j] = 0;
  1810. continue;
  1811. }
  1812. offset = (hw_stats +
  1813. bnx2x_q_stats_arr[j].offset);
  1814. if (bnx2x_q_stats_arr[j].size == 4) {
  1815. /* 4-byte counter */
  1816. buf[k + j] = (u64) *offset;
  1817. continue;
  1818. }
  1819. /* 8-byte counter */
  1820. buf[k + j] = HILO_U64(*offset, *(offset + 1));
  1821. }
  1822. k += BNX2X_NUM_Q_STATS;
  1823. }
  1824. if (IS_MF_MODE_STAT(bp))
  1825. return;
  1826. hw_stats = (u32 *)&bp->eth_stats;
  1827. for (j = 0; j < BNX2X_NUM_STATS; j++) {
  1828. if (bnx2x_stats_arr[j].size == 0) {
  1829. /* skip this counter */
  1830. buf[k + j] = 0;
  1831. continue;
  1832. }
  1833. offset = (hw_stats + bnx2x_stats_arr[j].offset);
  1834. if (bnx2x_stats_arr[j].size == 4) {
  1835. /* 4-byte counter */
  1836. buf[k + j] = (u64) *offset;
  1837. continue;
  1838. }
  1839. /* 8-byte counter */
  1840. buf[k + j] = HILO_U64(*offset, *(offset + 1));
  1841. }
  1842. } else {
  1843. hw_stats = (u32 *)&bp->eth_stats;
  1844. for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
  1845. if (IS_MF_MODE_STAT(bp) && IS_PORT_STAT(i))
  1846. continue;
  1847. if (bnx2x_stats_arr[i].size == 0) {
  1848. /* skip this counter */
  1849. buf[j] = 0;
  1850. j++;
  1851. continue;
  1852. }
  1853. offset = (hw_stats + bnx2x_stats_arr[i].offset);
  1854. if (bnx2x_stats_arr[i].size == 4) {
  1855. /* 4-byte counter */
  1856. buf[j] = (u64) *offset;
  1857. j++;
  1858. continue;
  1859. }
  1860. /* 8-byte counter */
  1861. buf[j] = HILO_U64(*offset, *(offset + 1));
  1862. j++;
  1863. }
  1864. }
  1865. }
  1866. static int bnx2x_set_phys_id(struct net_device *dev,
  1867. enum ethtool_phys_id_state state)
  1868. {
  1869. struct bnx2x *bp = netdev_priv(dev);
  1870. if (!netif_running(dev))
  1871. return -EAGAIN;
  1872. if (!bp->port.pmf)
  1873. return -EOPNOTSUPP;
  1874. switch (state) {
  1875. case ETHTOOL_ID_ACTIVE:
  1876. return 1; /* cycle on/off once per second */
  1877. case ETHTOOL_ID_ON:
  1878. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  1879. LED_MODE_ON, SPEED_1000);
  1880. break;
  1881. case ETHTOOL_ID_OFF:
  1882. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  1883. LED_MODE_FRONT_PANEL_OFF, 0);
  1884. break;
  1885. case ETHTOOL_ID_INACTIVE:
  1886. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  1887. LED_MODE_OPER,
  1888. bp->link_vars.line_speed);
  1889. }
  1890. return 0;
  1891. }
  1892. static int bnx2x_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  1893. void *rules __always_unused)
  1894. {
  1895. struct bnx2x *bp = netdev_priv(dev);
  1896. switch (info->cmd) {
  1897. case ETHTOOL_GRXRINGS:
  1898. info->data = BNX2X_NUM_ETH_QUEUES(bp);
  1899. return 0;
  1900. default:
  1901. return -EOPNOTSUPP;
  1902. }
  1903. }
  1904. static int bnx2x_get_rxfh_indir(struct net_device *dev,
  1905. struct ethtool_rxfh_indir *indir)
  1906. {
  1907. struct bnx2x *bp = netdev_priv(dev);
  1908. size_t copy_size =
  1909. min_t(size_t, indir->size, T_ETH_INDIRECTION_TABLE_SIZE);
  1910. u8 ind_table[T_ETH_INDIRECTION_TABLE_SIZE] = {0};
  1911. size_t i;
  1912. if (bp->multi_mode == ETH_RSS_MODE_DISABLED)
  1913. return -EOPNOTSUPP;
  1914. /* Get the current configuration of the RSS indirection table */
  1915. bnx2x_get_rss_ind_table(&bp->rss_conf_obj, ind_table);
  1916. /*
  1917. * We can't use a memcpy() as an internal storage of an
  1918. * indirection table is a u8 array while indir->ring_index
  1919. * points to an array of u32.
  1920. *
  1921. * Indirection table contains the FW Client IDs, so we need to
  1922. * align the returned table to the Client ID of the leading RSS
  1923. * queue.
  1924. */
  1925. for (i = 0; i < copy_size; i++)
  1926. indir->ring_index[i] = ind_table[i] - bp->fp->cl_id;
  1927. indir->size = T_ETH_INDIRECTION_TABLE_SIZE;
  1928. return 0;
  1929. }
  1930. static int bnx2x_set_rxfh_indir(struct net_device *dev,
  1931. const struct ethtool_rxfh_indir *indir)
  1932. {
  1933. struct bnx2x *bp = netdev_priv(dev);
  1934. size_t i;
  1935. u8 ind_table[T_ETH_INDIRECTION_TABLE_SIZE] = {0};
  1936. u32 num_eth_queues = BNX2X_NUM_ETH_QUEUES(bp);
  1937. if (bp->multi_mode == ETH_RSS_MODE_DISABLED)
  1938. return -EOPNOTSUPP;
  1939. /* validate the size */
  1940. if (indir->size != T_ETH_INDIRECTION_TABLE_SIZE)
  1941. return -EINVAL;
  1942. for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++) {
  1943. /* validate the indices */
  1944. if (indir->ring_index[i] >= num_eth_queues)
  1945. return -EINVAL;
  1946. /*
  1947. * The same as in bnx2x_get_rxfh_indir: we can't use a memcpy()
  1948. * as an internal storage of an indirection table is a u8 array
  1949. * while indir->ring_index points to an array of u32.
  1950. *
  1951. * Indirection table contains the FW Client IDs, so we need to
  1952. * align the received table to the Client ID of the leading RSS
  1953. * queue
  1954. */
  1955. ind_table[i] = indir->ring_index[i] + bp->fp->cl_id;
  1956. }
  1957. return bnx2x_config_rss_pf(bp, ind_table, false);
  1958. }
  1959. static const struct ethtool_ops bnx2x_ethtool_ops = {
  1960. .get_settings = bnx2x_get_settings,
  1961. .set_settings = bnx2x_set_settings,
  1962. .get_drvinfo = bnx2x_get_drvinfo,
  1963. .get_regs_len = bnx2x_get_regs_len,
  1964. .get_regs = bnx2x_get_regs,
  1965. .get_wol = bnx2x_get_wol,
  1966. .set_wol = bnx2x_set_wol,
  1967. .get_msglevel = bnx2x_get_msglevel,
  1968. .set_msglevel = bnx2x_set_msglevel,
  1969. .nway_reset = bnx2x_nway_reset,
  1970. .get_link = bnx2x_get_link,
  1971. .get_eeprom_len = bnx2x_get_eeprom_len,
  1972. .get_eeprom = bnx2x_get_eeprom,
  1973. .set_eeprom = bnx2x_set_eeprom,
  1974. .get_coalesce = bnx2x_get_coalesce,
  1975. .set_coalesce = bnx2x_set_coalesce,
  1976. .get_ringparam = bnx2x_get_ringparam,
  1977. .set_ringparam = bnx2x_set_ringparam,
  1978. .get_pauseparam = bnx2x_get_pauseparam,
  1979. .set_pauseparam = bnx2x_set_pauseparam,
  1980. .self_test = bnx2x_self_test,
  1981. .get_sset_count = bnx2x_get_sset_count,
  1982. .get_strings = bnx2x_get_strings,
  1983. .set_phys_id = bnx2x_set_phys_id,
  1984. .get_ethtool_stats = bnx2x_get_ethtool_stats,
  1985. .get_rxnfc = bnx2x_get_rxnfc,
  1986. .get_rxfh_indir = bnx2x_get_rxfh_indir,
  1987. .set_rxfh_indir = bnx2x_set_rxfh_indir,
  1988. };
  1989. void bnx2x_set_ethtool_ops(struct net_device *netdev)
  1990. {
  1991. SET_ETHTOOL_OPS(netdev, &bnx2x_ethtool_ops);
  1992. }