phy-twl4030-usb.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813
  1. /*
  2. * twl4030_usb - TWL4030 USB transceiver, talking to OMAP OTG controller
  3. *
  4. * Copyright (C) 2004-2007 Texas Instruments
  5. * Copyright (C) 2008 Nokia Corporation
  6. * Contact: Felipe Balbi <felipe.balbi@nokia.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. *
  22. * Current status:
  23. * - HS USB ULPI mode works.
  24. * - 3-pin mode support may be added in future.
  25. */
  26. #include <linux/module.h>
  27. #include <linux/init.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/spinlock.h>
  31. #include <linux/workqueue.h>
  32. #include <linux/io.h>
  33. #include <linux/delay.h>
  34. #include <linux/usb/otg.h>
  35. #include <linux/phy/phy.h>
  36. #include <linux/usb/musb-omap.h>
  37. #include <linux/usb/ulpi.h>
  38. #include <linux/i2c/twl.h>
  39. #include <linux/regulator/consumer.h>
  40. #include <linux/err.h>
  41. #include <linux/slab.h>
  42. /* Register defines */
  43. #define MCPC_CTRL 0x30
  44. #define MCPC_CTRL_RTSOL (1 << 7)
  45. #define MCPC_CTRL_EXTSWR (1 << 6)
  46. #define MCPC_CTRL_EXTSWC (1 << 5)
  47. #define MCPC_CTRL_VOICESW (1 << 4)
  48. #define MCPC_CTRL_OUT64K (1 << 3)
  49. #define MCPC_CTRL_RTSCTSSW (1 << 2)
  50. #define MCPC_CTRL_HS_UART (1 << 0)
  51. #define MCPC_IO_CTRL 0x33
  52. #define MCPC_IO_CTRL_MICBIASEN (1 << 5)
  53. #define MCPC_IO_CTRL_CTS_NPU (1 << 4)
  54. #define MCPC_IO_CTRL_RXD_PU (1 << 3)
  55. #define MCPC_IO_CTRL_TXDTYP (1 << 2)
  56. #define MCPC_IO_CTRL_CTSTYP (1 << 1)
  57. #define MCPC_IO_CTRL_RTSTYP (1 << 0)
  58. #define MCPC_CTRL2 0x36
  59. #define MCPC_CTRL2_MCPC_CK_EN (1 << 0)
  60. #define OTHER_FUNC_CTRL 0x80
  61. #define OTHER_FUNC_CTRL_BDIS_ACON_EN (1 << 4)
  62. #define OTHER_FUNC_CTRL_FIVEWIRE_MODE (1 << 2)
  63. #define OTHER_IFC_CTRL 0x83
  64. #define OTHER_IFC_CTRL_OE_INT_EN (1 << 6)
  65. #define OTHER_IFC_CTRL_CEA2011_MODE (1 << 5)
  66. #define OTHER_IFC_CTRL_FSLSSERIALMODE_4PIN (1 << 4)
  67. #define OTHER_IFC_CTRL_HIZ_ULPI_60MHZ_OUT (1 << 3)
  68. #define OTHER_IFC_CTRL_HIZ_ULPI (1 << 2)
  69. #define OTHER_IFC_CTRL_ALT_INT_REROUTE (1 << 0)
  70. #define OTHER_INT_EN_RISE 0x86
  71. #define OTHER_INT_EN_FALL 0x89
  72. #define OTHER_INT_STS 0x8C
  73. #define OTHER_INT_LATCH 0x8D
  74. #define OTHER_INT_VB_SESS_VLD (1 << 7)
  75. #define OTHER_INT_DM_HI (1 << 6) /* not valid for "latch" reg */
  76. #define OTHER_INT_DP_HI (1 << 5) /* not valid for "latch" reg */
  77. #define OTHER_INT_BDIS_ACON (1 << 3) /* not valid for "fall" regs */
  78. #define OTHER_INT_MANU (1 << 1)
  79. #define OTHER_INT_ABNORMAL_STRESS (1 << 0)
  80. #define ID_STATUS 0x96
  81. #define ID_RES_FLOAT (1 << 4)
  82. #define ID_RES_440K (1 << 3)
  83. #define ID_RES_200K (1 << 2)
  84. #define ID_RES_102K (1 << 1)
  85. #define ID_RES_GND (1 << 0)
  86. #define POWER_CTRL 0xAC
  87. #define POWER_CTRL_OTG_ENAB (1 << 5)
  88. #define OTHER_IFC_CTRL2 0xAF
  89. #define OTHER_IFC_CTRL2_ULPI_STP_LOW (1 << 4)
  90. #define OTHER_IFC_CTRL2_ULPI_TXEN_POL (1 << 3)
  91. #define OTHER_IFC_CTRL2_ULPI_4PIN_2430 (1 << 2)
  92. #define OTHER_IFC_CTRL2_USB_INT_OUTSEL_MASK (3 << 0) /* bits 0 and 1 */
  93. #define OTHER_IFC_CTRL2_USB_INT_OUTSEL_INT1N (0 << 0)
  94. #define OTHER_IFC_CTRL2_USB_INT_OUTSEL_INT2N (1 << 0)
  95. #define REG_CTRL_EN 0xB2
  96. #define REG_CTRL_ERROR 0xB5
  97. #define ULPI_I2C_CONFLICT_INTEN (1 << 0)
  98. #define OTHER_FUNC_CTRL2 0xB8
  99. #define OTHER_FUNC_CTRL2_VBAT_TIMER_EN (1 << 0)
  100. /* following registers do not have separate _clr and _set registers */
  101. #define VBUS_DEBOUNCE 0xC0
  102. #define ID_DEBOUNCE 0xC1
  103. #define VBAT_TIMER 0xD3
  104. #define PHY_PWR_CTRL 0xFD
  105. #define PHY_PWR_PHYPWD (1 << 0)
  106. #define PHY_CLK_CTRL 0xFE
  107. #define PHY_CLK_CTRL_CLOCKGATING_EN (1 << 2)
  108. #define PHY_CLK_CTRL_CLK32K_EN (1 << 1)
  109. #define REQ_PHY_DPLL_CLK (1 << 0)
  110. #define PHY_CLK_CTRL_STS 0xFF
  111. #define PHY_DPLL_CLK (1 << 0)
  112. /* In module TWL_MODULE_PM_MASTER */
  113. #define STS_HW_CONDITIONS 0x0F
  114. /* In module TWL_MODULE_PM_RECEIVER */
  115. #define VUSB_DEDICATED1 0x7D
  116. #define VUSB_DEDICATED2 0x7E
  117. #define VUSB1V5_DEV_GRP 0x71
  118. #define VUSB1V5_TYPE 0x72
  119. #define VUSB1V5_REMAP 0x73
  120. #define VUSB1V8_DEV_GRP 0x74
  121. #define VUSB1V8_TYPE 0x75
  122. #define VUSB1V8_REMAP 0x76
  123. #define VUSB3V1_DEV_GRP 0x77
  124. #define VUSB3V1_TYPE 0x78
  125. #define VUSB3V1_REMAP 0x79
  126. /* In module TWL4030_MODULE_INTBR */
  127. #define PMBR1 0x0D
  128. #define GPIO_USB_4PIN_ULPI_2430C (3 << 0)
  129. struct twl4030_usb {
  130. struct usb_phy phy;
  131. struct device *dev;
  132. /* TWL4030 internal USB regulator supplies */
  133. struct regulator *usb1v5;
  134. struct regulator *usb1v8;
  135. struct regulator *usb3v1;
  136. /* for vbus reporting with irqs disabled */
  137. spinlock_t lock;
  138. /* pin configuration */
  139. enum twl4030_usb_mode usb_mode;
  140. int irq;
  141. enum omap_musb_vbus_id_status linkstat;
  142. bool vbus_supplied;
  143. u8 asleep;
  144. bool irq_enabled;
  145. struct delayed_work id_workaround_work;
  146. };
  147. /* internal define on top of container_of */
  148. #define phy_to_twl(x) container_of((x), struct twl4030_usb, phy)
  149. /*-------------------------------------------------------------------------*/
  150. static int twl4030_i2c_write_u8_verify(struct twl4030_usb *twl,
  151. u8 module, u8 data, u8 address)
  152. {
  153. u8 check;
  154. if ((twl_i2c_write_u8(module, data, address) >= 0) &&
  155. (twl_i2c_read_u8(module, &check, address) >= 0) &&
  156. (check == data))
  157. return 0;
  158. dev_dbg(twl->dev, "Write%d[%d,0x%x] wrote %02x but read %02x\n",
  159. 1, module, address, check, data);
  160. /* Failed once: Try again */
  161. if ((twl_i2c_write_u8(module, data, address) >= 0) &&
  162. (twl_i2c_read_u8(module, &check, address) >= 0) &&
  163. (check == data))
  164. return 0;
  165. dev_dbg(twl->dev, "Write%d[%d,0x%x] wrote %02x but read %02x\n",
  166. 2, module, address, check, data);
  167. /* Failed again: Return error */
  168. return -EBUSY;
  169. }
  170. #define twl4030_usb_write_verify(twl, address, data) \
  171. twl4030_i2c_write_u8_verify(twl, TWL_MODULE_USB, (data), (address))
  172. static inline int twl4030_usb_write(struct twl4030_usb *twl,
  173. u8 address, u8 data)
  174. {
  175. int ret = 0;
  176. ret = twl_i2c_write_u8(TWL_MODULE_USB, data, address);
  177. if (ret < 0)
  178. dev_dbg(twl->dev,
  179. "TWL4030:USB:Write[0x%x] Error %d\n", address, ret);
  180. return ret;
  181. }
  182. static inline int twl4030_readb(struct twl4030_usb *twl, u8 module, u8 address)
  183. {
  184. u8 data;
  185. int ret = 0;
  186. ret = twl_i2c_read_u8(module, &data, address);
  187. if (ret >= 0)
  188. ret = data;
  189. else
  190. dev_dbg(twl->dev,
  191. "TWL4030:readb[0x%x,0x%x] Error %d\n",
  192. module, address, ret);
  193. return ret;
  194. }
  195. static inline int twl4030_usb_read(struct twl4030_usb *twl, u8 address)
  196. {
  197. return twl4030_readb(twl, TWL_MODULE_USB, address);
  198. }
  199. /*-------------------------------------------------------------------------*/
  200. static inline int
  201. twl4030_usb_set_bits(struct twl4030_usb *twl, u8 reg, u8 bits)
  202. {
  203. return twl4030_usb_write(twl, ULPI_SET(reg), bits);
  204. }
  205. static inline int
  206. twl4030_usb_clear_bits(struct twl4030_usb *twl, u8 reg, u8 bits)
  207. {
  208. return twl4030_usb_write(twl, ULPI_CLR(reg), bits);
  209. }
  210. /*-------------------------------------------------------------------------*/
  211. static bool twl4030_is_driving_vbus(struct twl4030_usb *twl)
  212. {
  213. int ret;
  214. ret = twl4030_usb_read(twl, PHY_CLK_CTRL_STS);
  215. if (ret < 0 || !(ret & PHY_DPLL_CLK))
  216. /*
  217. * if clocks are off, registers are not updated,
  218. * but we can assume we don't drive VBUS in this case
  219. */
  220. return false;
  221. ret = twl4030_usb_read(twl, ULPI_OTG_CTRL);
  222. if (ret < 0)
  223. return false;
  224. return (ret & (ULPI_OTG_DRVVBUS | ULPI_OTG_CHRGVBUS)) ? true : false;
  225. }
  226. static enum omap_musb_vbus_id_status
  227. twl4030_usb_linkstat(struct twl4030_usb *twl)
  228. {
  229. int status;
  230. enum omap_musb_vbus_id_status linkstat = OMAP_MUSB_UNKNOWN;
  231. twl->vbus_supplied = false;
  232. /*
  233. * For ID/VBUS sensing, see manual section 15.4.8 ...
  234. * except when using only battery backup power, two
  235. * comparators produce VBUS_PRES and ID_PRES signals,
  236. * which don't match docs elsewhere. But ... BIT(7)
  237. * and BIT(2) of STS_HW_CONDITIONS, respectively, do
  238. * seem to match up. If either is true the USB_PRES
  239. * signal is active, the OTG module is activated, and
  240. * its interrupt may be raised (may wake the system).
  241. */
  242. status = twl4030_readb(twl, TWL_MODULE_PM_MASTER, STS_HW_CONDITIONS);
  243. if (status < 0)
  244. dev_err(twl->dev, "USB link status err %d\n", status);
  245. else if (status & (BIT(7) | BIT(2))) {
  246. if (status & BIT(7)) {
  247. if (twl4030_is_driving_vbus(twl))
  248. status &= ~BIT(7);
  249. else
  250. twl->vbus_supplied = true;
  251. }
  252. if (status & BIT(2))
  253. linkstat = OMAP_MUSB_ID_GROUND;
  254. else if (status & BIT(7))
  255. linkstat = OMAP_MUSB_VBUS_VALID;
  256. else
  257. linkstat = OMAP_MUSB_VBUS_OFF;
  258. } else {
  259. if (twl->linkstat != OMAP_MUSB_UNKNOWN)
  260. linkstat = OMAP_MUSB_VBUS_OFF;
  261. }
  262. dev_dbg(twl->dev, "HW_CONDITIONS 0x%02x/%d; link %d\n",
  263. status, status, linkstat);
  264. /* REVISIT this assumes host and peripheral controllers
  265. * are registered, and that both are active...
  266. */
  267. return linkstat;
  268. }
  269. static void twl4030_usb_set_mode(struct twl4030_usb *twl, int mode)
  270. {
  271. twl->usb_mode = mode;
  272. switch (mode) {
  273. case T2_USB_MODE_ULPI:
  274. twl4030_usb_clear_bits(twl, ULPI_IFC_CTRL,
  275. ULPI_IFC_CTRL_CARKITMODE);
  276. twl4030_usb_set_bits(twl, POWER_CTRL, POWER_CTRL_OTG_ENAB);
  277. twl4030_usb_clear_bits(twl, ULPI_FUNC_CTRL,
  278. ULPI_FUNC_CTRL_XCVRSEL_MASK |
  279. ULPI_FUNC_CTRL_OPMODE_MASK);
  280. break;
  281. case -1:
  282. /* FIXME: power on defaults */
  283. break;
  284. default:
  285. dev_err(twl->dev, "unsupported T2 transceiver mode %d\n",
  286. mode);
  287. break;
  288. };
  289. }
  290. static void twl4030_i2c_access(struct twl4030_usb *twl, int on)
  291. {
  292. unsigned long timeout;
  293. int val = twl4030_usb_read(twl, PHY_CLK_CTRL);
  294. if (val >= 0) {
  295. if (on) {
  296. /* enable DPLL to access PHY registers over I2C */
  297. val |= REQ_PHY_DPLL_CLK;
  298. WARN_ON(twl4030_usb_write_verify(twl, PHY_CLK_CTRL,
  299. (u8)val) < 0);
  300. timeout = jiffies + HZ;
  301. while (!(twl4030_usb_read(twl, PHY_CLK_CTRL_STS) &
  302. PHY_DPLL_CLK)
  303. && time_before(jiffies, timeout))
  304. udelay(10);
  305. if (!(twl4030_usb_read(twl, PHY_CLK_CTRL_STS) &
  306. PHY_DPLL_CLK))
  307. dev_err(twl->dev, "Timeout setting T2 HSUSB "
  308. "PHY DPLL clock\n");
  309. } else {
  310. /* let ULPI control the DPLL clock */
  311. val &= ~REQ_PHY_DPLL_CLK;
  312. WARN_ON(twl4030_usb_write_verify(twl, PHY_CLK_CTRL,
  313. (u8)val) < 0);
  314. }
  315. }
  316. }
  317. static void __twl4030_phy_power(struct twl4030_usb *twl, int on)
  318. {
  319. u8 pwr = twl4030_usb_read(twl, PHY_PWR_CTRL);
  320. if (on)
  321. pwr &= ~PHY_PWR_PHYPWD;
  322. else
  323. pwr |= PHY_PWR_PHYPWD;
  324. WARN_ON(twl4030_usb_write_verify(twl, PHY_PWR_CTRL, pwr) < 0);
  325. }
  326. static void twl4030_phy_power(struct twl4030_usb *twl, int on)
  327. {
  328. int ret;
  329. if (on) {
  330. ret = regulator_enable(twl->usb3v1);
  331. if (ret)
  332. dev_err(twl->dev, "Failed to enable usb3v1\n");
  333. ret = regulator_enable(twl->usb1v8);
  334. if (ret)
  335. dev_err(twl->dev, "Failed to enable usb1v8\n");
  336. /*
  337. * Disabling usb3v1 regulator (= writing 0 to VUSB3V1_DEV_GRP
  338. * in twl4030) resets the VUSB_DEDICATED2 register. This reset
  339. * enables VUSB3V1_SLEEP bit that remaps usb3v1 ACTIVE state to
  340. * SLEEP. We work around this by clearing the bit after usv3v1
  341. * is re-activated. This ensures that VUSB3V1 is really active.
  342. */
  343. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB_DEDICATED2);
  344. ret = regulator_enable(twl->usb1v5);
  345. if (ret)
  346. dev_err(twl->dev, "Failed to enable usb1v5\n");
  347. __twl4030_phy_power(twl, 1);
  348. twl4030_usb_write(twl, PHY_CLK_CTRL,
  349. twl4030_usb_read(twl, PHY_CLK_CTRL) |
  350. (PHY_CLK_CTRL_CLOCKGATING_EN |
  351. PHY_CLK_CTRL_CLK32K_EN));
  352. } else {
  353. __twl4030_phy_power(twl, 0);
  354. regulator_disable(twl->usb1v5);
  355. regulator_disable(twl->usb1v8);
  356. regulator_disable(twl->usb3v1);
  357. }
  358. }
  359. static int twl4030_phy_power_off(struct phy *phy)
  360. {
  361. struct twl4030_usb *twl = phy_get_drvdata(phy);
  362. if (twl->asleep)
  363. return 0;
  364. twl4030_phy_power(twl, 0);
  365. twl->asleep = 1;
  366. dev_dbg(twl->dev, "%s\n", __func__);
  367. return 0;
  368. }
  369. static void __twl4030_phy_power_on(struct twl4030_usb *twl)
  370. {
  371. twl4030_phy_power(twl, 1);
  372. twl4030_i2c_access(twl, 1);
  373. twl4030_usb_set_mode(twl, twl->usb_mode);
  374. if (twl->usb_mode == T2_USB_MODE_ULPI)
  375. twl4030_i2c_access(twl, 0);
  376. }
  377. static int twl4030_phy_power_on(struct phy *phy)
  378. {
  379. struct twl4030_usb *twl = phy_get_drvdata(phy);
  380. if (!twl->asleep)
  381. return 0;
  382. __twl4030_phy_power_on(twl);
  383. twl->asleep = 0;
  384. dev_dbg(twl->dev, "%s\n", __func__);
  385. /*
  386. * XXX When VBUS gets driven after musb goes to A mode,
  387. * ID_PRES related interrupts no longer arrive, why?
  388. * Register itself is updated fine though, so we must poll.
  389. */
  390. if (twl->linkstat == OMAP_MUSB_ID_GROUND) {
  391. cancel_delayed_work(&twl->id_workaround_work);
  392. schedule_delayed_work(&twl->id_workaround_work, HZ);
  393. }
  394. return 0;
  395. }
  396. static int twl4030_usb_ldo_init(struct twl4030_usb *twl)
  397. {
  398. /* Enable writing to power configuration registers */
  399. twl_i2c_write_u8(TWL_MODULE_PM_MASTER, TWL4030_PM_MASTER_KEY_CFG1,
  400. TWL4030_PM_MASTER_PROTECT_KEY);
  401. twl_i2c_write_u8(TWL_MODULE_PM_MASTER, TWL4030_PM_MASTER_KEY_CFG2,
  402. TWL4030_PM_MASTER_PROTECT_KEY);
  403. /* Keep VUSB3V1 LDO in sleep state until VBUS/ID change detected*/
  404. /*twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB_DEDICATED2);*/
  405. /* input to VUSB3V1 LDO is from VBAT, not VBUS */
  406. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0x14, VUSB_DEDICATED1);
  407. /* Initialize 3.1V regulator */
  408. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB3V1_DEV_GRP);
  409. twl->usb3v1 = devm_regulator_get(twl->dev, "usb3v1");
  410. if (IS_ERR(twl->usb3v1))
  411. return -ENODEV;
  412. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB3V1_TYPE);
  413. /* Initialize 1.5V regulator */
  414. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V5_DEV_GRP);
  415. twl->usb1v5 = devm_regulator_get(twl->dev, "usb1v5");
  416. if (IS_ERR(twl->usb1v5))
  417. return -ENODEV;
  418. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V5_TYPE);
  419. /* Initialize 1.8V regulator */
  420. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V8_DEV_GRP);
  421. twl->usb1v8 = devm_regulator_get(twl->dev, "usb1v8");
  422. if (IS_ERR(twl->usb1v8))
  423. return -ENODEV;
  424. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V8_TYPE);
  425. /* disable access to power configuration registers */
  426. twl_i2c_write_u8(TWL_MODULE_PM_MASTER, 0,
  427. TWL4030_PM_MASTER_PROTECT_KEY);
  428. return 0;
  429. }
  430. static ssize_t twl4030_usb_vbus_show(struct device *dev,
  431. struct device_attribute *attr, char *buf)
  432. {
  433. struct twl4030_usb *twl = dev_get_drvdata(dev);
  434. unsigned long flags;
  435. int ret = -EINVAL;
  436. spin_lock_irqsave(&twl->lock, flags);
  437. ret = sprintf(buf, "%s\n",
  438. twl->vbus_supplied ? "on" : "off");
  439. spin_unlock_irqrestore(&twl->lock, flags);
  440. return ret;
  441. }
  442. static DEVICE_ATTR(vbus, 0444, twl4030_usb_vbus_show, NULL);
  443. static irqreturn_t twl4030_usb_irq(int irq, void *_twl)
  444. {
  445. struct twl4030_usb *twl = _twl;
  446. enum omap_musb_vbus_id_status status;
  447. bool status_changed = false;
  448. status = twl4030_usb_linkstat(twl);
  449. spin_lock_irq(&twl->lock);
  450. if (status >= 0 && status != twl->linkstat) {
  451. twl->linkstat = status;
  452. status_changed = true;
  453. }
  454. spin_unlock_irq(&twl->lock);
  455. if (status_changed) {
  456. /* FIXME add a set_power() method so that B-devices can
  457. * configure the charger appropriately. It's not always
  458. * correct to consume VBUS power, and how much current to
  459. * consume is a function of the USB configuration chosen
  460. * by the host.
  461. *
  462. * REVISIT usb_gadget_vbus_connect(...) as needed, ditto
  463. * its disconnect() sibling, when changing to/from the
  464. * USB_LINK_VBUS state. musb_hdrc won't care until it
  465. * starts to handle softconnect right.
  466. */
  467. omap_musb_mailbox(status);
  468. }
  469. sysfs_notify(&twl->dev->kobj, NULL, "vbus");
  470. return IRQ_HANDLED;
  471. }
  472. static void twl4030_id_workaround_work(struct work_struct *work)
  473. {
  474. struct twl4030_usb *twl = container_of(work, struct twl4030_usb,
  475. id_workaround_work.work);
  476. enum omap_musb_vbus_id_status status;
  477. bool status_changed = false;
  478. status = twl4030_usb_linkstat(twl);
  479. spin_lock_irq(&twl->lock);
  480. if (status >= 0 && status != twl->linkstat) {
  481. twl->linkstat = status;
  482. status_changed = true;
  483. }
  484. spin_unlock_irq(&twl->lock);
  485. if (status_changed) {
  486. dev_dbg(twl->dev, "handle missing status change to %d\n",
  487. status);
  488. omap_musb_mailbox(status);
  489. }
  490. /* don't schedule during sleep - irq works right then */
  491. if (status == OMAP_MUSB_ID_GROUND && !twl->asleep) {
  492. cancel_delayed_work(&twl->id_workaround_work);
  493. schedule_delayed_work(&twl->id_workaround_work, HZ);
  494. }
  495. }
  496. static int twl4030_phy_init(struct phy *phy)
  497. {
  498. struct twl4030_usb *twl = phy_get_drvdata(phy);
  499. enum omap_musb_vbus_id_status status;
  500. /*
  501. * Start in sleep state, we'll get called through set_suspend()
  502. * callback when musb is runtime resumed and it's time to start.
  503. */
  504. __twl4030_phy_power(twl, 0);
  505. twl->asleep = 1;
  506. status = twl4030_usb_linkstat(twl);
  507. twl->linkstat = status;
  508. if (status == OMAP_MUSB_ID_GROUND || status == OMAP_MUSB_VBUS_VALID) {
  509. omap_musb_mailbox(twl->linkstat);
  510. twl4030_phy_power_on(phy);
  511. }
  512. sysfs_notify(&twl->dev->kobj, NULL, "vbus");
  513. return 0;
  514. }
  515. static int twl4030_set_peripheral(struct usb_otg *otg,
  516. struct usb_gadget *gadget)
  517. {
  518. if (!otg)
  519. return -ENODEV;
  520. otg->gadget = gadget;
  521. if (!gadget)
  522. otg->phy->state = OTG_STATE_UNDEFINED;
  523. return 0;
  524. }
  525. static int twl4030_set_host(struct usb_otg *otg, struct usb_bus *host)
  526. {
  527. if (!otg)
  528. return -ENODEV;
  529. otg->host = host;
  530. if (!host)
  531. otg->phy->state = OTG_STATE_UNDEFINED;
  532. return 0;
  533. }
  534. static const struct phy_ops ops = {
  535. .init = twl4030_phy_init,
  536. .power_on = twl4030_phy_power_on,
  537. .power_off = twl4030_phy_power_off,
  538. .owner = THIS_MODULE,
  539. };
  540. static int twl4030_usb_probe(struct platform_device *pdev)
  541. {
  542. struct twl4030_usb_data *pdata = dev_get_platdata(&pdev->dev);
  543. struct twl4030_usb *twl;
  544. struct phy *phy;
  545. int status, err;
  546. struct usb_otg *otg;
  547. struct device_node *np = pdev->dev.of_node;
  548. struct phy_provider *phy_provider;
  549. struct phy_init_data *init_data = NULL;
  550. twl = devm_kzalloc(&pdev->dev, sizeof *twl, GFP_KERNEL);
  551. if (!twl)
  552. return -ENOMEM;
  553. if (np)
  554. of_property_read_u32(np, "usb_mode",
  555. (enum twl4030_usb_mode *)&twl->usb_mode);
  556. else if (pdata) {
  557. twl->usb_mode = pdata->usb_mode;
  558. init_data = pdata->init_data;
  559. } else {
  560. dev_err(&pdev->dev, "twl4030 initialized without pdata\n");
  561. return -EINVAL;
  562. }
  563. otg = devm_kzalloc(&pdev->dev, sizeof *otg, GFP_KERNEL);
  564. if (!otg)
  565. return -ENOMEM;
  566. twl->dev = &pdev->dev;
  567. twl->irq = platform_get_irq(pdev, 0);
  568. twl->vbus_supplied = false;
  569. twl->asleep = 1;
  570. twl->linkstat = OMAP_MUSB_UNKNOWN;
  571. twl->phy.dev = twl->dev;
  572. twl->phy.label = "twl4030";
  573. twl->phy.otg = otg;
  574. twl->phy.type = USB_PHY_TYPE_USB2;
  575. otg->phy = &twl->phy;
  576. otg->set_host = twl4030_set_host;
  577. otg->set_peripheral = twl4030_set_peripheral;
  578. phy_provider = devm_of_phy_provider_register(twl->dev,
  579. of_phy_simple_xlate);
  580. if (IS_ERR(phy_provider))
  581. return PTR_ERR(phy_provider);
  582. phy = devm_phy_create(twl->dev, &ops, init_data);
  583. if (IS_ERR(phy)) {
  584. dev_dbg(&pdev->dev, "Failed to create PHY\n");
  585. return PTR_ERR(phy);
  586. }
  587. phy_set_drvdata(phy, twl);
  588. /* init spinlock for workqueue */
  589. spin_lock_init(&twl->lock);
  590. INIT_DELAYED_WORK(&twl->id_workaround_work, twl4030_id_workaround_work);
  591. err = twl4030_usb_ldo_init(twl);
  592. if (err) {
  593. dev_err(&pdev->dev, "ldo init failed\n");
  594. return err;
  595. }
  596. usb_add_phy_dev(&twl->phy);
  597. platform_set_drvdata(pdev, twl);
  598. if (device_create_file(&pdev->dev, &dev_attr_vbus))
  599. dev_warn(&pdev->dev, "could not create sysfs file\n");
  600. /* Our job is to use irqs and status from the power module
  601. * to keep the transceiver disabled when nothing's connected.
  602. *
  603. * FIXME we actually shouldn't start enabling it until the
  604. * USB controller drivers have said they're ready, by calling
  605. * set_host() and/or set_peripheral() ... OTG_capable boards
  606. * need both handles, otherwise just one suffices.
  607. */
  608. twl->irq_enabled = true;
  609. status = devm_request_threaded_irq(twl->dev, twl->irq, NULL,
  610. twl4030_usb_irq, IRQF_TRIGGER_FALLING |
  611. IRQF_TRIGGER_RISING | IRQF_ONESHOT, "twl4030_usb", twl);
  612. if (status < 0) {
  613. dev_dbg(&pdev->dev, "can't get IRQ %d, err %d\n",
  614. twl->irq, status);
  615. return status;
  616. }
  617. dev_info(&pdev->dev, "Initialized TWL4030 USB module\n");
  618. return 0;
  619. }
  620. static int twl4030_usb_remove(struct platform_device *pdev)
  621. {
  622. struct twl4030_usb *twl = platform_get_drvdata(pdev);
  623. int val;
  624. cancel_delayed_work(&twl->id_workaround_work);
  625. device_remove_file(twl->dev, &dev_attr_vbus);
  626. /* set transceiver mode to power on defaults */
  627. twl4030_usb_set_mode(twl, -1);
  628. /* autogate 60MHz ULPI clock,
  629. * clear dpll clock request for i2c access,
  630. * disable 32KHz
  631. */
  632. val = twl4030_usb_read(twl, PHY_CLK_CTRL);
  633. if (val >= 0) {
  634. val |= PHY_CLK_CTRL_CLOCKGATING_EN;
  635. val &= ~(PHY_CLK_CTRL_CLK32K_EN | REQ_PHY_DPLL_CLK);
  636. twl4030_usb_write(twl, PHY_CLK_CTRL, (u8)val);
  637. }
  638. /* disable complete OTG block */
  639. twl4030_usb_clear_bits(twl, POWER_CTRL, POWER_CTRL_OTG_ENAB);
  640. if (!twl->asleep)
  641. twl4030_phy_power(twl, 0);
  642. return 0;
  643. }
  644. #ifdef CONFIG_OF
  645. static const struct of_device_id twl4030_usb_id_table[] = {
  646. { .compatible = "ti,twl4030-usb" },
  647. {}
  648. };
  649. MODULE_DEVICE_TABLE(of, twl4030_usb_id_table);
  650. #endif
  651. static struct platform_driver twl4030_usb_driver = {
  652. .probe = twl4030_usb_probe,
  653. .remove = twl4030_usb_remove,
  654. .driver = {
  655. .name = "twl4030_usb",
  656. .owner = THIS_MODULE,
  657. .of_match_table = of_match_ptr(twl4030_usb_id_table),
  658. },
  659. };
  660. static int __init twl4030_usb_init(void)
  661. {
  662. return platform_driver_register(&twl4030_usb_driver);
  663. }
  664. subsys_initcall(twl4030_usb_init);
  665. static void __exit twl4030_usb_exit(void)
  666. {
  667. platform_driver_unregister(&twl4030_usb_driver);
  668. }
  669. module_exit(twl4030_usb_exit);
  670. MODULE_ALIAS("platform:twl4030_usb");
  671. MODULE_AUTHOR("Texas Instruments, Inc, Nokia Corporation");
  672. MODULE_DESCRIPTION("TWL4030 USB transceiver driver");
  673. MODULE_LICENSE("GPL");