paravirt.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050
  1. #ifndef _ASM_X86_PARAVIRT_H
  2. #define _ASM_X86_PARAVIRT_H
  3. /* Various instructions on x86 need to be replaced for
  4. * para-virtualization: those hooks are defined here. */
  5. #ifdef CONFIG_PARAVIRT
  6. #include <asm/pgtable_types.h>
  7. #include <asm/asm.h>
  8. #include <asm/paravirt_types.h>
  9. #ifndef __ASSEMBLY__
  10. #include <linux/types.h>
  11. #include <linux/cpumask.h>
  12. static inline int paravirt_enabled(void)
  13. {
  14. return pv_info.paravirt_enabled;
  15. }
  16. static inline void load_sp0(struct tss_struct *tss,
  17. struct thread_struct *thread)
  18. {
  19. PVOP_VCALL2(pv_cpu_ops.load_sp0, tss, thread);
  20. }
  21. static inline unsigned long get_wallclock(void)
  22. {
  23. return PVOP_CALL0(unsigned long, pv_time_ops.get_wallclock);
  24. }
  25. static inline int set_wallclock(unsigned long nowtime)
  26. {
  27. return PVOP_CALL1(int, pv_time_ops.set_wallclock, nowtime);
  28. }
  29. static inline void (*choose_time_init(void))(void)
  30. {
  31. return pv_time_ops.time_init;
  32. }
  33. /* The paravirtualized CPUID instruction. */
  34. static inline void __cpuid(unsigned int *eax, unsigned int *ebx,
  35. unsigned int *ecx, unsigned int *edx)
  36. {
  37. PVOP_VCALL4(pv_cpu_ops.cpuid, eax, ebx, ecx, edx);
  38. }
  39. /*
  40. * These special macros can be used to get or set a debugging register
  41. */
  42. static inline unsigned long paravirt_get_debugreg(int reg)
  43. {
  44. return PVOP_CALL1(unsigned long, pv_cpu_ops.get_debugreg, reg);
  45. }
  46. #define get_debugreg(var, reg) var = paravirt_get_debugreg(reg)
  47. static inline void set_debugreg(unsigned long val, int reg)
  48. {
  49. PVOP_VCALL2(pv_cpu_ops.set_debugreg, reg, val);
  50. }
  51. static inline void clts(void)
  52. {
  53. PVOP_VCALL0(pv_cpu_ops.clts);
  54. }
  55. static inline unsigned long read_cr0(void)
  56. {
  57. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr0);
  58. }
  59. static inline void write_cr0(unsigned long x)
  60. {
  61. PVOP_VCALL1(pv_cpu_ops.write_cr0, x);
  62. }
  63. static inline unsigned long read_cr2(void)
  64. {
  65. return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr2);
  66. }
  67. static inline void write_cr2(unsigned long x)
  68. {
  69. PVOP_VCALL1(pv_mmu_ops.write_cr2, x);
  70. }
  71. static inline unsigned long read_cr3(void)
  72. {
  73. return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr3);
  74. }
  75. static inline void write_cr3(unsigned long x)
  76. {
  77. PVOP_VCALL1(pv_mmu_ops.write_cr3, x);
  78. }
  79. static inline unsigned long read_cr4(void)
  80. {
  81. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4);
  82. }
  83. static inline unsigned long read_cr4_safe(void)
  84. {
  85. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4_safe);
  86. }
  87. static inline void write_cr4(unsigned long x)
  88. {
  89. PVOP_VCALL1(pv_cpu_ops.write_cr4, x);
  90. }
  91. #ifdef CONFIG_X86_64
  92. static inline unsigned long read_cr8(void)
  93. {
  94. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr8);
  95. }
  96. static inline void write_cr8(unsigned long x)
  97. {
  98. PVOP_VCALL1(pv_cpu_ops.write_cr8, x);
  99. }
  100. #endif
  101. static inline void raw_safe_halt(void)
  102. {
  103. PVOP_VCALL0(pv_irq_ops.safe_halt);
  104. }
  105. static inline void halt(void)
  106. {
  107. PVOP_VCALL0(pv_irq_ops.safe_halt);
  108. }
  109. static inline void wbinvd(void)
  110. {
  111. PVOP_VCALL0(pv_cpu_ops.wbinvd);
  112. }
  113. #define get_kernel_rpl() (pv_info.kernel_rpl)
  114. static inline u64 paravirt_read_msr(unsigned msr, int *err)
  115. {
  116. return PVOP_CALL2(u64, pv_cpu_ops.read_msr, msr, err);
  117. }
  118. static inline u64 paravirt_read_msr_amd(unsigned msr, int *err)
  119. {
  120. return PVOP_CALL2(u64, pv_cpu_ops.read_msr_amd, msr, err);
  121. }
  122. static inline int paravirt_write_msr(unsigned msr, unsigned low, unsigned high)
  123. {
  124. return PVOP_CALL3(int, pv_cpu_ops.write_msr, msr, low, high);
  125. }
  126. /* These should all do BUG_ON(_err), but our headers are too tangled. */
  127. #define rdmsr(msr, val1, val2) \
  128. do { \
  129. int _err; \
  130. u64 _l = paravirt_read_msr(msr, &_err); \
  131. val1 = (u32)_l; \
  132. val2 = _l >> 32; \
  133. } while (0)
  134. #define wrmsr(msr, val1, val2) \
  135. do { \
  136. paravirt_write_msr(msr, val1, val2); \
  137. } while (0)
  138. #define rdmsrl(msr, val) \
  139. do { \
  140. int _err; \
  141. val = paravirt_read_msr(msr, &_err); \
  142. } while (0)
  143. #define wrmsrl(msr, val) wrmsr(msr, (u32)((u64)(val)), ((u64)(val))>>32)
  144. #define wrmsr_safe(msr, a, b) paravirt_write_msr(msr, a, b)
  145. /* rdmsr with exception handling */
  146. #define rdmsr_safe(msr, a, b) \
  147. ({ \
  148. int _err; \
  149. u64 _l = paravirt_read_msr(msr, &_err); \
  150. (*a) = (u32)_l; \
  151. (*b) = _l >> 32; \
  152. _err; \
  153. })
  154. static inline int rdmsrl_safe(unsigned msr, unsigned long long *p)
  155. {
  156. int err;
  157. *p = paravirt_read_msr(msr, &err);
  158. return err;
  159. }
  160. static inline int rdmsrl_amd_safe(unsigned msr, unsigned long long *p)
  161. {
  162. int err;
  163. *p = paravirt_read_msr_amd(msr, &err);
  164. return err;
  165. }
  166. static inline u64 paravirt_read_tsc(void)
  167. {
  168. return PVOP_CALL0(u64, pv_cpu_ops.read_tsc);
  169. }
  170. #define rdtscl(low) \
  171. do { \
  172. u64 _l = paravirt_read_tsc(); \
  173. low = (int)_l; \
  174. } while (0)
  175. #define rdtscll(val) (val = paravirt_read_tsc())
  176. static inline unsigned long long paravirt_sched_clock(void)
  177. {
  178. return PVOP_CALL0(unsigned long long, pv_time_ops.sched_clock);
  179. }
  180. #define calibrate_tsc() (pv_time_ops.get_tsc_khz())
  181. static inline unsigned long long paravirt_read_pmc(int counter)
  182. {
  183. return PVOP_CALL1(u64, pv_cpu_ops.read_pmc, counter);
  184. }
  185. #define rdpmc(counter, low, high) \
  186. do { \
  187. u64 _l = paravirt_read_pmc(counter); \
  188. low = (u32)_l; \
  189. high = _l >> 32; \
  190. } while (0)
  191. static inline unsigned long long paravirt_rdtscp(unsigned int *aux)
  192. {
  193. return PVOP_CALL1(u64, pv_cpu_ops.read_tscp, aux);
  194. }
  195. #define rdtscp(low, high, aux) \
  196. do { \
  197. int __aux; \
  198. unsigned long __val = paravirt_rdtscp(&__aux); \
  199. (low) = (u32)__val; \
  200. (high) = (u32)(__val >> 32); \
  201. (aux) = __aux; \
  202. } while (0)
  203. #define rdtscpll(val, aux) \
  204. do { \
  205. unsigned long __aux; \
  206. val = paravirt_rdtscp(&__aux); \
  207. (aux) = __aux; \
  208. } while (0)
  209. static inline void paravirt_alloc_ldt(struct desc_struct *ldt, unsigned entries)
  210. {
  211. PVOP_VCALL2(pv_cpu_ops.alloc_ldt, ldt, entries);
  212. }
  213. static inline void paravirt_free_ldt(struct desc_struct *ldt, unsigned entries)
  214. {
  215. PVOP_VCALL2(pv_cpu_ops.free_ldt, ldt, entries);
  216. }
  217. static inline void load_TR_desc(void)
  218. {
  219. PVOP_VCALL0(pv_cpu_ops.load_tr_desc);
  220. }
  221. static inline void load_gdt(const struct desc_ptr *dtr)
  222. {
  223. PVOP_VCALL1(pv_cpu_ops.load_gdt, dtr);
  224. }
  225. static inline void load_idt(const struct desc_ptr *dtr)
  226. {
  227. PVOP_VCALL1(pv_cpu_ops.load_idt, dtr);
  228. }
  229. static inline void set_ldt(const void *addr, unsigned entries)
  230. {
  231. PVOP_VCALL2(pv_cpu_ops.set_ldt, addr, entries);
  232. }
  233. static inline void store_gdt(struct desc_ptr *dtr)
  234. {
  235. PVOP_VCALL1(pv_cpu_ops.store_gdt, dtr);
  236. }
  237. static inline void store_idt(struct desc_ptr *dtr)
  238. {
  239. PVOP_VCALL1(pv_cpu_ops.store_idt, dtr);
  240. }
  241. static inline unsigned long paravirt_store_tr(void)
  242. {
  243. return PVOP_CALL0(unsigned long, pv_cpu_ops.store_tr);
  244. }
  245. #define store_tr(tr) ((tr) = paravirt_store_tr())
  246. static inline void load_TLS(struct thread_struct *t, unsigned cpu)
  247. {
  248. PVOP_VCALL2(pv_cpu_ops.load_tls, t, cpu);
  249. }
  250. #ifdef CONFIG_X86_64
  251. static inline void load_gs_index(unsigned int gs)
  252. {
  253. PVOP_VCALL1(pv_cpu_ops.load_gs_index, gs);
  254. }
  255. #endif
  256. static inline void write_ldt_entry(struct desc_struct *dt, int entry,
  257. const void *desc)
  258. {
  259. PVOP_VCALL3(pv_cpu_ops.write_ldt_entry, dt, entry, desc);
  260. }
  261. static inline void write_gdt_entry(struct desc_struct *dt, int entry,
  262. void *desc, int type)
  263. {
  264. PVOP_VCALL4(pv_cpu_ops.write_gdt_entry, dt, entry, desc, type);
  265. }
  266. static inline void write_idt_entry(gate_desc *dt, int entry, const gate_desc *g)
  267. {
  268. PVOP_VCALL3(pv_cpu_ops.write_idt_entry, dt, entry, g);
  269. }
  270. static inline void set_iopl_mask(unsigned mask)
  271. {
  272. PVOP_VCALL1(pv_cpu_ops.set_iopl_mask, mask);
  273. }
  274. /* The paravirtualized I/O functions */
  275. static inline void slow_down_io(void)
  276. {
  277. pv_cpu_ops.io_delay();
  278. #ifdef REALLY_SLOW_IO
  279. pv_cpu_ops.io_delay();
  280. pv_cpu_ops.io_delay();
  281. pv_cpu_ops.io_delay();
  282. #endif
  283. }
  284. #ifdef CONFIG_X86_LOCAL_APIC
  285. static inline void setup_boot_clock(void)
  286. {
  287. PVOP_VCALL0(pv_apic_ops.setup_boot_clock);
  288. }
  289. static inline void setup_secondary_clock(void)
  290. {
  291. PVOP_VCALL0(pv_apic_ops.setup_secondary_clock);
  292. }
  293. #endif
  294. #ifdef CONFIG_SMP
  295. static inline void startup_ipi_hook(int phys_apicid, unsigned long start_eip,
  296. unsigned long start_esp)
  297. {
  298. PVOP_VCALL3(pv_apic_ops.startup_ipi_hook,
  299. phys_apicid, start_eip, start_esp);
  300. }
  301. #endif
  302. static inline void paravirt_activate_mm(struct mm_struct *prev,
  303. struct mm_struct *next)
  304. {
  305. PVOP_VCALL2(pv_mmu_ops.activate_mm, prev, next);
  306. }
  307. static inline void arch_dup_mmap(struct mm_struct *oldmm,
  308. struct mm_struct *mm)
  309. {
  310. PVOP_VCALL2(pv_mmu_ops.dup_mmap, oldmm, mm);
  311. }
  312. static inline void arch_exit_mmap(struct mm_struct *mm)
  313. {
  314. PVOP_VCALL1(pv_mmu_ops.exit_mmap, mm);
  315. }
  316. static inline void __flush_tlb(void)
  317. {
  318. PVOP_VCALL0(pv_mmu_ops.flush_tlb_user);
  319. }
  320. static inline void __flush_tlb_global(void)
  321. {
  322. PVOP_VCALL0(pv_mmu_ops.flush_tlb_kernel);
  323. }
  324. static inline void __flush_tlb_single(unsigned long addr)
  325. {
  326. PVOP_VCALL1(pv_mmu_ops.flush_tlb_single, addr);
  327. }
  328. static inline void flush_tlb_others(const struct cpumask *cpumask,
  329. struct mm_struct *mm,
  330. unsigned long va)
  331. {
  332. PVOP_VCALL3(pv_mmu_ops.flush_tlb_others, cpumask, mm, va);
  333. }
  334. static inline int paravirt_pgd_alloc(struct mm_struct *mm)
  335. {
  336. return PVOP_CALL1(int, pv_mmu_ops.pgd_alloc, mm);
  337. }
  338. static inline void paravirt_pgd_free(struct mm_struct *mm, pgd_t *pgd)
  339. {
  340. PVOP_VCALL2(pv_mmu_ops.pgd_free, mm, pgd);
  341. }
  342. static inline void paravirt_alloc_pte(struct mm_struct *mm, unsigned long pfn)
  343. {
  344. PVOP_VCALL2(pv_mmu_ops.alloc_pte, mm, pfn);
  345. }
  346. static inline void paravirt_release_pte(unsigned long pfn)
  347. {
  348. PVOP_VCALL1(pv_mmu_ops.release_pte, pfn);
  349. }
  350. static inline void paravirt_alloc_pmd(struct mm_struct *mm, unsigned long pfn)
  351. {
  352. PVOP_VCALL2(pv_mmu_ops.alloc_pmd, mm, pfn);
  353. }
  354. static inline void paravirt_alloc_pmd_clone(unsigned long pfn, unsigned long clonepfn,
  355. unsigned long start, unsigned long count)
  356. {
  357. PVOP_VCALL4(pv_mmu_ops.alloc_pmd_clone, pfn, clonepfn, start, count);
  358. }
  359. static inline void paravirt_release_pmd(unsigned long pfn)
  360. {
  361. PVOP_VCALL1(pv_mmu_ops.release_pmd, pfn);
  362. }
  363. static inline void paravirt_alloc_pud(struct mm_struct *mm, unsigned long pfn)
  364. {
  365. PVOP_VCALL2(pv_mmu_ops.alloc_pud, mm, pfn);
  366. }
  367. static inline void paravirt_release_pud(unsigned long pfn)
  368. {
  369. PVOP_VCALL1(pv_mmu_ops.release_pud, pfn);
  370. }
  371. #ifdef CONFIG_HIGHPTE
  372. static inline void *kmap_atomic_pte(struct page *page, enum km_type type)
  373. {
  374. unsigned long ret;
  375. ret = PVOP_CALL2(unsigned long, pv_mmu_ops.kmap_atomic_pte, page, type);
  376. return (void *)ret;
  377. }
  378. #endif
  379. static inline void pte_update(struct mm_struct *mm, unsigned long addr,
  380. pte_t *ptep)
  381. {
  382. PVOP_VCALL3(pv_mmu_ops.pte_update, mm, addr, ptep);
  383. }
  384. static inline void pte_update_defer(struct mm_struct *mm, unsigned long addr,
  385. pte_t *ptep)
  386. {
  387. PVOP_VCALL3(pv_mmu_ops.pte_update_defer, mm, addr, ptep);
  388. }
  389. static inline pte_t __pte(pteval_t val)
  390. {
  391. pteval_t ret;
  392. if (sizeof(pteval_t) > sizeof(long))
  393. ret = PVOP_CALLEE2(pteval_t,
  394. pv_mmu_ops.make_pte,
  395. val, (u64)val >> 32);
  396. else
  397. ret = PVOP_CALLEE1(pteval_t,
  398. pv_mmu_ops.make_pte,
  399. val);
  400. return (pte_t) { .pte = ret };
  401. }
  402. static inline pteval_t pte_val(pte_t pte)
  403. {
  404. pteval_t ret;
  405. if (sizeof(pteval_t) > sizeof(long))
  406. ret = PVOP_CALLEE2(pteval_t, pv_mmu_ops.pte_val,
  407. pte.pte, (u64)pte.pte >> 32);
  408. else
  409. ret = PVOP_CALLEE1(pteval_t, pv_mmu_ops.pte_val,
  410. pte.pte);
  411. return ret;
  412. }
  413. static inline pgd_t __pgd(pgdval_t val)
  414. {
  415. pgdval_t ret;
  416. if (sizeof(pgdval_t) > sizeof(long))
  417. ret = PVOP_CALLEE2(pgdval_t, pv_mmu_ops.make_pgd,
  418. val, (u64)val >> 32);
  419. else
  420. ret = PVOP_CALLEE1(pgdval_t, pv_mmu_ops.make_pgd,
  421. val);
  422. return (pgd_t) { ret };
  423. }
  424. static inline pgdval_t pgd_val(pgd_t pgd)
  425. {
  426. pgdval_t ret;
  427. if (sizeof(pgdval_t) > sizeof(long))
  428. ret = PVOP_CALLEE2(pgdval_t, pv_mmu_ops.pgd_val,
  429. pgd.pgd, (u64)pgd.pgd >> 32);
  430. else
  431. ret = PVOP_CALLEE1(pgdval_t, pv_mmu_ops.pgd_val,
  432. pgd.pgd);
  433. return ret;
  434. }
  435. #define __HAVE_ARCH_PTEP_MODIFY_PROT_TRANSACTION
  436. static inline pte_t ptep_modify_prot_start(struct mm_struct *mm, unsigned long addr,
  437. pte_t *ptep)
  438. {
  439. pteval_t ret;
  440. ret = PVOP_CALL3(pteval_t, pv_mmu_ops.ptep_modify_prot_start,
  441. mm, addr, ptep);
  442. return (pte_t) { .pte = ret };
  443. }
  444. static inline void ptep_modify_prot_commit(struct mm_struct *mm, unsigned long addr,
  445. pte_t *ptep, pte_t pte)
  446. {
  447. if (sizeof(pteval_t) > sizeof(long))
  448. /* 5 arg words */
  449. pv_mmu_ops.ptep_modify_prot_commit(mm, addr, ptep, pte);
  450. else
  451. PVOP_VCALL4(pv_mmu_ops.ptep_modify_prot_commit,
  452. mm, addr, ptep, pte.pte);
  453. }
  454. static inline void set_pte(pte_t *ptep, pte_t pte)
  455. {
  456. if (sizeof(pteval_t) > sizeof(long))
  457. PVOP_VCALL3(pv_mmu_ops.set_pte, ptep,
  458. pte.pte, (u64)pte.pte >> 32);
  459. else
  460. PVOP_VCALL2(pv_mmu_ops.set_pte, ptep,
  461. pte.pte);
  462. }
  463. static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
  464. pte_t *ptep, pte_t pte)
  465. {
  466. if (sizeof(pteval_t) > sizeof(long))
  467. /* 5 arg words */
  468. pv_mmu_ops.set_pte_at(mm, addr, ptep, pte);
  469. else
  470. PVOP_VCALL4(pv_mmu_ops.set_pte_at, mm, addr, ptep, pte.pte);
  471. }
  472. static inline void set_pmd(pmd_t *pmdp, pmd_t pmd)
  473. {
  474. pmdval_t val = native_pmd_val(pmd);
  475. if (sizeof(pmdval_t) > sizeof(long))
  476. PVOP_VCALL3(pv_mmu_ops.set_pmd, pmdp, val, (u64)val >> 32);
  477. else
  478. PVOP_VCALL2(pv_mmu_ops.set_pmd, pmdp, val);
  479. }
  480. #if PAGETABLE_LEVELS >= 3
  481. static inline pmd_t __pmd(pmdval_t val)
  482. {
  483. pmdval_t ret;
  484. if (sizeof(pmdval_t) > sizeof(long))
  485. ret = PVOP_CALLEE2(pmdval_t, pv_mmu_ops.make_pmd,
  486. val, (u64)val >> 32);
  487. else
  488. ret = PVOP_CALLEE1(pmdval_t, pv_mmu_ops.make_pmd,
  489. val);
  490. return (pmd_t) { ret };
  491. }
  492. static inline pmdval_t pmd_val(pmd_t pmd)
  493. {
  494. pmdval_t ret;
  495. if (sizeof(pmdval_t) > sizeof(long))
  496. ret = PVOP_CALLEE2(pmdval_t, pv_mmu_ops.pmd_val,
  497. pmd.pmd, (u64)pmd.pmd >> 32);
  498. else
  499. ret = PVOP_CALLEE1(pmdval_t, pv_mmu_ops.pmd_val,
  500. pmd.pmd);
  501. return ret;
  502. }
  503. static inline void set_pud(pud_t *pudp, pud_t pud)
  504. {
  505. pudval_t val = native_pud_val(pud);
  506. if (sizeof(pudval_t) > sizeof(long))
  507. PVOP_VCALL3(pv_mmu_ops.set_pud, pudp,
  508. val, (u64)val >> 32);
  509. else
  510. PVOP_VCALL2(pv_mmu_ops.set_pud, pudp,
  511. val);
  512. }
  513. #if PAGETABLE_LEVELS == 4
  514. static inline pud_t __pud(pudval_t val)
  515. {
  516. pudval_t ret;
  517. if (sizeof(pudval_t) > sizeof(long))
  518. ret = PVOP_CALLEE2(pudval_t, pv_mmu_ops.make_pud,
  519. val, (u64)val >> 32);
  520. else
  521. ret = PVOP_CALLEE1(pudval_t, pv_mmu_ops.make_pud,
  522. val);
  523. return (pud_t) { ret };
  524. }
  525. static inline pudval_t pud_val(pud_t pud)
  526. {
  527. pudval_t ret;
  528. if (sizeof(pudval_t) > sizeof(long))
  529. ret = PVOP_CALLEE2(pudval_t, pv_mmu_ops.pud_val,
  530. pud.pud, (u64)pud.pud >> 32);
  531. else
  532. ret = PVOP_CALLEE1(pudval_t, pv_mmu_ops.pud_val,
  533. pud.pud);
  534. return ret;
  535. }
  536. static inline void set_pgd(pgd_t *pgdp, pgd_t pgd)
  537. {
  538. pgdval_t val = native_pgd_val(pgd);
  539. if (sizeof(pgdval_t) > sizeof(long))
  540. PVOP_VCALL3(pv_mmu_ops.set_pgd, pgdp,
  541. val, (u64)val >> 32);
  542. else
  543. PVOP_VCALL2(pv_mmu_ops.set_pgd, pgdp,
  544. val);
  545. }
  546. static inline void pgd_clear(pgd_t *pgdp)
  547. {
  548. set_pgd(pgdp, __pgd(0));
  549. }
  550. static inline void pud_clear(pud_t *pudp)
  551. {
  552. set_pud(pudp, __pud(0));
  553. }
  554. #endif /* PAGETABLE_LEVELS == 4 */
  555. #endif /* PAGETABLE_LEVELS >= 3 */
  556. #ifdef CONFIG_X86_PAE
  557. /* Special-case pte-setting operations for PAE, which can't update a
  558. 64-bit pte atomically */
  559. static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
  560. {
  561. PVOP_VCALL3(pv_mmu_ops.set_pte_atomic, ptep,
  562. pte.pte, pte.pte >> 32);
  563. }
  564. static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
  565. pte_t *ptep)
  566. {
  567. PVOP_VCALL3(pv_mmu_ops.pte_clear, mm, addr, ptep);
  568. }
  569. static inline void pmd_clear(pmd_t *pmdp)
  570. {
  571. PVOP_VCALL1(pv_mmu_ops.pmd_clear, pmdp);
  572. }
  573. #else /* !CONFIG_X86_PAE */
  574. static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
  575. {
  576. set_pte(ptep, pte);
  577. }
  578. static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
  579. pte_t *ptep)
  580. {
  581. set_pte_at(mm, addr, ptep, __pte(0));
  582. }
  583. static inline void pmd_clear(pmd_t *pmdp)
  584. {
  585. set_pmd(pmdp, __pmd(0));
  586. }
  587. #endif /* CONFIG_X86_PAE */
  588. #define __HAVE_ARCH_START_CONTEXT_SWITCH
  589. static inline void arch_start_context_switch(struct task_struct *prev)
  590. {
  591. PVOP_VCALL1(pv_cpu_ops.start_context_switch, prev);
  592. }
  593. static inline void arch_end_context_switch(struct task_struct *next)
  594. {
  595. PVOP_VCALL1(pv_cpu_ops.end_context_switch, next);
  596. }
  597. #define __HAVE_ARCH_ENTER_LAZY_MMU_MODE
  598. static inline void arch_enter_lazy_mmu_mode(void)
  599. {
  600. PVOP_VCALL0(pv_mmu_ops.lazy_mode.enter);
  601. }
  602. static inline void arch_leave_lazy_mmu_mode(void)
  603. {
  604. PVOP_VCALL0(pv_mmu_ops.lazy_mode.leave);
  605. }
  606. void arch_flush_lazy_mmu_mode(void);
  607. static inline void __set_fixmap(unsigned /* enum fixed_addresses */ idx,
  608. phys_addr_t phys, pgprot_t flags)
  609. {
  610. pv_mmu_ops.set_fixmap(idx, phys, flags);
  611. }
  612. #if defined(CONFIG_SMP) && defined(CONFIG_PARAVIRT_SPINLOCKS)
  613. static inline int __raw_spin_is_locked(struct raw_spinlock *lock)
  614. {
  615. return PVOP_CALL1(int, pv_lock_ops.spin_is_locked, lock);
  616. }
  617. static inline int __raw_spin_is_contended(struct raw_spinlock *lock)
  618. {
  619. return PVOP_CALL1(int, pv_lock_ops.spin_is_contended, lock);
  620. }
  621. #define __raw_spin_is_contended __raw_spin_is_contended
  622. static __always_inline void __raw_spin_lock(struct raw_spinlock *lock)
  623. {
  624. PVOP_VCALL1(pv_lock_ops.spin_lock, lock);
  625. }
  626. static __always_inline void __raw_spin_lock_flags(struct raw_spinlock *lock,
  627. unsigned long flags)
  628. {
  629. PVOP_VCALL2(pv_lock_ops.spin_lock_flags, lock, flags);
  630. }
  631. static __always_inline int __raw_spin_trylock(struct raw_spinlock *lock)
  632. {
  633. return PVOP_CALL1(int, pv_lock_ops.spin_trylock, lock);
  634. }
  635. static __always_inline void __raw_spin_unlock(struct raw_spinlock *lock)
  636. {
  637. PVOP_VCALL1(pv_lock_ops.spin_unlock, lock);
  638. }
  639. #endif
  640. #ifdef CONFIG_X86_32
  641. #define PV_SAVE_REGS "pushl %ecx; pushl %edx;"
  642. #define PV_RESTORE_REGS "popl %edx; popl %ecx;"
  643. /* save and restore all caller-save registers, except return value */
  644. #define PV_SAVE_ALL_CALLER_REGS "pushl %ecx;"
  645. #define PV_RESTORE_ALL_CALLER_REGS "popl %ecx;"
  646. #define PV_FLAGS_ARG "0"
  647. #define PV_EXTRA_CLOBBERS
  648. #define PV_VEXTRA_CLOBBERS
  649. #else
  650. /* save and restore all caller-save registers, except return value */
  651. #define PV_SAVE_ALL_CALLER_REGS \
  652. "push %rcx;" \
  653. "push %rdx;" \
  654. "push %rsi;" \
  655. "push %rdi;" \
  656. "push %r8;" \
  657. "push %r9;" \
  658. "push %r10;" \
  659. "push %r11;"
  660. #define PV_RESTORE_ALL_CALLER_REGS \
  661. "pop %r11;" \
  662. "pop %r10;" \
  663. "pop %r9;" \
  664. "pop %r8;" \
  665. "pop %rdi;" \
  666. "pop %rsi;" \
  667. "pop %rdx;" \
  668. "pop %rcx;"
  669. /* We save some registers, but all of them, that's too much. We clobber all
  670. * caller saved registers but the argument parameter */
  671. #define PV_SAVE_REGS "pushq %%rdi;"
  672. #define PV_RESTORE_REGS "popq %%rdi;"
  673. #define PV_EXTRA_CLOBBERS EXTRA_CLOBBERS, "rcx" , "rdx", "rsi"
  674. #define PV_VEXTRA_CLOBBERS EXTRA_CLOBBERS, "rdi", "rcx" , "rdx", "rsi"
  675. #define PV_FLAGS_ARG "D"
  676. #endif
  677. /*
  678. * Generate a thunk around a function which saves all caller-save
  679. * registers except for the return value. This allows C functions to
  680. * be called from assembler code where fewer than normal registers are
  681. * available. It may also help code generation around calls from C
  682. * code if the common case doesn't use many registers.
  683. *
  684. * When a callee is wrapped in a thunk, the caller can assume that all
  685. * arg regs and all scratch registers are preserved across the
  686. * call. The return value in rax/eax will not be saved, even for void
  687. * functions.
  688. */
  689. #define PV_CALLEE_SAVE_REGS_THUNK(func) \
  690. extern typeof(func) __raw_callee_save_##func; \
  691. static void *__##func##__ __used = func; \
  692. \
  693. asm(".pushsection .text;" \
  694. "__raw_callee_save_" #func ": " \
  695. PV_SAVE_ALL_CALLER_REGS \
  696. "call " #func ";" \
  697. PV_RESTORE_ALL_CALLER_REGS \
  698. "ret;" \
  699. ".popsection")
  700. /* Get a reference to a callee-save function */
  701. #define PV_CALLEE_SAVE(func) \
  702. ((struct paravirt_callee_save) { __raw_callee_save_##func })
  703. /* Promise that "func" already uses the right calling convention */
  704. #define __PV_IS_CALLEE_SAVE(func) \
  705. ((struct paravirt_callee_save) { func })
  706. static inline unsigned long __raw_local_save_flags(void)
  707. {
  708. unsigned long f;
  709. asm volatile(paravirt_alt(PARAVIRT_CALL)
  710. : "=a"(f)
  711. : paravirt_type(pv_irq_ops.save_fl),
  712. paravirt_clobber(CLBR_EAX)
  713. : "memory", "cc");
  714. return f;
  715. }
  716. static inline void raw_local_irq_restore(unsigned long f)
  717. {
  718. asm volatile(paravirt_alt(PARAVIRT_CALL)
  719. : "=a"(f)
  720. : PV_FLAGS_ARG(f),
  721. paravirt_type(pv_irq_ops.restore_fl),
  722. paravirt_clobber(CLBR_EAX)
  723. : "memory", "cc");
  724. }
  725. static inline void raw_local_irq_disable(void)
  726. {
  727. asm volatile(paravirt_alt(PARAVIRT_CALL)
  728. :
  729. : paravirt_type(pv_irq_ops.irq_disable),
  730. paravirt_clobber(CLBR_EAX)
  731. : "memory", "eax", "cc");
  732. }
  733. static inline void raw_local_irq_enable(void)
  734. {
  735. asm volatile(paravirt_alt(PARAVIRT_CALL)
  736. :
  737. : paravirt_type(pv_irq_ops.irq_enable),
  738. paravirt_clobber(CLBR_EAX)
  739. : "memory", "eax", "cc");
  740. }
  741. static inline unsigned long __raw_local_irq_save(void)
  742. {
  743. unsigned long f;
  744. f = __raw_local_save_flags();
  745. raw_local_irq_disable();
  746. return f;
  747. }
  748. /* Make sure as little as possible of this mess escapes. */
  749. #undef PARAVIRT_CALL
  750. #undef __PVOP_CALL
  751. #undef __PVOP_VCALL
  752. #undef PVOP_VCALL0
  753. #undef PVOP_CALL0
  754. #undef PVOP_VCALL1
  755. #undef PVOP_CALL1
  756. #undef PVOP_VCALL2
  757. #undef PVOP_CALL2
  758. #undef PVOP_VCALL3
  759. #undef PVOP_CALL3
  760. #undef PVOP_VCALL4
  761. #undef PVOP_CALL4
  762. extern void default_banner(void);
  763. #else /* __ASSEMBLY__ */
  764. #define _PVSITE(ptype, clobbers, ops, word, algn) \
  765. 771:; \
  766. ops; \
  767. 772:; \
  768. .pushsection .parainstructions,"a"; \
  769. .align algn; \
  770. word 771b; \
  771. .byte ptype; \
  772. .byte 772b-771b; \
  773. .short clobbers; \
  774. .popsection
  775. #define COND_PUSH(set, mask, reg) \
  776. .if ((~(set)) & mask); push %reg; .endif
  777. #define COND_POP(set, mask, reg) \
  778. .if ((~(set)) & mask); pop %reg; .endif
  779. #ifdef CONFIG_X86_64
  780. #define PV_SAVE_REGS(set) \
  781. COND_PUSH(set, CLBR_RAX, rax); \
  782. COND_PUSH(set, CLBR_RCX, rcx); \
  783. COND_PUSH(set, CLBR_RDX, rdx); \
  784. COND_PUSH(set, CLBR_RSI, rsi); \
  785. COND_PUSH(set, CLBR_RDI, rdi); \
  786. COND_PUSH(set, CLBR_R8, r8); \
  787. COND_PUSH(set, CLBR_R9, r9); \
  788. COND_PUSH(set, CLBR_R10, r10); \
  789. COND_PUSH(set, CLBR_R11, r11)
  790. #define PV_RESTORE_REGS(set) \
  791. COND_POP(set, CLBR_R11, r11); \
  792. COND_POP(set, CLBR_R10, r10); \
  793. COND_POP(set, CLBR_R9, r9); \
  794. COND_POP(set, CLBR_R8, r8); \
  795. COND_POP(set, CLBR_RDI, rdi); \
  796. COND_POP(set, CLBR_RSI, rsi); \
  797. COND_POP(set, CLBR_RDX, rdx); \
  798. COND_POP(set, CLBR_RCX, rcx); \
  799. COND_POP(set, CLBR_RAX, rax)
  800. #define PARA_PATCH(struct, off) ((PARAVIRT_PATCH_##struct + (off)) / 8)
  801. #define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .quad, 8)
  802. #define PARA_INDIRECT(addr) *addr(%rip)
  803. #else
  804. #define PV_SAVE_REGS(set) \
  805. COND_PUSH(set, CLBR_EAX, eax); \
  806. COND_PUSH(set, CLBR_EDI, edi); \
  807. COND_PUSH(set, CLBR_ECX, ecx); \
  808. COND_PUSH(set, CLBR_EDX, edx)
  809. #define PV_RESTORE_REGS(set) \
  810. COND_POP(set, CLBR_EDX, edx); \
  811. COND_POP(set, CLBR_ECX, ecx); \
  812. COND_POP(set, CLBR_EDI, edi); \
  813. COND_POP(set, CLBR_EAX, eax)
  814. #define PARA_PATCH(struct, off) ((PARAVIRT_PATCH_##struct + (off)) / 4)
  815. #define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .long, 4)
  816. #define PARA_INDIRECT(addr) *%cs:addr
  817. #endif
  818. #define INTERRUPT_RETURN \
  819. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_iret), CLBR_NONE, \
  820. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_iret))
  821. #define DISABLE_INTERRUPTS(clobbers) \
  822. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_disable), clobbers, \
  823. PV_SAVE_REGS(clobbers | CLBR_CALLEE_SAVE); \
  824. call PARA_INDIRECT(pv_irq_ops+PV_IRQ_irq_disable); \
  825. PV_RESTORE_REGS(clobbers | CLBR_CALLEE_SAVE);)
  826. #define ENABLE_INTERRUPTS(clobbers) \
  827. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_enable), clobbers, \
  828. PV_SAVE_REGS(clobbers | CLBR_CALLEE_SAVE); \
  829. call PARA_INDIRECT(pv_irq_ops+PV_IRQ_irq_enable); \
  830. PV_RESTORE_REGS(clobbers | CLBR_CALLEE_SAVE);)
  831. #define USERGS_SYSRET32 \
  832. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_usergs_sysret32), \
  833. CLBR_NONE, \
  834. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_usergs_sysret32))
  835. #ifdef CONFIG_X86_32
  836. #define GET_CR0_INTO_EAX \
  837. push %ecx; push %edx; \
  838. call PARA_INDIRECT(pv_cpu_ops+PV_CPU_read_cr0); \
  839. pop %edx; pop %ecx
  840. #define ENABLE_INTERRUPTS_SYSEXIT \
  841. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_irq_enable_sysexit), \
  842. CLBR_NONE, \
  843. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_irq_enable_sysexit))
  844. #else /* !CONFIG_X86_32 */
  845. /*
  846. * If swapgs is used while the userspace stack is still current,
  847. * there's no way to call a pvop. The PV replacement *must* be
  848. * inlined, or the swapgs instruction must be trapped and emulated.
  849. */
  850. #define SWAPGS_UNSAFE_STACK \
  851. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_swapgs), CLBR_NONE, \
  852. swapgs)
  853. /*
  854. * Note: swapgs is very special, and in practise is either going to be
  855. * implemented with a single "swapgs" instruction or something very
  856. * special. Either way, we don't need to save any registers for
  857. * it.
  858. */
  859. #define SWAPGS \
  860. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_swapgs), CLBR_NONE, \
  861. call PARA_INDIRECT(pv_cpu_ops+PV_CPU_swapgs) \
  862. )
  863. #define GET_CR2_INTO_RCX \
  864. call PARA_INDIRECT(pv_mmu_ops+PV_MMU_read_cr2); \
  865. movq %rax, %rcx; \
  866. xorq %rax, %rax;
  867. #define PARAVIRT_ADJUST_EXCEPTION_FRAME \
  868. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_adjust_exception_frame), \
  869. CLBR_NONE, \
  870. call PARA_INDIRECT(pv_irq_ops+PV_IRQ_adjust_exception_frame))
  871. #define USERGS_SYSRET64 \
  872. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_usergs_sysret64), \
  873. CLBR_NONE, \
  874. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_usergs_sysret64))
  875. #define ENABLE_INTERRUPTS_SYSEXIT32 \
  876. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_irq_enable_sysexit), \
  877. CLBR_NONE, \
  878. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_irq_enable_sysexit))
  879. #endif /* CONFIG_X86_32 */
  880. #endif /* __ASSEMBLY__ */
  881. #else /* CONFIG_PARAVIRT */
  882. # define default_banner x86_init_noop
  883. #endif /* !CONFIG_PARAVIRT */
  884. #endif /* _ASM_X86_PARAVIRT_H */