qlcnic_83xx_hw.c 84 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. #include "qlcnic_sriov.h"
  9. #include <linux/if_vlan.h>
  10. #include <linux/ipv6.h>
  11. #include <linux/ethtool.h>
  12. #include <linux/interrupt.h>
  13. #define QLCNIC_MAX_TX_QUEUES 1
  14. #define RSS_HASHTYPE_IP_TCP 0x3
  15. #define QLC_83XX_FW_MBX_CMD 0
  16. /* status descriptor mailbox data
  17. * @phy_addr_{low|high}: physical address of buffer
  18. * @sds_ring_size: buffer size
  19. * @intrpt_id: interrupt id
  20. * @intrpt_val: source of interrupt
  21. */
  22. struct qlcnic_sds_mbx {
  23. u32 phy_addr_low;
  24. u32 phy_addr_high;
  25. u32 rsvd1[4];
  26. #if defined(__LITTLE_ENDIAN)
  27. u16 sds_ring_size;
  28. u16 rsvd2;
  29. u16 rsvd3[2];
  30. u16 intrpt_id;
  31. u8 intrpt_val;
  32. u8 rsvd4;
  33. #elif defined(__BIG_ENDIAN)
  34. u16 rsvd2;
  35. u16 sds_ring_size;
  36. u16 rsvd3[2];
  37. u8 rsvd4;
  38. u8 intrpt_val;
  39. u16 intrpt_id;
  40. #endif
  41. u32 rsvd5;
  42. } __packed;
  43. /* receive descriptor buffer data
  44. * phy_addr_reg_{low|high}: physical address of regular buffer
  45. * phy_addr_jmb_{low|high}: physical address of jumbo buffer
  46. * reg_ring_sz: size of regular buffer
  47. * reg_ring_len: no. of entries in regular buffer
  48. * jmb_ring_len: no. of entries in jumbo buffer
  49. * jmb_ring_sz: size of jumbo buffer
  50. */
  51. struct qlcnic_rds_mbx {
  52. u32 phy_addr_reg_low;
  53. u32 phy_addr_reg_high;
  54. u32 phy_addr_jmb_low;
  55. u32 phy_addr_jmb_high;
  56. #if defined(__LITTLE_ENDIAN)
  57. u16 reg_ring_sz;
  58. u16 reg_ring_len;
  59. u16 jmb_ring_sz;
  60. u16 jmb_ring_len;
  61. #elif defined(__BIG_ENDIAN)
  62. u16 reg_ring_len;
  63. u16 reg_ring_sz;
  64. u16 jmb_ring_len;
  65. u16 jmb_ring_sz;
  66. #endif
  67. } __packed;
  68. /* host producers for regular and jumbo rings */
  69. struct __host_producer_mbx {
  70. u32 reg_buf;
  71. u32 jmb_buf;
  72. } __packed;
  73. /* Receive context mailbox data outbox registers
  74. * @state: state of the context
  75. * @vport_id: virtual port id
  76. * @context_id: receive context id
  77. * @num_pci_func: number of pci functions of the port
  78. * @phy_port: physical port id
  79. */
  80. struct qlcnic_rcv_mbx_out {
  81. #if defined(__LITTLE_ENDIAN)
  82. u8 rcv_num;
  83. u8 sts_num;
  84. u16 ctx_id;
  85. u8 state;
  86. u8 num_pci_func;
  87. u8 phy_port;
  88. u8 vport_id;
  89. #elif defined(__BIG_ENDIAN)
  90. u16 ctx_id;
  91. u8 sts_num;
  92. u8 rcv_num;
  93. u8 vport_id;
  94. u8 phy_port;
  95. u8 num_pci_func;
  96. u8 state;
  97. #endif
  98. u32 host_csmr[QLCNIC_MAX_RING_SETS];
  99. struct __host_producer_mbx host_prod[QLCNIC_MAX_RING_SETS];
  100. } __packed;
  101. struct qlcnic_add_rings_mbx_out {
  102. #if defined(__LITTLE_ENDIAN)
  103. u8 rcv_num;
  104. u8 sts_num;
  105. u16 ctx_id;
  106. #elif defined(__BIG_ENDIAN)
  107. u16 ctx_id;
  108. u8 sts_num;
  109. u8 rcv_num;
  110. #endif
  111. u32 host_csmr[QLCNIC_MAX_RING_SETS];
  112. struct __host_producer_mbx host_prod[QLCNIC_MAX_RING_SETS];
  113. } __packed;
  114. /* Transmit context mailbox inbox registers
  115. * @phys_addr_{low|high}: DMA address of the transmit buffer
  116. * @cnsmr_index_{low|high}: host consumer index
  117. * @size: legth of transmit buffer ring
  118. * @intr_id: interrput id
  119. * @src: src of interrupt
  120. */
  121. struct qlcnic_tx_mbx {
  122. u32 phys_addr_low;
  123. u32 phys_addr_high;
  124. u32 cnsmr_index_low;
  125. u32 cnsmr_index_high;
  126. #if defined(__LITTLE_ENDIAN)
  127. u16 size;
  128. u16 intr_id;
  129. u8 src;
  130. u8 rsvd[3];
  131. #elif defined(__BIG_ENDIAN)
  132. u16 intr_id;
  133. u16 size;
  134. u8 rsvd[3];
  135. u8 src;
  136. #endif
  137. } __packed;
  138. /* Transmit context mailbox outbox registers
  139. * @host_prod: host producer index
  140. * @ctx_id: transmit context id
  141. * @state: state of the transmit context
  142. */
  143. struct qlcnic_tx_mbx_out {
  144. u32 host_prod;
  145. #if defined(__LITTLE_ENDIAN)
  146. u16 ctx_id;
  147. u8 state;
  148. u8 rsvd;
  149. #elif defined(__BIG_ENDIAN)
  150. u8 rsvd;
  151. u8 state;
  152. u16 ctx_id;
  153. #endif
  154. } __packed;
  155. static const struct qlcnic_mailbox_metadata qlcnic_83xx_mbx_tbl[] = {
  156. {QLCNIC_CMD_CONFIGURE_IP_ADDR, 6, 1},
  157. {QLCNIC_CMD_CONFIG_INTRPT, 18, 34},
  158. {QLCNIC_CMD_CREATE_RX_CTX, 136, 27},
  159. {QLCNIC_CMD_DESTROY_RX_CTX, 2, 1},
  160. {QLCNIC_CMD_CREATE_TX_CTX, 54, 18},
  161. {QLCNIC_CMD_DESTROY_TX_CTX, 2, 1},
  162. {QLCNIC_CMD_CONFIGURE_MAC_LEARNING, 2, 1},
  163. {QLCNIC_CMD_INTRPT_TEST, 22, 12},
  164. {QLCNIC_CMD_SET_MTU, 3, 1},
  165. {QLCNIC_CMD_READ_PHY, 4, 2},
  166. {QLCNIC_CMD_WRITE_PHY, 5, 1},
  167. {QLCNIC_CMD_READ_HW_REG, 4, 1},
  168. {QLCNIC_CMD_GET_FLOW_CTL, 4, 2},
  169. {QLCNIC_CMD_SET_FLOW_CTL, 4, 1},
  170. {QLCNIC_CMD_READ_MAX_MTU, 4, 2},
  171. {QLCNIC_CMD_READ_MAX_LRO, 4, 2},
  172. {QLCNIC_CMD_MAC_ADDRESS, 4, 3},
  173. {QLCNIC_CMD_GET_PCI_INFO, 1, 66},
  174. {QLCNIC_CMD_GET_NIC_INFO, 2, 19},
  175. {QLCNIC_CMD_SET_NIC_INFO, 32, 1},
  176. {QLCNIC_CMD_GET_ESWITCH_CAPABILITY, 4, 3},
  177. {QLCNIC_CMD_TOGGLE_ESWITCH, 4, 1},
  178. {QLCNIC_CMD_GET_ESWITCH_STATUS, 4, 3},
  179. {QLCNIC_CMD_SET_PORTMIRRORING, 4, 1},
  180. {QLCNIC_CMD_CONFIGURE_ESWITCH, 4, 1},
  181. {QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG, 4, 3},
  182. {QLCNIC_CMD_GET_ESWITCH_STATS, 5, 1},
  183. {QLCNIC_CMD_CONFIG_PORT, 4, 1},
  184. {QLCNIC_CMD_TEMP_SIZE, 1, 4},
  185. {QLCNIC_CMD_GET_TEMP_HDR, 5, 5},
  186. {QLCNIC_CMD_GET_LINK_EVENT, 2, 1},
  187. {QLCNIC_CMD_CONFIG_MAC_VLAN, 4, 3},
  188. {QLCNIC_CMD_CONFIG_INTR_COAL, 6, 1},
  189. {QLCNIC_CMD_CONFIGURE_RSS, 14, 1},
  190. {QLCNIC_CMD_CONFIGURE_LED, 2, 1},
  191. {QLCNIC_CMD_CONFIGURE_MAC_RX_MODE, 2, 1},
  192. {QLCNIC_CMD_CONFIGURE_HW_LRO, 2, 1},
  193. {QLCNIC_CMD_GET_STATISTICS, 2, 80},
  194. {QLCNIC_CMD_SET_PORT_CONFIG, 2, 1},
  195. {QLCNIC_CMD_GET_PORT_CONFIG, 2, 2},
  196. {QLCNIC_CMD_GET_LINK_STATUS, 2, 4},
  197. {QLCNIC_CMD_IDC_ACK, 5, 1},
  198. {QLCNIC_CMD_INIT_NIC_FUNC, 2, 1},
  199. {QLCNIC_CMD_STOP_NIC_FUNC, 2, 1},
  200. {QLCNIC_CMD_SET_LED_CONFIG, 5, 1},
  201. {QLCNIC_CMD_GET_LED_CONFIG, 1, 5},
  202. {QLCNIC_CMD_ADD_RCV_RINGS, 130, 26},
  203. {QLCNIC_CMD_CONFIG_VPORT, 4, 4},
  204. {QLCNIC_CMD_BC_EVENT_SETUP, 2, 1},
  205. };
  206. const u32 qlcnic_83xx_ext_reg_tbl[] = {
  207. 0x38CC, /* Global Reset */
  208. 0x38F0, /* Wildcard */
  209. 0x38FC, /* Informant */
  210. 0x3038, /* Host MBX ctrl */
  211. 0x303C, /* FW MBX ctrl */
  212. 0x355C, /* BOOT LOADER ADDRESS REG */
  213. 0x3560, /* BOOT LOADER SIZE REG */
  214. 0x3564, /* FW IMAGE ADDR REG */
  215. 0x1000, /* MBX intr enable */
  216. 0x1200, /* Default Intr mask */
  217. 0x1204, /* Default Interrupt ID */
  218. 0x3780, /* QLC_83XX_IDC_MAJ_VERSION */
  219. 0x3784, /* QLC_83XX_IDC_DEV_STATE */
  220. 0x3788, /* QLC_83XX_IDC_DRV_PRESENCE */
  221. 0x378C, /* QLC_83XX_IDC_DRV_ACK */
  222. 0x3790, /* QLC_83XX_IDC_CTRL */
  223. 0x3794, /* QLC_83XX_IDC_DRV_AUDIT */
  224. 0x3798, /* QLC_83XX_IDC_MIN_VERSION */
  225. 0x379C, /* QLC_83XX_RECOVER_DRV_LOCK */
  226. 0x37A0, /* QLC_83XX_IDC_PF_0 */
  227. 0x37A4, /* QLC_83XX_IDC_PF_1 */
  228. 0x37A8, /* QLC_83XX_IDC_PF_2 */
  229. 0x37AC, /* QLC_83XX_IDC_PF_3 */
  230. 0x37B0, /* QLC_83XX_IDC_PF_4 */
  231. 0x37B4, /* QLC_83XX_IDC_PF_5 */
  232. 0x37B8, /* QLC_83XX_IDC_PF_6 */
  233. 0x37BC, /* QLC_83XX_IDC_PF_7 */
  234. 0x37C0, /* QLC_83XX_IDC_PF_8 */
  235. 0x37C4, /* QLC_83XX_IDC_PF_9 */
  236. 0x37C8, /* QLC_83XX_IDC_PF_10 */
  237. 0x37CC, /* QLC_83XX_IDC_PF_11 */
  238. 0x37D0, /* QLC_83XX_IDC_PF_12 */
  239. 0x37D4, /* QLC_83XX_IDC_PF_13 */
  240. 0x37D8, /* QLC_83XX_IDC_PF_14 */
  241. 0x37DC, /* QLC_83XX_IDC_PF_15 */
  242. 0x37E0, /* QLC_83XX_IDC_DEV_PARTITION_INFO_1 */
  243. 0x37E4, /* QLC_83XX_IDC_DEV_PARTITION_INFO_2 */
  244. 0x37F0, /* QLC_83XX_DRV_OP_MODE */
  245. 0x37F4, /* QLC_83XX_VNIC_STATE */
  246. 0x3868, /* QLC_83XX_DRV_LOCK */
  247. 0x386C, /* QLC_83XX_DRV_UNLOCK */
  248. 0x3504, /* QLC_83XX_DRV_LOCK_ID */
  249. 0x34A4, /* QLC_83XX_ASIC_TEMP */
  250. };
  251. const u32 qlcnic_83xx_reg_tbl[] = {
  252. 0x34A8, /* PEG_HALT_STAT1 */
  253. 0x34AC, /* PEG_HALT_STAT2 */
  254. 0x34B0, /* FW_HEARTBEAT */
  255. 0x3500, /* FLASH LOCK_ID */
  256. 0x3528, /* FW_CAPABILITIES */
  257. 0x3538, /* Driver active, DRV_REG0 */
  258. 0x3540, /* Device state, DRV_REG1 */
  259. 0x3544, /* Driver state, DRV_REG2 */
  260. 0x3548, /* Driver scratch, DRV_REG3 */
  261. 0x354C, /* Device partiton info, DRV_REG4 */
  262. 0x3524, /* Driver IDC ver, DRV_REG5 */
  263. 0x3550, /* FW_VER_MAJOR */
  264. 0x3554, /* FW_VER_MINOR */
  265. 0x3558, /* FW_VER_SUB */
  266. 0x359C, /* NPAR STATE */
  267. 0x35FC, /* FW_IMG_VALID */
  268. 0x3650, /* CMD_PEG_STATE */
  269. 0x373C, /* RCV_PEG_STATE */
  270. 0x37B4, /* ASIC TEMP */
  271. 0x356C, /* FW API */
  272. 0x3570, /* DRV OP MODE */
  273. 0x3850, /* FLASH LOCK */
  274. 0x3854, /* FLASH UNLOCK */
  275. };
  276. static struct qlcnic_hardware_ops qlcnic_83xx_hw_ops = {
  277. .read_crb = qlcnic_83xx_read_crb,
  278. .write_crb = qlcnic_83xx_write_crb,
  279. .read_reg = qlcnic_83xx_rd_reg_indirect,
  280. .write_reg = qlcnic_83xx_wrt_reg_indirect,
  281. .get_mac_address = qlcnic_83xx_get_mac_address,
  282. .setup_intr = qlcnic_83xx_setup_intr,
  283. .alloc_mbx_args = qlcnic_83xx_alloc_mbx_args,
  284. .mbx_cmd = qlcnic_83xx_mbx_op,
  285. .get_func_no = qlcnic_83xx_get_func_no,
  286. .api_lock = qlcnic_83xx_cam_lock,
  287. .api_unlock = qlcnic_83xx_cam_unlock,
  288. .add_sysfs = qlcnic_83xx_add_sysfs,
  289. .remove_sysfs = qlcnic_83xx_remove_sysfs,
  290. .process_lb_rcv_ring_diag = qlcnic_83xx_process_rcv_ring_diag,
  291. .create_rx_ctx = qlcnic_83xx_create_rx_ctx,
  292. .create_tx_ctx = qlcnic_83xx_create_tx_ctx,
  293. .setup_link_event = qlcnic_83xx_setup_link_event,
  294. .get_nic_info = qlcnic_83xx_get_nic_info,
  295. .get_pci_info = qlcnic_83xx_get_pci_info,
  296. .set_nic_info = qlcnic_83xx_set_nic_info,
  297. .change_macvlan = qlcnic_83xx_sre_macaddr_change,
  298. .napi_enable = qlcnic_83xx_napi_enable,
  299. .napi_disable = qlcnic_83xx_napi_disable,
  300. .config_intr_coal = qlcnic_83xx_config_intr_coal,
  301. .config_rss = qlcnic_83xx_config_rss,
  302. .config_hw_lro = qlcnic_83xx_config_hw_lro,
  303. .config_promisc_mode = qlcnic_83xx_nic_set_promisc,
  304. .change_l2_filter = qlcnic_83xx_change_l2_filter,
  305. .get_board_info = qlcnic_83xx_get_port_info,
  306. };
  307. static struct qlcnic_nic_template qlcnic_83xx_ops = {
  308. .config_bridged_mode = qlcnic_config_bridged_mode,
  309. .config_led = qlcnic_config_led,
  310. .request_reset = qlcnic_83xx_idc_request_reset,
  311. .cancel_idc_work = qlcnic_83xx_idc_exit,
  312. .napi_add = qlcnic_83xx_napi_add,
  313. .napi_del = qlcnic_83xx_napi_del,
  314. .config_ipaddr = qlcnic_83xx_config_ipaddr,
  315. .clear_legacy_intr = qlcnic_83xx_clear_legacy_intr,
  316. };
  317. void qlcnic_83xx_register_map(struct qlcnic_hardware_context *ahw)
  318. {
  319. ahw->hw_ops = &qlcnic_83xx_hw_ops;
  320. ahw->reg_tbl = (u32 *)qlcnic_83xx_reg_tbl;
  321. ahw->ext_reg_tbl = (u32 *)qlcnic_83xx_ext_reg_tbl;
  322. }
  323. int qlcnic_83xx_get_fw_version(struct qlcnic_adapter *adapter)
  324. {
  325. u32 fw_major, fw_minor, fw_build;
  326. struct pci_dev *pdev = adapter->pdev;
  327. fw_major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  328. fw_minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  329. fw_build = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  330. adapter->fw_version = QLCNIC_VERSION_CODE(fw_major, fw_minor, fw_build);
  331. dev_info(&pdev->dev, "Driver v%s, firmware version %d.%d.%d\n",
  332. QLCNIC_LINUX_VERSIONID, fw_major, fw_minor, fw_build);
  333. return adapter->fw_version;
  334. }
  335. static int __qlcnic_set_win_base(struct qlcnic_adapter *adapter, u32 addr)
  336. {
  337. void __iomem *base;
  338. u32 val;
  339. base = adapter->ahw->pci_base0 +
  340. QLC_83XX_CRB_WIN_FUNC(adapter->ahw->pci_func);
  341. writel(addr, base);
  342. val = readl(base);
  343. if (val != addr)
  344. return -EIO;
  345. return 0;
  346. }
  347. int qlcnic_83xx_rd_reg_indirect(struct qlcnic_adapter *adapter, ulong addr)
  348. {
  349. int ret;
  350. struct qlcnic_hardware_context *ahw = adapter->ahw;
  351. ret = __qlcnic_set_win_base(adapter, (u32) addr);
  352. if (!ret) {
  353. return QLCRDX(ahw, QLCNIC_WILDCARD);
  354. } else {
  355. dev_err(&adapter->pdev->dev,
  356. "%s failed, addr = 0x%x\n", __func__, (int)addr);
  357. return -EIO;
  358. }
  359. }
  360. int qlcnic_83xx_wrt_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
  361. u32 data)
  362. {
  363. int err;
  364. struct qlcnic_hardware_context *ahw = adapter->ahw;
  365. err = __qlcnic_set_win_base(adapter, (u32) addr);
  366. if (!err) {
  367. QLCWRX(ahw, QLCNIC_WILDCARD, data);
  368. return 0;
  369. } else {
  370. dev_err(&adapter->pdev->dev,
  371. "%s failed, addr = 0x%x data = 0x%x\n",
  372. __func__, (int)addr, data);
  373. return err;
  374. }
  375. }
  376. int qlcnic_83xx_setup_intr(struct qlcnic_adapter *adapter, u8 num_intr)
  377. {
  378. int err, i, num_msix;
  379. struct qlcnic_hardware_context *ahw = adapter->ahw;
  380. if (!num_intr)
  381. num_intr = QLCNIC_DEF_NUM_STS_DESC_RINGS;
  382. num_msix = rounddown_pow_of_two(min_t(int, num_online_cpus(),
  383. num_intr));
  384. /* account for AEN interrupt MSI-X based interrupts */
  385. num_msix += 1;
  386. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  387. num_msix += adapter->max_drv_tx_rings;
  388. err = qlcnic_enable_msix(adapter, num_msix);
  389. if (err == -ENOMEM)
  390. return err;
  391. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  392. num_msix = adapter->ahw->num_msix;
  393. else {
  394. if (qlcnic_sriov_vf_check(adapter))
  395. return -EINVAL;
  396. num_msix = 1;
  397. }
  398. /* setup interrupt mapping table for fw */
  399. ahw->intr_tbl = vzalloc(num_msix *
  400. sizeof(struct qlcnic_intrpt_config));
  401. if (!ahw->intr_tbl)
  402. return -ENOMEM;
  403. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  404. /* MSI-X enablement failed, use legacy interrupt */
  405. adapter->tgt_status_reg = ahw->pci_base0 + QLC_83XX_INTX_PTR;
  406. adapter->tgt_mask_reg = ahw->pci_base0 + QLC_83XX_INTX_MASK;
  407. adapter->isr_int_vec = ahw->pci_base0 + QLC_83XX_INTX_TRGR;
  408. adapter->msix_entries[0].vector = adapter->pdev->irq;
  409. dev_info(&adapter->pdev->dev, "using legacy interrupt\n");
  410. }
  411. for (i = 0; i < num_msix; i++) {
  412. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  413. ahw->intr_tbl[i].type = QLCNIC_INTRPT_MSIX;
  414. else
  415. ahw->intr_tbl[i].type = QLCNIC_INTRPT_INTX;
  416. ahw->intr_tbl[i].id = i;
  417. ahw->intr_tbl[i].src = 0;
  418. }
  419. return 0;
  420. }
  421. inline void qlcnic_83xx_clear_legacy_intr_mask(struct qlcnic_adapter *adapter)
  422. {
  423. writel(0, adapter->tgt_mask_reg);
  424. }
  425. /* Enable MSI-x and INT-x interrupts */
  426. void qlcnic_83xx_enable_intr(struct qlcnic_adapter *adapter,
  427. struct qlcnic_host_sds_ring *sds_ring)
  428. {
  429. writel(0, sds_ring->crb_intr_mask);
  430. }
  431. /* Disable MSI-x and INT-x interrupts */
  432. void qlcnic_83xx_disable_intr(struct qlcnic_adapter *adapter,
  433. struct qlcnic_host_sds_ring *sds_ring)
  434. {
  435. writel(1, sds_ring->crb_intr_mask);
  436. }
  437. inline void qlcnic_83xx_enable_legacy_msix_mbx_intr(struct qlcnic_adapter
  438. *adapter)
  439. {
  440. u32 mask;
  441. /* Mailbox in MSI-x mode and Legacy Interrupt share the same
  442. * source register. We could be here before contexts are created
  443. * and sds_ring->crb_intr_mask has not been initialized, calculate
  444. * BAR offset for Interrupt Source Register
  445. */
  446. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  447. writel(0, adapter->ahw->pci_base0 + mask);
  448. }
  449. inline void qlcnic_83xx_disable_mbx_intr(struct qlcnic_adapter *adapter)
  450. {
  451. u32 mask;
  452. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  453. writel(1, adapter->ahw->pci_base0 + mask);
  454. }
  455. static inline void qlcnic_83xx_get_mbx_data(struct qlcnic_adapter *adapter,
  456. struct qlcnic_cmd_args *cmd)
  457. {
  458. int i;
  459. for (i = 0; i < cmd->rsp.num; i++)
  460. cmd->rsp.arg[i] = readl(QLCNIC_MBX_FW(adapter->ahw, i));
  461. }
  462. irqreturn_t qlcnic_83xx_clear_legacy_intr(struct qlcnic_adapter *adapter)
  463. {
  464. u32 intr_val;
  465. struct qlcnic_hardware_context *ahw = adapter->ahw;
  466. int retries = 0;
  467. intr_val = readl(adapter->tgt_status_reg);
  468. if (!QLC_83XX_VALID_INTX_BIT31(intr_val))
  469. return IRQ_NONE;
  470. if (QLC_83XX_INTX_FUNC(intr_val) != adapter->ahw->pci_func) {
  471. adapter->stats.spurious_intr++;
  472. return IRQ_NONE;
  473. }
  474. /* The barrier is required to ensure writes to the registers */
  475. wmb();
  476. /* clear the interrupt trigger control register */
  477. writel(0, adapter->isr_int_vec);
  478. intr_val = readl(adapter->isr_int_vec);
  479. do {
  480. intr_val = readl(adapter->tgt_status_reg);
  481. if (QLC_83XX_INTX_FUNC(intr_val) != ahw->pci_func)
  482. break;
  483. retries++;
  484. } while (QLC_83XX_VALID_INTX_BIT30(intr_val) &&
  485. (retries < QLC_83XX_LEGACY_INTX_MAX_RETRY));
  486. return IRQ_HANDLED;
  487. }
  488. static void qlcnic_83xx_poll_process_aen(struct qlcnic_adapter *adapter)
  489. {
  490. u32 resp, event;
  491. unsigned long flags;
  492. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  493. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  494. if (!(resp & QLCNIC_SET_OWNER))
  495. goto out;
  496. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  497. if (event & QLCNIC_MBX_ASYNC_EVENT)
  498. qlcnic_83xx_process_aen(adapter);
  499. out:
  500. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  501. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  502. }
  503. irqreturn_t qlcnic_83xx_intr(int irq, void *data)
  504. {
  505. struct qlcnic_adapter *adapter = data;
  506. struct qlcnic_host_sds_ring *sds_ring;
  507. struct qlcnic_hardware_context *ahw = adapter->ahw;
  508. if (qlcnic_83xx_clear_legacy_intr(adapter) == IRQ_NONE)
  509. return IRQ_NONE;
  510. qlcnic_83xx_poll_process_aen(adapter);
  511. if (ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  512. ahw->diag_cnt++;
  513. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  514. return IRQ_HANDLED;
  515. }
  516. if (!test_bit(__QLCNIC_DEV_UP, &adapter->state)) {
  517. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  518. } else {
  519. sds_ring = &adapter->recv_ctx->sds_rings[0];
  520. napi_schedule(&sds_ring->napi);
  521. }
  522. return IRQ_HANDLED;
  523. }
  524. irqreturn_t qlcnic_83xx_tmp_intr(int irq, void *data)
  525. {
  526. struct qlcnic_host_sds_ring *sds_ring = data;
  527. struct qlcnic_adapter *adapter = sds_ring->adapter;
  528. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  529. goto done;
  530. if (adapter->nic_ops->clear_legacy_intr(adapter) == IRQ_NONE)
  531. return IRQ_NONE;
  532. done:
  533. adapter->ahw->diag_cnt++;
  534. qlcnic_83xx_enable_intr(adapter, sds_ring);
  535. return IRQ_HANDLED;
  536. }
  537. void qlcnic_83xx_free_mbx_intr(struct qlcnic_adapter *adapter)
  538. {
  539. u32 val = 0, num_msix = adapter->ahw->num_msix - 1;
  540. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  541. num_msix = adapter->ahw->num_msix - 1;
  542. else
  543. num_msix = 0;
  544. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, val);
  545. qlcnic_83xx_disable_mbx_intr(adapter);
  546. msleep(20);
  547. synchronize_irq(adapter->msix_entries[num_msix].vector);
  548. free_irq(adapter->msix_entries[num_msix].vector, adapter);
  549. }
  550. int qlcnic_83xx_setup_mbx_intr(struct qlcnic_adapter *adapter)
  551. {
  552. irq_handler_t handler;
  553. u32 val;
  554. char name[32];
  555. int err = 0;
  556. unsigned long flags = 0;
  557. if (!(adapter->flags & QLCNIC_MSI_ENABLED) &&
  558. !(adapter->flags & QLCNIC_MSIX_ENABLED))
  559. flags |= IRQF_SHARED;
  560. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  561. handler = qlcnic_83xx_handle_aen;
  562. val = adapter->msix_entries[adapter->ahw->num_msix - 1].vector;
  563. snprintf(name, (IFNAMSIZ + 4),
  564. "%s[%s]", "qlcnic", "aen");
  565. err = request_irq(val, handler, flags, name, adapter);
  566. if (err) {
  567. dev_err(&adapter->pdev->dev,
  568. "failed to register MBX interrupt\n");
  569. return err;
  570. }
  571. } else {
  572. handler = qlcnic_83xx_intr;
  573. val = adapter->msix_entries[0].vector;
  574. err = request_irq(val, handler, flags, "qlcnic", adapter);
  575. if (err) {
  576. dev_err(&adapter->pdev->dev,
  577. "failed to register INTx interrupt\n");
  578. return err;
  579. }
  580. qlcnic_83xx_clear_legacy_intr_mask(adapter);
  581. }
  582. /* Enable mailbox interrupt */
  583. qlcnic_83xx_enable_mbx_intrpt(adapter);
  584. return err;
  585. }
  586. void qlcnic_83xx_get_func_no(struct qlcnic_adapter *adapter)
  587. {
  588. u32 val = QLCRDX(adapter->ahw, QLCNIC_INFORMANT);
  589. adapter->ahw->pci_func = (val >> 24) & 0xff;
  590. }
  591. int qlcnic_83xx_cam_lock(struct qlcnic_adapter *adapter)
  592. {
  593. void __iomem *addr;
  594. u32 val, limit = 0;
  595. struct qlcnic_hardware_context *ahw = adapter->ahw;
  596. addr = ahw->pci_base0 + QLC_83XX_SEM_LOCK_FUNC(ahw->pci_func);
  597. do {
  598. val = readl(addr);
  599. if (val) {
  600. /* write the function number to register */
  601. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER,
  602. ahw->pci_func);
  603. return 0;
  604. }
  605. usleep_range(1000, 2000);
  606. } while (++limit <= QLCNIC_PCIE_SEM_TIMEOUT);
  607. return -EIO;
  608. }
  609. void qlcnic_83xx_cam_unlock(struct qlcnic_adapter *adapter)
  610. {
  611. void __iomem *addr;
  612. u32 val;
  613. struct qlcnic_hardware_context *ahw = adapter->ahw;
  614. addr = ahw->pci_base0 + QLC_83XX_SEM_UNLOCK_FUNC(ahw->pci_func);
  615. val = readl(addr);
  616. }
  617. void qlcnic_83xx_read_crb(struct qlcnic_adapter *adapter, char *buf,
  618. loff_t offset, size_t size)
  619. {
  620. int ret;
  621. u32 data;
  622. if (qlcnic_api_lock(adapter)) {
  623. dev_err(&adapter->pdev->dev,
  624. "%s: failed to acquire lock. addr offset 0x%x\n",
  625. __func__, (u32)offset);
  626. return;
  627. }
  628. ret = qlcnic_83xx_rd_reg_indirect(adapter, (u32) offset);
  629. qlcnic_api_unlock(adapter);
  630. if (ret == -EIO) {
  631. dev_err(&adapter->pdev->dev,
  632. "%s: failed. addr offset 0x%x\n",
  633. __func__, (u32)offset);
  634. return;
  635. }
  636. data = ret;
  637. memcpy(buf, &data, size);
  638. }
  639. void qlcnic_83xx_write_crb(struct qlcnic_adapter *adapter, char *buf,
  640. loff_t offset, size_t size)
  641. {
  642. u32 data;
  643. memcpy(&data, buf, size);
  644. qlcnic_83xx_wrt_reg_indirect(adapter, (u32) offset, data);
  645. }
  646. int qlcnic_83xx_get_port_info(struct qlcnic_adapter *adapter)
  647. {
  648. int status;
  649. status = qlcnic_83xx_get_port_config(adapter);
  650. if (status) {
  651. dev_err(&adapter->pdev->dev,
  652. "Get Port Info failed\n");
  653. } else {
  654. if (QLC_83XX_SFP_10G_CAPABLE(adapter->ahw->port_config))
  655. adapter->ahw->port_type = QLCNIC_XGBE;
  656. else
  657. adapter->ahw->port_type = QLCNIC_GBE;
  658. if (QLC_83XX_AUTONEG(adapter->ahw->port_config))
  659. adapter->ahw->link_autoneg = AUTONEG_ENABLE;
  660. }
  661. return status;
  662. }
  663. void qlcnic_83xx_enable_mbx_intrpt(struct qlcnic_adapter *adapter)
  664. {
  665. u32 val;
  666. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  667. val = BIT_2 | ((adapter->ahw->num_msix - 1) << 8);
  668. else
  669. val = BIT_2;
  670. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, val);
  671. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  672. }
  673. void qlcnic_83xx_check_vf(struct qlcnic_adapter *adapter,
  674. const struct pci_device_id *ent)
  675. {
  676. u32 op_mode, priv_level;
  677. struct qlcnic_hardware_context *ahw = adapter->ahw;
  678. ahw->fw_hal_version = 2;
  679. qlcnic_get_func_no(adapter);
  680. if (qlcnic_sriov_vf_check(adapter)) {
  681. qlcnic_sriov_vf_set_ops(adapter);
  682. return;
  683. }
  684. /* Determine function privilege level */
  685. op_mode = QLCRDX(adapter->ahw, QLC_83XX_DRV_OP_MODE);
  686. if (op_mode == QLC_83XX_DEFAULT_OPMODE)
  687. priv_level = QLCNIC_MGMT_FUNC;
  688. else
  689. priv_level = QLC_83XX_GET_FUNC_PRIVILEGE(op_mode,
  690. ahw->pci_func);
  691. if (priv_level == QLCNIC_NON_PRIV_FUNC) {
  692. ahw->op_mode = QLCNIC_NON_PRIV_FUNC;
  693. dev_info(&adapter->pdev->dev,
  694. "HAL Version: %d Non Privileged function\n",
  695. ahw->fw_hal_version);
  696. adapter->nic_ops = &qlcnic_vf_ops;
  697. } else {
  698. if (pci_find_ext_capability(adapter->pdev,
  699. PCI_EXT_CAP_ID_SRIOV))
  700. set_bit(__QLCNIC_SRIOV_CAPABLE, &adapter->state);
  701. adapter->nic_ops = &qlcnic_83xx_ops;
  702. }
  703. }
  704. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  705. u32 data[]);
  706. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  707. u32 data[]);
  708. static void qlcnic_dump_mbx(struct qlcnic_adapter *adapter,
  709. struct qlcnic_cmd_args *cmd)
  710. {
  711. int i;
  712. dev_info(&adapter->pdev->dev,
  713. "Host MBX regs(%d)\n", cmd->req.num);
  714. for (i = 0; i < cmd->req.num; i++) {
  715. if (i && !(i % 8))
  716. pr_info("\n");
  717. pr_info("%08x ", cmd->req.arg[i]);
  718. }
  719. pr_info("\n");
  720. dev_info(&adapter->pdev->dev,
  721. "FW MBX regs(%d)\n", cmd->rsp.num);
  722. for (i = 0; i < cmd->rsp.num; i++) {
  723. if (i && !(i % 8))
  724. pr_info("\n");
  725. pr_info("%08x ", cmd->rsp.arg[i]);
  726. }
  727. pr_info("\n");
  728. }
  729. /* Mailbox response for mac rcode */
  730. u32 qlcnic_83xx_mac_rcode(struct qlcnic_adapter *adapter)
  731. {
  732. u32 fw_data;
  733. u8 mac_cmd_rcode;
  734. fw_data = readl(QLCNIC_MBX_FW(adapter->ahw, 2));
  735. mac_cmd_rcode = (u8)fw_data;
  736. if (mac_cmd_rcode == QLC_83XX_NO_NIC_RESOURCE ||
  737. mac_cmd_rcode == QLC_83XX_MAC_PRESENT ||
  738. mac_cmd_rcode == QLC_83XX_MAC_ABSENT)
  739. return QLCNIC_RCODE_SUCCESS;
  740. return 1;
  741. }
  742. u32 qlcnic_83xx_mbx_poll(struct qlcnic_adapter *adapter)
  743. {
  744. u32 data;
  745. unsigned long wait_time = 0;
  746. struct qlcnic_hardware_context *ahw = adapter->ahw;
  747. /* wait for mailbox completion */
  748. do {
  749. data = QLCRDX(ahw, QLCNIC_FW_MBX_CTRL);
  750. if (++wait_time > QLCNIC_MBX_TIMEOUT) {
  751. data = QLCNIC_RCODE_TIMEOUT;
  752. break;
  753. }
  754. mdelay(1);
  755. } while (!data);
  756. return data;
  757. }
  758. int qlcnic_83xx_mbx_op(struct qlcnic_adapter *adapter,
  759. struct qlcnic_cmd_args *cmd)
  760. {
  761. int i;
  762. u16 opcode;
  763. u8 mbx_err_code;
  764. unsigned long flags;
  765. u32 rsp, mbx_val, fw_data, rsp_num, mbx_cmd;
  766. struct qlcnic_hardware_context *ahw = adapter->ahw;
  767. opcode = LSW(cmd->req.arg[0]);
  768. if (!test_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status)) {
  769. dev_info(&adapter->pdev->dev,
  770. "Mailbox cmd attempted, 0x%x\n", opcode);
  771. dev_info(&adapter->pdev->dev, "Mailbox detached\n");
  772. return 0;
  773. }
  774. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  775. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  776. if (mbx_val) {
  777. QLCDB(adapter, DRV,
  778. "Mailbox cmd attempted, 0x%x\n", opcode);
  779. QLCDB(adapter, DRV,
  780. "Mailbox not available, 0x%x, collect FW dump\n",
  781. mbx_val);
  782. cmd->rsp.arg[0] = QLCNIC_RCODE_TIMEOUT;
  783. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  784. return cmd->rsp.arg[0];
  785. }
  786. /* Fill in mailbox registers */
  787. mbx_cmd = cmd->req.arg[0];
  788. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  789. for (i = 1; i < cmd->req.num; i++)
  790. writel(cmd->req.arg[i], QLCNIC_MBX_HOST(ahw, i));
  791. /* Signal FW about the impending command */
  792. QLCWRX(ahw, QLCNIC_HOST_MBX_CTRL, QLCNIC_SET_OWNER);
  793. poll:
  794. rsp = qlcnic_83xx_mbx_poll(adapter);
  795. if (rsp != QLCNIC_RCODE_TIMEOUT) {
  796. /* Get the FW response data */
  797. fw_data = readl(QLCNIC_MBX_FW(ahw, 0));
  798. if (fw_data & QLCNIC_MBX_ASYNC_EVENT) {
  799. qlcnic_83xx_process_aen(adapter);
  800. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  801. if (mbx_val)
  802. goto poll;
  803. }
  804. mbx_err_code = QLCNIC_MBX_STATUS(fw_data);
  805. rsp_num = QLCNIC_MBX_NUM_REGS(fw_data);
  806. opcode = QLCNIC_MBX_RSP(fw_data);
  807. qlcnic_83xx_get_mbx_data(adapter, cmd);
  808. switch (mbx_err_code) {
  809. case QLCNIC_MBX_RSP_OK:
  810. case QLCNIC_MBX_PORT_RSP_OK:
  811. rsp = QLCNIC_RCODE_SUCCESS;
  812. break;
  813. default:
  814. if (opcode == QLCNIC_CMD_CONFIG_MAC_VLAN) {
  815. rsp = qlcnic_83xx_mac_rcode(adapter);
  816. if (!rsp)
  817. goto out;
  818. }
  819. dev_err(&adapter->pdev->dev,
  820. "MBX command 0x%x failed with err:0x%x\n",
  821. opcode, mbx_err_code);
  822. rsp = mbx_err_code;
  823. qlcnic_dump_mbx(adapter, cmd);
  824. break;
  825. }
  826. goto out;
  827. }
  828. dev_err(&adapter->pdev->dev, "MBX command 0x%x timed out\n",
  829. QLCNIC_MBX_RSP(mbx_cmd));
  830. rsp = QLCNIC_RCODE_TIMEOUT;
  831. out:
  832. /* clear fw mbx control register */
  833. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  834. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  835. return rsp;
  836. }
  837. int qlcnic_83xx_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  838. struct qlcnic_adapter *adapter, u32 type)
  839. {
  840. int i, size;
  841. u32 temp;
  842. const struct qlcnic_mailbox_metadata *mbx_tbl;
  843. mbx_tbl = qlcnic_83xx_mbx_tbl;
  844. size = ARRAY_SIZE(qlcnic_83xx_mbx_tbl);
  845. for (i = 0; i < size; i++) {
  846. if (type == mbx_tbl[i].cmd) {
  847. mbx->op_type = QLC_83XX_FW_MBX_CMD;
  848. mbx->req.num = mbx_tbl[i].in_args;
  849. mbx->rsp.num = mbx_tbl[i].out_args;
  850. mbx->req.arg = kcalloc(mbx->req.num, sizeof(u32),
  851. GFP_ATOMIC);
  852. if (!mbx->req.arg)
  853. return -ENOMEM;
  854. mbx->rsp.arg = kcalloc(mbx->rsp.num, sizeof(u32),
  855. GFP_ATOMIC);
  856. if (!mbx->rsp.arg) {
  857. kfree(mbx->req.arg);
  858. mbx->req.arg = NULL;
  859. return -ENOMEM;
  860. }
  861. memset(mbx->req.arg, 0, sizeof(u32) * mbx->req.num);
  862. memset(mbx->rsp.arg, 0, sizeof(u32) * mbx->rsp.num);
  863. temp = adapter->ahw->fw_hal_version << 29;
  864. mbx->req.arg[0] = (type | (mbx->req.num << 16) | temp);
  865. return 0;
  866. }
  867. }
  868. return -EINVAL;
  869. }
  870. void qlcnic_83xx_idc_aen_work(struct work_struct *work)
  871. {
  872. struct qlcnic_adapter *adapter;
  873. struct qlcnic_cmd_args cmd;
  874. int i, err = 0;
  875. adapter = container_of(work, struct qlcnic_adapter, idc_aen_work.work);
  876. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_IDC_ACK);
  877. for (i = 1; i < QLC_83XX_MBX_AEN_CNT; i++)
  878. cmd.req.arg[i] = adapter->ahw->mbox_aen[i];
  879. err = qlcnic_issue_cmd(adapter, &cmd);
  880. if (err)
  881. dev_info(&adapter->pdev->dev,
  882. "%s: Mailbox IDC ACK failed.\n", __func__);
  883. qlcnic_free_mbx_args(&cmd);
  884. }
  885. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  886. u32 data[])
  887. {
  888. dev_dbg(&adapter->pdev->dev, "Completion AEN:0x%x.\n",
  889. QLCNIC_MBX_RSP(data[0]));
  890. clear_bit(QLC_83XX_IDC_COMP_AEN, &adapter->ahw->idc.status);
  891. return;
  892. }
  893. void qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  894. {
  895. u32 event[QLC_83XX_MBX_AEN_CNT];
  896. int i;
  897. struct qlcnic_hardware_context *ahw = adapter->ahw;
  898. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  899. event[i] = readl(QLCNIC_MBX_FW(ahw, i));
  900. switch (QLCNIC_MBX_RSP(event[0])) {
  901. case QLCNIC_MBX_LINK_EVENT:
  902. qlcnic_83xx_handle_link_aen(adapter, event);
  903. break;
  904. case QLCNIC_MBX_COMP_EVENT:
  905. qlcnic_83xx_handle_idc_comp_aen(adapter, event);
  906. break;
  907. case QLCNIC_MBX_REQUEST_EVENT:
  908. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  909. adapter->ahw->mbox_aen[i] = QLCNIC_MBX_RSP(event[i]);
  910. queue_delayed_work(adapter->qlcnic_wq,
  911. &adapter->idc_aen_work, 0);
  912. break;
  913. case QLCNIC_MBX_TIME_EXTEND_EVENT:
  914. break;
  915. case QLCNIC_MBX_BC_EVENT:
  916. qlcnic_sriov_handle_bc_event(adapter, event[1]);
  917. break;
  918. case QLCNIC_MBX_SFP_INSERT_EVENT:
  919. dev_info(&adapter->pdev->dev, "SFP+ Insert AEN:0x%x.\n",
  920. QLCNIC_MBX_RSP(event[0]));
  921. break;
  922. case QLCNIC_MBX_SFP_REMOVE_EVENT:
  923. dev_info(&adapter->pdev->dev, "SFP Removed AEN:0x%x.\n",
  924. QLCNIC_MBX_RSP(event[0]));
  925. break;
  926. default:
  927. dev_dbg(&adapter->pdev->dev, "Unsupported AEN:0x%x.\n",
  928. QLCNIC_MBX_RSP(event[0]));
  929. break;
  930. }
  931. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  932. }
  933. static int qlcnic_83xx_add_rings(struct qlcnic_adapter *adapter)
  934. {
  935. int index, i, err, sds_mbx_size;
  936. u32 *buf, intrpt_id, intr_mask;
  937. u16 context_id;
  938. u8 num_sds;
  939. struct qlcnic_cmd_args cmd;
  940. struct qlcnic_host_sds_ring *sds;
  941. struct qlcnic_sds_mbx sds_mbx;
  942. struct qlcnic_add_rings_mbx_out *mbx_out;
  943. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  944. struct qlcnic_hardware_context *ahw = adapter->ahw;
  945. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  946. context_id = recv_ctx->context_id;
  947. num_sds = (adapter->max_sds_rings - QLCNIC_MAX_RING_SETS);
  948. ahw->hw_ops->alloc_mbx_args(&cmd, adapter,
  949. QLCNIC_CMD_ADD_RCV_RINGS);
  950. cmd.req.arg[1] = 0 | (num_sds << 8) | (context_id << 16);
  951. /* set up status rings, mbx 2-81 */
  952. index = 2;
  953. for (i = 8; i < adapter->max_sds_rings; i++) {
  954. memset(&sds_mbx, 0, sds_mbx_size);
  955. sds = &recv_ctx->sds_rings[i];
  956. sds->consumer = 0;
  957. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  958. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  959. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  960. sds_mbx.sds_ring_size = sds->num_desc;
  961. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  962. intrpt_id = ahw->intr_tbl[i].id;
  963. else
  964. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  965. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  966. sds_mbx.intrpt_id = intrpt_id;
  967. else
  968. sds_mbx.intrpt_id = 0xffff;
  969. sds_mbx.intrpt_val = 0;
  970. buf = &cmd.req.arg[index];
  971. memcpy(buf, &sds_mbx, sds_mbx_size);
  972. index += sds_mbx_size / sizeof(u32);
  973. }
  974. /* send the mailbox command */
  975. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  976. if (err) {
  977. dev_err(&adapter->pdev->dev,
  978. "Failed to add rings %d\n", err);
  979. goto out;
  980. }
  981. mbx_out = (struct qlcnic_add_rings_mbx_out *)&cmd.rsp.arg[1];
  982. index = 0;
  983. /* status descriptor ring */
  984. for (i = 8; i < adapter->max_sds_rings; i++) {
  985. sds = &recv_ctx->sds_rings[i];
  986. sds->crb_sts_consumer = ahw->pci_base0 +
  987. mbx_out->host_csmr[index];
  988. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  989. intr_mask = ahw->intr_tbl[i].src;
  990. else
  991. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  992. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  993. index++;
  994. }
  995. out:
  996. qlcnic_free_mbx_args(&cmd);
  997. return err;
  998. }
  999. int qlcnic_83xx_create_rx_ctx(struct qlcnic_adapter *adapter)
  1000. {
  1001. int i, err, index, sds_mbx_size, rds_mbx_size;
  1002. u8 num_sds, num_rds;
  1003. u32 *buf, intrpt_id, intr_mask, cap = 0;
  1004. struct qlcnic_host_sds_ring *sds;
  1005. struct qlcnic_host_rds_ring *rds;
  1006. struct qlcnic_sds_mbx sds_mbx;
  1007. struct qlcnic_rds_mbx rds_mbx;
  1008. struct qlcnic_cmd_args cmd;
  1009. struct qlcnic_rcv_mbx_out *mbx_out;
  1010. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  1011. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1012. num_rds = adapter->max_rds_rings;
  1013. if (adapter->max_sds_rings <= QLCNIC_MAX_RING_SETS)
  1014. num_sds = adapter->max_sds_rings;
  1015. else
  1016. num_sds = QLCNIC_MAX_RING_SETS;
  1017. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  1018. rds_mbx_size = sizeof(struct qlcnic_rds_mbx);
  1019. cap = QLCNIC_CAP0_LEGACY_CONTEXT;
  1020. if (adapter->flags & QLCNIC_FW_LRO_MSS_CAP)
  1021. cap |= QLC_83XX_FW_CAP_LRO_MSS;
  1022. /* set mailbox hdr and capabilities */
  1023. qlcnic_alloc_mbx_args(&cmd, adapter,
  1024. QLCNIC_CMD_CREATE_RX_CTX);
  1025. cmd.req.arg[1] = cap;
  1026. cmd.req.arg[5] = 1 | (num_rds << 5) | (num_sds << 8) |
  1027. (QLC_83XX_HOST_RDS_MODE_UNIQUE << 16);
  1028. /* set up status rings, mbx 8-57/87 */
  1029. index = QLC_83XX_HOST_SDS_MBX_IDX;
  1030. for (i = 0; i < num_sds; i++) {
  1031. memset(&sds_mbx, 0, sds_mbx_size);
  1032. sds = &recv_ctx->sds_rings[i];
  1033. sds->consumer = 0;
  1034. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  1035. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  1036. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  1037. sds_mbx.sds_ring_size = sds->num_desc;
  1038. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  1039. intrpt_id = ahw->intr_tbl[i].id;
  1040. else
  1041. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  1042. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  1043. sds_mbx.intrpt_id = intrpt_id;
  1044. else
  1045. sds_mbx.intrpt_id = 0xffff;
  1046. sds_mbx.intrpt_val = 0;
  1047. buf = &cmd.req.arg[index];
  1048. memcpy(buf, &sds_mbx, sds_mbx_size);
  1049. index += sds_mbx_size / sizeof(u32);
  1050. }
  1051. /* set up receive rings, mbx 88-111/135 */
  1052. index = QLCNIC_HOST_RDS_MBX_IDX;
  1053. rds = &recv_ctx->rds_rings[0];
  1054. rds->producer = 0;
  1055. memset(&rds_mbx, 0, rds_mbx_size);
  1056. rds_mbx.phy_addr_reg_low = LSD(rds->phys_addr);
  1057. rds_mbx.phy_addr_reg_high = MSD(rds->phys_addr);
  1058. rds_mbx.reg_ring_sz = rds->dma_size;
  1059. rds_mbx.reg_ring_len = rds->num_desc;
  1060. /* Jumbo ring */
  1061. rds = &recv_ctx->rds_rings[1];
  1062. rds->producer = 0;
  1063. rds_mbx.phy_addr_jmb_low = LSD(rds->phys_addr);
  1064. rds_mbx.phy_addr_jmb_high = MSD(rds->phys_addr);
  1065. rds_mbx.jmb_ring_sz = rds->dma_size;
  1066. rds_mbx.jmb_ring_len = rds->num_desc;
  1067. buf = &cmd.req.arg[index];
  1068. memcpy(buf, &rds_mbx, rds_mbx_size);
  1069. /* send the mailbox command */
  1070. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  1071. if (err) {
  1072. dev_err(&adapter->pdev->dev,
  1073. "Failed to create Rx ctx in firmware%d\n", err);
  1074. goto out;
  1075. }
  1076. mbx_out = (struct qlcnic_rcv_mbx_out *)&cmd.rsp.arg[1];
  1077. recv_ctx->context_id = mbx_out->ctx_id;
  1078. recv_ctx->state = mbx_out->state;
  1079. recv_ctx->virt_port = mbx_out->vport_id;
  1080. dev_info(&adapter->pdev->dev, "Rx Context[%d] Created, state:0x%x\n",
  1081. recv_ctx->context_id, recv_ctx->state);
  1082. /* Receive descriptor ring */
  1083. /* Standard ring */
  1084. rds = &recv_ctx->rds_rings[0];
  1085. rds->crb_rcv_producer = ahw->pci_base0 +
  1086. mbx_out->host_prod[0].reg_buf;
  1087. /* Jumbo ring */
  1088. rds = &recv_ctx->rds_rings[1];
  1089. rds->crb_rcv_producer = ahw->pci_base0 +
  1090. mbx_out->host_prod[0].jmb_buf;
  1091. /* status descriptor ring */
  1092. for (i = 0; i < num_sds; i++) {
  1093. sds = &recv_ctx->sds_rings[i];
  1094. sds->crb_sts_consumer = ahw->pci_base0 +
  1095. mbx_out->host_csmr[i];
  1096. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  1097. intr_mask = ahw->intr_tbl[i].src;
  1098. else
  1099. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  1100. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1101. }
  1102. if (adapter->max_sds_rings > QLCNIC_MAX_RING_SETS)
  1103. err = qlcnic_83xx_add_rings(adapter);
  1104. out:
  1105. qlcnic_free_mbx_args(&cmd);
  1106. return err;
  1107. }
  1108. int qlcnic_83xx_create_tx_ctx(struct qlcnic_adapter *adapter,
  1109. struct qlcnic_host_tx_ring *tx, int ring)
  1110. {
  1111. int err;
  1112. u16 msix_id;
  1113. u32 *buf, intr_mask;
  1114. struct qlcnic_cmd_args cmd;
  1115. struct qlcnic_tx_mbx mbx;
  1116. struct qlcnic_tx_mbx_out *mbx_out;
  1117. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1118. u32 msix_vector;
  1119. /* Reset host resources */
  1120. tx->producer = 0;
  1121. tx->sw_consumer = 0;
  1122. *(tx->hw_consumer) = 0;
  1123. memset(&mbx, 0, sizeof(struct qlcnic_tx_mbx));
  1124. /* setup mailbox inbox registerss */
  1125. mbx.phys_addr_low = LSD(tx->phys_addr);
  1126. mbx.phys_addr_high = MSD(tx->phys_addr);
  1127. mbx.cnsmr_index_low = LSD(tx->hw_cons_phys_addr);
  1128. mbx.cnsmr_index_high = MSD(tx->hw_cons_phys_addr);
  1129. mbx.size = tx->num_desc;
  1130. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  1131. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  1132. msix_vector = adapter->max_sds_rings + ring;
  1133. else
  1134. msix_vector = adapter->max_sds_rings - 1;
  1135. msix_id = ahw->intr_tbl[msix_vector].id;
  1136. } else {
  1137. msix_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  1138. }
  1139. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  1140. mbx.intr_id = msix_id;
  1141. else
  1142. mbx.intr_id = 0xffff;
  1143. mbx.src = 0;
  1144. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_TX_CTX);
  1145. cmd.req.arg[1] = QLCNIC_CAP0_LEGACY_CONTEXT;
  1146. cmd.req.arg[5] = QLCNIC_MAX_TX_QUEUES;
  1147. buf = &cmd.req.arg[6];
  1148. memcpy(buf, &mbx, sizeof(struct qlcnic_tx_mbx));
  1149. /* send the mailbox command*/
  1150. err = qlcnic_issue_cmd(adapter, &cmd);
  1151. if (err) {
  1152. dev_err(&adapter->pdev->dev,
  1153. "Failed to create Tx ctx in firmware 0x%x\n", err);
  1154. goto out;
  1155. }
  1156. mbx_out = (struct qlcnic_tx_mbx_out *)&cmd.rsp.arg[2];
  1157. tx->crb_cmd_producer = ahw->pci_base0 + mbx_out->host_prod;
  1158. tx->ctx_id = mbx_out->ctx_id;
  1159. if ((adapter->flags & QLCNIC_MSIX_ENABLED) &&
  1160. !(adapter->flags & QLCNIC_TX_INTR_SHARED)) {
  1161. intr_mask = ahw->intr_tbl[adapter->max_sds_rings + ring].src;
  1162. tx->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1163. }
  1164. dev_info(&adapter->pdev->dev, "Tx Context[0x%x] Created, state:0x%x\n",
  1165. tx->ctx_id, mbx_out->state);
  1166. out:
  1167. qlcnic_free_mbx_args(&cmd);
  1168. return err;
  1169. }
  1170. static int qlcnic_83xx_diag_alloc_res(struct net_device *netdev, int test)
  1171. {
  1172. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1173. struct qlcnic_host_sds_ring *sds_ring;
  1174. struct qlcnic_host_rds_ring *rds_ring;
  1175. u8 ring;
  1176. int ret;
  1177. netif_device_detach(netdev);
  1178. if (netif_running(netdev))
  1179. __qlcnic_down(adapter, netdev);
  1180. qlcnic_detach(adapter);
  1181. adapter->max_sds_rings = 1;
  1182. adapter->ahw->diag_test = test;
  1183. adapter->ahw->linkup = 0;
  1184. ret = qlcnic_attach(adapter);
  1185. if (ret) {
  1186. netif_device_attach(netdev);
  1187. return ret;
  1188. }
  1189. ret = qlcnic_fw_create_ctx(adapter);
  1190. if (ret) {
  1191. qlcnic_detach(adapter);
  1192. netif_device_attach(netdev);
  1193. return ret;
  1194. }
  1195. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  1196. rds_ring = &adapter->recv_ctx->rds_rings[ring];
  1197. qlcnic_post_rx_buffers(adapter, rds_ring, ring);
  1198. }
  1199. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1200. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1201. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1202. qlcnic_83xx_enable_intr(adapter, sds_ring);
  1203. }
  1204. }
  1205. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1206. /* disable and free mailbox interrupt */
  1207. qlcnic_83xx_free_mbx_intr(adapter);
  1208. adapter->ahw->loopback_state = 0;
  1209. adapter->ahw->hw_ops->setup_link_event(adapter, 1);
  1210. }
  1211. set_bit(__QLCNIC_DEV_UP, &adapter->state);
  1212. return 0;
  1213. }
  1214. static void qlcnic_83xx_diag_free_res(struct net_device *netdev,
  1215. int max_sds_rings)
  1216. {
  1217. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1218. struct qlcnic_host_sds_ring *sds_ring;
  1219. int ring, err;
  1220. clear_bit(__QLCNIC_DEV_UP, &adapter->state);
  1221. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1222. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1223. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1224. qlcnic_83xx_disable_intr(adapter, sds_ring);
  1225. }
  1226. }
  1227. qlcnic_fw_destroy_ctx(adapter);
  1228. qlcnic_detach(adapter);
  1229. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1230. err = qlcnic_83xx_setup_mbx_intr(adapter);
  1231. if (err) {
  1232. dev_err(&adapter->pdev->dev,
  1233. "%s: failed to setup mbx interrupt\n",
  1234. __func__);
  1235. goto out;
  1236. }
  1237. }
  1238. adapter->ahw->diag_test = 0;
  1239. adapter->max_sds_rings = max_sds_rings;
  1240. if (qlcnic_attach(adapter))
  1241. goto out;
  1242. if (netif_running(netdev))
  1243. __qlcnic_up(adapter, netdev);
  1244. out:
  1245. netif_device_attach(netdev);
  1246. }
  1247. int qlcnic_83xx_config_led(struct qlcnic_adapter *adapter, u32 state,
  1248. u32 beacon)
  1249. {
  1250. struct qlcnic_cmd_args cmd;
  1251. u32 mbx_in;
  1252. int i, status = 0;
  1253. if (state) {
  1254. /* Get LED configuration */
  1255. qlcnic_alloc_mbx_args(&cmd, adapter,
  1256. QLCNIC_CMD_GET_LED_CONFIG);
  1257. status = qlcnic_issue_cmd(adapter, &cmd);
  1258. if (status) {
  1259. dev_err(&adapter->pdev->dev,
  1260. "Get led config failed.\n");
  1261. goto mbx_err;
  1262. } else {
  1263. for (i = 0; i < 4; i++)
  1264. adapter->ahw->mbox_reg[i] = cmd.rsp.arg[i+1];
  1265. }
  1266. qlcnic_free_mbx_args(&cmd);
  1267. /* Set LED Configuration */
  1268. mbx_in = (LSW(QLC_83XX_LED_CONFIG) << 16) |
  1269. LSW(QLC_83XX_LED_CONFIG);
  1270. qlcnic_alloc_mbx_args(&cmd, adapter,
  1271. QLCNIC_CMD_SET_LED_CONFIG);
  1272. cmd.req.arg[1] = mbx_in;
  1273. cmd.req.arg[2] = mbx_in;
  1274. cmd.req.arg[3] = mbx_in;
  1275. if (beacon)
  1276. cmd.req.arg[4] = QLC_83XX_ENABLE_BEACON;
  1277. status = qlcnic_issue_cmd(adapter, &cmd);
  1278. if (status) {
  1279. dev_err(&adapter->pdev->dev,
  1280. "Set led config failed.\n");
  1281. }
  1282. mbx_err:
  1283. qlcnic_free_mbx_args(&cmd);
  1284. return status;
  1285. } else {
  1286. /* Restoring default LED configuration */
  1287. qlcnic_alloc_mbx_args(&cmd, adapter,
  1288. QLCNIC_CMD_SET_LED_CONFIG);
  1289. cmd.req.arg[1] = adapter->ahw->mbox_reg[0];
  1290. cmd.req.arg[2] = adapter->ahw->mbox_reg[1];
  1291. cmd.req.arg[3] = adapter->ahw->mbox_reg[2];
  1292. if (beacon)
  1293. cmd.req.arg[4] = adapter->ahw->mbox_reg[3];
  1294. status = qlcnic_issue_cmd(adapter, &cmd);
  1295. if (status)
  1296. dev_err(&adapter->pdev->dev,
  1297. "Restoring led config failed.\n");
  1298. qlcnic_free_mbx_args(&cmd);
  1299. return status;
  1300. }
  1301. }
  1302. int qlcnic_83xx_set_led(struct net_device *netdev,
  1303. enum ethtool_phys_id_state state)
  1304. {
  1305. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1306. int err = -EIO, active = 1;
  1307. if (adapter->ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1308. netdev_warn(netdev,
  1309. "LED test is not supported in non-privileged mode\n");
  1310. return -EOPNOTSUPP;
  1311. }
  1312. switch (state) {
  1313. case ETHTOOL_ID_ACTIVE:
  1314. if (test_and_set_bit(__QLCNIC_LED_ENABLE, &adapter->state))
  1315. return -EBUSY;
  1316. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1317. break;
  1318. err = qlcnic_83xx_config_led(adapter, active, 0);
  1319. if (err)
  1320. netdev_err(netdev, "Failed to set LED blink state\n");
  1321. break;
  1322. case ETHTOOL_ID_INACTIVE:
  1323. active = 0;
  1324. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1325. break;
  1326. err = qlcnic_83xx_config_led(adapter, active, 0);
  1327. if (err)
  1328. netdev_err(netdev, "Failed to reset LED blink state\n");
  1329. break;
  1330. default:
  1331. return -EINVAL;
  1332. }
  1333. if (!active || err)
  1334. clear_bit(__QLCNIC_LED_ENABLE, &adapter->state);
  1335. return err;
  1336. }
  1337. void qlcnic_83xx_register_nic_idc_func(struct qlcnic_adapter *adapter,
  1338. int enable)
  1339. {
  1340. struct qlcnic_cmd_args cmd;
  1341. int status;
  1342. if (qlcnic_sriov_vf_check(adapter))
  1343. return;
  1344. if (enable) {
  1345. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INIT_NIC_FUNC);
  1346. cmd.req.arg[1] = BIT_0 | BIT_31;
  1347. } else {
  1348. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_STOP_NIC_FUNC);
  1349. cmd.req.arg[1] = BIT_0 | BIT_31;
  1350. }
  1351. status = qlcnic_issue_cmd(adapter, &cmd);
  1352. if (status)
  1353. dev_err(&adapter->pdev->dev,
  1354. "Failed to %s in NIC IDC function event.\n",
  1355. (enable ? "register" : "unregister"));
  1356. qlcnic_free_mbx_args(&cmd);
  1357. }
  1358. int qlcnic_83xx_set_port_config(struct qlcnic_adapter *adapter)
  1359. {
  1360. struct qlcnic_cmd_args cmd;
  1361. int err;
  1362. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_PORT_CONFIG);
  1363. cmd.req.arg[1] = adapter->ahw->port_config;
  1364. err = qlcnic_issue_cmd(adapter, &cmd);
  1365. if (err)
  1366. dev_info(&adapter->pdev->dev, "Set Port Config failed.\n");
  1367. qlcnic_free_mbx_args(&cmd);
  1368. return err;
  1369. }
  1370. int qlcnic_83xx_get_port_config(struct qlcnic_adapter *adapter)
  1371. {
  1372. struct qlcnic_cmd_args cmd;
  1373. int err;
  1374. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PORT_CONFIG);
  1375. err = qlcnic_issue_cmd(adapter, &cmd);
  1376. if (err)
  1377. dev_info(&adapter->pdev->dev, "Get Port config failed\n");
  1378. else
  1379. adapter->ahw->port_config = cmd.rsp.arg[1];
  1380. qlcnic_free_mbx_args(&cmd);
  1381. return err;
  1382. }
  1383. int qlcnic_83xx_setup_link_event(struct qlcnic_adapter *adapter, int enable)
  1384. {
  1385. int err;
  1386. u32 temp;
  1387. struct qlcnic_cmd_args cmd;
  1388. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_EVENT);
  1389. temp = adapter->recv_ctx->context_id << 16;
  1390. cmd.req.arg[1] = (enable ? 1 : 0) | BIT_8 | temp;
  1391. err = qlcnic_issue_cmd(adapter, &cmd);
  1392. if (err)
  1393. dev_info(&adapter->pdev->dev,
  1394. "Setup linkevent mailbox failed\n");
  1395. qlcnic_free_mbx_args(&cmd);
  1396. return err;
  1397. }
  1398. int qlcnic_83xx_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
  1399. {
  1400. int err;
  1401. u32 temp;
  1402. struct qlcnic_cmd_args cmd;
  1403. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1404. return -EIO;
  1405. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_MAC_RX_MODE);
  1406. temp = adapter->recv_ctx->context_id << 16;
  1407. cmd.req.arg[1] = (mode ? 1 : 0) | temp;
  1408. err = qlcnic_issue_cmd(adapter, &cmd);
  1409. if (err)
  1410. dev_info(&adapter->pdev->dev,
  1411. "Promiscous mode config failed\n");
  1412. qlcnic_free_mbx_args(&cmd);
  1413. return err;
  1414. }
  1415. int qlcnic_83xx_loopback_test(struct net_device *netdev, u8 mode)
  1416. {
  1417. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1418. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1419. int ret = 0, loop = 0, max_sds_rings = adapter->max_sds_rings;
  1420. QLCDB(adapter, DRV, "%s loopback test in progress\n",
  1421. mode == QLCNIC_ILB_MODE ? "internal" : "external");
  1422. if (ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1423. dev_warn(&adapter->pdev->dev,
  1424. "Loopback test not supported for non privilege function\n");
  1425. return ret;
  1426. }
  1427. if (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  1428. return -EBUSY;
  1429. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_LOOPBACK_TEST);
  1430. if (ret)
  1431. goto fail_diag_alloc;
  1432. ret = qlcnic_83xx_set_lb_mode(adapter, mode);
  1433. if (ret)
  1434. goto free_diag_res;
  1435. /* Poll for link up event before running traffic */
  1436. do {
  1437. msleep(500);
  1438. qlcnic_83xx_process_aen(adapter);
  1439. if (loop++ > QLCNIC_ILB_MAX_RCV_LOOP) {
  1440. dev_info(&adapter->pdev->dev,
  1441. "Firmware didn't sent link up event to loopback request\n");
  1442. ret = -QLCNIC_FW_NOT_RESPOND;
  1443. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1444. goto free_diag_res;
  1445. }
  1446. } while ((adapter->ahw->linkup && ahw->has_link_events) != 1);
  1447. ret = qlcnic_do_lb_test(adapter, mode);
  1448. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1449. free_diag_res:
  1450. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  1451. fail_diag_alloc:
  1452. adapter->max_sds_rings = max_sds_rings;
  1453. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1454. return ret;
  1455. }
  1456. int qlcnic_83xx_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1457. {
  1458. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1459. int status = 0, loop = 0;
  1460. u32 config;
  1461. status = qlcnic_83xx_get_port_config(adapter);
  1462. if (status)
  1463. return status;
  1464. config = ahw->port_config;
  1465. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1466. if (mode == QLCNIC_ILB_MODE)
  1467. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_HSS;
  1468. if (mode == QLCNIC_ELB_MODE)
  1469. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_EXT;
  1470. status = qlcnic_83xx_set_port_config(adapter);
  1471. if (status) {
  1472. dev_err(&adapter->pdev->dev,
  1473. "Failed to Set Loopback Mode = 0x%x.\n",
  1474. ahw->port_config);
  1475. ahw->port_config = config;
  1476. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1477. return status;
  1478. }
  1479. /* Wait for Link and IDC Completion AEN */
  1480. do {
  1481. msleep(300);
  1482. qlcnic_83xx_process_aen(adapter);
  1483. if (loop++ > QLCNIC_ILB_MAX_RCV_LOOP) {
  1484. dev_err(&adapter->pdev->dev,
  1485. "FW did not generate IDC completion AEN\n");
  1486. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1487. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1488. return -EIO;
  1489. }
  1490. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1491. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1492. QLCNIC_MAC_ADD);
  1493. return status;
  1494. }
  1495. int qlcnic_83xx_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1496. {
  1497. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1498. int status = 0, loop = 0;
  1499. u32 config = ahw->port_config;
  1500. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1501. if (mode == QLCNIC_ILB_MODE)
  1502. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_HSS;
  1503. if (mode == QLCNIC_ELB_MODE)
  1504. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_EXT;
  1505. status = qlcnic_83xx_set_port_config(adapter);
  1506. if (status) {
  1507. dev_err(&adapter->pdev->dev,
  1508. "Failed to Clear Loopback Mode = 0x%x.\n",
  1509. ahw->port_config);
  1510. ahw->port_config = config;
  1511. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1512. return status;
  1513. }
  1514. /* Wait for Link and IDC Completion AEN */
  1515. do {
  1516. msleep(300);
  1517. qlcnic_83xx_process_aen(adapter);
  1518. if (loop++ > QLCNIC_ILB_MAX_RCV_LOOP) {
  1519. dev_err(&adapter->pdev->dev,
  1520. "Firmware didn't sent IDC completion AEN\n");
  1521. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1522. return -EIO;
  1523. }
  1524. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1525. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1526. QLCNIC_MAC_DEL);
  1527. return status;
  1528. }
  1529. void qlcnic_83xx_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip,
  1530. int mode)
  1531. {
  1532. int err;
  1533. u32 temp, temp_ip;
  1534. struct qlcnic_cmd_args cmd;
  1535. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_IP_ADDR);
  1536. if (mode == QLCNIC_IP_UP) {
  1537. temp = adapter->recv_ctx->context_id << 16;
  1538. cmd.req.arg[1] = 1 | temp;
  1539. } else {
  1540. temp = adapter->recv_ctx->context_id << 16;
  1541. cmd.req.arg[1] = 2 | temp;
  1542. }
  1543. /*
  1544. * Adapter needs IP address in network byte order.
  1545. * But hardware mailbox registers go through writel(), hence IP address
  1546. * gets swapped on big endian architecture.
  1547. * To negate swapping of writel() on big endian architecture
  1548. * use swab32(value).
  1549. */
  1550. temp_ip = swab32(ntohl(ip));
  1551. memcpy(&cmd.req.arg[2], &temp_ip, sizeof(u32));
  1552. err = qlcnic_issue_cmd(adapter, &cmd);
  1553. if (err != QLCNIC_RCODE_SUCCESS)
  1554. dev_err(&adapter->netdev->dev,
  1555. "could not notify %s IP 0x%x request\n",
  1556. (mode == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
  1557. qlcnic_free_mbx_args(&cmd);
  1558. }
  1559. int qlcnic_83xx_config_hw_lro(struct qlcnic_adapter *adapter, int mode)
  1560. {
  1561. int err;
  1562. u32 temp, arg1;
  1563. struct qlcnic_cmd_args cmd;
  1564. int lro_bit_mask;
  1565. lro_bit_mask = (mode ? (BIT_0 | BIT_1 | BIT_2 | BIT_3) : 0);
  1566. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1567. return 0;
  1568. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_HW_LRO);
  1569. temp = adapter->recv_ctx->context_id << 16;
  1570. arg1 = lro_bit_mask | temp;
  1571. cmd.req.arg[1] = arg1;
  1572. err = qlcnic_issue_cmd(adapter, &cmd);
  1573. if (err)
  1574. dev_info(&adapter->pdev->dev, "LRO config failed\n");
  1575. qlcnic_free_mbx_args(&cmd);
  1576. return err;
  1577. }
  1578. int qlcnic_83xx_config_rss(struct qlcnic_adapter *adapter, int enable)
  1579. {
  1580. int err;
  1581. u32 word;
  1582. struct qlcnic_cmd_args cmd;
  1583. const u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  1584. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  1585. 0x255b0ec26d5a56daULL };
  1586. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_RSS);
  1587. /*
  1588. * RSS request:
  1589. * bits 3-0: Rsvd
  1590. * 5-4: hash_type_ipv4
  1591. * 7-6: hash_type_ipv6
  1592. * 8: enable
  1593. * 9: use indirection table
  1594. * 16-31: indirection table mask
  1595. */
  1596. word = ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  1597. ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  1598. ((u32)(enable & 0x1) << 8) |
  1599. ((0x7ULL) << 16);
  1600. cmd.req.arg[1] = (adapter->recv_ctx->context_id);
  1601. cmd.req.arg[2] = word;
  1602. memcpy(&cmd.req.arg[4], key, sizeof(key));
  1603. err = qlcnic_issue_cmd(adapter, &cmd);
  1604. if (err)
  1605. dev_info(&adapter->pdev->dev, "RSS config failed\n");
  1606. qlcnic_free_mbx_args(&cmd);
  1607. return err;
  1608. }
  1609. int qlcnic_83xx_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
  1610. __le16 vlan_id, u8 op)
  1611. {
  1612. int err;
  1613. u32 *buf;
  1614. struct qlcnic_cmd_args cmd;
  1615. struct qlcnic_macvlan_mbx mv;
  1616. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1617. return -EIO;
  1618. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_MAC_VLAN);
  1619. if (err)
  1620. return err;
  1621. cmd.req.arg[1] = op | (1 << 8) |
  1622. (adapter->recv_ctx->context_id << 16);
  1623. mv.vlan = le16_to_cpu(vlan_id);
  1624. mv.mac_addr0 = addr[0];
  1625. mv.mac_addr1 = addr[1];
  1626. mv.mac_addr2 = addr[2];
  1627. mv.mac_addr3 = addr[3];
  1628. mv.mac_addr4 = addr[4];
  1629. mv.mac_addr5 = addr[5];
  1630. buf = &cmd.req.arg[2];
  1631. memcpy(buf, &mv, sizeof(struct qlcnic_macvlan_mbx));
  1632. err = qlcnic_issue_cmd(adapter, &cmd);
  1633. if (err)
  1634. dev_err(&adapter->pdev->dev,
  1635. "MAC-VLAN %s to CAM failed, err=%d.\n",
  1636. ((op == 1) ? "add " : "delete "), err);
  1637. qlcnic_free_mbx_args(&cmd);
  1638. return err;
  1639. }
  1640. void qlcnic_83xx_change_l2_filter(struct qlcnic_adapter *adapter, u64 *addr,
  1641. __le16 vlan_id)
  1642. {
  1643. u8 mac[ETH_ALEN];
  1644. memcpy(&mac, addr, ETH_ALEN);
  1645. qlcnic_83xx_sre_macaddr_change(adapter, mac, vlan_id, QLCNIC_MAC_ADD);
  1646. }
  1647. void qlcnic_83xx_configure_mac(struct qlcnic_adapter *adapter, u8 *mac,
  1648. u8 type, struct qlcnic_cmd_args *cmd)
  1649. {
  1650. switch (type) {
  1651. case QLCNIC_SET_STATION_MAC:
  1652. case QLCNIC_SET_FAC_DEF_MAC:
  1653. memcpy(&cmd->req.arg[2], mac, sizeof(u32));
  1654. memcpy(&cmd->req.arg[3], &mac[4], sizeof(u16));
  1655. break;
  1656. }
  1657. cmd->req.arg[1] = type;
  1658. }
  1659. int qlcnic_83xx_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac)
  1660. {
  1661. int err, i;
  1662. struct qlcnic_cmd_args cmd;
  1663. u32 mac_low, mac_high;
  1664. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_MAC_ADDRESS);
  1665. qlcnic_83xx_configure_mac(adapter, mac, QLCNIC_GET_CURRENT_MAC, &cmd);
  1666. err = qlcnic_issue_cmd(adapter, &cmd);
  1667. if (err == QLCNIC_RCODE_SUCCESS) {
  1668. mac_low = cmd.rsp.arg[1];
  1669. mac_high = cmd.rsp.arg[2];
  1670. for (i = 0; i < 2; i++)
  1671. mac[i] = (u8) (mac_high >> ((1 - i) * 8));
  1672. for (i = 2; i < 6; i++)
  1673. mac[i] = (u8) (mac_low >> ((5 - i) * 8));
  1674. } else {
  1675. dev_err(&adapter->pdev->dev, "Failed to get mac address%d\n",
  1676. err);
  1677. err = -EIO;
  1678. }
  1679. qlcnic_free_mbx_args(&cmd);
  1680. return err;
  1681. }
  1682. void qlcnic_83xx_config_intr_coal(struct qlcnic_adapter *adapter)
  1683. {
  1684. int err;
  1685. u32 temp;
  1686. struct qlcnic_cmd_args cmd;
  1687. struct qlcnic_nic_intr_coalesce *coal = &adapter->ahw->coal;
  1688. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1689. return;
  1690. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTR_COAL);
  1691. cmd.req.arg[1] = 1 | (adapter->recv_ctx->context_id << 16);
  1692. cmd.req.arg[3] = coal->flag;
  1693. temp = coal->rx_time_us << 16;
  1694. cmd.req.arg[2] = coal->rx_packets | temp;
  1695. err = qlcnic_issue_cmd(adapter, &cmd);
  1696. if (err != QLCNIC_RCODE_SUCCESS)
  1697. dev_info(&adapter->pdev->dev,
  1698. "Failed to send interrupt coalescence parameters\n");
  1699. qlcnic_free_mbx_args(&cmd);
  1700. }
  1701. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  1702. u32 data[])
  1703. {
  1704. u8 link_status, duplex;
  1705. /* link speed */
  1706. link_status = LSB(data[3]) & 1;
  1707. adapter->ahw->link_speed = MSW(data[2]);
  1708. adapter->ahw->link_autoneg = MSB(MSW(data[3]));
  1709. adapter->ahw->module_type = MSB(LSW(data[3]));
  1710. duplex = LSB(MSW(data[3]));
  1711. if (duplex)
  1712. adapter->ahw->link_duplex = DUPLEX_FULL;
  1713. else
  1714. adapter->ahw->link_duplex = DUPLEX_HALF;
  1715. adapter->ahw->has_link_events = 1;
  1716. qlcnic_advert_link_change(adapter, link_status);
  1717. }
  1718. irqreturn_t qlcnic_83xx_handle_aen(int irq, void *data)
  1719. {
  1720. struct qlcnic_adapter *adapter = data;
  1721. unsigned long flags;
  1722. u32 mask, resp, event;
  1723. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  1724. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  1725. if (!(resp & QLCNIC_SET_OWNER))
  1726. goto out;
  1727. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  1728. if (event & QLCNIC_MBX_ASYNC_EVENT)
  1729. qlcnic_83xx_process_aen(adapter);
  1730. out:
  1731. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  1732. writel(0, adapter->ahw->pci_base0 + mask);
  1733. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  1734. return IRQ_HANDLED;
  1735. }
  1736. int qlcnic_enable_eswitch(struct qlcnic_adapter *adapter, u8 port, u8 enable)
  1737. {
  1738. int err = -EIO;
  1739. struct qlcnic_cmd_args cmd;
  1740. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1741. dev_err(&adapter->pdev->dev,
  1742. "%s: Error, invoked by non management func\n",
  1743. __func__);
  1744. return err;
  1745. }
  1746. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_TOGGLE_ESWITCH);
  1747. cmd.req.arg[1] = (port & 0xf) | BIT_4;
  1748. err = qlcnic_issue_cmd(adapter, &cmd);
  1749. if (err != QLCNIC_RCODE_SUCCESS) {
  1750. dev_err(&adapter->pdev->dev, "Failed to enable eswitch%d\n",
  1751. err);
  1752. err = -EIO;
  1753. }
  1754. qlcnic_free_mbx_args(&cmd);
  1755. return err;
  1756. }
  1757. int qlcnic_83xx_set_nic_info(struct qlcnic_adapter *adapter,
  1758. struct qlcnic_info *nic)
  1759. {
  1760. int i, err = -EIO;
  1761. struct qlcnic_cmd_args cmd;
  1762. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1763. dev_err(&adapter->pdev->dev,
  1764. "%s: Error, invoked by non management func\n",
  1765. __func__);
  1766. return err;
  1767. }
  1768. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_NIC_INFO);
  1769. cmd.req.arg[1] = (nic->pci_func << 16);
  1770. cmd.req.arg[2] = 0x1 << 16;
  1771. cmd.req.arg[3] = nic->phys_port | (nic->switch_mode << 16);
  1772. cmd.req.arg[4] = nic->capabilities;
  1773. cmd.req.arg[5] = (nic->max_mac_filters & 0xFF) | ((nic->max_mtu) << 16);
  1774. cmd.req.arg[6] = (nic->max_tx_ques) | ((nic->max_rx_ques) << 16);
  1775. cmd.req.arg[7] = (nic->min_tx_bw) | ((nic->max_tx_bw) << 16);
  1776. for (i = 8; i < 32; i++)
  1777. cmd.req.arg[i] = 0;
  1778. err = qlcnic_issue_cmd(adapter, &cmd);
  1779. if (err != QLCNIC_RCODE_SUCCESS) {
  1780. dev_err(&adapter->pdev->dev, "Failed to set nic info%d\n",
  1781. err);
  1782. err = -EIO;
  1783. }
  1784. qlcnic_free_mbx_args(&cmd);
  1785. return err;
  1786. }
  1787. int qlcnic_83xx_get_nic_info(struct qlcnic_adapter *adapter,
  1788. struct qlcnic_info *npar_info, u8 func_id)
  1789. {
  1790. int err;
  1791. u32 temp;
  1792. u8 op = 0;
  1793. struct qlcnic_cmd_args cmd;
  1794. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  1795. if (func_id != adapter->ahw->pci_func) {
  1796. temp = func_id << 16;
  1797. cmd.req.arg[1] = op | BIT_31 | temp;
  1798. } else {
  1799. cmd.req.arg[1] = adapter->ahw->pci_func << 16;
  1800. }
  1801. err = qlcnic_issue_cmd(adapter, &cmd);
  1802. if (err) {
  1803. dev_info(&adapter->pdev->dev,
  1804. "Failed to get nic info %d\n", err);
  1805. goto out;
  1806. }
  1807. npar_info->op_type = cmd.rsp.arg[1];
  1808. npar_info->pci_func = cmd.rsp.arg[2] & 0xFFFF;
  1809. npar_info->op_mode = (cmd.rsp.arg[2] & 0xFFFF0000) >> 16;
  1810. npar_info->phys_port = cmd.rsp.arg[3] & 0xFFFF;
  1811. npar_info->switch_mode = (cmd.rsp.arg[3] & 0xFFFF0000) >> 16;
  1812. npar_info->capabilities = cmd.rsp.arg[4];
  1813. npar_info->max_mac_filters = cmd.rsp.arg[5] & 0xFF;
  1814. npar_info->max_mtu = (cmd.rsp.arg[5] & 0xFFFF0000) >> 16;
  1815. npar_info->max_tx_ques = cmd.rsp.arg[6] & 0xFFFF;
  1816. npar_info->max_rx_ques = (cmd.rsp.arg[6] & 0xFFFF0000) >> 16;
  1817. npar_info->min_tx_bw = cmd.rsp.arg[7] & 0xFFFF;
  1818. npar_info->max_tx_bw = (cmd.rsp.arg[7] & 0xFFFF0000) >> 16;
  1819. if (cmd.rsp.arg[8] & 0x1)
  1820. npar_info->max_bw_reg_offset = (cmd.rsp.arg[8] & 0x7FFE) >> 1;
  1821. if (cmd.rsp.arg[8] & 0x10000) {
  1822. temp = (cmd.rsp.arg[8] & 0x7FFE0000) >> 17;
  1823. npar_info->max_linkspeed_reg_offset = temp;
  1824. }
  1825. out:
  1826. qlcnic_free_mbx_args(&cmd);
  1827. return err;
  1828. }
  1829. int qlcnic_83xx_get_pci_info(struct qlcnic_adapter *adapter,
  1830. struct qlcnic_pci_info *pci_info)
  1831. {
  1832. int i, err = 0, j = 0;
  1833. u32 temp;
  1834. struct qlcnic_cmd_args cmd;
  1835. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PCI_INFO);
  1836. err = qlcnic_issue_cmd(adapter, &cmd);
  1837. adapter->ahw->act_pci_func = 0;
  1838. if (err == QLCNIC_RCODE_SUCCESS) {
  1839. pci_info->func_count = cmd.rsp.arg[1] & 0xFF;
  1840. dev_info(&adapter->pdev->dev,
  1841. "%s: total functions = %d\n",
  1842. __func__, pci_info->func_count);
  1843. for (i = 2, j = 0; j < QLCNIC_MAX_PCI_FUNC; j++, pci_info++) {
  1844. pci_info->id = cmd.rsp.arg[i] & 0xFFFF;
  1845. pci_info->active = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1846. i++;
  1847. pci_info->type = cmd.rsp.arg[i] & 0xFFFF;
  1848. if (pci_info->type == QLCNIC_TYPE_NIC)
  1849. adapter->ahw->act_pci_func++;
  1850. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1851. pci_info->default_port = temp;
  1852. i++;
  1853. pci_info->tx_min_bw = cmd.rsp.arg[i] & 0xFFFF;
  1854. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1855. pci_info->tx_max_bw = temp;
  1856. i = i + 2;
  1857. memcpy(pci_info->mac, &cmd.rsp.arg[i], ETH_ALEN - 2);
  1858. i++;
  1859. memcpy(pci_info->mac + sizeof(u32), &cmd.rsp.arg[i], 2);
  1860. i = i + 3;
  1861. dev_info(&adapter->pdev->dev, "%s:\n"
  1862. "\tid = %d active = %d type = %d\n"
  1863. "\tport = %d min bw = %d max bw = %d\n"
  1864. "\tmac_addr = %pM\n", __func__,
  1865. pci_info->id, pci_info->active, pci_info->type,
  1866. pci_info->default_port, pci_info->tx_min_bw,
  1867. pci_info->tx_max_bw, pci_info->mac);
  1868. }
  1869. } else {
  1870. dev_err(&adapter->pdev->dev, "Failed to get PCI Info%d\n",
  1871. err);
  1872. err = -EIO;
  1873. }
  1874. qlcnic_free_mbx_args(&cmd);
  1875. return err;
  1876. }
  1877. int qlcnic_83xx_config_intrpt(struct qlcnic_adapter *adapter, bool op_type)
  1878. {
  1879. int i, index, err;
  1880. u8 max_ints;
  1881. u32 val, temp, type;
  1882. struct qlcnic_cmd_args cmd;
  1883. max_ints = adapter->ahw->num_msix - 1;
  1884. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTRPT);
  1885. cmd.req.arg[1] = max_ints;
  1886. for (i = 0, index = 2; i < max_ints; i++) {
  1887. type = op_type ? QLCNIC_INTRPT_ADD : QLCNIC_INTRPT_DEL;
  1888. val = type | (adapter->ahw->intr_tbl[i].type << 4);
  1889. if (adapter->ahw->intr_tbl[i].type == QLCNIC_INTRPT_MSIX)
  1890. val |= (adapter->ahw->intr_tbl[i].id << 16);
  1891. cmd.req.arg[index++] = val;
  1892. }
  1893. err = qlcnic_issue_cmd(adapter, &cmd);
  1894. if (err) {
  1895. dev_err(&adapter->pdev->dev,
  1896. "Failed to configure interrupts 0x%x\n", err);
  1897. goto out;
  1898. }
  1899. max_ints = cmd.rsp.arg[1];
  1900. for (i = 0, index = 2; i < max_ints; i++, index += 2) {
  1901. val = cmd.rsp.arg[index];
  1902. if (LSB(val)) {
  1903. dev_info(&adapter->pdev->dev,
  1904. "Can't configure interrupt %d\n",
  1905. adapter->ahw->intr_tbl[i].id);
  1906. continue;
  1907. }
  1908. if (op_type) {
  1909. adapter->ahw->intr_tbl[i].id = MSW(val);
  1910. adapter->ahw->intr_tbl[i].enabled = 1;
  1911. temp = cmd.rsp.arg[index + 1];
  1912. adapter->ahw->intr_tbl[i].src = temp;
  1913. } else {
  1914. adapter->ahw->intr_tbl[i].id = i;
  1915. adapter->ahw->intr_tbl[i].enabled = 0;
  1916. adapter->ahw->intr_tbl[i].src = 0;
  1917. }
  1918. }
  1919. out:
  1920. qlcnic_free_mbx_args(&cmd);
  1921. return err;
  1922. }
  1923. int qlcnic_83xx_lock_flash(struct qlcnic_adapter *adapter)
  1924. {
  1925. int id, timeout = 0;
  1926. u32 status = 0;
  1927. while (status == 0) {
  1928. status = QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_LOCK);
  1929. if (status)
  1930. break;
  1931. if (++timeout >= QLC_83XX_FLASH_LOCK_TIMEOUT) {
  1932. id = QLC_SHARED_REG_RD32(adapter,
  1933. QLCNIC_FLASH_LOCK_OWNER);
  1934. dev_err(&adapter->pdev->dev,
  1935. "%s: failed, lock held by %d\n", __func__, id);
  1936. return -EIO;
  1937. }
  1938. usleep_range(1000, 2000);
  1939. }
  1940. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, adapter->portnum);
  1941. return 0;
  1942. }
  1943. void qlcnic_83xx_unlock_flash(struct qlcnic_adapter *adapter)
  1944. {
  1945. QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_UNLOCK);
  1946. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, 0xFF);
  1947. }
  1948. int qlcnic_83xx_lockless_flash_read32(struct qlcnic_adapter *adapter,
  1949. u32 flash_addr, u8 *p_data,
  1950. int count)
  1951. {
  1952. int i, ret;
  1953. u32 word, range, flash_offset, addr = flash_addr;
  1954. ulong indirect_add, direct_window;
  1955. flash_offset = addr & (QLCNIC_FLASH_SECTOR_SIZE - 1);
  1956. if (addr & 0x3) {
  1957. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  1958. return -EIO;
  1959. }
  1960. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_DIRECT_WINDOW,
  1961. (addr));
  1962. range = flash_offset + (count * sizeof(u32));
  1963. /* Check if data is spread across multiple sectors */
  1964. if (range > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  1965. /* Multi sector read */
  1966. for (i = 0; i < count; i++) {
  1967. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  1968. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  1969. indirect_add);
  1970. if (ret == -EIO)
  1971. return -EIO;
  1972. word = ret;
  1973. *(u32 *)p_data = word;
  1974. p_data = p_data + 4;
  1975. addr = addr + 4;
  1976. flash_offset = flash_offset + 4;
  1977. if (flash_offset > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  1978. direct_window = QLC_83XX_FLASH_DIRECT_WINDOW;
  1979. /* This write is needed once for each sector */
  1980. qlcnic_83xx_wrt_reg_indirect(adapter,
  1981. direct_window,
  1982. (addr));
  1983. flash_offset = 0;
  1984. }
  1985. }
  1986. } else {
  1987. /* Single sector read */
  1988. for (i = 0; i < count; i++) {
  1989. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  1990. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  1991. indirect_add);
  1992. if (ret == -EIO)
  1993. return -EIO;
  1994. word = ret;
  1995. *(u32 *)p_data = word;
  1996. p_data = p_data + 4;
  1997. addr = addr + 4;
  1998. }
  1999. }
  2000. return 0;
  2001. }
  2002. static int qlcnic_83xx_poll_flash_status_reg(struct qlcnic_adapter *adapter)
  2003. {
  2004. u32 status;
  2005. int retries = QLC_83XX_FLASH_READ_RETRY_COUNT;
  2006. do {
  2007. status = qlcnic_83xx_rd_reg_indirect(adapter,
  2008. QLC_83XX_FLASH_STATUS);
  2009. if ((status & QLC_83XX_FLASH_STATUS_READY) ==
  2010. QLC_83XX_FLASH_STATUS_READY)
  2011. break;
  2012. msleep(QLC_83XX_FLASH_STATUS_REG_POLL_DELAY);
  2013. } while (--retries);
  2014. if (!retries)
  2015. return -EIO;
  2016. return 0;
  2017. }
  2018. int qlcnic_83xx_enable_flash_write(struct qlcnic_adapter *adapter)
  2019. {
  2020. int ret;
  2021. u32 cmd;
  2022. cmd = adapter->ahw->fdt.write_statusreg_cmd;
  2023. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2024. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG | cmd));
  2025. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2026. adapter->ahw->fdt.write_enable_bits);
  2027. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2028. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2029. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2030. if (ret)
  2031. return -EIO;
  2032. return 0;
  2033. }
  2034. int qlcnic_83xx_disable_flash_write(struct qlcnic_adapter *adapter)
  2035. {
  2036. int ret;
  2037. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2038. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG |
  2039. adapter->ahw->fdt.write_statusreg_cmd));
  2040. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2041. adapter->ahw->fdt.write_disable_bits);
  2042. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2043. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2044. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2045. if (ret)
  2046. return -EIO;
  2047. return 0;
  2048. }
  2049. int qlcnic_83xx_read_flash_mfg_id(struct qlcnic_adapter *adapter)
  2050. {
  2051. int ret, mfg_id;
  2052. if (qlcnic_83xx_lock_flash(adapter))
  2053. return -EIO;
  2054. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2055. QLC_83XX_FLASH_FDT_READ_MFG_ID_VAL);
  2056. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2057. QLC_83XX_FLASH_READ_CTRL);
  2058. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2059. if (ret) {
  2060. qlcnic_83xx_unlock_flash(adapter);
  2061. return -EIO;
  2062. }
  2063. mfg_id = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_RDDATA);
  2064. if (mfg_id == -EIO)
  2065. return -EIO;
  2066. adapter->flash_mfg_id = (mfg_id & 0xFF);
  2067. qlcnic_83xx_unlock_flash(adapter);
  2068. return 0;
  2069. }
  2070. int qlcnic_83xx_read_flash_descriptor_table(struct qlcnic_adapter *adapter)
  2071. {
  2072. int count, fdt_size, ret = 0;
  2073. fdt_size = sizeof(struct qlcnic_fdt);
  2074. count = fdt_size / sizeof(u32);
  2075. if (qlcnic_83xx_lock_flash(adapter))
  2076. return -EIO;
  2077. memset(&adapter->ahw->fdt, 0, fdt_size);
  2078. ret = qlcnic_83xx_lockless_flash_read32(adapter, QLCNIC_FDT_LOCATION,
  2079. (u8 *)&adapter->ahw->fdt,
  2080. count);
  2081. qlcnic_83xx_unlock_flash(adapter);
  2082. return ret;
  2083. }
  2084. int qlcnic_83xx_erase_flash_sector(struct qlcnic_adapter *adapter,
  2085. u32 sector_start_addr)
  2086. {
  2087. u32 reversed_addr, addr1, addr2, cmd;
  2088. int ret = -EIO;
  2089. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2090. return -EIO;
  2091. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2092. ret = qlcnic_83xx_enable_flash_write(adapter);
  2093. if (ret) {
  2094. qlcnic_83xx_unlock_flash(adapter);
  2095. dev_err(&adapter->pdev->dev,
  2096. "%s failed at %d\n",
  2097. __func__, __LINE__);
  2098. return ret;
  2099. }
  2100. }
  2101. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2102. if (ret) {
  2103. qlcnic_83xx_unlock_flash(adapter);
  2104. dev_err(&adapter->pdev->dev,
  2105. "%s: failed at %d\n", __func__, __LINE__);
  2106. return -EIO;
  2107. }
  2108. addr1 = (sector_start_addr & 0xFF) << 16;
  2109. addr2 = (sector_start_addr & 0xFF0000) >> 16;
  2110. reversed_addr = addr1 | addr2;
  2111. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2112. reversed_addr);
  2113. cmd = QLC_83XX_FLASH_FDT_ERASE_DEF_SIG | adapter->ahw->fdt.erase_cmd;
  2114. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id)
  2115. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, cmd);
  2116. else
  2117. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2118. QLC_83XX_FLASH_OEM_ERASE_SIG);
  2119. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2120. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2121. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2122. if (ret) {
  2123. qlcnic_83xx_unlock_flash(adapter);
  2124. dev_err(&adapter->pdev->dev,
  2125. "%s: failed at %d\n", __func__, __LINE__);
  2126. return -EIO;
  2127. }
  2128. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2129. ret = qlcnic_83xx_disable_flash_write(adapter);
  2130. if (ret) {
  2131. qlcnic_83xx_unlock_flash(adapter);
  2132. dev_err(&adapter->pdev->dev,
  2133. "%s: failed at %d\n", __func__, __LINE__);
  2134. return ret;
  2135. }
  2136. }
  2137. qlcnic_83xx_unlock_flash(adapter);
  2138. return 0;
  2139. }
  2140. int qlcnic_83xx_flash_write32(struct qlcnic_adapter *adapter, u32 addr,
  2141. u32 *p_data)
  2142. {
  2143. int ret = -EIO;
  2144. u32 addr1 = 0x00800000 | (addr >> 2);
  2145. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, addr1);
  2146. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data);
  2147. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2148. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2149. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2150. if (ret) {
  2151. dev_err(&adapter->pdev->dev,
  2152. "%s: failed at %d\n", __func__, __LINE__);
  2153. return -EIO;
  2154. }
  2155. return 0;
  2156. }
  2157. int qlcnic_83xx_flash_bulk_write(struct qlcnic_adapter *adapter, u32 addr,
  2158. u32 *p_data, int count)
  2159. {
  2160. u32 temp;
  2161. int ret = -EIO;
  2162. if ((count < QLC_83XX_FLASH_WRITE_MIN) ||
  2163. (count > QLC_83XX_FLASH_WRITE_MAX)) {
  2164. dev_err(&adapter->pdev->dev,
  2165. "%s: Invalid word count\n", __func__);
  2166. return -EIO;
  2167. }
  2168. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2169. QLC_83XX_FLASH_SPI_CONTROL);
  2170. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_SPI_CONTROL,
  2171. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2172. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2173. QLC_83XX_FLASH_ADDR_TEMP_VAL);
  2174. /* First DWORD write */
  2175. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2176. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2177. QLC_83XX_FLASH_FIRST_MS_PATTERN);
  2178. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2179. if (ret) {
  2180. dev_err(&adapter->pdev->dev,
  2181. "%s: failed at %d\n", __func__, __LINE__);
  2182. return -EIO;
  2183. }
  2184. count--;
  2185. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2186. QLC_83XX_FLASH_ADDR_SECOND_TEMP_VAL);
  2187. /* Second to N-1 DWORD writes */
  2188. while (count != 1) {
  2189. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2190. *p_data++);
  2191. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2192. QLC_83XX_FLASH_SECOND_MS_PATTERN);
  2193. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2194. if (ret) {
  2195. dev_err(&adapter->pdev->dev,
  2196. "%s: failed at %d\n", __func__, __LINE__);
  2197. return -EIO;
  2198. }
  2199. count--;
  2200. }
  2201. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2202. QLC_83XX_FLASH_ADDR_TEMP_VAL |
  2203. (addr >> 2));
  2204. /* Last DWORD write */
  2205. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2206. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2207. QLC_83XX_FLASH_LAST_MS_PATTERN);
  2208. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2209. if (ret) {
  2210. dev_err(&adapter->pdev->dev,
  2211. "%s: failed at %d\n", __func__, __LINE__);
  2212. return -EIO;
  2213. }
  2214. ret = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_SPI_STATUS);
  2215. if ((ret & QLC_83XX_FLASH_SPI_CTRL) == QLC_83XX_FLASH_SPI_CTRL) {
  2216. dev_err(&adapter->pdev->dev, "%s: failed at %d\n",
  2217. __func__, __LINE__);
  2218. /* Operation failed, clear error bit */
  2219. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2220. QLC_83XX_FLASH_SPI_CONTROL);
  2221. qlcnic_83xx_wrt_reg_indirect(adapter,
  2222. QLC_83XX_FLASH_SPI_CONTROL,
  2223. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2224. }
  2225. return 0;
  2226. }
  2227. static void qlcnic_83xx_recover_driver_lock(struct qlcnic_adapter *adapter)
  2228. {
  2229. u32 val, id;
  2230. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2231. /* Check if recovery need to be performed by the calling function */
  2232. if ((val & QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK) == 0) {
  2233. val = val & ~0x3F;
  2234. val = val | ((adapter->portnum << 2) |
  2235. QLC_83XX_NEED_DRV_LOCK_RECOVERY);
  2236. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2237. dev_info(&adapter->pdev->dev,
  2238. "%s: lock recovery initiated\n", __func__);
  2239. msleep(QLC_83XX_DRV_LOCK_RECOVERY_DELAY);
  2240. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2241. id = ((val >> 2) & 0xF);
  2242. if (id == adapter->portnum) {
  2243. val = val & ~QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK;
  2244. val = val | QLC_83XX_DRV_LOCK_RECOVERY_IN_PROGRESS;
  2245. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2246. /* Force release the lock */
  2247. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2248. /* Clear recovery bits */
  2249. val = val & ~0x3F;
  2250. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2251. dev_info(&adapter->pdev->dev,
  2252. "%s: lock recovery completed\n", __func__);
  2253. } else {
  2254. dev_info(&adapter->pdev->dev,
  2255. "%s: func %d to resume lock recovery process\n",
  2256. __func__, id);
  2257. }
  2258. } else {
  2259. dev_info(&adapter->pdev->dev,
  2260. "%s: lock recovery initiated by other functions\n",
  2261. __func__);
  2262. }
  2263. }
  2264. int qlcnic_83xx_lock_driver(struct qlcnic_adapter *adapter)
  2265. {
  2266. u32 lock_alive_counter, val, id, i = 0, status = 0, temp = 0;
  2267. int max_attempt = 0;
  2268. while (status == 0) {
  2269. status = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK);
  2270. if (status)
  2271. break;
  2272. msleep(QLC_83XX_DRV_LOCK_WAIT_DELAY);
  2273. i++;
  2274. if (i == 1)
  2275. temp = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2276. if (i == QLC_83XX_DRV_LOCK_WAIT_COUNTER) {
  2277. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2278. if (val == temp) {
  2279. id = val & 0xFF;
  2280. dev_info(&adapter->pdev->dev,
  2281. "%s: lock to be recovered from %d\n",
  2282. __func__, id);
  2283. qlcnic_83xx_recover_driver_lock(adapter);
  2284. i = 0;
  2285. max_attempt++;
  2286. } else {
  2287. dev_err(&adapter->pdev->dev,
  2288. "%s: failed to get lock\n", __func__);
  2289. return -EIO;
  2290. }
  2291. }
  2292. /* Force exit from while loop after few attempts */
  2293. if (max_attempt == QLC_83XX_MAX_DRV_LOCK_RECOVERY_ATTEMPT) {
  2294. dev_err(&adapter->pdev->dev,
  2295. "%s: failed to get lock\n", __func__);
  2296. return -EIO;
  2297. }
  2298. }
  2299. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2300. lock_alive_counter = val >> 8;
  2301. lock_alive_counter++;
  2302. val = lock_alive_counter << 8 | adapter->portnum;
  2303. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2304. return 0;
  2305. }
  2306. void qlcnic_83xx_unlock_driver(struct qlcnic_adapter *adapter)
  2307. {
  2308. u32 val, lock_alive_counter, id;
  2309. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2310. id = val & 0xFF;
  2311. lock_alive_counter = val >> 8;
  2312. if (id != adapter->portnum)
  2313. dev_err(&adapter->pdev->dev,
  2314. "%s:Warning func %d is unlocking lock owned by %d\n",
  2315. __func__, adapter->portnum, id);
  2316. val = (lock_alive_counter << 8) | 0xFF;
  2317. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2318. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2319. }
  2320. int qlcnic_83xx_ms_mem_write128(struct qlcnic_adapter *adapter, u64 addr,
  2321. u32 *data, u32 count)
  2322. {
  2323. int i, j, ret = 0;
  2324. u32 temp;
  2325. /* Check alignment */
  2326. if (addr & 0xF)
  2327. return -EIO;
  2328. mutex_lock(&adapter->ahw->mem_lock);
  2329. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_HI, 0);
  2330. for (i = 0; i < count; i++, addr += 16) {
  2331. if (!((ADDR_IN_RANGE(addr, QLCNIC_ADDR_QDR_NET,
  2332. QLCNIC_ADDR_QDR_NET_MAX)) ||
  2333. (ADDR_IN_RANGE(addr, QLCNIC_ADDR_DDR_NET,
  2334. QLCNIC_ADDR_DDR_NET_MAX)))) {
  2335. mutex_unlock(&adapter->ahw->mem_lock);
  2336. return -EIO;
  2337. }
  2338. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_LO, addr);
  2339. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_LO,
  2340. *data++);
  2341. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_HI,
  2342. *data++);
  2343. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_ULO,
  2344. *data++);
  2345. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_UHI,
  2346. *data++);
  2347. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2348. QLCNIC_TA_WRITE_ENABLE);
  2349. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2350. QLCNIC_TA_WRITE_START);
  2351. for (j = 0; j < MAX_CTL_CHECK; j++) {
  2352. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2353. QLCNIC_MS_CTRL);
  2354. if ((temp & TA_CTL_BUSY) == 0)
  2355. break;
  2356. }
  2357. /* Status check failure */
  2358. if (j >= MAX_CTL_CHECK) {
  2359. printk_ratelimited(KERN_WARNING
  2360. "MS memory write failed\n");
  2361. mutex_unlock(&adapter->ahw->mem_lock);
  2362. return -EIO;
  2363. }
  2364. }
  2365. mutex_unlock(&adapter->ahw->mem_lock);
  2366. return ret;
  2367. }
  2368. int qlcnic_83xx_flash_read32(struct qlcnic_adapter *adapter, u32 flash_addr,
  2369. u8 *p_data, int count)
  2370. {
  2371. int i, ret;
  2372. u32 word, addr = flash_addr;
  2373. ulong indirect_addr;
  2374. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2375. return -EIO;
  2376. if (addr & 0x3) {
  2377. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2378. qlcnic_83xx_unlock_flash(adapter);
  2379. return -EIO;
  2380. }
  2381. for (i = 0; i < count; i++) {
  2382. if (qlcnic_83xx_wrt_reg_indirect(adapter,
  2383. QLC_83XX_FLASH_DIRECT_WINDOW,
  2384. (addr))) {
  2385. qlcnic_83xx_unlock_flash(adapter);
  2386. return -EIO;
  2387. }
  2388. indirect_addr = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2389. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  2390. indirect_addr);
  2391. if (ret == -EIO)
  2392. return -EIO;
  2393. word = ret;
  2394. *(u32 *)p_data = word;
  2395. p_data = p_data + 4;
  2396. addr = addr + 4;
  2397. }
  2398. qlcnic_83xx_unlock_flash(adapter);
  2399. return 0;
  2400. }
  2401. int qlcnic_83xx_test_link(struct qlcnic_adapter *adapter)
  2402. {
  2403. int err;
  2404. u32 config = 0, state;
  2405. struct qlcnic_cmd_args cmd;
  2406. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2407. state = readl(ahw->pci_base0 + QLC_83XX_LINK_STATE(ahw->pci_func));
  2408. if (!QLC_83xx_FUNC_VAL(state, ahw->pci_func)) {
  2409. dev_info(&adapter->pdev->dev, "link state down\n");
  2410. return config;
  2411. }
  2412. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_STATUS);
  2413. err = qlcnic_issue_cmd(adapter, &cmd);
  2414. if (err) {
  2415. dev_info(&adapter->pdev->dev,
  2416. "Get Link Status Command failed: 0x%x\n", err);
  2417. goto out;
  2418. } else {
  2419. config = cmd.rsp.arg[1];
  2420. switch (QLC_83XX_CURRENT_LINK_SPEED(config)) {
  2421. case QLC_83XX_10M_LINK:
  2422. ahw->link_speed = SPEED_10;
  2423. break;
  2424. case QLC_83XX_100M_LINK:
  2425. ahw->link_speed = SPEED_100;
  2426. break;
  2427. case QLC_83XX_1G_LINK:
  2428. ahw->link_speed = SPEED_1000;
  2429. break;
  2430. case QLC_83XX_10G_LINK:
  2431. ahw->link_speed = SPEED_10000;
  2432. break;
  2433. default:
  2434. ahw->link_speed = 0;
  2435. break;
  2436. }
  2437. config = cmd.rsp.arg[3];
  2438. if (config & 1)
  2439. err = 1;
  2440. }
  2441. out:
  2442. qlcnic_free_mbx_args(&cmd);
  2443. return config;
  2444. }
  2445. int qlcnic_83xx_get_settings(struct qlcnic_adapter *adapter)
  2446. {
  2447. u32 config = 0;
  2448. int status = 0;
  2449. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2450. /* Get port configuration info */
  2451. status = qlcnic_83xx_get_port_info(adapter);
  2452. /* Get Link Status related info */
  2453. config = qlcnic_83xx_test_link(adapter);
  2454. ahw->module_type = QLC_83XX_SFP_MODULE_TYPE(config);
  2455. /* hard code until there is a way to get it from flash */
  2456. ahw->board_type = QLCNIC_BRDTYPE_83XX_10G;
  2457. return status;
  2458. }
  2459. int qlcnic_83xx_set_settings(struct qlcnic_adapter *adapter,
  2460. struct ethtool_cmd *ecmd)
  2461. {
  2462. int status = 0;
  2463. u32 config = adapter->ahw->port_config;
  2464. if (ecmd->autoneg)
  2465. adapter->ahw->port_config |= BIT_15;
  2466. switch (ethtool_cmd_speed(ecmd)) {
  2467. case SPEED_10:
  2468. adapter->ahw->port_config |= BIT_8;
  2469. break;
  2470. case SPEED_100:
  2471. adapter->ahw->port_config |= BIT_9;
  2472. break;
  2473. case SPEED_1000:
  2474. adapter->ahw->port_config |= BIT_10;
  2475. break;
  2476. case SPEED_10000:
  2477. adapter->ahw->port_config |= BIT_11;
  2478. break;
  2479. default:
  2480. return -EINVAL;
  2481. }
  2482. status = qlcnic_83xx_set_port_config(adapter);
  2483. if (status) {
  2484. dev_info(&adapter->pdev->dev,
  2485. "Faild to Set Link Speed and autoneg.\n");
  2486. adapter->ahw->port_config = config;
  2487. }
  2488. return status;
  2489. }
  2490. static inline u64 *qlcnic_83xx_copy_stats(struct qlcnic_cmd_args *cmd,
  2491. u64 *data, int index)
  2492. {
  2493. u32 low, hi;
  2494. u64 val;
  2495. low = cmd->rsp.arg[index];
  2496. hi = cmd->rsp.arg[index + 1];
  2497. val = (((u64) low) | (((u64) hi) << 32));
  2498. *data++ = val;
  2499. return data;
  2500. }
  2501. static u64 *qlcnic_83xx_fill_stats(struct qlcnic_adapter *adapter,
  2502. struct qlcnic_cmd_args *cmd, u64 *data,
  2503. int type, int *ret)
  2504. {
  2505. int err, k, total_regs;
  2506. *ret = 0;
  2507. err = qlcnic_issue_cmd(adapter, cmd);
  2508. if (err != QLCNIC_RCODE_SUCCESS) {
  2509. dev_info(&adapter->pdev->dev,
  2510. "Error in get statistics mailbox command\n");
  2511. *ret = -EIO;
  2512. return data;
  2513. }
  2514. total_regs = cmd->rsp.num;
  2515. switch (type) {
  2516. case QLC_83XX_STAT_MAC:
  2517. /* fill in MAC tx counters */
  2518. for (k = 2; k < 28; k += 2)
  2519. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2520. /* skip 24 bytes of reserved area */
  2521. /* fill in MAC rx counters */
  2522. for (k += 6; k < 60; k += 2)
  2523. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2524. /* skip 24 bytes of reserved area */
  2525. /* fill in MAC rx frame stats */
  2526. for (k += 6; k < 80; k += 2)
  2527. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2528. break;
  2529. case QLC_83XX_STAT_RX:
  2530. for (k = 2; k < 8; k += 2)
  2531. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2532. /* skip 8 bytes of reserved data */
  2533. for (k += 2; k < 24; k += 2)
  2534. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2535. /* skip 8 bytes containing RE1FBQ error data */
  2536. for (k += 2; k < total_regs; k += 2)
  2537. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2538. break;
  2539. case QLC_83XX_STAT_TX:
  2540. for (k = 2; k < 10; k += 2)
  2541. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2542. /* skip 8 bytes of reserved data */
  2543. for (k += 2; k < total_regs; k += 2)
  2544. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2545. break;
  2546. default:
  2547. dev_warn(&adapter->pdev->dev, "Unknown get statistics mode\n");
  2548. *ret = -EIO;
  2549. }
  2550. return data;
  2551. }
  2552. void qlcnic_83xx_get_stats(struct qlcnic_adapter *adapter, u64 *data)
  2553. {
  2554. struct qlcnic_cmd_args cmd;
  2555. int ret = 0;
  2556. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_STATISTICS);
  2557. /* Get Tx stats */
  2558. cmd.req.arg[1] = BIT_1 | (adapter->tx_ring->ctx_id << 16);
  2559. cmd.rsp.num = QLC_83XX_TX_STAT_REGS;
  2560. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2561. QLC_83XX_STAT_TX, &ret);
  2562. if (ret) {
  2563. dev_info(&adapter->pdev->dev, "Error getting MAC stats\n");
  2564. goto out;
  2565. }
  2566. /* Get MAC stats */
  2567. cmd.req.arg[1] = BIT_2 | (adapter->portnum << 16);
  2568. cmd.rsp.num = QLC_83XX_MAC_STAT_REGS;
  2569. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2570. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2571. QLC_83XX_STAT_MAC, &ret);
  2572. if (ret) {
  2573. dev_info(&adapter->pdev->dev,
  2574. "Error getting Rx stats\n");
  2575. goto out;
  2576. }
  2577. /* Get Rx stats */
  2578. cmd.req.arg[1] = adapter->recv_ctx->context_id << 16;
  2579. cmd.rsp.num = QLC_83XX_RX_STAT_REGS;
  2580. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2581. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2582. QLC_83XX_STAT_RX, &ret);
  2583. if (ret)
  2584. dev_info(&adapter->pdev->dev,
  2585. "Error getting Tx stats\n");
  2586. out:
  2587. qlcnic_free_mbx_args(&cmd);
  2588. }
  2589. int qlcnic_83xx_reg_test(struct qlcnic_adapter *adapter)
  2590. {
  2591. u32 major, minor, sub;
  2592. major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  2593. minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  2594. sub = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  2595. if (adapter->fw_version != QLCNIC_VERSION_CODE(major, minor, sub)) {
  2596. dev_info(&adapter->pdev->dev, "%s: Reg test failed\n",
  2597. __func__);
  2598. return 1;
  2599. }
  2600. return 0;
  2601. }
  2602. int qlcnic_83xx_get_regs_len(struct qlcnic_adapter *adapter)
  2603. {
  2604. return (ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl) *
  2605. sizeof(adapter->ahw->ext_reg_tbl)) +
  2606. (ARRAY_SIZE(qlcnic_83xx_reg_tbl) +
  2607. sizeof(adapter->ahw->reg_tbl));
  2608. }
  2609. int qlcnic_83xx_get_registers(struct qlcnic_adapter *adapter, u32 *regs_buff)
  2610. {
  2611. int i, j = 0;
  2612. for (i = QLCNIC_DEV_INFO_SIZE + 1;
  2613. j < ARRAY_SIZE(qlcnic_83xx_reg_tbl); i++, j++)
  2614. regs_buff[i] = QLC_SHARED_REG_RD32(adapter, j);
  2615. for (j = 0; j < ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl); j++)
  2616. regs_buff[i++] = QLCRDX(adapter->ahw, j);
  2617. return i;
  2618. }
  2619. int qlcnic_83xx_interrupt_test(struct net_device *netdev)
  2620. {
  2621. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  2622. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2623. struct qlcnic_cmd_args cmd;
  2624. u32 data;
  2625. u16 intrpt_id, id;
  2626. u8 val;
  2627. int ret, max_sds_rings = adapter->max_sds_rings;
  2628. if (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  2629. return -EIO;
  2630. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_INTERRUPT_TEST);
  2631. if (ret)
  2632. goto fail_diag_irq;
  2633. ahw->diag_cnt = 0;
  2634. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INTRPT_TEST);
  2635. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  2636. intrpt_id = ahw->intr_tbl[0].id;
  2637. else
  2638. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  2639. cmd.req.arg[1] = 1;
  2640. cmd.req.arg[2] = intrpt_id;
  2641. cmd.req.arg[3] = BIT_0;
  2642. ret = qlcnic_issue_cmd(adapter, &cmd);
  2643. data = cmd.rsp.arg[2];
  2644. id = LSW(data);
  2645. val = LSB(MSW(data));
  2646. if (id != intrpt_id)
  2647. dev_info(&adapter->pdev->dev,
  2648. "Interrupt generated: 0x%x, requested:0x%x\n",
  2649. id, intrpt_id);
  2650. if (val)
  2651. dev_err(&adapter->pdev->dev,
  2652. "Interrupt test error: 0x%x\n", val);
  2653. if (ret)
  2654. goto done;
  2655. msleep(20);
  2656. ret = !ahw->diag_cnt;
  2657. done:
  2658. qlcnic_free_mbx_args(&cmd);
  2659. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  2660. fail_diag_irq:
  2661. adapter->max_sds_rings = max_sds_rings;
  2662. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  2663. return ret;
  2664. }
  2665. void qlcnic_83xx_get_pauseparam(struct qlcnic_adapter *adapter,
  2666. struct ethtool_pauseparam *pause)
  2667. {
  2668. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2669. int status = 0;
  2670. u32 config;
  2671. status = qlcnic_83xx_get_port_config(adapter);
  2672. if (status) {
  2673. dev_err(&adapter->pdev->dev,
  2674. "%s: Get Pause Config failed\n", __func__);
  2675. return;
  2676. }
  2677. config = ahw->port_config;
  2678. if (config & QLC_83XX_CFG_STD_PAUSE) {
  2679. if (config & QLC_83XX_CFG_STD_TX_PAUSE)
  2680. pause->tx_pause = 1;
  2681. if (config & QLC_83XX_CFG_STD_RX_PAUSE)
  2682. pause->rx_pause = 1;
  2683. }
  2684. if (QLC_83XX_AUTONEG(config))
  2685. pause->autoneg = 1;
  2686. }
  2687. int qlcnic_83xx_set_pauseparam(struct qlcnic_adapter *adapter,
  2688. struct ethtool_pauseparam *pause)
  2689. {
  2690. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2691. int status = 0;
  2692. u32 config;
  2693. status = qlcnic_83xx_get_port_config(adapter);
  2694. if (status) {
  2695. dev_err(&adapter->pdev->dev,
  2696. "%s: Get Pause Config failed.\n", __func__);
  2697. return status;
  2698. }
  2699. config = ahw->port_config;
  2700. if (ahw->port_type == QLCNIC_GBE) {
  2701. if (pause->autoneg)
  2702. ahw->port_config |= QLC_83XX_ENABLE_AUTONEG;
  2703. if (!pause->autoneg)
  2704. ahw->port_config &= ~QLC_83XX_ENABLE_AUTONEG;
  2705. } else if ((ahw->port_type == QLCNIC_XGBE) && (pause->autoneg)) {
  2706. return -EOPNOTSUPP;
  2707. }
  2708. if (!(config & QLC_83XX_CFG_STD_PAUSE))
  2709. ahw->port_config |= QLC_83XX_CFG_STD_PAUSE;
  2710. if (pause->rx_pause && pause->tx_pause) {
  2711. ahw->port_config |= QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2712. } else if (pause->rx_pause && !pause->tx_pause) {
  2713. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_PAUSE;
  2714. ahw->port_config |= QLC_83XX_CFG_STD_RX_PAUSE;
  2715. } else if (pause->tx_pause && !pause->rx_pause) {
  2716. ahw->port_config &= ~QLC_83XX_CFG_STD_RX_PAUSE;
  2717. ahw->port_config |= QLC_83XX_CFG_STD_TX_PAUSE;
  2718. } else if (!pause->rx_pause && !pause->tx_pause) {
  2719. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2720. }
  2721. status = qlcnic_83xx_set_port_config(adapter);
  2722. if (status) {
  2723. dev_err(&adapter->pdev->dev,
  2724. "%s: Set Pause Config failed.\n", __func__);
  2725. ahw->port_config = config;
  2726. }
  2727. return status;
  2728. }
  2729. static int qlcnic_83xx_read_flash_status_reg(struct qlcnic_adapter *adapter)
  2730. {
  2731. int ret;
  2732. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2733. QLC_83XX_FLASH_OEM_READ_SIG);
  2734. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2735. QLC_83XX_FLASH_READ_CTRL);
  2736. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2737. if (ret)
  2738. return -EIO;
  2739. ret = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_RDDATA);
  2740. return ret & 0xFF;
  2741. }
  2742. int qlcnic_83xx_flash_test(struct qlcnic_adapter *adapter)
  2743. {
  2744. int status;
  2745. status = qlcnic_83xx_read_flash_status_reg(adapter);
  2746. if (status == -EIO) {
  2747. dev_info(&adapter->pdev->dev, "%s: EEPROM test failed.\n",
  2748. __func__);
  2749. return 1;
  2750. }
  2751. return 0;
  2752. }