rv770.c 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/slab.h>
  31. #include <drm/drmP.h>
  32. #include "radeon.h"
  33. #include "radeon_asic.h"
  34. #include <drm/radeon_drm.h>
  35. #include "rv770d.h"
  36. #include "atom.h"
  37. #include "avivod.h"
  38. #define R700_PFP_UCODE_SIZE 848
  39. #define R700_PM4_UCODE_SIZE 1360
  40. static void rv770_gpu_init(struct radeon_device *rdev);
  41. void rv770_fini(struct radeon_device *rdev);
  42. static void rv770_pcie_gen2_enable(struct radeon_device *rdev);
  43. int evergreen_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
  44. static int rv770_uvd_calc_post_div(unsigned target_freq,
  45. unsigned vco_freq,
  46. unsigned *div)
  47. {
  48. /* Fclk = Fvco / PDIV */
  49. *div = vco_freq / target_freq;
  50. /* we alway need a frequency less than or equal the target */
  51. if ((vco_freq / *div) > target_freq)
  52. *div += 1;
  53. /* out of range ? */
  54. if (*div > 30)
  55. return -1; /* forget it */
  56. *div -= 1;
  57. return vco_freq / (*div + 1);
  58. }
  59. static int rv770_uvd_send_upll_ctlreq(struct radeon_device *rdev)
  60. {
  61. unsigned i;
  62. /* assert UPLL_CTLREQ */
  63. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_CTLREQ_MASK, ~UPLL_CTLREQ_MASK);
  64. /* wait for CTLACK and CTLACK2 to get asserted */
  65. for (i = 0; i < 100; ++i) {
  66. uint32_t mask = UPLL_CTLACK_MASK | UPLL_CTLACK2_MASK;
  67. if ((RREG32(CG_UPLL_FUNC_CNTL) & mask) == mask)
  68. break;
  69. mdelay(10);
  70. }
  71. if (i == 100)
  72. return -ETIMEDOUT;
  73. /* deassert UPLL_CTLREQ */
  74. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_CTLREQ_MASK);
  75. return 0;
  76. }
  77. int rv770_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  78. {
  79. /* start off with something large */
  80. int optimal_diff_score = 0x7FFFFFF;
  81. unsigned optimal_fb_div = 0, optimal_vclk_div = 0;
  82. unsigned optimal_dclk_div = 0, optimal_vco_freq = 0;
  83. unsigned vco_freq, vco_min = 50000, vco_max = 160000;
  84. unsigned ref_freq = rdev->clock.spll.reference_freq;
  85. int r;
  86. /* RV740 uses evergreen uvd clk programming */
  87. if (rdev->family == CHIP_RV740)
  88. return evergreen_set_uvd_clocks(rdev, vclk, dclk);
  89. /* loop through vco from low to high */
  90. vco_min = max(max(vco_min, vclk), dclk);
  91. for (vco_freq = vco_min; vco_freq <= vco_max; vco_freq += 500) {
  92. uint64_t fb_div = (uint64_t)vco_freq * 43663;
  93. int calc_clk, diff_score, diff_vclk, diff_dclk;
  94. unsigned vclk_div, dclk_div;
  95. do_div(fb_div, ref_freq);
  96. fb_div |= 1;
  97. /* fb div out of range ? */
  98. if (fb_div > 0x03FFFFFF)
  99. break; /* it can oly get worse */
  100. /* calc vclk with current vco freq. */
  101. calc_clk = rv770_uvd_calc_post_div(vclk, vco_freq, &vclk_div);
  102. if (calc_clk == -1)
  103. break; /* vco is too big, it has to stop. */
  104. diff_vclk = vclk - calc_clk;
  105. /* calc dclk with current vco freq. */
  106. calc_clk = rv770_uvd_calc_post_div(dclk, vco_freq, &dclk_div);
  107. if (calc_clk == -1)
  108. break; /* vco is too big, it has to stop. */
  109. diff_dclk = dclk - calc_clk;
  110. /* determine if this vco setting is better than current optimal settings */
  111. diff_score = abs(diff_vclk) + abs(diff_dclk);
  112. if (diff_score < optimal_diff_score) {
  113. optimal_fb_div = fb_div;
  114. optimal_vclk_div = vclk_div;
  115. optimal_dclk_div = dclk_div;
  116. optimal_vco_freq = vco_freq;
  117. optimal_diff_score = diff_score;
  118. if (optimal_diff_score == 0)
  119. break; /* it can't get better than this */
  120. }
  121. }
  122. /* bypass vclk and dclk with bclk */
  123. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  124. VCLK_SRC_SEL(1) | DCLK_SRC_SEL(1),
  125. ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
  126. /* set UPLL_FB_DIV to 0x50000 */
  127. WREG32_P(CG_UPLL_FUNC_CNTL_3, UPLL_FB_DIV(0x50000), ~UPLL_FB_DIV_MASK);
  128. /* deassert UPLL_RESET */
  129. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_RESET_MASK);
  130. /* assert BYPASS EN and FB_DIV[0] <- ??? why? */
  131. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_BYPASS_EN_MASK, ~UPLL_BYPASS_EN_MASK);
  132. WREG32_P(CG_UPLL_FUNC_CNTL_3, UPLL_FB_DIV(1), ~UPLL_FB_DIV(1));
  133. r = rv770_uvd_send_upll_ctlreq(rdev);
  134. if (r)
  135. return r;
  136. /* assert PLL_RESET */
  137. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_RESET_MASK, ~UPLL_RESET_MASK);
  138. /* set the required FB_DIV, REF_DIV, Post divder values */
  139. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_REF_DIV(1), ~UPLL_REF_DIV_MASK);
  140. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  141. UPLL_SW_HILEN(optimal_vclk_div >> 1) |
  142. UPLL_SW_LOLEN((optimal_vclk_div >> 1) + (optimal_vclk_div & 1)) |
  143. UPLL_SW_HILEN2(optimal_dclk_div >> 1) |
  144. UPLL_SW_LOLEN2((optimal_dclk_div >> 1) + (optimal_dclk_div & 1)),
  145. ~UPLL_SW_MASK);
  146. WREG32_P(CG_UPLL_FUNC_CNTL_3, UPLL_FB_DIV(optimal_fb_div),
  147. ~UPLL_FB_DIV_MASK);
  148. /* give the PLL some time to settle */
  149. mdelay(15);
  150. /* deassert PLL_RESET */
  151. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_RESET_MASK);
  152. mdelay(15);
  153. /* deassert BYPASS EN and FB_DIV[0] <- ??? why? */
  154. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_BYPASS_EN_MASK);
  155. WREG32_P(CG_UPLL_FUNC_CNTL_3, 0, ~UPLL_FB_DIV(1));
  156. r = rv770_uvd_send_upll_ctlreq(rdev);
  157. if (r)
  158. return r;
  159. /* switch VCLK and DCLK selection */
  160. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  161. VCLK_SRC_SEL(2) | DCLK_SRC_SEL(2),
  162. ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
  163. mdelay(100);
  164. return 0;
  165. }
  166. #define PCIE_BUS_CLK 10000
  167. #define TCLK (PCIE_BUS_CLK / 10)
  168. /**
  169. * rv770_get_xclk - get the xclk
  170. *
  171. * @rdev: radeon_device pointer
  172. *
  173. * Returns the reference clock used by the gfx engine
  174. * (r7xx-cayman).
  175. */
  176. u32 rv770_get_xclk(struct radeon_device *rdev)
  177. {
  178. u32 reference_clock = rdev->clock.spll.reference_freq;
  179. u32 tmp = RREG32(CG_CLKPIN_CNTL);
  180. if (tmp & MUX_TCLK_TO_XCLK)
  181. return TCLK;
  182. if (tmp & XTALIN_DIVIDE)
  183. return reference_clock / 4;
  184. return reference_clock;
  185. }
  186. int rv770_uvd_resume(struct radeon_device *rdev)
  187. {
  188. uint64_t addr;
  189. uint32_t chip_id, size;
  190. int r;
  191. r = radeon_uvd_resume(rdev);
  192. if (r)
  193. return r;
  194. /* programm the VCPU memory controller bits 0-27 */
  195. addr = rdev->uvd.gpu_addr >> 3;
  196. size = RADEON_GPU_PAGE_ALIGN(rdev->uvd_fw->size + 4) >> 3;
  197. WREG32(UVD_VCPU_CACHE_OFFSET0, addr);
  198. WREG32(UVD_VCPU_CACHE_SIZE0, size);
  199. addr += size;
  200. size = RADEON_UVD_STACK_SIZE >> 3;
  201. WREG32(UVD_VCPU_CACHE_OFFSET1, addr);
  202. WREG32(UVD_VCPU_CACHE_SIZE1, size);
  203. addr += size;
  204. size = RADEON_UVD_HEAP_SIZE >> 3;
  205. WREG32(UVD_VCPU_CACHE_OFFSET2, addr);
  206. WREG32(UVD_VCPU_CACHE_SIZE2, size);
  207. /* bits 28-31 */
  208. addr = (rdev->uvd.gpu_addr >> 28) & 0xF;
  209. WREG32(UVD_LMI_ADDR_EXT, (addr << 12) | (addr << 0));
  210. /* bits 32-39 */
  211. addr = (rdev->uvd.gpu_addr >> 32) & 0xFF;
  212. WREG32(UVD_LMI_EXT40_ADDR, addr | (0x9 << 16) | (0x1 << 31));
  213. /* tell firmware which hardware it is running on */
  214. switch (rdev->family) {
  215. default:
  216. return -EINVAL;
  217. case CHIP_RV710:
  218. chip_id = 0x01000005;
  219. break;
  220. case CHIP_RV730:
  221. chip_id = 0x01000006;
  222. break;
  223. case CHIP_RV740:
  224. chip_id = 0x01000007;
  225. break;
  226. case CHIP_CYPRESS:
  227. case CHIP_HEMLOCK:
  228. chip_id = 0x01000008;
  229. break;
  230. case CHIP_JUNIPER:
  231. chip_id = 0x01000009;
  232. break;
  233. case CHIP_REDWOOD:
  234. chip_id = 0x0100000a;
  235. break;
  236. case CHIP_CEDAR:
  237. chip_id = 0x0100000b;
  238. break;
  239. case CHIP_SUMO:
  240. chip_id = 0x0100000c;
  241. break;
  242. case CHIP_SUMO2:
  243. chip_id = 0x0100000d;
  244. break;
  245. case CHIP_PALM:
  246. chip_id = 0x0100000e;
  247. break;
  248. case CHIP_CAYMAN:
  249. chip_id = 0x0100000f;
  250. break;
  251. case CHIP_BARTS:
  252. chip_id = 0x01000010;
  253. break;
  254. case CHIP_TURKS:
  255. chip_id = 0x01000011;
  256. break;
  257. case CHIP_CAICOS:
  258. chip_id = 0x01000012;
  259. break;
  260. case CHIP_TAHITI:
  261. chip_id = 0x01000014;
  262. break;
  263. case CHIP_VERDE:
  264. chip_id = 0x01000015;
  265. break;
  266. case CHIP_PITCAIRN:
  267. chip_id = 0x01000016;
  268. break;
  269. case CHIP_ARUBA:
  270. chip_id = 0x01000017;
  271. break;
  272. }
  273. WREG32(UVD_VCPU_CHIP_ID, chip_id);
  274. return 0;
  275. }
  276. u32 rv770_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  277. {
  278. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  279. u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
  280. int i;
  281. /* Lock the graphics update lock */
  282. tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
  283. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  284. /* update the scanout addresses */
  285. if (radeon_crtc->crtc_id) {
  286. WREG32(D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  287. WREG32(D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  288. } else {
  289. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  290. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  291. }
  292. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  293. (u32)crtc_base);
  294. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  295. (u32)crtc_base);
  296. /* Wait for update_pending to go high. */
  297. for (i = 0; i < rdev->usec_timeout; i++) {
  298. if (RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING)
  299. break;
  300. udelay(1);
  301. }
  302. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  303. /* Unlock the lock, so double-buffering can take place inside vblank */
  304. tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
  305. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  306. /* Return current update_pending status: */
  307. return RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING;
  308. }
  309. /* get temperature in millidegrees */
  310. int rv770_get_temp(struct radeon_device *rdev)
  311. {
  312. u32 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  313. ASIC_T_SHIFT;
  314. int actual_temp;
  315. if (temp & 0x400)
  316. actual_temp = -256;
  317. else if (temp & 0x200)
  318. actual_temp = 255;
  319. else if (temp & 0x100) {
  320. actual_temp = temp & 0x1ff;
  321. actual_temp |= ~0x1ff;
  322. } else
  323. actual_temp = temp & 0xff;
  324. return (actual_temp * 1000) / 2;
  325. }
  326. void rv770_pm_misc(struct radeon_device *rdev)
  327. {
  328. int req_ps_idx = rdev->pm.requested_power_state_index;
  329. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  330. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  331. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  332. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  333. /* 0xff01 is a flag rather then an actual voltage */
  334. if (voltage->voltage == 0xff01)
  335. return;
  336. if (voltage->voltage != rdev->pm.current_vddc) {
  337. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  338. rdev->pm.current_vddc = voltage->voltage;
  339. DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
  340. }
  341. }
  342. }
  343. /*
  344. * GART
  345. */
  346. static int rv770_pcie_gart_enable(struct radeon_device *rdev)
  347. {
  348. u32 tmp;
  349. int r, i;
  350. if (rdev->gart.robj == NULL) {
  351. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  352. return -EINVAL;
  353. }
  354. r = radeon_gart_table_vram_pin(rdev);
  355. if (r)
  356. return r;
  357. radeon_gart_restore(rdev);
  358. /* Setup L2 cache */
  359. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  360. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  361. EFFECTIVE_L2_QUEUE_SIZE(7));
  362. WREG32(VM_L2_CNTL2, 0);
  363. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  364. /* Setup TLB control */
  365. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  366. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  367. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  368. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  369. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  370. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  371. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  372. if (rdev->family == CHIP_RV740)
  373. WREG32(MC_VM_MD_L1_TLB3_CNTL, tmp);
  374. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  375. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  376. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  377. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  378. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  379. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  380. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  381. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  382. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  383. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  384. (u32)(rdev->dummy_page.addr >> 12));
  385. for (i = 1; i < 7; i++)
  386. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  387. r600_pcie_gart_tlb_flush(rdev);
  388. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  389. (unsigned)(rdev->mc.gtt_size >> 20),
  390. (unsigned long long)rdev->gart.table_addr);
  391. rdev->gart.ready = true;
  392. return 0;
  393. }
  394. static void rv770_pcie_gart_disable(struct radeon_device *rdev)
  395. {
  396. u32 tmp;
  397. int i;
  398. /* Disable all tables */
  399. for (i = 0; i < 7; i++)
  400. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  401. /* Setup L2 cache */
  402. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  403. EFFECTIVE_L2_QUEUE_SIZE(7));
  404. WREG32(VM_L2_CNTL2, 0);
  405. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  406. /* Setup TLB control */
  407. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  408. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  409. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  410. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  411. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  412. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  413. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  414. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  415. radeon_gart_table_vram_unpin(rdev);
  416. }
  417. static void rv770_pcie_gart_fini(struct radeon_device *rdev)
  418. {
  419. radeon_gart_fini(rdev);
  420. rv770_pcie_gart_disable(rdev);
  421. radeon_gart_table_vram_free(rdev);
  422. }
  423. static void rv770_agp_enable(struct radeon_device *rdev)
  424. {
  425. u32 tmp;
  426. int i;
  427. /* Setup L2 cache */
  428. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  429. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  430. EFFECTIVE_L2_QUEUE_SIZE(7));
  431. WREG32(VM_L2_CNTL2, 0);
  432. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  433. /* Setup TLB control */
  434. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  435. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  436. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  437. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  438. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  439. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  440. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  441. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  442. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  443. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  444. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  445. for (i = 0; i < 7; i++)
  446. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  447. }
  448. static void rv770_mc_program(struct radeon_device *rdev)
  449. {
  450. struct rv515_mc_save save;
  451. u32 tmp;
  452. int i, j;
  453. /* Initialize HDP */
  454. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  455. WREG32((0x2c14 + j), 0x00000000);
  456. WREG32((0x2c18 + j), 0x00000000);
  457. WREG32((0x2c1c + j), 0x00000000);
  458. WREG32((0x2c20 + j), 0x00000000);
  459. WREG32((0x2c24 + j), 0x00000000);
  460. }
  461. /* r7xx hw bug. Read from HDP_DEBUG1 rather
  462. * than writing to HDP_REG_COHERENCY_FLUSH_CNTL
  463. */
  464. tmp = RREG32(HDP_DEBUG1);
  465. rv515_mc_stop(rdev, &save);
  466. if (r600_mc_wait_for_idle(rdev)) {
  467. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  468. }
  469. /* Lockout access through VGA aperture*/
  470. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  471. /* Update configuration */
  472. if (rdev->flags & RADEON_IS_AGP) {
  473. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  474. /* VRAM before AGP */
  475. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  476. rdev->mc.vram_start >> 12);
  477. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  478. rdev->mc.gtt_end >> 12);
  479. } else {
  480. /* VRAM after AGP */
  481. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  482. rdev->mc.gtt_start >> 12);
  483. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  484. rdev->mc.vram_end >> 12);
  485. }
  486. } else {
  487. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  488. rdev->mc.vram_start >> 12);
  489. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  490. rdev->mc.vram_end >> 12);
  491. }
  492. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  493. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  494. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  495. WREG32(MC_VM_FB_LOCATION, tmp);
  496. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  497. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  498. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  499. if (rdev->flags & RADEON_IS_AGP) {
  500. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  501. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  502. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  503. } else {
  504. WREG32(MC_VM_AGP_BASE, 0);
  505. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  506. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  507. }
  508. if (r600_mc_wait_for_idle(rdev)) {
  509. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  510. }
  511. rv515_mc_resume(rdev, &save);
  512. /* we need to own VRAM, so turn off the VGA renderer here
  513. * to stop it overwriting our objects */
  514. rv515_vga_render_disable(rdev);
  515. }
  516. /*
  517. * CP.
  518. */
  519. void r700_cp_stop(struct radeon_device *rdev)
  520. {
  521. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  522. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  523. WREG32(SCRATCH_UMSK, 0);
  524. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  525. }
  526. static int rv770_cp_load_microcode(struct radeon_device *rdev)
  527. {
  528. const __be32 *fw_data;
  529. int i;
  530. if (!rdev->me_fw || !rdev->pfp_fw)
  531. return -EINVAL;
  532. r700_cp_stop(rdev);
  533. WREG32(CP_RB_CNTL,
  534. #ifdef __BIG_ENDIAN
  535. BUF_SWAP_32BIT |
  536. #endif
  537. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  538. /* Reset cp */
  539. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  540. RREG32(GRBM_SOFT_RESET);
  541. mdelay(15);
  542. WREG32(GRBM_SOFT_RESET, 0);
  543. fw_data = (const __be32 *)rdev->pfp_fw->data;
  544. WREG32(CP_PFP_UCODE_ADDR, 0);
  545. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  546. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  547. WREG32(CP_PFP_UCODE_ADDR, 0);
  548. fw_data = (const __be32 *)rdev->me_fw->data;
  549. WREG32(CP_ME_RAM_WADDR, 0);
  550. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  551. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  552. WREG32(CP_PFP_UCODE_ADDR, 0);
  553. WREG32(CP_ME_RAM_WADDR, 0);
  554. WREG32(CP_ME_RAM_RADDR, 0);
  555. return 0;
  556. }
  557. void r700_cp_fini(struct radeon_device *rdev)
  558. {
  559. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  560. r700_cp_stop(rdev);
  561. radeon_ring_fini(rdev, ring);
  562. radeon_scratch_free(rdev, ring->rptr_save_reg);
  563. }
  564. /*
  565. * Core functions
  566. */
  567. static void rv770_gpu_init(struct radeon_device *rdev)
  568. {
  569. int i, j, num_qd_pipes;
  570. u32 ta_aux_cntl;
  571. u32 sx_debug_1;
  572. u32 smx_dc_ctl0;
  573. u32 db_debug3;
  574. u32 num_gs_verts_per_thread;
  575. u32 vgt_gs_per_es;
  576. u32 gs_prim_buffer_depth = 0;
  577. u32 sq_ms_fifo_sizes;
  578. u32 sq_config;
  579. u32 sq_thread_resource_mgmt;
  580. u32 hdp_host_path_cntl;
  581. u32 sq_dyn_gpr_size_simd_ab_0;
  582. u32 gb_tiling_config = 0;
  583. u32 cc_rb_backend_disable = 0;
  584. u32 cc_gc_shader_pipe_config = 0;
  585. u32 mc_arb_ramcfg;
  586. u32 db_debug4, tmp;
  587. u32 inactive_pipes, shader_pipe_config;
  588. u32 disabled_rb_mask;
  589. unsigned active_number;
  590. /* setup chip specs */
  591. rdev->config.rv770.tiling_group_size = 256;
  592. switch (rdev->family) {
  593. case CHIP_RV770:
  594. rdev->config.rv770.max_pipes = 4;
  595. rdev->config.rv770.max_tile_pipes = 8;
  596. rdev->config.rv770.max_simds = 10;
  597. rdev->config.rv770.max_backends = 4;
  598. rdev->config.rv770.max_gprs = 256;
  599. rdev->config.rv770.max_threads = 248;
  600. rdev->config.rv770.max_stack_entries = 512;
  601. rdev->config.rv770.max_hw_contexts = 8;
  602. rdev->config.rv770.max_gs_threads = 16 * 2;
  603. rdev->config.rv770.sx_max_export_size = 128;
  604. rdev->config.rv770.sx_max_export_pos_size = 16;
  605. rdev->config.rv770.sx_max_export_smx_size = 112;
  606. rdev->config.rv770.sq_num_cf_insts = 2;
  607. rdev->config.rv770.sx_num_of_sets = 7;
  608. rdev->config.rv770.sc_prim_fifo_size = 0xF9;
  609. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  610. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  611. break;
  612. case CHIP_RV730:
  613. rdev->config.rv770.max_pipes = 2;
  614. rdev->config.rv770.max_tile_pipes = 4;
  615. rdev->config.rv770.max_simds = 8;
  616. rdev->config.rv770.max_backends = 2;
  617. rdev->config.rv770.max_gprs = 128;
  618. rdev->config.rv770.max_threads = 248;
  619. rdev->config.rv770.max_stack_entries = 256;
  620. rdev->config.rv770.max_hw_contexts = 8;
  621. rdev->config.rv770.max_gs_threads = 16 * 2;
  622. rdev->config.rv770.sx_max_export_size = 256;
  623. rdev->config.rv770.sx_max_export_pos_size = 32;
  624. rdev->config.rv770.sx_max_export_smx_size = 224;
  625. rdev->config.rv770.sq_num_cf_insts = 2;
  626. rdev->config.rv770.sx_num_of_sets = 7;
  627. rdev->config.rv770.sc_prim_fifo_size = 0xf9;
  628. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  629. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  630. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  631. rdev->config.rv770.sx_max_export_pos_size -= 16;
  632. rdev->config.rv770.sx_max_export_smx_size += 16;
  633. }
  634. break;
  635. case CHIP_RV710:
  636. rdev->config.rv770.max_pipes = 2;
  637. rdev->config.rv770.max_tile_pipes = 2;
  638. rdev->config.rv770.max_simds = 2;
  639. rdev->config.rv770.max_backends = 1;
  640. rdev->config.rv770.max_gprs = 256;
  641. rdev->config.rv770.max_threads = 192;
  642. rdev->config.rv770.max_stack_entries = 256;
  643. rdev->config.rv770.max_hw_contexts = 4;
  644. rdev->config.rv770.max_gs_threads = 8 * 2;
  645. rdev->config.rv770.sx_max_export_size = 128;
  646. rdev->config.rv770.sx_max_export_pos_size = 16;
  647. rdev->config.rv770.sx_max_export_smx_size = 112;
  648. rdev->config.rv770.sq_num_cf_insts = 1;
  649. rdev->config.rv770.sx_num_of_sets = 7;
  650. rdev->config.rv770.sc_prim_fifo_size = 0x40;
  651. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  652. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  653. break;
  654. case CHIP_RV740:
  655. rdev->config.rv770.max_pipes = 4;
  656. rdev->config.rv770.max_tile_pipes = 4;
  657. rdev->config.rv770.max_simds = 8;
  658. rdev->config.rv770.max_backends = 4;
  659. rdev->config.rv770.max_gprs = 256;
  660. rdev->config.rv770.max_threads = 248;
  661. rdev->config.rv770.max_stack_entries = 512;
  662. rdev->config.rv770.max_hw_contexts = 8;
  663. rdev->config.rv770.max_gs_threads = 16 * 2;
  664. rdev->config.rv770.sx_max_export_size = 256;
  665. rdev->config.rv770.sx_max_export_pos_size = 32;
  666. rdev->config.rv770.sx_max_export_smx_size = 224;
  667. rdev->config.rv770.sq_num_cf_insts = 2;
  668. rdev->config.rv770.sx_num_of_sets = 7;
  669. rdev->config.rv770.sc_prim_fifo_size = 0x100;
  670. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  671. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  672. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  673. rdev->config.rv770.sx_max_export_pos_size -= 16;
  674. rdev->config.rv770.sx_max_export_smx_size += 16;
  675. }
  676. break;
  677. default:
  678. break;
  679. }
  680. /* Initialize HDP */
  681. j = 0;
  682. for (i = 0; i < 32; i++) {
  683. WREG32((0x2c14 + j), 0x00000000);
  684. WREG32((0x2c18 + j), 0x00000000);
  685. WREG32((0x2c1c + j), 0x00000000);
  686. WREG32((0x2c20 + j), 0x00000000);
  687. WREG32((0x2c24 + j), 0x00000000);
  688. j += 0x18;
  689. }
  690. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  691. /* setup tiling, simd, pipe config */
  692. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  693. shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG);
  694. inactive_pipes = (shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> INACTIVE_QD_PIPES_SHIFT;
  695. for (i = 0, tmp = 1, active_number = 0; i < R7XX_MAX_PIPES; i++) {
  696. if (!(inactive_pipes & tmp)) {
  697. active_number++;
  698. }
  699. tmp <<= 1;
  700. }
  701. if (active_number == 1) {
  702. WREG32(SPI_CONFIG_CNTL, DISABLE_INTERP_1);
  703. } else {
  704. WREG32(SPI_CONFIG_CNTL, 0);
  705. }
  706. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  707. tmp = R7XX_MAX_BACKENDS - r600_count_pipe_bits(cc_rb_backend_disable >> 16);
  708. if (tmp < rdev->config.rv770.max_backends) {
  709. rdev->config.rv770.max_backends = tmp;
  710. }
  711. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  712. tmp = R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R7XX_MAX_PIPES_MASK);
  713. if (tmp < rdev->config.rv770.max_pipes) {
  714. rdev->config.rv770.max_pipes = tmp;
  715. }
  716. tmp = R7XX_MAX_SIMDS - r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R7XX_MAX_SIMDS_MASK);
  717. if (tmp < rdev->config.rv770.max_simds) {
  718. rdev->config.rv770.max_simds = tmp;
  719. }
  720. switch (rdev->config.rv770.max_tile_pipes) {
  721. case 1:
  722. default:
  723. gb_tiling_config = PIPE_TILING(0);
  724. break;
  725. case 2:
  726. gb_tiling_config = PIPE_TILING(1);
  727. break;
  728. case 4:
  729. gb_tiling_config = PIPE_TILING(2);
  730. break;
  731. case 8:
  732. gb_tiling_config = PIPE_TILING(3);
  733. break;
  734. }
  735. rdev->config.rv770.tiling_npipes = rdev->config.rv770.max_tile_pipes;
  736. disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R7XX_MAX_BACKENDS_MASK;
  737. tmp = (gb_tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
  738. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.rv770.max_backends,
  739. R7XX_MAX_BACKENDS, disabled_rb_mask);
  740. gb_tiling_config |= tmp << 16;
  741. rdev->config.rv770.backend_map = tmp;
  742. if (rdev->family == CHIP_RV770)
  743. gb_tiling_config |= BANK_TILING(1);
  744. else {
  745. if ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT)
  746. gb_tiling_config |= BANK_TILING(1);
  747. else
  748. gb_tiling_config |= BANK_TILING(0);
  749. }
  750. rdev->config.rv770.tiling_nbanks = 4 << ((gb_tiling_config >> 4) & 0x3);
  751. gb_tiling_config |= GROUP_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  752. if (((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT) > 3) {
  753. gb_tiling_config |= ROW_TILING(3);
  754. gb_tiling_config |= SAMPLE_SPLIT(3);
  755. } else {
  756. gb_tiling_config |=
  757. ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  758. gb_tiling_config |=
  759. SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  760. }
  761. gb_tiling_config |= BANK_SWAPS(1);
  762. rdev->config.rv770.tile_config = gb_tiling_config;
  763. WREG32(GB_TILING_CONFIG, gb_tiling_config);
  764. WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  765. WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  766. WREG32(DMA_TILING_CONFIG, (gb_tiling_config & 0xffff));
  767. WREG32(DMA_TILING_CONFIG2, (gb_tiling_config & 0xffff));
  768. if (rdev->family == CHIP_RV730) {
  769. WREG32(UVD_UDEC_DB_TILING_CONFIG, (gb_tiling_config & 0xffff));
  770. WREG32(UVD_UDEC_DBW_TILING_CONFIG, (gb_tiling_config & 0xffff));
  771. WREG32(UVD_UDEC_TILING_CONFIG, (gb_tiling_config & 0xffff));
  772. }
  773. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  774. WREG32(CGTS_TCC_DISABLE, 0);
  775. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  776. WREG32(CGTS_USER_TCC_DISABLE, 0);
  777. num_qd_pipes = R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  778. WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
  779. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  780. /* set HW defaults for 3D engine */
  781. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  782. ROQ_IB2_START(0x2b)));
  783. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  784. ta_aux_cntl = RREG32(TA_CNTL_AUX);
  785. WREG32(TA_CNTL_AUX, ta_aux_cntl | DISABLE_CUBE_ANISO);
  786. sx_debug_1 = RREG32(SX_DEBUG_1);
  787. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  788. WREG32(SX_DEBUG_1, sx_debug_1);
  789. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  790. smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
  791. smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
  792. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  793. if (rdev->family != CHIP_RV740)
  794. WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
  795. GS_FLUSH_CTL(4) |
  796. ACK_FLUSH_CTL(3) |
  797. SYNC_FLUSH_CTL));
  798. if (rdev->family != CHIP_RV770)
  799. WREG32(SMX_SAR_CTL0, 0x00003f3f);
  800. db_debug3 = RREG32(DB_DEBUG3);
  801. db_debug3 &= ~DB_CLK_OFF_DELAY(0x1f);
  802. switch (rdev->family) {
  803. case CHIP_RV770:
  804. case CHIP_RV740:
  805. db_debug3 |= DB_CLK_OFF_DELAY(0x1f);
  806. break;
  807. case CHIP_RV710:
  808. case CHIP_RV730:
  809. default:
  810. db_debug3 |= DB_CLK_OFF_DELAY(2);
  811. break;
  812. }
  813. WREG32(DB_DEBUG3, db_debug3);
  814. if (rdev->family != CHIP_RV770) {
  815. db_debug4 = RREG32(DB_DEBUG4);
  816. db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
  817. WREG32(DB_DEBUG4, db_debug4);
  818. }
  819. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
  820. POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
  821. SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
  822. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
  823. SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
  824. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
  825. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  826. WREG32(VGT_NUM_INSTANCES, 1);
  827. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  828. WREG32(CP_PERFMON_CNTL, 0);
  829. sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
  830. DONE_FIFO_HIWATER(0xe0) |
  831. ALU_UPDATE_FIFO_HIWATER(0x8));
  832. switch (rdev->family) {
  833. case CHIP_RV770:
  834. case CHIP_RV730:
  835. case CHIP_RV710:
  836. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
  837. break;
  838. case CHIP_RV740:
  839. default:
  840. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
  841. break;
  842. }
  843. WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  844. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  845. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  846. */
  847. sq_config = RREG32(SQ_CONFIG);
  848. sq_config &= ~(PS_PRIO(3) |
  849. VS_PRIO(3) |
  850. GS_PRIO(3) |
  851. ES_PRIO(3));
  852. sq_config |= (DX9_CONSTS |
  853. VC_ENABLE |
  854. EXPORT_SRC_C |
  855. PS_PRIO(0) |
  856. VS_PRIO(1) |
  857. GS_PRIO(2) |
  858. ES_PRIO(3));
  859. if (rdev->family == CHIP_RV710)
  860. /* no vertex cache */
  861. sq_config &= ~VC_ENABLE;
  862. WREG32(SQ_CONFIG, sq_config);
  863. WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  864. NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  865. NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
  866. WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
  867. NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
  868. sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
  869. NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
  870. NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
  871. if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
  872. sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
  873. else
  874. sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
  875. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  876. WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  877. NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  878. WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  879. NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  880. sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  881. SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
  882. SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  883. SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
  884. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  885. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  886. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  887. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  888. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  889. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  890. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  891. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  892. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  893. FORCE_EOV_MAX_REZ_CNT(255)));
  894. if (rdev->family == CHIP_RV710)
  895. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
  896. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  897. else
  898. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
  899. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  900. switch (rdev->family) {
  901. case CHIP_RV770:
  902. case CHIP_RV730:
  903. case CHIP_RV740:
  904. gs_prim_buffer_depth = 384;
  905. break;
  906. case CHIP_RV710:
  907. gs_prim_buffer_depth = 128;
  908. break;
  909. default:
  910. break;
  911. }
  912. num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
  913. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  914. /* Max value for this is 256 */
  915. if (vgt_gs_per_es > 256)
  916. vgt_gs_per_es = 256;
  917. WREG32(VGT_ES_PER_GS, 128);
  918. WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
  919. WREG32(VGT_GS_PER_VS, 2);
  920. /* more default values. 2D/3D driver should adjust as needed */
  921. WREG32(VGT_GS_VERTEX_REUSE, 16);
  922. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  923. WREG32(VGT_STRMOUT_EN, 0);
  924. WREG32(SX_MISC, 0);
  925. WREG32(PA_SC_MODE_CNTL, 0);
  926. WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
  927. WREG32(PA_SC_AA_CONFIG, 0);
  928. WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
  929. WREG32(PA_SC_LINE_STIPPLE, 0);
  930. WREG32(SPI_INPUT_Z, 0);
  931. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  932. WREG32(CB_COLOR7_FRAG, 0);
  933. /* clear render buffer base addresses */
  934. WREG32(CB_COLOR0_BASE, 0);
  935. WREG32(CB_COLOR1_BASE, 0);
  936. WREG32(CB_COLOR2_BASE, 0);
  937. WREG32(CB_COLOR3_BASE, 0);
  938. WREG32(CB_COLOR4_BASE, 0);
  939. WREG32(CB_COLOR5_BASE, 0);
  940. WREG32(CB_COLOR6_BASE, 0);
  941. WREG32(CB_COLOR7_BASE, 0);
  942. WREG32(TCP_CNTL, 0);
  943. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  944. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  945. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  946. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  947. NUM_CLIP_SEQ(3)));
  948. WREG32(VC_ENHANCE, 0);
  949. }
  950. void r700_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  951. {
  952. u64 size_bf, size_af;
  953. if (mc->mc_vram_size > 0xE0000000) {
  954. /* leave room for at least 512M GTT */
  955. dev_warn(rdev->dev, "limiting VRAM\n");
  956. mc->real_vram_size = 0xE0000000;
  957. mc->mc_vram_size = 0xE0000000;
  958. }
  959. if (rdev->flags & RADEON_IS_AGP) {
  960. size_bf = mc->gtt_start;
  961. size_af = mc->mc_mask - mc->gtt_end;
  962. if (size_bf > size_af) {
  963. if (mc->mc_vram_size > size_bf) {
  964. dev_warn(rdev->dev, "limiting VRAM\n");
  965. mc->real_vram_size = size_bf;
  966. mc->mc_vram_size = size_bf;
  967. }
  968. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  969. } else {
  970. if (mc->mc_vram_size > size_af) {
  971. dev_warn(rdev->dev, "limiting VRAM\n");
  972. mc->real_vram_size = size_af;
  973. mc->mc_vram_size = size_af;
  974. }
  975. mc->vram_start = mc->gtt_end + 1;
  976. }
  977. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  978. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  979. mc->mc_vram_size >> 20, mc->vram_start,
  980. mc->vram_end, mc->real_vram_size >> 20);
  981. } else {
  982. radeon_vram_location(rdev, &rdev->mc, 0);
  983. rdev->mc.gtt_base_align = 0;
  984. radeon_gtt_location(rdev, mc);
  985. }
  986. }
  987. static int rv770_mc_init(struct radeon_device *rdev)
  988. {
  989. u32 tmp;
  990. int chansize, numchan;
  991. /* Get VRAM informations */
  992. rdev->mc.vram_is_ddr = true;
  993. tmp = RREG32(MC_ARB_RAMCFG);
  994. if (tmp & CHANSIZE_OVERRIDE) {
  995. chansize = 16;
  996. } else if (tmp & CHANSIZE_MASK) {
  997. chansize = 64;
  998. } else {
  999. chansize = 32;
  1000. }
  1001. tmp = RREG32(MC_SHARED_CHMAP);
  1002. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1003. case 0:
  1004. default:
  1005. numchan = 1;
  1006. break;
  1007. case 1:
  1008. numchan = 2;
  1009. break;
  1010. case 2:
  1011. numchan = 4;
  1012. break;
  1013. case 3:
  1014. numchan = 8;
  1015. break;
  1016. }
  1017. rdev->mc.vram_width = numchan * chansize;
  1018. /* Could aper size report 0 ? */
  1019. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1020. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1021. /* Setup GPU memory space */
  1022. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1023. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1024. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1025. r700_vram_gtt_location(rdev, &rdev->mc);
  1026. radeon_update_bandwidth_info(rdev);
  1027. return 0;
  1028. }
  1029. /**
  1030. * rv770_copy_dma - copy pages using the DMA engine
  1031. *
  1032. * @rdev: radeon_device pointer
  1033. * @src_offset: src GPU address
  1034. * @dst_offset: dst GPU address
  1035. * @num_gpu_pages: number of GPU pages to xfer
  1036. * @fence: radeon fence object
  1037. *
  1038. * Copy GPU paging using the DMA engine (r7xx).
  1039. * Used by the radeon ttm implementation to move pages if
  1040. * registered as the asic copy callback.
  1041. */
  1042. int rv770_copy_dma(struct radeon_device *rdev,
  1043. uint64_t src_offset, uint64_t dst_offset,
  1044. unsigned num_gpu_pages,
  1045. struct radeon_fence **fence)
  1046. {
  1047. struct radeon_semaphore *sem = NULL;
  1048. int ring_index = rdev->asic->copy.dma_ring_index;
  1049. struct radeon_ring *ring = &rdev->ring[ring_index];
  1050. u32 size_in_dw, cur_size_in_dw;
  1051. int i, num_loops;
  1052. int r = 0;
  1053. r = radeon_semaphore_create(rdev, &sem);
  1054. if (r) {
  1055. DRM_ERROR("radeon: moving bo (%d).\n", r);
  1056. return r;
  1057. }
  1058. size_in_dw = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT) / 4;
  1059. num_loops = DIV_ROUND_UP(size_in_dw, 0xFFFF);
  1060. r = radeon_ring_lock(rdev, ring, num_loops * 5 + 8);
  1061. if (r) {
  1062. DRM_ERROR("radeon: moving bo (%d).\n", r);
  1063. radeon_semaphore_free(rdev, &sem, NULL);
  1064. return r;
  1065. }
  1066. if (radeon_fence_need_sync(*fence, ring->idx)) {
  1067. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  1068. ring->idx);
  1069. radeon_fence_note_sync(*fence, ring->idx);
  1070. } else {
  1071. radeon_semaphore_free(rdev, &sem, NULL);
  1072. }
  1073. for (i = 0; i < num_loops; i++) {
  1074. cur_size_in_dw = size_in_dw;
  1075. if (cur_size_in_dw > 0xFFFF)
  1076. cur_size_in_dw = 0xFFFF;
  1077. size_in_dw -= cur_size_in_dw;
  1078. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 0, 0, cur_size_in_dw));
  1079. radeon_ring_write(ring, dst_offset & 0xfffffffc);
  1080. radeon_ring_write(ring, src_offset & 0xfffffffc);
  1081. radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
  1082. radeon_ring_write(ring, upper_32_bits(src_offset) & 0xff);
  1083. src_offset += cur_size_in_dw * 4;
  1084. dst_offset += cur_size_in_dw * 4;
  1085. }
  1086. r = radeon_fence_emit(rdev, fence, ring->idx);
  1087. if (r) {
  1088. radeon_ring_unlock_undo(rdev, ring);
  1089. return r;
  1090. }
  1091. radeon_ring_unlock_commit(rdev, ring);
  1092. radeon_semaphore_free(rdev, &sem, *fence);
  1093. return r;
  1094. }
  1095. static int rv770_startup(struct radeon_device *rdev)
  1096. {
  1097. struct radeon_ring *ring;
  1098. int r;
  1099. /* enable pcie gen2 link */
  1100. rv770_pcie_gen2_enable(rdev);
  1101. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1102. r = r600_init_microcode(rdev);
  1103. if (r) {
  1104. DRM_ERROR("Failed to load firmware!\n");
  1105. return r;
  1106. }
  1107. }
  1108. r = r600_vram_scratch_init(rdev);
  1109. if (r)
  1110. return r;
  1111. rv770_mc_program(rdev);
  1112. if (rdev->flags & RADEON_IS_AGP) {
  1113. rv770_agp_enable(rdev);
  1114. } else {
  1115. r = rv770_pcie_gart_enable(rdev);
  1116. if (r)
  1117. return r;
  1118. }
  1119. rv770_gpu_init(rdev);
  1120. r = r600_blit_init(rdev);
  1121. if (r) {
  1122. r600_blit_fini(rdev);
  1123. rdev->asic->copy.copy = NULL;
  1124. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1125. }
  1126. /* allocate wb buffer */
  1127. r = radeon_wb_init(rdev);
  1128. if (r)
  1129. return r;
  1130. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  1131. if (r) {
  1132. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1133. return r;
  1134. }
  1135. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  1136. if (r) {
  1137. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  1138. return r;
  1139. }
  1140. r = rv770_uvd_resume(rdev);
  1141. if (!r) {
  1142. r = radeon_fence_driver_start_ring(rdev,
  1143. R600_RING_TYPE_UVD_INDEX);
  1144. if (r)
  1145. dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
  1146. }
  1147. if (r)
  1148. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  1149. /* Enable IRQ */
  1150. r = r600_irq_init(rdev);
  1151. if (r) {
  1152. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1153. radeon_irq_kms_fini(rdev);
  1154. return r;
  1155. }
  1156. r600_irq_set(rdev);
  1157. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1158. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  1159. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  1160. 0, 0xfffff, RADEON_CP_PACKET2);
  1161. if (r)
  1162. return r;
  1163. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  1164. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  1165. DMA_RB_RPTR, DMA_RB_WPTR,
  1166. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  1167. if (r)
  1168. return r;
  1169. r = rv770_cp_load_microcode(rdev);
  1170. if (r)
  1171. return r;
  1172. r = r600_cp_resume(rdev);
  1173. if (r)
  1174. return r;
  1175. r = r600_dma_resume(rdev);
  1176. if (r)
  1177. return r;
  1178. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  1179. if (ring->ring_size) {
  1180. r = radeon_ring_init(rdev, ring, ring->ring_size,
  1181. R600_WB_UVD_RPTR_OFFSET,
  1182. UVD_RBC_RB_RPTR, UVD_RBC_RB_WPTR,
  1183. 0, 0xfffff, RADEON_CP_PACKET2);
  1184. if (!r)
  1185. r = r600_uvd_init(rdev);
  1186. if (r)
  1187. DRM_ERROR("radeon: failed initializing UVD (%d).\n", r);
  1188. }
  1189. r = radeon_ib_pool_init(rdev);
  1190. if (r) {
  1191. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1192. return r;
  1193. }
  1194. r = r600_audio_init(rdev);
  1195. if (r) {
  1196. DRM_ERROR("radeon: audio init failed\n");
  1197. return r;
  1198. }
  1199. return 0;
  1200. }
  1201. int rv770_resume(struct radeon_device *rdev)
  1202. {
  1203. int r;
  1204. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1205. * posting will perform necessary task to bring back GPU into good
  1206. * shape.
  1207. */
  1208. /* post card */
  1209. atom_asic_init(rdev->mode_info.atom_context);
  1210. rdev->accel_working = true;
  1211. r = rv770_startup(rdev);
  1212. if (r) {
  1213. DRM_ERROR("r600 startup failed on resume\n");
  1214. rdev->accel_working = false;
  1215. return r;
  1216. }
  1217. return r;
  1218. }
  1219. int rv770_suspend(struct radeon_device *rdev)
  1220. {
  1221. r600_audio_fini(rdev);
  1222. radeon_uvd_suspend(rdev);
  1223. r700_cp_stop(rdev);
  1224. r600_dma_stop(rdev);
  1225. r600_irq_suspend(rdev);
  1226. radeon_wb_disable(rdev);
  1227. rv770_pcie_gart_disable(rdev);
  1228. return 0;
  1229. }
  1230. /* Plan is to move initialization in that function and use
  1231. * helper function so that radeon_device_init pretty much
  1232. * do nothing more than calling asic specific function. This
  1233. * should also allow to remove a bunch of callback function
  1234. * like vram_info.
  1235. */
  1236. int rv770_init(struct radeon_device *rdev)
  1237. {
  1238. int r;
  1239. /* Read BIOS */
  1240. if (!radeon_get_bios(rdev)) {
  1241. if (ASIC_IS_AVIVO(rdev))
  1242. return -EINVAL;
  1243. }
  1244. /* Must be an ATOMBIOS */
  1245. if (!rdev->is_atom_bios) {
  1246. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1247. return -EINVAL;
  1248. }
  1249. r = radeon_atombios_init(rdev);
  1250. if (r)
  1251. return r;
  1252. /* Post card if necessary */
  1253. if (!radeon_card_posted(rdev)) {
  1254. if (!rdev->bios) {
  1255. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1256. return -EINVAL;
  1257. }
  1258. DRM_INFO("GPU not posted. posting now...\n");
  1259. atom_asic_init(rdev->mode_info.atom_context);
  1260. }
  1261. /* Initialize scratch registers */
  1262. r600_scratch_init(rdev);
  1263. /* Initialize surface registers */
  1264. radeon_surface_init(rdev);
  1265. /* Initialize clocks */
  1266. radeon_get_clock_info(rdev->ddev);
  1267. /* Fence driver */
  1268. r = radeon_fence_driver_init(rdev);
  1269. if (r)
  1270. return r;
  1271. /* initialize AGP */
  1272. if (rdev->flags & RADEON_IS_AGP) {
  1273. r = radeon_agp_init(rdev);
  1274. if (r)
  1275. radeon_agp_disable(rdev);
  1276. }
  1277. r = rv770_mc_init(rdev);
  1278. if (r)
  1279. return r;
  1280. /* Memory manager */
  1281. r = radeon_bo_init(rdev);
  1282. if (r)
  1283. return r;
  1284. r = radeon_irq_kms_init(rdev);
  1285. if (r)
  1286. return r;
  1287. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  1288. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  1289. rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
  1290. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
  1291. r = radeon_uvd_init(rdev);
  1292. if (!r) {
  1293. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_obj = NULL;
  1294. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_UVD_INDEX],
  1295. 4096);
  1296. }
  1297. rdev->ih.ring_obj = NULL;
  1298. r600_ih_ring_init(rdev, 64 * 1024);
  1299. r = r600_pcie_gart_init(rdev);
  1300. if (r)
  1301. return r;
  1302. rdev->accel_working = true;
  1303. r = rv770_startup(rdev);
  1304. if (r) {
  1305. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1306. r700_cp_fini(rdev);
  1307. r600_dma_fini(rdev);
  1308. r600_irq_fini(rdev);
  1309. radeon_wb_fini(rdev);
  1310. radeon_ib_pool_fini(rdev);
  1311. radeon_irq_kms_fini(rdev);
  1312. rv770_pcie_gart_fini(rdev);
  1313. rdev->accel_working = false;
  1314. }
  1315. return 0;
  1316. }
  1317. void rv770_fini(struct radeon_device *rdev)
  1318. {
  1319. r600_blit_fini(rdev);
  1320. r700_cp_fini(rdev);
  1321. r600_dma_fini(rdev);
  1322. r600_irq_fini(rdev);
  1323. radeon_wb_fini(rdev);
  1324. radeon_ib_pool_fini(rdev);
  1325. radeon_irq_kms_fini(rdev);
  1326. rv770_pcie_gart_fini(rdev);
  1327. radeon_uvd_fini(rdev);
  1328. r600_vram_scratch_fini(rdev);
  1329. radeon_gem_fini(rdev);
  1330. radeon_fence_driver_fini(rdev);
  1331. radeon_agp_fini(rdev);
  1332. radeon_bo_fini(rdev);
  1333. radeon_atombios_fini(rdev);
  1334. kfree(rdev->bios);
  1335. rdev->bios = NULL;
  1336. }
  1337. static void rv770_pcie_gen2_enable(struct radeon_device *rdev)
  1338. {
  1339. u32 link_width_cntl, lanes, speed_cntl, tmp;
  1340. u16 link_cntl2;
  1341. u32 mask;
  1342. int ret;
  1343. if (radeon_pcie_gen2 == 0)
  1344. return;
  1345. if (rdev->flags & RADEON_IS_IGP)
  1346. return;
  1347. if (!(rdev->flags & RADEON_IS_PCIE))
  1348. return;
  1349. /* x2 cards have a special sequence */
  1350. if (ASIC_IS_X2(rdev))
  1351. return;
  1352. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  1353. if (ret != 0)
  1354. return;
  1355. if (!(mask & DRM_PCIE_SPEED_50))
  1356. return;
  1357. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  1358. /* advertise upconfig capability */
  1359. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  1360. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  1361. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1362. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  1363. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  1364. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  1365. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  1366. LC_RECONFIG_ARC_MISSING_ESCAPE);
  1367. link_width_cntl |= lanes | LC_RECONFIG_NOW |
  1368. LC_RENEGOTIATE_EN | LC_UPCONFIGURE_SUPPORT;
  1369. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1370. } else {
  1371. link_width_cntl |= LC_UPCONFIGURE_DIS;
  1372. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1373. }
  1374. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  1375. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  1376. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  1377. tmp = RREG32(0x541c);
  1378. WREG32(0x541c, tmp | 0x8);
  1379. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  1380. link_cntl2 = RREG16(0x4088);
  1381. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  1382. link_cntl2 |= 0x2;
  1383. WREG16(0x4088, link_cntl2);
  1384. WREG32(MM_CFGREGS_CNTL, 0);
  1385. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  1386. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  1387. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  1388. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  1389. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  1390. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  1391. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  1392. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  1393. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  1394. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  1395. speed_cntl |= LC_GEN2_EN_STRAP;
  1396. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  1397. } else {
  1398. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  1399. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  1400. if (1)
  1401. link_width_cntl |= LC_UPCONFIGURE_DIS;
  1402. else
  1403. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  1404. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1405. }
  1406. }