pci-ar71xx.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407
  1. /*
  2. * Atheros AR71xx PCI host controller driver
  3. *
  4. * Copyright (C) 2008-2011 Gabor Juhos <juhosg@openwrt.org>
  5. * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
  6. *
  7. * Parts of this file are based on Atheros' 2.6.15 BSP
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License version 2 as published
  11. * by the Free Software Foundation.
  12. */
  13. #include <linux/resource.h>
  14. #include <linux/types.h>
  15. #include <linux/delay.h>
  16. #include <linux/bitops.h>
  17. #include <linux/pci.h>
  18. #include <linux/pci_regs.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/module.h>
  21. #include <linux/platform_device.h>
  22. #include <asm/mach-ath79/ar71xx_regs.h>
  23. #include <asm/mach-ath79/ath79.h>
  24. #define AR71XX_PCI_REG_CRP_AD_CBE 0x00
  25. #define AR71XX_PCI_REG_CRP_WRDATA 0x04
  26. #define AR71XX_PCI_REG_CRP_RDDATA 0x08
  27. #define AR71XX_PCI_REG_CFG_AD 0x0c
  28. #define AR71XX_PCI_REG_CFG_CBE 0x10
  29. #define AR71XX_PCI_REG_CFG_WRDATA 0x14
  30. #define AR71XX_PCI_REG_CFG_RDDATA 0x18
  31. #define AR71XX_PCI_REG_PCI_ERR 0x1c
  32. #define AR71XX_PCI_REG_PCI_ERR_ADDR 0x20
  33. #define AR71XX_PCI_REG_AHB_ERR 0x24
  34. #define AR71XX_PCI_REG_AHB_ERR_ADDR 0x28
  35. #define AR71XX_PCI_CRP_CMD_WRITE 0x00010000
  36. #define AR71XX_PCI_CRP_CMD_READ 0x00000000
  37. #define AR71XX_PCI_CFG_CMD_READ 0x0000000a
  38. #define AR71XX_PCI_CFG_CMD_WRITE 0x0000000b
  39. #define AR71XX_PCI_INT_CORE BIT(4)
  40. #define AR71XX_PCI_INT_DEV2 BIT(2)
  41. #define AR71XX_PCI_INT_DEV1 BIT(1)
  42. #define AR71XX_PCI_INT_DEV0 BIT(0)
  43. #define AR71XX_PCI_IRQ_COUNT 5
  44. struct ar71xx_pci_controller {
  45. void __iomem *cfg_base;
  46. spinlock_t lock;
  47. int irq;
  48. struct pci_controller pci_ctrl;
  49. };
  50. /* Byte lane enable bits */
  51. static const u8 ar71xx_pci_ble_table[4][4] = {
  52. {0x0, 0xf, 0xf, 0xf},
  53. {0xe, 0xd, 0xb, 0x7},
  54. {0xc, 0xf, 0x3, 0xf},
  55. {0xf, 0xf, 0xf, 0xf},
  56. };
  57. static const u32 ar71xx_pci_read_mask[8] = {
  58. 0, 0xff, 0xffff, 0, 0xffffffff, 0, 0, 0
  59. };
  60. static inline u32 ar71xx_pci_get_ble(int where, int size, int local)
  61. {
  62. u32 t;
  63. t = ar71xx_pci_ble_table[size & 3][where & 3];
  64. BUG_ON(t == 0xf);
  65. t <<= (local) ? 20 : 4;
  66. return t;
  67. }
  68. static inline u32 ar71xx_pci_bus_addr(struct pci_bus *bus, unsigned int devfn,
  69. int where)
  70. {
  71. u32 ret;
  72. if (!bus->number) {
  73. /* type 0 */
  74. ret = (1 << PCI_SLOT(devfn)) | (PCI_FUNC(devfn) << 8) |
  75. (where & ~3);
  76. } else {
  77. /* type 1 */
  78. ret = (bus->number << 16) | (PCI_SLOT(devfn) << 11) |
  79. (PCI_FUNC(devfn) << 8) | (where & ~3) | 1;
  80. }
  81. return ret;
  82. }
  83. static inline struct ar71xx_pci_controller *
  84. pci_bus_to_ar71xx_controller(struct pci_bus *bus)
  85. {
  86. struct pci_controller *hose;
  87. hose = (struct pci_controller *) bus->sysdata;
  88. return container_of(hose, struct ar71xx_pci_controller, pci_ctrl);
  89. }
  90. static int ar71xx_pci_check_error(struct ar71xx_pci_controller *apc, int quiet)
  91. {
  92. void __iomem *base = apc->cfg_base;
  93. u32 pci_err;
  94. u32 ahb_err;
  95. pci_err = __raw_readl(base + AR71XX_PCI_REG_PCI_ERR) & 3;
  96. if (pci_err) {
  97. if (!quiet) {
  98. u32 addr;
  99. addr = __raw_readl(base + AR71XX_PCI_REG_PCI_ERR_ADDR);
  100. pr_crit("ar71xx: %s bus error %d at addr 0x%x\n",
  101. "PCI", pci_err, addr);
  102. }
  103. /* clear PCI error status */
  104. __raw_writel(pci_err, base + AR71XX_PCI_REG_PCI_ERR);
  105. }
  106. ahb_err = __raw_readl(base + AR71XX_PCI_REG_AHB_ERR) & 1;
  107. if (ahb_err) {
  108. if (!quiet) {
  109. u32 addr;
  110. addr = __raw_readl(base + AR71XX_PCI_REG_AHB_ERR_ADDR);
  111. pr_crit("ar71xx: %s bus error %d at addr 0x%x\n",
  112. "AHB", ahb_err, addr);
  113. }
  114. /* clear AHB error status */
  115. __raw_writel(ahb_err, base + AR71XX_PCI_REG_AHB_ERR);
  116. }
  117. return !!(ahb_err | pci_err);
  118. }
  119. static inline void ar71xx_pci_local_write(struct ar71xx_pci_controller *apc,
  120. int where, int size, u32 value)
  121. {
  122. void __iomem *base = apc->cfg_base;
  123. u32 ad_cbe;
  124. value = value << (8 * (where & 3));
  125. ad_cbe = AR71XX_PCI_CRP_CMD_WRITE | (where & ~3);
  126. ad_cbe |= ar71xx_pci_get_ble(where, size, 1);
  127. __raw_writel(ad_cbe, base + AR71XX_PCI_REG_CRP_AD_CBE);
  128. __raw_writel(value, base + AR71XX_PCI_REG_CRP_WRDATA);
  129. }
  130. static inline int ar71xx_pci_set_cfgaddr(struct pci_bus *bus,
  131. unsigned int devfn,
  132. int where, int size, u32 cmd)
  133. {
  134. struct ar71xx_pci_controller *apc = pci_bus_to_ar71xx_controller(bus);
  135. void __iomem *base = apc->cfg_base;
  136. u32 addr;
  137. addr = ar71xx_pci_bus_addr(bus, devfn, where);
  138. __raw_writel(addr, base + AR71XX_PCI_REG_CFG_AD);
  139. __raw_writel(cmd | ar71xx_pci_get_ble(where, size, 0),
  140. base + AR71XX_PCI_REG_CFG_CBE);
  141. return ar71xx_pci_check_error(apc, 1);
  142. }
  143. static int ar71xx_pci_read_config(struct pci_bus *bus, unsigned int devfn,
  144. int where, int size, u32 *value)
  145. {
  146. struct ar71xx_pci_controller *apc = pci_bus_to_ar71xx_controller(bus);
  147. void __iomem *base = apc->cfg_base;
  148. unsigned long flags;
  149. u32 data;
  150. int err;
  151. int ret;
  152. ret = PCIBIOS_SUCCESSFUL;
  153. data = ~0;
  154. spin_lock_irqsave(&apc->lock, flags);
  155. err = ar71xx_pci_set_cfgaddr(bus, devfn, where, size,
  156. AR71XX_PCI_CFG_CMD_READ);
  157. if (err)
  158. ret = PCIBIOS_DEVICE_NOT_FOUND;
  159. else
  160. data = __raw_readl(base + AR71XX_PCI_REG_CFG_RDDATA);
  161. spin_unlock_irqrestore(&apc->lock, flags);
  162. *value = (data >> (8 * (where & 3))) & ar71xx_pci_read_mask[size & 7];
  163. return ret;
  164. }
  165. static int ar71xx_pci_write_config(struct pci_bus *bus, unsigned int devfn,
  166. int where, int size, u32 value)
  167. {
  168. struct ar71xx_pci_controller *apc = pci_bus_to_ar71xx_controller(bus);
  169. void __iomem *base = apc->cfg_base;
  170. unsigned long flags;
  171. int err;
  172. int ret;
  173. value = value << (8 * (where & 3));
  174. ret = PCIBIOS_SUCCESSFUL;
  175. spin_lock_irqsave(&apc->lock, flags);
  176. err = ar71xx_pci_set_cfgaddr(bus, devfn, where, size,
  177. AR71XX_PCI_CFG_CMD_WRITE);
  178. if (err)
  179. ret = PCIBIOS_DEVICE_NOT_FOUND;
  180. else
  181. __raw_writel(value, base + AR71XX_PCI_REG_CFG_WRDATA);
  182. spin_unlock_irqrestore(&apc->lock, flags);
  183. return ret;
  184. }
  185. static struct pci_ops ar71xx_pci_ops = {
  186. .read = ar71xx_pci_read_config,
  187. .write = ar71xx_pci_write_config,
  188. };
  189. static struct resource ar71xx_pci_io_resource = {
  190. .name = "PCI IO space",
  191. .start = 0,
  192. .end = 0,
  193. .flags = IORESOURCE_IO,
  194. };
  195. static struct resource ar71xx_pci_mem_resource = {
  196. .name = "PCI memory space",
  197. .start = AR71XX_PCI_MEM_BASE,
  198. .end = AR71XX_PCI_MEM_BASE + AR71XX_PCI_MEM_SIZE - 1,
  199. .flags = IORESOURCE_MEM
  200. };
  201. static void ar71xx_pci_irq_handler(unsigned int irq, struct irq_desc *desc)
  202. {
  203. void __iomem *base = ath79_reset_base;
  204. u32 pending;
  205. pending = __raw_readl(base + AR71XX_RESET_REG_PCI_INT_STATUS) &
  206. __raw_readl(base + AR71XX_RESET_REG_PCI_INT_ENABLE);
  207. if (pending & AR71XX_PCI_INT_DEV0)
  208. generic_handle_irq(ATH79_PCI_IRQ(0));
  209. else if (pending & AR71XX_PCI_INT_DEV1)
  210. generic_handle_irq(ATH79_PCI_IRQ(1));
  211. else if (pending & AR71XX_PCI_INT_DEV2)
  212. generic_handle_irq(ATH79_PCI_IRQ(2));
  213. else if (pending & AR71XX_PCI_INT_CORE)
  214. generic_handle_irq(ATH79_PCI_IRQ(4));
  215. else
  216. spurious_interrupt();
  217. }
  218. static void ar71xx_pci_irq_unmask(struct irq_data *d)
  219. {
  220. unsigned int irq = d->irq - ATH79_PCI_IRQ_BASE;
  221. void __iomem *base = ath79_reset_base;
  222. u32 t;
  223. t = __raw_readl(base + AR71XX_RESET_REG_PCI_INT_ENABLE);
  224. __raw_writel(t | (1 << irq), base + AR71XX_RESET_REG_PCI_INT_ENABLE);
  225. /* flush write */
  226. __raw_readl(base + AR71XX_RESET_REG_PCI_INT_ENABLE);
  227. }
  228. static void ar71xx_pci_irq_mask(struct irq_data *d)
  229. {
  230. unsigned int irq = d->irq - ATH79_PCI_IRQ_BASE;
  231. void __iomem *base = ath79_reset_base;
  232. u32 t;
  233. t = __raw_readl(base + AR71XX_RESET_REG_PCI_INT_ENABLE);
  234. __raw_writel(t & ~(1 << irq), base + AR71XX_RESET_REG_PCI_INT_ENABLE);
  235. /* flush write */
  236. __raw_readl(base + AR71XX_RESET_REG_PCI_INT_ENABLE);
  237. }
  238. static struct irq_chip ar71xx_pci_irq_chip = {
  239. .name = "AR71XX PCI",
  240. .irq_mask = ar71xx_pci_irq_mask,
  241. .irq_unmask = ar71xx_pci_irq_unmask,
  242. .irq_mask_ack = ar71xx_pci_irq_mask,
  243. };
  244. static void ar71xx_pci_irq_init(struct ar71xx_pci_controller *apc)
  245. {
  246. void __iomem *base = ath79_reset_base;
  247. int i;
  248. __raw_writel(0, base + AR71XX_RESET_REG_PCI_INT_ENABLE);
  249. __raw_writel(0, base + AR71XX_RESET_REG_PCI_INT_STATUS);
  250. BUILD_BUG_ON(ATH79_PCI_IRQ_COUNT < AR71XX_PCI_IRQ_COUNT);
  251. for (i = ATH79_PCI_IRQ_BASE;
  252. i < ATH79_PCI_IRQ_BASE + AR71XX_PCI_IRQ_COUNT; i++)
  253. irq_set_chip_and_handler(i, &ar71xx_pci_irq_chip,
  254. handle_level_irq);
  255. irq_set_chained_handler(apc->irq, ar71xx_pci_irq_handler);
  256. }
  257. static void ar71xx_pci_reset(void)
  258. {
  259. void __iomem *ddr_base = ath79_ddr_base;
  260. ath79_device_reset_set(AR71XX_RESET_PCI_BUS | AR71XX_RESET_PCI_CORE);
  261. mdelay(100);
  262. ath79_device_reset_clear(AR71XX_RESET_PCI_BUS | AR71XX_RESET_PCI_CORE);
  263. mdelay(100);
  264. __raw_writel(AR71XX_PCI_WIN0_OFFS, ddr_base + AR71XX_DDR_REG_PCI_WIN0);
  265. __raw_writel(AR71XX_PCI_WIN1_OFFS, ddr_base + AR71XX_DDR_REG_PCI_WIN1);
  266. __raw_writel(AR71XX_PCI_WIN2_OFFS, ddr_base + AR71XX_DDR_REG_PCI_WIN2);
  267. __raw_writel(AR71XX_PCI_WIN3_OFFS, ddr_base + AR71XX_DDR_REG_PCI_WIN3);
  268. __raw_writel(AR71XX_PCI_WIN4_OFFS, ddr_base + AR71XX_DDR_REG_PCI_WIN4);
  269. __raw_writel(AR71XX_PCI_WIN5_OFFS, ddr_base + AR71XX_DDR_REG_PCI_WIN5);
  270. __raw_writel(AR71XX_PCI_WIN6_OFFS, ddr_base + AR71XX_DDR_REG_PCI_WIN6);
  271. __raw_writel(AR71XX_PCI_WIN7_OFFS, ddr_base + AR71XX_DDR_REG_PCI_WIN7);
  272. mdelay(100);
  273. }
  274. static int ar71xx_pci_probe(struct platform_device *pdev)
  275. {
  276. struct ar71xx_pci_controller *apc;
  277. struct resource *res;
  278. u32 t;
  279. apc = devm_kzalloc(&pdev->dev, sizeof(struct ar71xx_pci_controller),
  280. GFP_KERNEL);
  281. if (!apc)
  282. return -ENOMEM;
  283. spin_lock_init(&apc->lock);
  284. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "cfg_base");
  285. if (!res)
  286. return -EINVAL;
  287. apc->cfg_base = devm_request_and_ioremap(&pdev->dev, res);
  288. if (!apc->cfg_base)
  289. return -ENOMEM;
  290. apc->irq = platform_get_irq(pdev, 0);
  291. if (apc->irq < 0)
  292. return -EINVAL;
  293. ar71xx_pci_reset();
  294. /* setup COMMAND register */
  295. t = PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER | PCI_COMMAND_INVALIDATE
  296. | PCI_COMMAND_PARITY | PCI_COMMAND_SERR | PCI_COMMAND_FAST_BACK;
  297. ar71xx_pci_local_write(apc, PCI_COMMAND, 4, t);
  298. /* clear bus errors */
  299. ar71xx_pci_check_error(apc, 1);
  300. ar71xx_pci_irq_init(apc);
  301. apc->pci_ctrl.pci_ops = &ar71xx_pci_ops;
  302. apc->pci_ctrl.mem_resource = &ar71xx_pci_mem_resource;
  303. apc->pci_ctrl.io_resource = &ar71xx_pci_io_resource;
  304. register_pci_controller(&apc->pci_ctrl);
  305. return 0;
  306. }
  307. static struct platform_driver ar71xx_pci_driver = {
  308. .probe = ar71xx_pci_probe,
  309. .driver = {
  310. .name = "ar71xx-pci",
  311. .owner = THIS_MODULE,
  312. },
  313. };
  314. static int __init ar71xx_pci_init(void)
  315. {
  316. return platform_driver_register(&ar71xx_pci_driver);
  317. }
  318. postcore_initcall(ar71xx_pci_init);