intel_hdmi.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2009 Intel Corporation
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Jesse Barnes <jesse.barnes@intel.com>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "drm_crtc.h"
  34. #include "drm_edid.h"
  35. #include "intel_drv.h"
  36. #include "i915_drm.h"
  37. #include "i915_drv.h"
  38. struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
  39. {
  40. return container_of(encoder, struct intel_hdmi, base.base);
  41. }
  42. static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
  43. {
  44. return container_of(intel_attached_encoder(connector),
  45. struct intel_hdmi, base);
  46. }
  47. void intel_dip_infoframe_csum(struct dip_infoframe *frame)
  48. {
  49. uint8_t *data = (uint8_t *)frame;
  50. uint8_t sum = 0;
  51. unsigned i;
  52. frame->checksum = 0;
  53. frame->ecc = 0;
  54. for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
  55. sum += data[i];
  56. frame->checksum = 0x100 - sum;
  57. }
  58. static u32 g4x_infoframe_index(struct dip_infoframe *frame)
  59. {
  60. switch (frame->type) {
  61. case DIP_TYPE_AVI:
  62. return VIDEO_DIP_SELECT_AVI;
  63. case DIP_TYPE_SPD:
  64. return VIDEO_DIP_SELECT_SPD;
  65. default:
  66. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  67. return 0;
  68. }
  69. }
  70. static u32 g4x_infoframe_enable(struct dip_infoframe *frame)
  71. {
  72. switch (frame->type) {
  73. case DIP_TYPE_AVI:
  74. return VIDEO_DIP_ENABLE_AVI;
  75. case DIP_TYPE_SPD:
  76. return VIDEO_DIP_ENABLE_SPD;
  77. default:
  78. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  79. return 0;
  80. }
  81. }
  82. static u32 hsw_infoframe_enable(struct dip_infoframe *frame)
  83. {
  84. switch (frame->type) {
  85. case DIP_TYPE_AVI:
  86. return VIDEO_DIP_ENABLE_AVI_HSW;
  87. case DIP_TYPE_SPD:
  88. return VIDEO_DIP_ENABLE_SPD_HSW;
  89. default:
  90. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  91. return 0;
  92. }
  93. }
  94. static u32 hsw_infoframe_data_reg(struct dip_infoframe *frame, enum pipe pipe)
  95. {
  96. switch (frame->type) {
  97. case DIP_TYPE_AVI:
  98. return HSW_TVIDEO_DIP_AVI_DATA(pipe);
  99. case DIP_TYPE_SPD:
  100. return HSW_TVIDEO_DIP_SPD_DATA(pipe);
  101. default:
  102. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  103. return 0;
  104. }
  105. }
  106. static void g4x_write_infoframe(struct drm_encoder *encoder,
  107. struct dip_infoframe *frame)
  108. {
  109. uint32_t *data = (uint32_t *)frame;
  110. struct drm_device *dev = encoder->dev;
  111. struct drm_i915_private *dev_priv = dev->dev_private;
  112. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  113. u32 val = I915_READ(VIDEO_DIP_CTL);
  114. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  115. val &= ~VIDEO_DIP_PORT_MASK;
  116. if (intel_hdmi->sdvox_reg == SDVOB)
  117. val |= VIDEO_DIP_PORT_B;
  118. else if (intel_hdmi->sdvox_reg == SDVOC)
  119. val |= VIDEO_DIP_PORT_C;
  120. else
  121. return;
  122. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  123. val |= g4x_infoframe_index(frame);
  124. val &= ~g4x_infoframe_enable(frame);
  125. val |= VIDEO_DIP_ENABLE;
  126. I915_WRITE(VIDEO_DIP_CTL, val);
  127. for (i = 0; i < len; i += 4) {
  128. I915_WRITE(VIDEO_DIP_DATA, *data);
  129. data++;
  130. }
  131. val |= g4x_infoframe_enable(frame);
  132. val &= ~VIDEO_DIP_FREQ_MASK;
  133. val |= VIDEO_DIP_FREQ_VSYNC;
  134. I915_WRITE(VIDEO_DIP_CTL, val);
  135. }
  136. static void ibx_write_infoframe(struct drm_encoder *encoder,
  137. struct dip_infoframe *frame)
  138. {
  139. uint32_t *data = (uint32_t *)frame;
  140. struct drm_device *dev = encoder->dev;
  141. struct drm_i915_private *dev_priv = dev->dev_private;
  142. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  143. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  144. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  145. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  146. u32 val = I915_READ(reg);
  147. val &= ~VIDEO_DIP_PORT_MASK;
  148. switch (intel_hdmi->sdvox_reg) {
  149. case HDMIB:
  150. val |= VIDEO_DIP_PORT_B;
  151. break;
  152. case HDMIC:
  153. val |= VIDEO_DIP_PORT_C;
  154. break;
  155. case HDMID:
  156. val |= VIDEO_DIP_PORT_D;
  157. break;
  158. default:
  159. return;
  160. }
  161. intel_wait_for_vblank(dev, intel_crtc->pipe);
  162. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  163. val |= g4x_infoframe_index(frame);
  164. val &= ~g4x_infoframe_enable(frame);
  165. val |= VIDEO_DIP_ENABLE;
  166. I915_WRITE(reg, val);
  167. for (i = 0; i < len; i += 4) {
  168. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  169. data++;
  170. }
  171. val |= g4x_infoframe_enable(frame);
  172. val &= ~VIDEO_DIP_FREQ_MASK;
  173. val |= VIDEO_DIP_FREQ_VSYNC;
  174. I915_WRITE(reg, val);
  175. }
  176. static void cpt_write_infoframe(struct drm_encoder *encoder,
  177. struct dip_infoframe *frame)
  178. {
  179. uint32_t *data = (uint32_t *)frame;
  180. struct drm_device *dev = encoder->dev;
  181. struct drm_i915_private *dev_priv = dev->dev_private;
  182. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  183. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  184. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  185. u32 val = I915_READ(reg);
  186. intel_wait_for_vblank(dev, intel_crtc->pipe);
  187. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  188. val |= g4x_infoframe_index(frame);
  189. /* The DIP control register spec says that we need to update the AVI
  190. * infoframe without clearing its enable bit */
  191. if (frame->type == DIP_TYPE_AVI)
  192. val |= VIDEO_DIP_ENABLE_AVI;
  193. else
  194. val &= ~g4x_infoframe_enable(frame);
  195. val |= VIDEO_DIP_ENABLE;
  196. I915_WRITE(reg, val);
  197. for (i = 0; i < len; i += 4) {
  198. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  199. data++;
  200. }
  201. val |= g4x_infoframe_enable(frame);
  202. val &= ~VIDEO_DIP_FREQ_MASK;
  203. val |= VIDEO_DIP_FREQ_VSYNC;
  204. I915_WRITE(reg, val);
  205. }
  206. static void vlv_write_infoframe(struct drm_encoder *encoder,
  207. struct dip_infoframe *frame)
  208. {
  209. uint32_t *data = (uint32_t *)frame;
  210. struct drm_device *dev = encoder->dev;
  211. struct drm_i915_private *dev_priv = dev->dev_private;
  212. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  213. int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  214. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  215. u32 val = I915_READ(reg);
  216. intel_wait_for_vblank(dev, intel_crtc->pipe);
  217. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  218. val |= g4x_infoframe_index(frame);
  219. val &= ~g4x_infoframe_enable(frame);
  220. val |= VIDEO_DIP_ENABLE;
  221. I915_WRITE(reg, val);
  222. for (i = 0; i < len; i += 4) {
  223. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  224. data++;
  225. }
  226. val |= g4x_infoframe_enable(frame);
  227. val &= ~VIDEO_DIP_FREQ_MASK;
  228. val |= VIDEO_DIP_FREQ_VSYNC;
  229. I915_WRITE(reg, val);
  230. }
  231. static void hsw_write_infoframe(struct drm_encoder *encoder,
  232. struct dip_infoframe *frame)
  233. {
  234. uint32_t *data = (uint32_t *)frame;
  235. struct drm_device *dev = encoder->dev;
  236. struct drm_i915_private *dev_priv = dev->dev_private;
  237. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  238. u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
  239. u32 data_reg = hsw_infoframe_data_reg(frame, intel_crtc->pipe);
  240. unsigned int i, len = DIP_HEADER_SIZE + frame->len;
  241. u32 val = I915_READ(ctl_reg);
  242. if (data_reg == 0)
  243. return;
  244. intel_wait_for_vblank(dev, intel_crtc->pipe);
  245. val &= ~hsw_infoframe_enable(frame);
  246. I915_WRITE(ctl_reg, val);
  247. for (i = 0; i < len; i += 4) {
  248. I915_WRITE(data_reg + i, *data);
  249. data++;
  250. }
  251. val |= hsw_infoframe_enable(frame);
  252. I915_WRITE(ctl_reg, val);
  253. }
  254. static void intel_set_infoframe(struct drm_encoder *encoder,
  255. struct dip_infoframe *frame)
  256. {
  257. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  258. if (!intel_hdmi->has_hdmi_sink)
  259. return;
  260. intel_dip_infoframe_csum(frame);
  261. intel_hdmi->write_infoframe(encoder, frame);
  262. }
  263. void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
  264. struct drm_display_mode *adjusted_mode)
  265. {
  266. struct dip_infoframe avi_if = {
  267. .type = DIP_TYPE_AVI,
  268. .ver = DIP_VERSION_AVI,
  269. .len = DIP_LEN_AVI,
  270. };
  271. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
  272. avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;
  273. intel_set_infoframe(encoder, &avi_if);
  274. }
  275. void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
  276. {
  277. struct dip_infoframe spd_if;
  278. memset(&spd_if, 0, sizeof(spd_if));
  279. spd_if.type = DIP_TYPE_SPD;
  280. spd_if.ver = DIP_VERSION_SPD;
  281. spd_if.len = DIP_LEN_SPD;
  282. strcpy(spd_if.body.spd.vn, "Intel");
  283. strcpy(spd_if.body.spd.pd, "Integrated gfx");
  284. spd_if.body.spd.sdi = DIP_SPD_PC;
  285. intel_set_infoframe(encoder, &spd_if);
  286. }
  287. static void intel_hdmi_mode_set(struct drm_encoder *encoder,
  288. struct drm_display_mode *mode,
  289. struct drm_display_mode *adjusted_mode)
  290. {
  291. struct drm_device *dev = encoder->dev;
  292. struct drm_i915_private *dev_priv = dev->dev_private;
  293. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  294. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  295. u32 sdvox;
  296. sdvox = SDVO_ENCODING_HDMI | SDVO_BORDER_ENABLE;
  297. if (!HAS_PCH_SPLIT(dev))
  298. sdvox |= intel_hdmi->color_range;
  299. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  300. sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
  301. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  302. sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
  303. if (intel_crtc->bpp > 24)
  304. sdvox |= COLOR_FORMAT_12bpc;
  305. else
  306. sdvox |= COLOR_FORMAT_8bpc;
  307. /* Required on CPT */
  308. if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
  309. sdvox |= HDMI_MODE_SELECT;
  310. if (intel_hdmi->has_audio) {
  311. DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
  312. pipe_name(intel_crtc->pipe));
  313. sdvox |= SDVO_AUDIO_ENABLE;
  314. sdvox |= SDVO_NULL_PACKETS_DURING_VSYNC;
  315. intel_write_eld(encoder, adjusted_mode);
  316. }
  317. if (HAS_PCH_CPT(dev))
  318. sdvox |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
  319. else if (intel_crtc->pipe == 1)
  320. sdvox |= SDVO_PIPE_B_SELECT;
  321. I915_WRITE(intel_hdmi->sdvox_reg, sdvox);
  322. POSTING_READ(intel_hdmi->sdvox_reg);
  323. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  324. intel_hdmi_set_spd_infoframe(encoder);
  325. }
  326. static void intel_hdmi_dpms(struct drm_encoder *encoder, int mode)
  327. {
  328. struct drm_device *dev = encoder->dev;
  329. struct drm_i915_private *dev_priv = dev->dev_private;
  330. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  331. u32 temp;
  332. u32 enable_bits = SDVO_ENABLE;
  333. if (intel_hdmi->has_audio)
  334. enable_bits |= SDVO_AUDIO_ENABLE;
  335. temp = I915_READ(intel_hdmi->sdvox_reg);
  336. /* HW workaround, need to toggle enable bit off and on for 12bpc, but
  337. * we do this anyway which shows more stable in testing.
  338. */
  339. if (HAS_PCH_SPLIT(dev)) {
  340. I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
  341. POSTING_READ(intel_hdmi->sdvox_reg);
  342. }
  343. if (mode != DRM_MODE_DPMS_ON) {
  344. temp &= ~enable_bits;
  345. } else {
  346. temp |= enable_bits;
  347. }
  348. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  349. POSTING_READ(intel_hdmi->sdvox_reg);
  350. /* HW workaround, need to write this twice for issue that may result
  351. * in first write getting masked.
  352. */
  353. if (HAS_PCH_SPLIT(dev)) {
  354. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  355. POSTING_READ(intel_hdmi->sdvox_reg);
  356. }
  357. }
  358. static int intel_hdmi_mode_valid(struct drm_connector *connector,
  359. struct drm_display_mode *mode)
  360. {
  361. if (mode->clock > 165000)
  362. return MODE_CLOCK_HIGH;
  363. if (mode->clock < 20000)
  364. return MODE_CLOCK_LOW;
  365. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  366. return MODE_NO_DBLESCAN;
  367. return MODE_OK;
  368. }
  369. static bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
  370. struct drm_display_mode *mode,
  371. struct drm_display_mode *adjusted_mode)
  372. {
  373. return true;
  374. }
  375. static enum drm_connector_status
  376. intel_hdmi_detect(struct drm_connector *connector, bool force)
  377. {
  378. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  379. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  380. struct edid *edid;
  381. enum drm_connector_status status = connector_status_disconnected;
  382. intel_hdmi->has_hdmi_sink = false;
  383. intel_hdmi->has_audio = false;
  384. edid = drm_get_edid(connector,
  385. intel_gmbus_get_adapter(dev_priv,
  386. intel_hdmi->ddc_bus));
  387. if (edid) {
  388. if (edid->input & DRM_EDID_INPUT_DIGITAL) {
  389. status = connector_status_connected;
  390. if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
  391. intel_hdmi->has_hdmi_sink =
  392. drm_detect_hdmi_monitor(edid);
  393. intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
  394. }
  395. connector->display_info.raw_edid = NULL;
  396. kfree(edid);
  397. }
  398. if (status == connector_status_connected) {
  399. if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
  400. intel_hdmi->has_audio =
  401. (intel_hdmi->force_audio == HDMI_AUDIO_ON);
  402. }
  403. return status;
  404. }
  405. static int intel_hdmi_get_modes(struct drm_connector *connector)
  406. {
  407. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  408. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  409. /* We should parse the EDID data and find out if it's an HDMI sink so
  410. * we can send audio to it.
  411. */
  412. return intel_ddc_get_modes(connector,
  413. intel_gmbus_get_adapter(dev_priv,
  414. intel_hdmi->ddc_bus));
  415. }
  416. static bool
  417. intel_hdmi_detect_audio(struct drm_connector *connector)
  418. {
  419. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  420. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  421. struct edid *edid;
  422. bool has_audio = false;
  423. edid = drm_get_edid(connector,
  424. intel_gmbus_get_adapter(dev_priv,
  425. intel_hdmi->ddc_bus));
  426. if (edid) {
  427. if (edid->input & DRM_EDID_INPUT_DIGITAL)
  428. has_audio = drm_detect_monitor_audio(edid);
  429. connector->display_info.raw_edid = NULL;
  430. kfree(edid);
  431. }
  432. return has_audio;
  433. }
  434. static int
  435. intel_hdmi_set_property(struct drm_connector *connector,
  436. struct drm_property *property,
  437. uint64_t val)
  438. {
  439. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  440. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  441. int ret;
  442. ret = drm_connector_property_set_value(connector, property, val);
  443. if (ret)
  444. return ret;
  445. if (property == dev_priv->force_audio_property) {
  446. enum hdmi_force_audio i = val;
  447. bool has_audio;
  448. if (i == intel_hdmi->force_audio)
  449. return 0;
  450. intel_hdmi->force_audio = i;
  451. if (i == HDMI_AUDIO_AUTO)
  452. has_audio = intel_hdmi_detect_audio(connector);
  453. else
  454. has_audio = (i == HDMI_AUDIO_ON);
  455. if (i == HDMI_AUDIO_OFF_DVI)
  456. intel_hdmi->has_hdmi_sink = 0;
  457. intel_hdmi->has_audio = has_audio;
  458. goto done;
  459. }
  460. if (property == dev_priv->broadcast_rgb_property) {
  461. if (val == !!intel_hdmi->color_range)
  462. return 0;
  463. intel_hdmi->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
  464. goto done;
  465. }
  466. return -EINVAL;
  467. done:
  468. if (intel_hdmi->base.base.crtc) {
  469. struct drm_crtc *crtc = intel_hdmi->base.base.crtc;
  470. drm_crtc_helper_set_mode(crtc, &crtc->mode,
  471. crtc->x, crtc->y,
  472. crtc->fb);
  473. }
  474. return 0;
  475. }
  476. static void intel_hdmi_destroy(struct drm_connector *connector)
  477. {
  478. drm_sysfs_connector_remove(connector);
  479. drm_connector_cleanup(connector);
  480. kfree(connector);
  481. }
  482. static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs_hsw = {
  483. .dpms = intel_ddi_dpms,
  484. .mode_fixup = intel_hdmi_mode_fixup,
  485. .prepare = intel_encoder_prepare,
  486. .mode_set = intel_ddi_mode_set,
  487. .commit = intel_encoder_commit,
  488. };
  489. static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
  490. .dpms = intel_hdmi_dpms,
  491. .mode_fixup = intel_hdmi_mode_fixup,
  492. .prepare = intel_encoder_prepare,
  493. .mode_set = intel_hdmi_mode_set,
  494. .commit = intel_encoder_commit,
  495. };
  496. static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
  497. .dpms = drm_helper_connector_dpms,
  498. .detect = intel_hdmi_detect,
  499. .fill_modes = drm_helper_probe_single_connector_modes,
  500. .set_property = intel_hdmi_set_property,
  501. .destroy = intel_hdmi_destroy,
  502. };
  503. static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
  504. .get_modes = intel_hdmi_get_modes,
  505. .mode_valid = intel_hdmi_mode_valid,
  506. .best_encoder = intel_best_encoder,
  507. };
  508. static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
  509. .destroy = intel_encoder_destroy,
  510. };
  511. static void
  512. intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
  513. {
  514. intel_attach_force_audio_property(connector);
  515. intel_attach_broadcast_rgb_property(connector);
  516. }
  517. void intel_hdmi_init(struct drm_device *dev, int sdvox_reg)
  518. {
  519. struct drm_i915_private *dev_priv = dev->dev_private;
  520. struct drm_connector *connector;
  521. struct intel_encoder *intel_encoder;
  522. struct intel_connector *intel_connector;
  523. struct intel_hdmi *intel_hdmi;
  524. int i;
  525. intel_hdmi = kzalloc(sizeof(struct intel_hdmi), GFP_KERNEL);
  526. if (!intel_hdmi)
  527. return;
  528. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  529. if (!intel_connector) {
  530. kfree(intel_hdmi);
  531. return;
  532. }
  533. intel_encoder = &intel_hdmi->base;
  534. drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
  535. DRM_MODE_ENCODER_TMDS);
  536. connector = &intel_connector->base;
  537. drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
  538. DRM_MODE_CONNECTOR_HDMIA);
  539. drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
  540. intel_encoder->type = INTEL_OUTPUT_HDMI;
  541. connector->polled = DRM_CONNECTOR_POLL_HPD;
  542. connector->interlace_allowed = 1;
  543. connector->doublescan_allowed = 0;
  544. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  545. /* Set up the DDC bus. */
  546. if (sdvox_reg == SDVOB) {
  547. intel_encoder->clone_mask = (1 << INTEL_HDMIB_CLONE_BIT);
  548. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  549. dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
  550. } else if (sdvox_reg == SDVOC) {
  551. intel_encoder->clone_mask = (1 << INTEL_HDMIC_CLONE_BIT);
  552. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  553. dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
  554. } else if (sdvox_reg == HDMIB) {
  555. intel_encoder->clone_mask = (1 << INTEL_HDMID_CLONE_BIT);
  556. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  557. dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
  558. } else if (sdvox_reg == HDMIC) {
  559. intel_encoder->clone_mask = (1 << INTEL_HDMIE_CLONE_BIT);
  560. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  561. dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
  562. } else if (sdvox_reg == HDMID) {
  563. intel_encoder->clone_mask = (1 << INTEL_HDMIF_CLONE_BIT);
  564. intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
  565. dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
  566. } else if (sdvox_reg == DDI_BUF_CTL(PORT_B)) {
  567. DRM_DEBUG_DRIVER("LPT: detected output on DDI B\n");
  568. intel_encoder->clone_mask = (1 << INTEL_HDMIB_CLONE_BIT);
  569. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  570. intel_hdmi->ddi_port = PORT_B;
  571. dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
  572. } else if (sdvox_reg == DDI_BUF_CTL(PORT_C)) {
  573. DRM_DEBUG_DRIVER("LPT: detected output on DDI C\n");
  574. intel_encoder->clone_mask = (1 << INTEL_HDMIC_CLONE_BIT);
  575. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  576. intel_hdmi->ddi_port = PORT_C;
  577. dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
  578. } else if (sdvox_reg == DDI_BUF_CTL(PORT_D)) {
  579. DRM_DEBUG_DRIVER("LPT: detected output on DDI D\n");
  580. intel_encoder->clone_mask = (1 << INTEL_HDMID_CLONE_BIT);
  581. intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
  582. intel_hdmi->ddi_port = PORT_D;
  583. dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
  584. } else {
  585. /* If we got an unknown sdvox_reg, things are pretty much broken
  586. * in a way that we should let the kernel know about it */
  587. BUG();
  588. }
  589. intel_hdmi->sdvox_reg = sdvox_reg;
  590. if (!HAS_PCH_SPLIT(dev)) {
  591. intel_hdmi->write_infoframe = g4x_write_infoframe;
  592. I915_WRITE(VIDEO_DIP_CTL, 0);
  593. } else if (IS_VALLEYVIEW(dev)) {
  594. intel_hdmi->write_infoframe = vlv_write_infoframe;
  595. for_each_pipe(i)
  596. I915_WRITE(VLV_TVIDEO_DIP_CTL(i), 0);
  597. } else if (IS_HASWELL(dev)) {
  598. /* FIXME: Haswell has a new set of DIP frame registers, but we are
  599. * just doing the minimal required for HDMI to work at this stage.
  600. */
  601. intel_hdmi->write_infoframe = hsw_write_infoframe;
  602. for_each_pipe(i)
  603. I915_WRITE(HSW_TVIDEO_DIP_CTL(i), 0);
  604. } else if (HAS_PCH_IBX(dev)) {
  605. intel_hdmi->write_infoframe = ibx_write_infoframe;
  606. for_each_pipe(i)
  607. I915_WRITE(TVIDEO_DIP_CTL(i), 0);
  608. } else {
  609. intel_hdmi->write_infoframe = cpt_write_infoframe;
  610. for_each_pipe(i)
  611. I915_WRITE(TVIDEO_DIP_CTL(i), 0);
  612. }
  613. if (IS_HASWELL(dev))
  614. drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs_hsw);
  615. else
  616. drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs);
  617. intel_hdmi_add_properties(intel_hdmi, connector);
  618. intel_connector_attach_encoder(intel_connector, intel_encoder);
  619. drm_sysfs_connector_add(connector);
  620. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  621. * 0xd. Failure to do so will result in spurious interrupts being
  622. * generated on the port when a cable is not attached.
  623. */
  624. if (IS_G4X(dev) && !IS_GM45(dev)) {
  625. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  626. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  627. }
  628. }