i915_irq.c 72 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include "intel_drv.h"
  37. /* For display hotplug interrupt */
  38. static void
  39. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  40. {
  41. if ((dev_priv->irq_mask & mask) != 0) {
  42. dev_priv->irq_mask &= ~mask;
  43. I915_WRITE(DEIMR, dev_priv->irq_mask);
  44. POSTING_READ(DEIMR);
  45. }
  46. }
  47. static inline void
  48. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  49. {
  50. if ((dev_priv->irq_mask & mask) != mask) {
  51. dev_priv->irq_mask |= mask;
  52. I915_WRITE(DEIMR, dev_priv->irq_mask);
  53. POSTING_READ(DEIMR);
  54. }
  55. }
  56. void
  57. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  58. {
  59. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  60. u32 reg = PIPESTAT(pipe);
  61. dev_priv->pipestat[pipe] |= mask;
  62. /* Enable the interrupt, clear any pending status */
  63. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  64. POSTING_READ(reg);
  65. }
  66. }
  67. void
  68. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  69. {
  70. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  71. u32 reg = PIPESTAT(pipe);
  72. dev_priv->pipestat[pipe] &= ~mask;
  73. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  74. POSTING_READ(reg);
  75. }
  76. }
  77. /**
  78. * intel_enable_asle - enable ASLE interrupt for OpRegion
  79. */
  80. void intel_enable_asle(struct drm_device *dev)
  81. {
  82. drm_i915_private_t *dev_priv = dev->dev_private;
  83. unsigned long irqflags;
  84. /* FIXME: opregion/asle for VLV */
  85. if (IS_VALLEYVIEW(dev))
  86. return;
  87. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  88. if (HAS_PCH_SPLIT(dev))
  89. ironlake_enable_display_irq(dev_priv, DE_GSE);
  90. else {
  91. i915_enable_pipestat(dev_priv, 1,
  92. PIPE_LEGACY_BLC_EVENT_ENABLE);
  93. if (INTEL_INFO(dev)->gen >= 4)
  94. i915_enable_pipestat(dev_priv, 0,
  95. PIPE_LEGACY_BLC_EVENT_ENABLE);
  96. }
  97. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  98. }
  99. /**
  100. * i915_pipe_enabled - check if a pipe is enabled
  101. * @dev: DRM device
  102. * @pipe: pipe to check
  103. *
  104. * Reading certain registers when the pipe is disabled can hang the chip.
  105. * Use this routine to make sure the PLL is running and the pipe is active
  106. * before reading such registers if unsure.
  107. */
  108. static int
  109. i915_pipe_enabled(struct drm_device *dev, int pipe)
  110. {
  111. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  112. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  113. }
  114. /* Called from drm generic code, passed a 'crtc', which
  115. * we use as a pipe index
  116. */
  117. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  118. {
  119. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  120. unsigned long high_frame;
  121. unsigned long low_frame;
  122. u32 high1, high2, low;
  123. if (!i915_pipe_enabled(dev, pipe)) {
  124. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  125. "pipe %c\n", pipe_name(pipe));
  126. return 0;
  127. }
  128. high_frame = PIPEFRAME(pipe);
  129. low_frame = PIPEFRAMEPIXEL(pipe);
  130. /*
  131. * High & low register fields aren't synchronized, so make sure
  132. * we get a low value that's stable across two reads of the high
  133. * register.
  134. */
  135. do {
  136. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  137. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  138. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  139. } while (high1 != high2);
  140. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  141. low >>= PIPE_FRAME_LOW_SHIFT;
  142. return (high1 << 8) | low;
  143. }
  144. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  145. {
  146. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  147. int reg = PIPE_FRMCOUNT_GM45(pipe);
  148. if (!i915_pipe_enabled(dev, pipe)) {
  149. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  150. "pipe %c\n", pipe_name(pipe));
  151. return 0;
  152. }
  153. return I915_READ(reg);
  154. }
  155. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  156. int *vpos, int *hpos)
  157. {
  158. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  159. u32 vbl = 0, position = 0;
  160. int vbl_start, vbl_end, htotal, vtotal;
  161. bool in_vbl = true;
  162. int ret = 0;
  163. if (!i915_pipe_enabled(dev, pipe)) {
  164. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  165. "pipe %c\n", pipe_name(pipe));
  166. return 0;
  167. }
  168. /* Get vtotal. */
  169. vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
  170. if (INTEL_INFO(dev)->gen >= 4) {
  171. /* No obvious pixelcount register. Only query vertical
  172. * scanout position from Display scan line register.
  173. */
  174. position = I915_READ(PIPEDSL(pipe));
  175. /* Decode into vertical scanout position. Don't have
  176. * horizontal scanout position.
  177. */
  178. *vpos = position & 0x1fff;
  179. *hpos = 0;
  180. } else {
  181. /* Have access to pixelcount since start of frame.
  182. * We can split this into vertical and horizontal
  183. * scanout position.
  184. */
  185. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  186. htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
  187. *vpos = position / htotal;
  188. *hpos = position - (*vpos * htotal);
  189. }
  190. /* Query vblank area. */
  191. vbl = I915_READ(VBLANK(pipe));
  192. /* Test position against vblank region. */
  193. vbl_start = vbl & 0x1fff;
  194. vbl_end = (vbl >> 16) & 0x1fff;
  195. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  196. in_vbl = false;
  197. /* Inside "upper part" of vblank area? Apply corrective offset: */
  198. if (in_vbl && (*vpos >= vbl_start))
  199. *vpos = *vpos - vtotal;
  200. /* Readouts valid? */
  201. if (vbl > 0)
  202. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  203. /* In vblank? */
  204. if (in_vbl)
  205. ret |= DRM_SCANOUTPOS_INVBL;
  206. return ret;
  207. }
  208. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  209. int *max_error,
  210. struct timeval *vblank_time,
  211. unsigned flags)
  212. {
  213. struct drm_i915_private *dev_priv = dev->dev_private;
  214. struct drm_crtc *crtc;
  215. if (pipe < 0 || pipe >= dev_priv->num_pipe) {
  216. DRM_ERROR("Invalid crtc %d\n", pipe);
  217. return -EINVAL;
  218. }
  219. /* Get drm_crtc to timestamp: */
  220. crtc = intel_get_crtc_for_pipe(dev, pipe);
  221. if (crtc == NULL) {
  222. DRM_ERROR("Invalid crtc %d\n", pipe);
  223. return -EINVAL;
  224. }
  225. if (!crtc->enabled) {
  226. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  227. return -EBUSY;
  228. }
  229. /* Helper routine in DRM core does all the work: */
  230. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  231. vblank_time, flags,
  232. crtc);
  233. }
  234. /*
  235. * Handle hotplug events outside the interrupt handler proper.
  236. */
  237. static void i915_hotplug_work_func(struct work_struct *work)
  238. {
  239. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  240. hotplug_work);
  241. struct drm_device *dev = dev_priv->dev;
  242. struct drm_mode_config *mode_config = &dev->mode_config;
  243. struct intel_encoder *encoder;
  244. mutex_lock(&mode_config->mutex);
  245. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  246. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  247. if (encoder->hot_plug)
  248. encoder->hot_plug(encoder);
  249. mutex_unlock(&mode_config->mutex);
  250. /* Just fire off a uevent and let userspace tell us what to do */
  251. drm_helper_hpd_irq_event(dev);
  252. }
  253. static void i915_handle_rps_change(struct drm_device *dev)
  254. {
  255. drm_i915_private_t *dev_priv = dev->dev_private;
  256. u32 busy_up, busy_down, max_avg, min_avg;
  257. u8 new_delay = dev_priv->cur_delay;
  258. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  259. busy_up = I915_READ(RCPREVBSYTUPAVG);
  260. busy_down = I915_READ(RCPREVBSYTDNAVG);
  261. max_avg = I915_READ(RCBMAXAVG);
  262. min_avg = I915_READ(RCBMINAVG);
  263. /* Handle RCS change request from hw */
  264. if (busy_up > max_avg) {
  265. if (dev_priv->cur_delay != dev_priv->max_delay)
  266. new_delay = dev_priv->cur_delay - 1;
  267. if (new_delay < dev_priv->max_delay)
  268. new_delay = dev_priv->max_delay;
  269. } else if (busy_down < min_avg) {
  270. if (dev_priv->cur_delay != dev_priv->min_delay)
  271. new_delay = dev_priv->cur_delay + 1;
  272. if (new_delay > dev_priv->min_delay)
  273. new_delay = dev_priv->min_delay;
  274. }
  275. if (ironlake_set_drps(dev, new_delay))
  276. dev_priv->cur_delay = new_delay;
  277. return;
  278. }
  279. static void notify_ring(struct drm_device *dev,
  280. struct intel_ring_buffer *ring)
  281. {
  282. struct drm_i915_private *dev_priv = dev->dev_private;
  283. if (ring->obj == NULL)
  284. return;
  285. trace_i915_gem_request_complete(ring, ring->get_seqno(ring));
  286. wake_up_all(&ring->irq_queue);
  287. if (i915_enable_hangcheck) {
  288. dev_priv->hangcheck_count = 0;
  289. mod_timer(&dev_priv->hangcheck_timer,
  290. jiffies +
  291. msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  292. }
  293. }
  294. static void gen6_pm_rps_work(struct work_struct *work)
  295. {
  296. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  297. rps_work);
  298. u8 new_delay = dev_priv->cur_delay;
  299. u32 pm_iir, pm_imr;
  300. spin_lock_irq(&dev_priv->rps_lock);
  301. pm_iir = dev_priv->pm_iir;
  302. dev_priv->pm_iir = 0;
  303. pm_imr = I915_READ(GEN6_PMIMR);
  304. I915_WRITE(GEN6_PMIMR, 0);
  305. spin_unlock_irq(&dev_priv->rps_lock);
  306. if (!pm_iir)
  307. return;
  308. mutex_lock(&dev_priv->dev->struct_mutex);
  309. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
  310. if (dev_priv->cur_delay != dev_priv->max_delay)
  311. new_delay = dev_priv->cur_delay + 1;
  312. if (new_delay > dev_priv->max_delay)
  313. new_delay = dev_priv->max_delay;
  314. } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
  315. gen6_gt_force_wake_get(dev_priv);
  316. if (dev_priv->cur_delay != dev_priv->min_delay)
  317. new_delay = dev_priv->cur_delay - 1;
  318. if (new_delay < dev_priv->min_delay) {
  319. new_delay = dev_priv->min_delay;
  320. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  321. I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
  322. ((new_delay << 16) & 0x3f0000));
  323. } else {
  324. /* Make sure we continue to get down interrupts
  325. * until we hit the minimum frequency */
  326. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  327. I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
  328. }
  329. gen6_gt_force_wake_put(dev_priv);
  330. }
  331. gen6_set_rps(dev_priv->dev, new_delay);
  332. dev_priv->cur_delay = new_delay;
  333. /*
  334. * rps_lock not held here because clearing is non-destructive. There is
  335. * an *extremely* unlikely race with gen6_rps_enable() that is prevented
  336. * by holding struct_mutex for the duration of the write.
  337. */
  338. mutex_unlock(&dev_priv->dev->struct_mutex);
  339. }
  340. static void snb_gt_irq_handler(struct drm_device *dev,
  341. struct drm_i915_private *dev_priv,
  342. u32 gt_iir)
  343. {
  344. if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
  345. GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
  346. notify_ring(dev, &dev_priv->ring[RCS]);
  347. if (gt_iir & GEN6_BSD_USER_INTERRUPT)
  348. notify_ring(dev, &dev_priv->ring[VCS]);
  349. if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
  350. notify_ring(dev, &dev_priv->ring[BCS]);
  351. if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  352. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  353. GT_RENDER_CS_ERROR_INTERRUPT)) {
  354. DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
  355. i915_handle_error(dev, false);
  356. }
  357. }
  358. static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
  359. u32 pm_iir)
  360. {
  361. unsigned long flags;
  362. /*
  363. * IIR bits should never already be set because IMR should
  364. * prevent an interrupt from being shown in IIR. The warning
  365. * displays a case where we've unsafely cleared
  366. * dev_priv->pm_iir. Although missing an interrupt of the same
  367. * type is not a problem, it displays a problem in the logic.
  368. *
  369. * The mask bit in IMR is cleared by rps_work.
  370. */
  371. spin_lock_irqsave(&dev_priv->rps_lock, flags);
  372. WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
  373. dev_priv->pm_iir |= pm_iir;
  374. I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir);
  375. POSTING_READ(GEN6_PMIMR);
  376. spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
  377. queue_work(dev_priv->wq, &dev_priv->rps_work);
  378. }
  379. static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS)
  380. {
  381. struct drm_device *dev = (struct drm_device *) arg;
  382. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  383. u32 iir, gt_iir, pm_iir;
  384. irqreturn_t ret = IRQ_NONE;
  385. unsigned long irqflags;
  386. int pipe;
  387. u32 pipe_stats[I915_MAX_PIPES];
  388. u32 vblank_status;
  389. int vblank = 0;
  390. bool blc_event;
  391. atomic_inc(&dev_priv->irq_received);
  392. vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS |
  393. PIPE_VBLANK_INTERRUPT_STATUS;
  394. while (true) {
  395. iir = I915_READ(VLV_IIR);
  396. gt_iir = I915_READ(GTIIR);
  397. pm_iir = I915_READ(GEN6_PMIIR);
  398. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  399. goto out;
  400. ret = IRQ_HANDLED;
  401. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  402. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  403. for_each_pipe(pipe) {
  404. int reg = PIPESTAT(pipe);
  405. pipe_stats[pipe] = I915_READ(reg);
  406. /*
  407. * Clear the PIPE*STAT regs before the IIR
  408. */
  409. if (pipe_stats[pipe] & 0x8000ffff) {
  410. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  411. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  412. pipe_name(pipe));
  413. I915_WRITE(reg, pipe_stats[pipe]);
  414. }
  415. }
  416. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  417. /* Consume port. Then clear IIR or we'll miss events */
  418. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  419. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  420. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  421. hotplug_status);
  422. if (hotplug_status & dev_priv->hotplug_supported_mask)
  423. queue_work(dev_priv->wq,
  424. &dev_priv->hotplug_work);
  425. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  426. I915_READ(PORT_HOTPLUG_STAT);
  427. }
  428. if (iir & I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT) {
  429. drm_handle_vblank(dev, 0);
  430. vblank++;
  431. intel_finish_page_flip(dev, 0);
  432. }
  433. if (iir & I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT) {
  434. drm_handle_vblank(dev, 1);
  435. vblank++;
  436. intel_finish_page_flip(dev, 0);
  437. }
  438. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  439. blc_event = true;
  440. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  441. gen6_queue_rps_work(dev_priv, pm_iir);
  442. I915_WRITE(GTIIR, gt_iir);
  443. I915_WRITE(GEN6_PMIIR, pm_iir);
  444. I915_WRITE(VLV_IIR, iir);
  445. }
  446. out:
  447. return ret;
  448. }
  449. static void pch_irq_handler(struct drm_device *dev, u32 pch_iir)
  450. {
  451. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  452. int pipe;
  453. if (pch_iir & SDE_AUDIO_POWER_MASK)
  454. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  455. (pch_iir & SDE_AUDIO_POWER_MASK) >>
  456. SDE_AUDIO_POWER_SHIFT);
  457. if (pch_iir & SDE_GMBUS)
  458. DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
  459. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  460. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  461. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  462. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  463. if (pch_iir & SDE_POISON)
  464. DRM_ERROR("PCH poison interrupt\n");
  465. if (pch_iir & SDE_FDI_MASK)
  466. for_each_pipe(pipe)
  467. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  468. pipe_name(pipe),
  469. I915_READ(FDI_RX_IIR(pipe)));
  470. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  471. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  472. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  473. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  474. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  475. DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
  476. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  477. DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
  478. }
  479. static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
  480. {
  481. struct drm_device *dev = (struct drm_device *) arg;
  482. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  483. u32 de_iir, gt_iir, de_ier, pm_iir;
  484. irqreturn_t ret = IRQ_NONE;
  485. int i;
  486. atomic_inc(&dev_priv->irq_received);
  487. /* disable master interrupt before clearing iir */
  488. de_ier = I915_READ(DEIER);
  489. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  490. gt_iir = I915_READ(GTIIR);
  491. if (gt_iir) {
  492. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  493. I915_WRITE(GTIIR, gt_iir);
  494. ret = IRQ_HANDLED;
  495. }
  496. de_iir = I915_READ(DEIIR);
  497. if (de_iir) {
  498. if (de_iir & DE_GSE_IVB)
  499. intel_opregion_gse_intr(dev);
  500. for (i = 0; i < 3; i++) {
  501. if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
  502. intel_prepare_page_flip(dev, i);
  503. intel_finish_page_flip_plane(dev, i);
  504. }
  505. if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
  506. drm_handle_vblank(dev, i);
  507. }
  508. /* check event from PCH */
  509. if (de_iir & DE_PCH_EVENT_IVB) {
  510. u32 pch_iir = I915_READ(SDEIIR);
  511. if (pch_iir & SDE_HOTPLUG_MASK_CPT)
  512. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  513. pch_irq_handler(dev, pch_iir);
  514. /* clear PCH hotplug event before clear CPU irq */
  515. I915_WRITE(SDEIIR, pch_iir);
  516. }
  517. I915_WRITE(DEIIR, de_iir);
  518. ret = IRQ_HANDLED;
  519. }
  520. pm_iir = I915_READ(GEN6_PMIIR);
  521. if (pm_iir) {
  522. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  523. gen6_queue_rps_work(dev_priv, pm_iir);
  524. I915_WRITE(GEN6_PMIIR, pm_iir);
  525. ret = IRQ_HANDLED;
  526. }
  527. I915_WRITE(DEIER, de_ier);
  528. POSTING_READ(DEIER);
  529. return ret;
  530. }
  531. static void ilk_gt_irq_handler(struct drm_device *dev,
  532. struct drm_i915_private *dev_priv,
  533. u32 gt_iir)
  534. {
  535. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  536. notify_ring(dev, &dev_priv->ring[RCS]);
  537. if (gt_iir & GT_BSD_USER_INTERRUPT)
  538. notify_ring(dev, &dev_priv->ring[VCS]);
  539. }
  540. static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
  541. {
  542. struct drm_device *dev = (struct drm_device *) arg;
  543. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  544. int ret = IRQ_NONE;
  545. u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
  546. u32 hotplug_mask;
  547. atomic_inc(&dev_priv->irq_received);
  548. /* disable master interrupt before clearing iir */
  549. de_ier = I915_READ(DEIER);
  550. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  551. POSTING_READ(DEIER);
  552. de_iir = I915_READ(DEIIR);
  553. gt_iir = I915_READ(GTIIR);
  554. pch_iir = I915_READ(SDEIIR);
  555. pm_iir = I915_READ(GEN6_PMIIR);
  556. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
  557. (!IS_GEN6(dev) || pm_iir == 0))
  558. goto done;
  559. if (HAS_PCH_CPT(dev))
  560. hotplug_mask = SDE_HOTPLUG_MASK_CPT;
  561. else
  562. hotplug_mask = SDE_HOTPLUG_MASK;
  563. ret = IRQ_HANDLED;
  564. if (IS_GEN5(dev))
  565. ilk_gt_irq_handler(dev, dev_priv, gt_iir);
  566. else
  567. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  568. if (de_iir & DE_GSE)
  569. intel_opregion_gse_intr(dev);
  570. if (de_iir & DE_PLANEA_FLIP_DONE) {
  571. intel_prepare_page_flip(dev, 0);
  572. intel_finish_page_flip_plane(dev, 0);
  573. }
  574. if (de_iir & DE_PLANEB_FLIP_DONE) {
  575. intel_prepare_page_flip(dev, 1);
  576. intel_finish_page_flip_plane(dev, 1);
  577. }
  578. if (de_iir & DE_PIPEA_VBLANK)
  579. drm_handle_vblank(dev, 0);
  580. if (de_iir & DE_PIPEB_VBLANK)
  581. drm_handle_vblank(dev, 1);
  582. /* check event from PCH */
  583. if (de_iir & DE_PCH_EVENT) {
  584. if (pch_iir & hotplug_mask)
  585. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  586. pch_irq_handler(dev, pch_iir);
  587. }
  588. if (de_iir & DE_PCU_EVENT) {
  589. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  590. i915_handle_rps_change(dev);
  591. }
  592. if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
  593. gen6_queue_rps_work(dev_priv, pm_iir);
  594. /* should clear PCH hotplug event before clear CPU irq */
  595. I915_WRITE(SDEIIR, pch_iir);
  596. I915_WRITE(GTIIR, gt_iir);
  597. I915_WRITE(DEIIR, de_iir);
  598. I915_WRITE(GEN6_PMIIR, pm_iir);
  599. done:
  600. I915_WRITE(DEIER, de_ier);
  601. POSTING_READ(DEIER);
  602. return ret;
  603. }
  604. /**
  605. * i915_error_work_func - do process context error handling work
  606. * @work: work struct
  607. *
  608. * Fire an error uevent so userspace can see that a hang or error
  609. * was detected.
  610. */
  611. static void i915_error_work_func(struct work_struct *work)
  612. {
  613. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  614. error_work);
  615. struct drm_device *dev = dev_priv->dev;
  616. char *error_event[] = { "ERROR=1", NULL };
  617. char *reset_event[] = { "RESET=1", NULL };
  618. char *reset_done_event[] = { "ERROR=0", NULL };
  619. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  620. if (atomic_read(&dev_priv->mm.wedged)) {
  621. DRM_DEBUG_DRIVER("resetting chip\n");
  622. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  623. if (!i915_reset(dev)) {
  624. atomic_set(&dev_priv->mm.wedged, 0);
  625. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  626. }
  627. complete_all(&dev_priv->error_completion);
  628. }
  629. }
  630. #ifdef CONFIG_DEBUG_FS
  631. static struct drm_i915_error_object *
  632. i915_error_object_create(struct drm_i915_private *dev_priv,
  633. struct drm_i915_gem_object *src)
  634. {
  635. struct drm_i915_error_object *dst;
  636. int page, page_count;
  637. u32 reloc_offset;
  638. if (src == NULL || src->pages == NULL)
  639. return NULL;
  640. page_count = src->base.size / PAGE_SIZE;
  641. dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC);
  642. if (dst == NULL)
  643. return NULL;
  644. reloc_offset = src->gtt_offset;
  645. for (page = 0; page < page_count; page++) {
  646. unsigned long flags;
  647. void *d;
  648. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  649. if (d == NULL)
  650. goto unwind;
  651. local_irq_save(flags);
  652. if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
  653. src->has_global_gtt_mapping) {
  654. void __iomem *s;
  655. /* Simply ignore tiling or any overlapping fence.
  656. * It's part of the error state, and this hopefully
  657. * captures what the GPU read.
  658. */
  659. s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  660. reloc_offset);
  661. memcpy_fromio(d, s, PAGE_SIZE);
  662. io_mapping_unmap_atomic(s);
  663. } else {
  664. void *s;
  665. drm_clflush_pages(&src->pages[page], 1);
  666. s = kmap_atomic(src->pages[page]);
  667. memcpy(d, s, PAGE_SIZE);
  668. kunmap_atomic(s);
  669. drm_clflush_pages(&src->pages[page], 1);
  670. }
  671. local_irq_restore(flags);
  672. dst->pages[page] = d;
  673. reloc_offset += PAGE_SIZE;
  674. }
  675. dst->page_count = page_count;
  676. dst->gtt_offset = src->gtt_offset;
  677. return dst;
  678. unwind:
  679. while (page--)
  680. kfree(dst->pages[page]);
  681. kfree(dst);
  682. return NULL;
  683. }
  684. static void
  685. i915_error_object_free(struct drm_i915_error_object *obj)
  686. {
  687. int page;
  688. if (obj == NULL)
  689. return;
  690. for (page = 0; page < obj->page_count; page++)
  691. kfree(obj->pages[page]);
  692. kfree(obj);
  693. }
  694. void
  695. i915_error_state_free(struct kref *error_ref)
  696. {
  697. struct drm_i915_error_state *error = container_of(error_ref,
  698. typeof(*error), ref);
  699. int i;
  700. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  701. i915_error_object_free(error->ring[i].batchbuffer);
  702. i915_error_object_free(error->ring[i].ringbuffer);
  703. kfree(error->ring[i].requests);
  704. }
  705. kfree(error->active_bo);
  706. kfree(error->overlay);
  707. kfree(error);
  708. }
  709. static void capture_bo(struct drm_i915_error_buffer *err,
  710. struct drm_i915_gem_object *obj)
  711. {
  712. err->size = obj->base.size;
  713. err->name = obj->base.name;
  714. err->seqno = obj->last_rendering_seqno;
  715. err->gtt_offset = obj->gtt_offset;
  716. err->read_domains = obj->base.read_domains;
  717. err->write_domain = obj->base.write_domain;
  718. err->fence_reg = obj->fence_reg;
  719. err->pinned = 0;
  720. if (obj->pin_count > 0)
  721. err->pinned = 1;
  722. if (obj->user_pin_count > 0)
  723. err->pinned = -1;
  724. err->tiling = obj->tiling_mode;
  725. err->dirty = obj->dirty;
  726. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  727. err->ring = obj->ring ? obj->ring->id : -1;
  728. err->cache_level = obj->cache_level;
  729. }
  730. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  731. int count, struct list_head *head)
  732. {
  733. struct drm_i915_gem_object *obj;
  734. int i = 0;
  735. list_for_each_entry(obj, head, mm_list) {
  736. capture_bo(err++, obj);
  737. if (++i == count)
  738. break;
  739. }
  740. return i;
  741. }
  742. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  743. int count, struct list_head *head)
  744. {
  745. struct drm_i915_gem_object *obj;
  746. int i = 0;
  747. list_for_each_entry(obj, head, gtt_list) {
  748. if (obj->pin_count == 0)
  749. continue;
  750. capture_bo(err++, obj);
  751. if (++i == count)
  752. break;
  753. }
  754. return i;
  755. }
  756. static void i915_gem_record_fences(struct drm_device *dev,
  757. struct drm_i915_error_state *error)
  758. {
  759. struct drm_i915_private *dev_priv = dev->dev_private;
  760. int i;
  761. /* Fences */
  762. switch (INTEL_INFO(dev)->gen) {
  763. case 7:
  764. case 6:
  765. for (i = 0; i < 16; i++)
  766. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  767. break;
  768. case 5:
  769. case 4:
  770. for (i = 0; i < 16; i++)
  771. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  772. break;
  773. case 3:
  774. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  775. for (i = 0; i < 8; i++)
  776. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  777. case 2:
  778. for (i = 0; i < 8; i++)
  779. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  780. break;
  781. }
  782. }
  783. static struct drm_i915_error_object *
  784. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  785. struct intel_ring_buffer *ring)
  786. {
  787. struct drm_i915_gem_object *obj;
  788. u32 seqno;
  789. if (!ring->get_seqno)
  790. return NULL;
  791. seqno = ring->get_seqno(ring);
  792. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  793. if (obj->ring != ring)
  794. continue;
  795. if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
  796. continue;
  797. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  798. continue;
  799. /* We need to copy these to an anonymous buffer as the simplest
  800. * method to avoid being overwritten by userspace.
  801. */
  802. return i915_error_object_create(dev_priv, obj);
  803. }
  804. return NULL;
  805. }
  806. static void i915_record_ring_state(struct drm_device *dev,
  807. struct drm_i915_error_state *error,
  808. struct intel_ring_buffer *ring)
  809. {
  810. struct drm_i915_private *dev_priv = dev->dev_private;
  811. if (INTEL_INFO(dev)->gen >= 6) {
  812. error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
  813. error->semaphore_mboxes[ring->id][0]
  814. = I915_READ(RING_SYNC_0(ring->mmio_base));
  815. error->semaphore_mboxes[ring->id][1]
  816. = I915_READ(RING_SYNC_1(ring->mmio_base));
  817. }
  818. if (INTEL_INFO(dev)->gen >= 4) {
  819. error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
  820. error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
  821. error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
  822. error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
  823. error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
  824. if (ring->id == RCS) {
  825. error->instdone1 = I915_READ(INSTDONE1);
  826. error->bbaddr = I915_READ64(BB_ADDR);
  827. }
  828. } else {
  829. error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
  830. error->ipeir[ring->id] = I915_READ(IPEIR);
  831. error->ipehr[ring->id] = I915_READ(IPEHR);
  832. error->instdone[ring->id] = I915_READ(INSTDONE);
  833. }
  834. error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
  835. error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
  836. error->seqno[ring->id] = ring->get_seqno(ring);
  837. error->acthd[ring->id] = intel_ring_get_active_head(ring);
  838. error->head[ring->id] = I915_READ_HEAD(ring);
  839. error->tail[ring->id] = I915_READ_TAIL(ring);
  840. error->cpu_ring_head[ring->id] = ring->head;
  841. error->cpu_ring_tail[ring->id] = ring->tail;
  842. }
  843. static void i915_gem_record_rings(struct drm_device *dev,
  844. struct drm_i915_error_state *error)
  845. {
  846. struct drm_i915_private *dev_priv = dev->dev_private;
  847. struct intel_ring_buffer *ring;
  848. struct drm_i915_gem_request *request;
  849. int i, count;
  850. for_each_ring(ring, dev_priv, i) {
  851. i915_record_ring_state(dev, error, ring);
  852. error->ring[i].batchbuffer =
  853. i915_error_first_batchbuffer(dev_priv, ring);
  854. error->ring[i].ringbuffer =
  855. i915_error_object_create(dev_priv, ring->obj);
  856. count = 0;
  857. list_for_each_entry(request, &ring->request_list, list)
  858. count++;
  859. error->ring[i].num_requests = count;
  860. error->ring[i].requests =
  861. kmalloc(count*sizeof(struct drm_i915_error_request),
  862. GFP_ATOMIC);
  863. if (error->ring[i].requests == NULL) {
  864. error->ring[i].num_requests = 0;
  865. continue;
  866. }
  867. count = 0;
  868. list_for_each_entry(request, &ring->request_list, list) {
  869. struct drm_i915_error_request *erq;
  870. erq = &error->ring[i].requests[count++];
  871. erq->seqno = request->seqno;
  872. erq->jiffies = request->emitted_jiffies;
  873. erq->tail = request->tail;
  874. }
  875. }
  876. }
  877. /**
  878. * i915_capture_error_state - capture an error record for later analysis
  879. * @dev: drm device
  880. *
  881. * Should be called when an error is detected (either a hang or an error
  882. * interrupt) to capture error state from the time of the error. Fills
  883. * out a structure which becomes available in debugfs for user level tools
  884. * to pick up.
  885. */
  886. static void i915_capture_error_state(struct drm_device *dev)
  887. {
  888. struct drm_i915_private *dev_priv = dev->dev_private;
  889. struct drm_i915_gem_object *obj;
  890. struct drm_i915_error_state *error;
  891. unsigned long flags;
  892. int i, pipe;
  893. spin_lock_irqsave(&dev_priv->error_lock, flags);
  894. error = dev_priv->first_error;
  895. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  896. if (error)
  897. return;
  898. /* Account for pipe specific data like PIPE*STAT */
  899. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  900. if (!error) {
  901. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  902. return;
  903. }
  904. DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
  905. dev->primary->index);
  906. kref_init(&error->ref);
  907. error->eir = I915_READ(EIR);
  908. error->pgtbl_er = I915_READ(PGTBL_ER);
  909. if (HAS_PCH_SPLIT(dev))
  910. error->ier = I915_READ(DEIER) | I915_READ(GTIER);
  911. else if (IS_VALLEYVIEW(dev))
  912. error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
  913. else if (IS_GEN2(dev))
  914. error->ier = I915_READ16(IER);
  915. else
  916. error->ier = I915_READ(IER);
  917. for_each_pipe(pipe)
  918. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  919. if (INTEL_INFO(dev)->gen >= 6) {
  920. error->error = I915_READ(ERROR_GEN6);
  921. error->done_reg = I915_READ(DONE_REG);
  922. }
  923. i915_gem_record_fences(dev, error);
  924. i915_gem_record_rings(dev, error);
  925. /* Record buffers on the active and pinned lists. */
  926. error->active_bo = NULL;
  927. error->pinned_bo = NULL;
  928. i = 0;
  929. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  930. i++;
  931. error->active_bo_count = i;
  932. list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list)
  933. if (obj->pin_count)
  934. i++;
  935. error->pinned_bo_count = i - error->active_bo_count;
  936. error->active_bo = NULL;
  937. error->pinned_bo = NULL;
  938. if (i) {
  939. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  940. GFP_ATOMIC);
  941. if (error->active_bo)
  942. error->pinned_bo =
  943. error->active_bo + error->active_bo_count;
  944. }
  945. if (error->active_bo)
  946. error->active_bo_count =
  947. capture_active_bo(error->active_bo,
  948. error->active_bo_count,
  949. &dev_priv->mm.active_list);
  950. if (error->pinned_bo)
  951. error->pinned_bo_count =
  952. capture_pinned_bo(error->pinned_bo,
  953. error->pinned_bo_count,
  954. &dev_priv->mm.gtt_list);
  955. do_gettimeofday(&error->time);
  956. error->overlay = intel_overlay_capture_error_state(dev);
  957. error->display = intel_display_capture_error_state(dev);
  958. spin_lock_irqsave(&dev_priv->error_lock, flags);
  959. if (dev_priv->first_error == NULL) {
  960. dev_priv->first_error = error;
  961. error = NULL;
  962. }
  963. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  964. if (error)
  965. i915_error_state_free(&error->ref);
  966. }
  967. void i915_destroy_error_state(struct drm_device *dev)
  968. {
  969. struct drm_i915_private *dev_priv = dev->dev_private;
  970. struct drm_i915_error_state *error;
  971. unsigned long flags;
  972. spin_lock_irqsave(&dev_priv->error_lock, flags);
  973. error = dev_priv->first_error;
  974. dev_priv->first_error = NULL;
  975. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  976. if (error)
  977. kref_put(&error->ref, i915_error_state_free);
  978. }
  979. #else
  980. #define i915_capture_error_state(x)
  981. #endif
  982. static void i915_report_and_clear_eir(struct drm_device *dev)
  983. {
  984. struct drm_i915_private *dev_priv = dev->dev_private;
  985. u32 eir = I915_READ(EIR);
  986. int pipe;
  987. if (!eir)
  988. return;
  989. pr_err("render error detected, EIR: 0x%08x\n", eir);
  990. if (IS_G4X(dev)) {
  991. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  992. u32 ipeir = I915_READ(IPEIR_I965);
  993. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  994. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  995. pr_err(" INSTDONE: 0x%08x\n",
  996. I915_READ(INSTDONE_I965));
  997. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  998. pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
  999. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1000. I915_WRITE(IPEIR_I965, ipeir);
  1001. POSTING_READ(IPEIR_I965);
  1002. }
  1003. if (eir & GM45_ERROR_PAGE_TABLE) {
  1004. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1005. pr_err("page table error\n");
  1006. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1007. I915_WRITE(PGTBL_ER, pgtbl_err);
  1008. POSTING_READ(PGTBL_ER);
  1009. }
  1010. }
  1011. if (!IS_GEN2(dev)) {
  1012. if (eir & I915_ERROR_PAGE_TABLE) {
  1013. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1014. pr_err("page table error\n");
  1015. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1016. I915_WRITE(PGTBL_ER, pgtbl_err);
  1017. POSTING_READ(PGTBL_ER);
  1018. }
  1019. }
  1020. if (eir & I915_ERROR_MEMORY_REFRESH) {
  1021. pr_err("memory refresh error:\n");
  1022. for_each_pipe(pipe)
  1023. pr_err("pipe %c stat: 0x%08x\n",
  1024. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  1025. /* pipestat has already been acked */
  1026. }
  1027. if (eir & I915_ERROR_INSTRUCTION) {
  1028. pr_err("instruction error\n");
  1029. pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
  1030. if (INTEL_INFO(dev)->gen < 4) {
  1031. u32 ipeir = I915_READ(IPEIR);
  1032. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
  1033. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
  1034. pr_err(" INSTDONE: 0x%08x\n", I915_READ(INSTDONE));
  1035. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
  1036. I915_WRITE(IPEIR, ipeir);
  1037. POSTING_READ(IPEIR);
  1038. } else {
  1039. u32 ipeir = I915_READ(IPEIR_I965);
  1040. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1041. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1042. pr_err(" INSTDONE: 0x%08x\n",
  1043. I915_READ(INSTDONE_I965));
  1044. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1045. pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
  1046. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1047. I915_WRITE(IPEIR_I965, ipeir);
  1048. POSTING_READ(IPEIR_I965);
  1049. }
  1050. }
  1051. I915_WRITE(EIR, eir);
  1052. POSTING_READ(EIR);
  1053. eir = I915_READ(EIR);
  1054. if (eir) {
  1055. /*
  1056. * some errors might have become stuck,
  1057. * mask them.
  1058. */
  1059. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  1060. I915_WRITE(EMR, I915_READ(EMR) | eir);
  1061. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1062. }
  1063. }
  1064. /**
  1065. * i915_handle_error - handle an error interrupt
  1066. * @dev: drm device
  1067. *
  1068. * Do some basic checking of regsiter state at error interrupt time and
  1069. * dump it to the syslog. Also call i915_capture_error_state() to make
  1070. * sure we get a record and make it available in debugfs. Fire a uevent
  1071. * so userspace knows something bad happened (should trigger collection
  1072. * of a ring dump etc.).
  1073. */
  1074. void i915_handle_error(struct drm_device *dev, bool wedged)
  1075. {
  1076. struct drm_i915_private *dev_priv = dev->dev_private;
  1077. struct intel_ring_buffer *ring;
  1078. int i;
  1079. i915_capture_error_state(dev);
  1080. i915_report_and_clear_eir(dev);
  1081. if (wedged) {
  1082. INIT_COMPLETION(dev_priv->error_completion);
  1083. atomic_set(&dev_priv->mm.wedged, 1);
  1084. /*
  1085. * Wakeup waiting processes so they don't hang
  1086. */
  1087. for_each_ring(ring, dev_priv, i)
  1088. wake_up_all(&ring->irq_queue);
  1089. }
  1090. queue_work(dev_priv->wq, &dev_priv->error_work);
  1091. }
  1092. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  1093. {
  1094. drm_i915_private_t *dev_priv = dev->dev_private;
  1095. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1096. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1097. struct drm_i915_gem_object *obj;
  1098. struct intel_unpin_work *work;
  1099. unsigned long flags;
  1100. bool stall_detected;
  1101. /* Ignore early vblank irqs */
  1102. if (intel_crtc == NULL)
  1103. return;
  1104. spin_lock_irqsave(&dev->event_lock, flags);
  1105. work = intel_crtc->unpin_work;
  1106. if (work == NULL || work->pending || !work->enable_stall_check) {
  1107. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  1108. spin_unlock_irqrestore(&dev->event_lock, flags);
  1109. return;
  1110. }
  1111. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1112. obj = work->pending_flip_obj;
  1113. if (INTEL_INFO(dev)->gen >= 4) {
  1114. int dspsurf = DSPSURF(intel_crtc->plane);
  1115. stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
  1116. obj->gtt_offset;
  1117. } else {
  1118. int dspaddr = DSPADDR(intel_crtc->plane);
  1119. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  1120. crtc->y * crtc->fb->pitches[0] +
  1121. crtc->x * crtc->fb->bits_per_pixel/8);
  1122. }
  1123. spin_unlock_irqrestore(&dev->event_lock, flags);
  1124. if (stall_detected) {
  1125. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1126. intel_prepare_page_flip(dev, intel_crtc->plane);
  1127. }
  1128. }
  1129. /* Called from drm generic code, passed 'crtc' which
  1130. * we use as a pipe index
  1131. */
  1132. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1133. {
  1134. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1135. unsigned long irqflags;
  1136. if (!i915_pipe_enabled(dev, pipe))
  1137. return -EINVAL;
  1138. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1139. if (INTEL_INFO(dev)->gen >= 4)
  1140. i915_enable_pipestat(dev_priv, pipe,
  1141. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1142. else
  1143. i915_enable_pipestat(dev_priv, pipe,
  1144. PIPE_VBLANK_INTERRUPT_ENABLE);
  1145. /* maintain vblank delivery even in deep C-states */
  1146. if (dev_priv->info->gen == 3)
  1147. I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
  1148. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1149. return 0;
  1150. }
  1151. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1152. {
  1153. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1154. unsigned long irqflags;
  1155. if (!i915_pipe_enabled(dev, pipe))
  1156. return -EINVAL;
  1157. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1158. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1159. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1160. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1161. return 0;
  1162. }
  1163. static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
  1164. {
  1165. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1166. unsigned long irqflags;
  1167. if (!i915_pipe_enabled(dev, pipe))
  1168. return -EINVAL;
  1169. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1170. ironlake_enable_display_irq(dev_priv,
  1171. DE_PIPEA_VBLANK_IVB << (5 * pipe));
  1172. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1173. return 0;
  1174. }
  1175. static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
  1176. {
  1177. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1178. unsigned long irqflags;
  1179. u32 dpfl, imr;
  1180. if (!i915_pipe_enabled(dev, pipe))
  1181. return -EINVAL;
  1182. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1183. dpfl = I915_READ(VLV_DPFLIPSTAT);
  1184. imr = I915_READ(VLV_IMR);
  1185. if (pipe == 0) {
  1186. dpfl |= PIPEA_VBLANK_INT_EN;
  1187. imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1188. } else {
  1189. dpfl |= PIPEA_VBLANK_INT_EN;
  1190. imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1191. }
  1192. I915_WRITE(VLV_DPFLIPSTAT, dpfl);
  1193. I915_WRITE(VLV_IMR, imr);
  1194. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1195. return 0;
  1196. }
  1197. /* Called from drm generic code, passed 'crtc' which
  1198. * we use as a pipe index
  1199. */
  1200. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1201. {
  1202. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1203. unsigned long irqflags;
  1204. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1205. if (dev_priv->info->gen == 3)
  1206. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
  1207. i915_disable_pipestat(dev_priv, pipe,
  1208. PIPE_VBLANK_INTERRUPT_ENABLE |
  1209. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1210. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1211. }
  1212. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1213. {
  1214. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1215. unsigned long irqflags;
  1216. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1217. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1218. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1219. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1220. }
  1221. static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
  1222. {
  1223. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1224. unsigned long irqflags;
  1225. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1226. ironlake_disable_display_irq(dev_priv,
  1227. DE_PIPEA_VBLANK_IVB << (pipe * 5));
  1228. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1229. }
  1230. static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
  1231. {
  1232. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1233. unsigned long irqflags;
  1234. u32 dpfl, imr;
  1235. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1236. dpfl = I915_READ(VLV_DPFLIPSTAT);
  1237. imr = I915_READ(VLV_IMR);
  1238. if (pipe == 0) {
  1239. dpfl &= ~PIPEA_VBLANK_INT_EN;
  1240. imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1241. } else {
  1242. dpfl &= ~PIPEB_VBLANK_INT_EN;
  1243. imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1244. }
  1245. I915_WRITE(VLV_IMR, imr);
  1246. I915_WRITE(VLV_DPFLIPSTAT, dpfl);
  1247. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1248. }
  1249. static u32
  1250. ring_last_seqno(struct intel_ring_buffer *ring)
  1251. {
  1252. return list_entry(ring->request_list.prev,
  1253. struct drm_i915_gem_request, list)->seqno;
  1254. }
  1255. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1256. {
  1257. if (list_empty(&ring->request_list) ||
  1258. i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
  1259. /* Issue a wake-up to catch stuck h/w. */
  1260. if (waitqueue_active(&ring->irq_queue)) {
  1261. DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
  1262. ring->name);
  1263. wake_up_all(&ring->irq_queue);
  1264. *err = true;
  1265. }
  1266. return true;
  1267. }
  1268. return false;
  1269. }
  1270. static bool kick_ring(struct intel_ring_buffer *ring)
  1271. {
  1272. struct drm_device *dev = ring->dev;
  1273. struct drm_i915_private *dev_priv = dev->dev_private;
  1274. u32 tmp = I915_READ_CTL(ring);
  1275. if (tmp & RING_WAIT) {
  1276. DRM_ERROR("Kicking stuck wait on %s\n",
  1277. ring->name);
  1278. I915_WRITE_CTL(ring, tmp);
  1279. return true;
  1280. }
  1281. return false;
  1282. }
  1283. static bool i915_hangcheck_hung(struct drm_device *dev)
  1284. {
  1285. drm_i915_private_t *dev_priv = dev->dev_private;
  1286. if (dev_priv->hangcheck_count++ > 1) {
  1287. bool hung = true;
  1288. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1289. i915_handle_error(dev, true);
  1290. if (!IS_GEN2(dev)) {
  1291. struct intel_ring_buffer *ring;
  1292. int i;
  1293. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1294. * If so we can simply poke the RB_WAIT bit
  1295. * and break the hang. This should work on
  1296. * all but the second generation chipsets.
  1297. */
  1298. for_each_ring(ring, dev_priv, i)
  1299. hung &= !kick_ring(ring);
  1300. }
  1301. return hung;
  1302. }
  1303. return false;
  1304. }
  1305. /**
  1306. * This is called when the chip hasn't reported back with completed
  1307. * batchbuffers in a long time. The first time this is called we simply record
  1308. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1309. * again, we assume the chip is wedged and try to fix it.
  1310. */
  1311. void i915_hangcheck_elapsed(unsigned long data)
  1312. {
  1313. struct drm_device *dev = (struct drm_device *)data;
  1314. drm_i915_private_t *dev_priv = dev->dev_private;
  1315. uint32_t acthd[I915_NUM_RINGS], instdone, instdone1;
  1316. struct intel_ring_buffer *ring;
  1317. bool err = false, idle;
  1318. int i;
  1319. if (!i915_enable_hangcheck)
  1320. return;
  1321. memset(acthd, 0, sizeof(acthd));
  1322. idle = true;
  1323. for_each_ring(ring, dev_priv, i) {
  1324. idle &= i915_hangcheck_ring_idle(ring, &err);
  1325. acthd[i] = intel_ring_get_active_head(ring);
  1326. }
  1327. /* If all work is done then ACTHD clearly hasn't advanced. */
  1328. if (idle) {
  1329. if (err) {
  1330. if (i915_hangcheck_hung(dev))
  1331. return;
  1332. goto repeat;
  1333. }
  1334. dev_priv->hangcheck_count = 0;
  1335. return;
  1336. }
  1337. if (INTEL_INFO(dev)->gen < 4) {
  1338. instdone = I915_READ(INSTDONE);
  1339. instdone1 = 0;
  1340. } else {
  1341. instdone = I915_READ(INSTDONE_I965);
  1342. instdone1 = I915_READ(INSTDONE1);
  1343. }
  1344. if (memcmp(dev_priv->last_acthd, acthd, sizeof(acthd)) == 0 &&
  1345. dev_priv->last_instdone == instdone &&
  1346. dev_priv->last_instdone1 == instdone1) {
  1347. if (i915_hangcheck_hung(dev))
  1348. return;
  1349. } else {
  1350. dev_priv->hangcheck_count = 0;
  1351. memcpy(dev_priv->last_acthd, acthd, sizeof(acthd));
  1352. dev_priv->last_instdone = instdone;
  1353. dev_priv->last_instdone1 = instdone1;
  1354. }
  1355. repeat:
  1356. /* Reset timer case chip hangs without another request being added */
  1357. mod_timer(&dev_priv->hangcheck_timer,
  1358. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1359. }
  1360. /* drm_dma.h hooks
  1361. */
  1362. static void ironlake_irq_preinstall(struct drm_device *dev)
  1363. {
  1364. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1365. atomic_set(&dev_priv->irq_received, 0);
  1366. I915_WRITE(HWSTAM, 0xeffe);
  1367. /* XXX hotplug from PCH */
  1368. I915_WRITE(DEIMR, 0xffffffff);
  1369. I915_WRITE(DEIER, 0x0);
  1370. POSTING_READ(DEIER);
  1371. /* and GT */
  1372. I915_WRITE(GTIMR, 0xffffffff);
  1373. I915_WRITE(GTIER, 0x0);
  1374. POSTING_READ(GTIER);
  1375. /* south display irq */
  1376. I915_WRITE(SDEIMR, 0xffffffff);
  1377. I915_WRITE(SDEIER, 0x0);
  1378. POSTING_READ(SDEIER);
  1379. }
  1380. static void valleyview_irq_preinstall(struct drm_device *dev)
  1381. {
  1382. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1383. int pipe;
  1384. atomic_set(&dev_priv->irq_received, 0);
  1385. /* VLV magic */
  1386. I915_WRITE(VLV_IMR, 0);
  1387. I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
  1388. I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
  1389. I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
  1390. /* and GT */
  1391. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1392. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1393. I915_WRITE(GTIMR, 0xffffffff);
  1394. I915_WRITE(GTIER, 0x0);
  1395. POSTING_READ(GTIER);
  1396. I915_WRITE(DPINVGTT, 0xff);
  1397. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1398. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1399. for_each_pipe(pipe)
  1400. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1401. I915_WRITE(VLV_IIR, 0xffffffff);
  1402. I915_WRITE(VLV_IMR, 0xffffffff);
  1403. I915_WRITE(VLV_IER, 0x0);
  1404. POSTING_READ(VLV_IER);
  1405. }
  1406. /*
  1407. * Enable digital hotplug on the PCH, and configure the DP short pulse
  1408. * duration to 2ms (which is the minimum in the Display Port spec)
  1409. *
  1410. * This register is the same on all known PCH chips.
  1411. */
  1412. static void ironlake_enable_pch_hotplug(struct drm_device *dev)
  1413. {
  1414. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1415. u32 hotplug;
  1416. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  1417. hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
  1418. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  1419. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  1420. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  1421. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  1422. }
  1423. static int ironlake_irq_postinstall(struct drm_device *dev)
  1424. {
  1425. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1426. /* enable kind of interrupts always enabled */
  1427. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1428. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1429. u32 render_irqs;
  1430. u32 hotplug_mask;
  1431. dev_priv->irq_mask = ~display_mask;
  1432. /* should always can generate irq */
  1433. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1434. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1435. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  1436. POSTING_READ(DEIER);
  1437. dev_priv->gt_irq_mask = ~0;
  1438. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1439. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1440. if (IS_GEN6(dev))
  1441. render_irqs =
  1442. GT_USER_INTERRUPT |
  1443. GEN6_BSD_USER_INTERRUPT |
  1444. GEN6_BLITTER_USER_INTERRUPT;
  1445. else
  1446. render_irqs =
  1447. GT_USER_INTERRUPT |
  1448. GT_PIPE_NOTIFY |
  1449. GT_BSD_USER_INTERRUPT;
  1450. I915_WRITE(GTIER, render_irqs);
  1451. POSTING_READ(GTIER);
  1452. if (HAS_PCH_CPT(dev)) {
  1453. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1454. SDE_PORTB_HOTPLUG_CPT |
  1455. SDE_PORTC_HOTPLUG_CPT |
  1456. SDE_PORTD_HOTPLUG_CPT);
  1457. } else {
  1458. hotplug_mask = (SDE_CRT_HOTPLUG |
  1459. SDE_PORTB_HOTPLUG |
  1460. SDE_PORTC_HOTPLUG |
  1461. SDE_PORTD_HOTPLUG |
  1462. SDE_AUX_MASK);
  1463. }
  1464. dev_priv->pch_irq_mask = ~hotplug_mask;
  1465. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1466. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1467. I915_WRITE(SDEIER, hotplug_mask);
  1468. POSTING_READ(SDEIER);
  1469. ironlake_enable_pch_hotplug(dev);
  1470. if (IS_IRONLAKE_M(dev)) {
  1471. /* Clear & enable PCU event interrupts */
  1472. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1473. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1474. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1475. }
  1476. return 0;
  1477. }
  1478. static int ivybridge_irq_postinstall(struct drm_device *dev)
  1479. {
  1480. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1481. /* enable kind of interrupts always enabled */
  1482. u32 display_mask =
  1483. DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
  1484. DE_PLANEC_FLIP_DONE_IVB |
  1485. DE_PLANEB_FLIP_DONE_IVB |
  1486. DE_PLANEA_FLIP_DONE_IVB;
  1487. u32 render_irqs;
  1488. u32 hotplug_mask;
  1489. dev_priv->irq_mask = ~display_mask;
  1490. /* should always can generate irq */
  1491. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1492. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1493. I915_WRITE(DEIER,
  1494. display_mask |
  1495. DE_PIPEC_VBLANK_IVB |
  1496. DE_PIPEB_VBLANK_IVB |
  1497. DE_PIPEA_VBLANK_IVB);
  1498. POSTING_READ(DEIER);
  1499. dev_priv->gt_irq_mask = ~0;
  1500. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1501. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1502. render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
  1503. GEN6_BLITTER_USER_INTERRUPT;
  1504. I915_WRITE(GTIER, render_irqs);
  1505. POSTING_READ(GTIER);
  1506. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1507. SDE_PORTB_HOTPLUG_CPT |
  1508. SDE_PORTC_HOTPLUG_CPT |
  1509. SDE_PORTD_HOTPLUG_CPT);
  1510. dev_priv->pch_irq_mask = ~hotplug_mask;
  1511. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1512. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1513. I915_WRITE(SDEIER, hotplug_mask);
  1514. POSTING_READ(SDEIER);
  1515. ironlake_enable_pch_hotplug(dev);
  1516. return 0;
  1517. }
  1518. static int valleyview_irq_postinstall(struct drm_device *dev)
  1519. {
  1520. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1521. u32 render_irqs;
  1522. u32 enable_mask;
  1523. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1524. u16 msid;
  1525. enable_mask = I915_DISPLAY_PORT_INTERRUPT;
  1526. enable_mask |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1527. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1528. dev_priv->irq_mask = ~enable_mask;
  1529. dev_priv->pipestat[0] = 0;
  1530. dev_priv->pipestat[1] = 0;
  1531. /* Hack for broken MSIs on VLV */
  1532. pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
  1533. pci_read_config_word(dev->pdev, 0x98, &msid);
  1534. msid &= 0xff; /* mask out delivery bits */
  1535. msid |= (1<<14);
  1536. pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
  1537. I915_WRITE(VLV_IMR, dev_priv->irq_mask);
  1538. I915_WRITE(VLV_IER, enable_mask);
  1539. I915_WRITE(VLV_IIR, 0xffffffff);
  1540. I915_WRITE(PIPESTAT(0), 0xffff);
  1541. I915_WRITE(PIPESTAT(1), 0xffff);
  1542. POSTING_READ(VLV_IER);
  1543. I915_WRITE(VLV_IIR, 0xffffffff);
  1544. I915_WRITE(VLV_IIR, 0xffffffff);
  1545. render_irqs = GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT |
  1546. GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  1547. GT_GEN6_BLT_USER_INTERRUPT |
  1548. GT_GEN6_BSD_USER_INTERRUPT |
  1549. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  1550. GT_GEN7_L3_PARITY_ERROR_INTERRUPT |
  1551. GT_PIPE_NOTIFY |
  1552. GT_RENDER_CS_ERROR_INTERRUPT |
  1553. GT_SYNC_STATUS |
  1554. GT_USER_INTERRUPT;
  1555. dev_priv->gt_irq_mask = ~render_irqs;
  1556. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1557. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1558. I915_WRITE(GTIMR, 0);
  1559. I915_WRITE(GTIER, render_irqs);
  1560. POSTING_READ(GTIER);
  1561. /* ack & enable invalid PTE error interrupts */
  1562. #if 0 /* FIXME: add support to irq handler for checking these bits */
  1563. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  1564. I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
  1565. #endif
  1566. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  1567. #if 0 /* FIXME: check register definitions; some have moved */
  1568. /* Note HDMI and DP share bits */
  1569. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1570. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1571. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1572. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1573. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1574. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1575. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1576. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1577. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1578. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1579. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1580. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1581. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1582. }
  1583. #endif
  1584. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1585. return 0;
  1586. }
  1587. static void valleyview_irq_uninstall(struct drm_device *dev)
  1588. {
  1589. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1590. int pipe;
  1591. if (!dev_priv)
  1592. return;
  1593. for_each_pipe(pipe)
  1594. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1595. I915_WRITE(HWSTAM, 0xffffffff);
  1596. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1597. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1598. for_each_pipe(pipe)
  1599. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1600. I915_WRITE(VLV_IIR, 0xffffffff);
  1601. I915_WRITE(VLV_IMR, 0xffffffff);
  1602. I915_WRITE(VLV_IER, 0x0);
  1603. POSTING_READ(VLV_IER);
  1604. }
  1605. static void ironlake_irq_uninstall(struct drm_device *dev)
  1606. {
  1607. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1608. if (!dev_priv)
  1609. return;
  1610. I915_WRITE(HWSTAM, 0xffffffff);
  1611. I915_WRITE(DEIMR, 0xffffffff);
  1612. I915_WRITE(DEIER, 0x0);
  1613. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1614. I915_WRITE(GTIMR, 0xffffffff);
  1615. I915_WRITE(GTIER, 0x0);
  1616. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1617. I915_WRITE(SDEIMR, 0xffffffff);
  1618. I915_WRITE(SDEIER, 0x0);
  1619. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1620. }
  1621. static void i8xx_irq_preinstall(struct drm_device * dev)
  1622. {
  1623. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1624. int pipe;
  1625. atomic_set(&dev_priv->irq_received, 0);
  1626. for_each_pipe(pipe)
  1627. I915_WRITE(PIPESTAT(pipe), 0);
  1628. I915_WRITE16(IMR, 0xffff);
  1629. I915_WRITE16(IER, 0x0);
  1630. POSTING_READ16(IER);
  1631. }
  1632. static int i8xx_irq_postinstall(struct drm_device *dev)
  1633. {
  1634. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1635. dev_priv->pipestat[0] = 0;
  1636. dev_priv->pipestat[1] = 0;
  1637. I915_WRITE16(EMR,
  1638. ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1639. /* Unmask the interrupts that we always want on. */
  1640. dev_priv->irq_mask =
  1641. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1642. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1643. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1644. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1645. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1646. I915_WRITE16(IMR, dev_priv->irq_mask);
  1647. I915_WRITE16(IER,
  1648. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1649. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1650. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1651. I915_USER_INTERRUPT);
  1652. POSTING_READ16(IER);
  1653. return 0;
  1654. }
  1655. static irqreturn_t i8xx_irq_handler(DRM_IRQ_ARGS)
  1656. {
  1657. struct drm_device *dev = (struct drm_device *) arg;
  1658. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1659. u16 iir, new_iir;
  1660. u32 pipe_stats[2];
  1661. unsigned long irqflags;
  1662. int irq_received;
  1663. int pipe;
  1664. u16 flip_mask =
  1665. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1666. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1667. atomic_inc(&dev_priv->irq_received);
  1668. iir = I915_READ16(IIR);
  1669. if (iir == 0)
  1670. return IRQ_NONE;
  1671. while (iir & ~flip_mask) {
  1672. /* Can't rely on pipestat interrupt bit in iir as it might
  1673. * have been cleared after the pipestat interrupt was received.
  1674. * It doesn't set the bit in iir again, but it still produces
  1675. * interrupts (for non-MSI).
  1676. */
  1677. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1678. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1679. i915_handle_error(dev, false);
  1680. for_each_pipe(pipe) {
  1681. int reg = PIPESTAT(pipe);
  1682. pipe_stats[pipe] = I915_READ(reg);
  1683. /*
  1684. * Clear the PIPE*STAT regs before the IIR
  1685. */
  1686. if (pipe_stats[pipe] & 0x8000ffff) {
  1687. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1688. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1689. pipe_name(pipe));
  1690. I915_WRITE(reg, pipe_stats[pipe]);
  1691. irq_received = 1;
  1692. }
  1693. }
  1694. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1695. I915_WRITE16(IIR, iir & ~flip_mask);
  1696. new_iir = I915_READ16(IIR); /* Flush posted writes */
  1697. i915_update_dri1_breadcrumb(dev);
  1698. if (iir & I915_USER_INTERRUPT)
  1699. notify_ring(dev, &dev_priv->ring[RCS]);
  1700. if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1701. drm_handle_vblank(dev, 0)) {
  1702. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  1703. intel_prepare_page_flip(dev, 0);
  1704. intel_finish_page_flip(dev, 0);
  1705. flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
  1706. }
  1707. }
  1708. if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1709. drm_handle_vblank(dev, 1)) {
  1710. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  1711. intel_prepare_page_flip(dev, 1);
  1712. intel_finish_page_flip(dev, 1);
  1713. flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1714. }
  1715. }
  1716. iir = new_iir;
  1717. }
  1718. return IRQ_HANDLED;
  1719. }
  1720. static void i8xx_irq_uninstall(struct drm_device * dev)
  1721. {
  1722. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1723. int pipe;
  1724. for_each_pipe(pipe) {
  1725. /* Clear enable bits; then clear status bits */
  1726. I915_WRITE(PIPESTAT(pipe), 0);
  1727. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  1728. }
  1729. I915_WRITE16(IMR, 0xffff);
  1730. I915_WRITE16(IER, 0x0);
  1731. I915_WRITE16(IIR, I915_READ16(IIR));
  1732. }
  1733. static void i915_irq_preinstall(struct drm_device * dev)
  1734. {
  1735. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1736. int pipe;
  1737. atomic_set(&dev_priv->irq_received, 0);
  1738. if (I915_HAS_HOTPLUG(dev)) {
  1739. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1740. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1741. }
  1742. I915_WRITE16(HWSTAM, 0xeffe);
  1743. for_each_pipe(pipe)
  1744. I915_WRITE(PIPESTAT(pipe), 0);
  1745. I915_WRITE(IMR, 0xffffffff);
  1746. I915_WRITE(IER, 0x0);
  1747. POSTING_READ(IER);
  1748. }
  1749. static int i915_irq_postinstall(struct drm_device *dev)
  1750. {
  1751. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1752. u32 enable_mask;
  1753. dev_priv->pipestat[0] = 0;
  1754. dev_priv->pipestat[1] = 0;
  1755. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1756. /* Unmask the interrupts that we always want on. */
  1757. dev_priv->irq_mask =
  1758. ~(I915_ASLE_INTERRUPT |
  1759. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1760. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1761. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1762. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1763. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1764. enable_mask =
  1765. I915_ASLE_INTERRUPT |
  1766. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1767. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1768. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1769. I915_USER_INTERRUPT;
  1770. if (I915_HAS_HOTPLUG(dev)) {
  1771. /* Enable in IER... */
  1772. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1773. /* and unmask in IMR */
  1774. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  1775. }
  1776. I915_WRITE(IMR, dev_priv->irq_mask);
  1777. I915_WRITE(IER, enable_mask);
  1778. POSTING_READ(IER);
  1779. if (I915_HAS_HOTPLUG(dev)) {
  1780. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1781. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1782. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1783. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1784. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1785. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1786. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1787. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1788. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1789. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1790. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1791. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1792. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1793. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1794. }
  1795. /* Ignore TV since it's buggy */
  1796. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1797. }
  1798. intel_opregion_enable_asle(dev);
  1799. return 0;
  1800. }
  1801. static irqreturn_t i915_irq_handler(DRM_IRQ_ARGS)
  1802. {
  1803. struct drm_device *dev = (struct drm_device *) arg;
  1804. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1805. u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
  1806. unsigned long irqflags;
  1807. u32 flip_mask =
  1808. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1809. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1810. u32 flip[2] = {
  1811. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
  1812. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
  1813. };
  1814. int pipe, ret = IRQ_NONE;
  1815. atomic_inc(&dev_priv->irq_received);
  1816. iir = I915_READ(IIR);
  1817. do {
  1818. bool irq_received = (iir & ~flip_mask) != 0;
  1819. bool blc_event = false;
  1820. /* Can't rely on pipestat interrupt bit in iir as it might
  1821. * have been cleared after the pipestat interrupt was received.
  1822. * It doesn't set the bit in iir again, but it still produces
  1823. * interrupts (for non-MSI).
  1824. */
  1825. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1826. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1827. i915_handle_error(dev, false);
  1828. for_each_pipe(pipe) {
  1829. int reg = PIPESTAT(pipe);
  1830. pipe_stats[pipe] = I915_READ(reg);
  1831. /* Clear the PIPE*STAT regs before the IIR */
  1832. if (pipe_stats[pipe] & 0x8000ffff) {
  1833. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1834. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1835. pipe_name(pipe));
  1836. I915_WRITE(reg, pipe_stats[pipe]);
  1837. irq_received = true;
  1838. }
  1839. }
  1840. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1841. if (!irq_received)
  1842. break;
  1843. /* Consume port. Then clear IIR or we'll miss events */
  1844. if ((I915_HAS_HOTPLUG(dev)) &&
  1845. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  1846. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  1847. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  1848. hotplug_status);
  1849. if (hotplug_status & dev_priv->hotplug_supported_mask)
  1850. queue_work(dev_priv->wq,
  1851. &dev_priv->hotplug_work);
  1852. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  1853. POSTING_READ(PORT_HOTPLUG_STAT);
  1854. }
  1855. I915_WRITE(IIR, iir & ~flip_mask);
  1856. new_iir = I915_READ(IIR); /* Flush posted writes */
  1857. if (iir & I915_USER_INTERRUPT)
  1858. notify_ring(dev, &dev_priv->ring[RCS]);
  1859. for_each_pipe(pipe) {
  1860. int plane = pipe;
  1861. if (IS_MOBILE(dev))
  1862. plane = !plane;
  1863. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1864. drm_handle_vblank(dev, pipe)) {
  1865. if (iir & flip[plane]) {
  1866. intel_prepare_page_flip(dev, plane);
  1867. intel_finish_page_flip(dev, pipe);
  1868. flip_mask &= ~flip[plane];
  1869. }
  1870. }
  1871. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  1872. blc_event = true;
  1873. }
  1874. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  1875. intel_opregion_asle_intr(dev);
  1876. /* With MSI, interrupts are only generated when iir
  1877. * transitions from zero to nonzero. If another bit got
  1878. * set while we were handling the existing iir bits, then
  1879. * we would never get another interrupt.
  1880. *
  1881. * This is fine on non-MSI as well, as if we hit this path
  1882. * we avoid exiting the interrupt handler only to generate
  1883. * another one.
  1884. *
  1885. * Note that for MSI this could cause a stray interrupt report
  1886. * if an interrupt landed in the time between writing IIR and
  1887. * the posting read. This should be rare enough to never
  1888. * trigger the 99% of 100,000 interrupts test for disabling
  1889. * stray interrupts.
  1890. */
  1891. ret = IRQ_HANDLED;
  1892. iir = new_iir;
  1893. } while (iir & ~flip_mask);
  1894. i915_update_dri1_breadcrumb(dev);
  1895. return ret;
  1896. }
  1897. static void i915_irq_uninstall(struct drm_device * dev)
  1898. {
  1899. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1900. int pipe;
  1901. if (I915_HAS_HOTPLUG(dev)) {
  1902. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1903. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1904. }
  1905. I915_WRITE16(HWSTAM, 0xffff);
  1906. for_each_pipe(pipe) {
  1907. /* Clear enable bits; then clear status bits */
  1908. I915_WRITE(PIPESTAT(pipe), 0);
  1909. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  1910. }
  1911. I915_WRITE(IMR, 0xffffffff);
  1912. I915_WRITE(IER, 0x0);
  1913. I915_WRITE(IIR, I915_READ(IIR));
  1914. }
  1915. static void i965_irq_preinstall(struct drm_device * dev)
  1916. {
  1917. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1918. int pipe;
  1919. atomic_set(&dev_priv->irq_received, 0);
  1920. if (I915_HAS_HOTPLUG(dev)) {
  1921. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1922. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1923. }
  1924. I915_WRITE(HWSTAM, 0xeffe);
  1925. for_each_pipe(pipe)
  1926. I915_WRITE(PIPESTAT(pipe), 0);
  1927. I915_WRITE(IMR, 0xffffffff);
  1928. I915_WRITE(IER, 0x0);
  1929. POSTING_READ(IER);
  1930. }
  1931. static int i965_irq_postinstall(struct drm_device *dev)
  1932. {
  1933. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1934. u32 enable_mask;
  1935. u32 error_mask;
  1936. /* Unmask the interrupts that we always want on. */
  1937. dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
  1938. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1939. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1940. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1941. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1942. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1943. enable_mask = ~dev_priv->irq_mask;
  1944. enable_mask |= I915_USER_INTERRUPT;
  1945. if (IS_G4X(dev))
  1946. enable_mask |= I915_BSD_USER_INTERRUPT;
  1947. dev_priv->pipestat[0] = 0;
  1948. dev_priv->pipestat[1] = 0;
  1949. if (I915_HAS_HOTPLUG(dev)) {
  1950. /* Enable in IER... */
  1951. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1952. /* and unmask in IMR */
  1953. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  1954. }
  1955. /*
  1956. * Enable some error detection, note the instruction error mask
  1957. * bit is reserved, so we leave it masked.
  1958. */
  1959. if (IS_G4X(dev)) {
  1960. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  1961. GM45_ERROR_MEM_PRIV |
  1962. GM45_ERROR_CP_PRIV |
  1963. I915_ERROR_MEMORY_REFRESH);
  1964. } else {
  1965. error_mask = ~(I915_ERROR_PAGE_TABLE |
  1966. I915_ERROR_MEMORY_REFRESH);
  1967. }
  1968. I915_WRITE(EMR, error_mask);
  1969. I915_WRITE(IMR, dev_priv->irq_mask);
  1970. I915_WRITE(IER, enable_mask);
  1971. POSTING_READ(IER);
  1972. if (I915_HAS_HOTPLUG(dev)) {
  1973. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1974. /* Note HDMI and DP share bits */
  1975. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1976. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1977. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1978. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1979. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1980. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1981. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1982. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1983. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1984. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1985. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1986. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1987. /* Programming the CRT detection parameters tends
  1988. to generate a spurious hotplug event about three
  1989. seconds later. So just do it once.
  1990. */
  1991. if (IS_G4X(dev))
  1992. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  1993. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1994. }
  1995. /* Ignore TV since it's buggy */
  1996. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1997. }
  1998. intel_opregion_enable_asle(dev);
  1999. return 0;
  2000. }
  2001. static irqreturn_t i965_irq_handler(DRM_IRQ_ARGS)
  2002. {
  2003. struct drm_device *dev = (struct drm_device *) arg;
  2004. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2005. u32 iir, new_iir;
  2006. u32 pipe_stats[I915_MAX_PIPES];
  2007. unsigned long irqflags;
  2008. int irq_received;
  2009. int ret = IRQ_NONE, pipe;
  2010. atomic_inc(&dev_priv->irq_received);
  2011. iir = I915_READ(IIR);
  2012. for (;;) {
  2013. bool blc_event = false;
  2014. irq_received = iir != 0;
  2015. /* Can't rely on pipestat interrupt bit in iir as it might
  2016. * have been cleared after the pipestat interrupt was received.
  2017. * It doesn't set the bit in iir again, but it still produces
  2018. * interrupts (for non-MSI).
  2019. */
  2020. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2021. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2022. i915_handle_error(dev, false);
  2023. for_each_pipe(pipe) {
  2024. int reg = PIPESTAT(pipe);
  2025. pipe_stats[pipe] = I915_READ(reg);
  2026. /*
  2027. * Clear the PIPE*STAT regs before the IIR
  2028. */
  2029. if (pipe_stats[pipe] & 0x8000ffff) {
  2030. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2031. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2032. pipe_name(pipe));
  2033. I915_WRITE(reg, pipe_stats[pipe]);
  2034. irq_received = 1;
  2035. }
  2036. }
  2037. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2038. if (!irq_received)
  2039. break;
  2040. ret = IRQ_HANDLED;
  2041. /* Consume port. Then clear IIR or we'll miss events */
  2042. if ((I915_HAS_HOTPLUG(dev)) &&
  2043. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  2044. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2045. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2046. hotplug_status);
  2047. if (hotplug_status & dev_priv->hotplug_supported_mask)
  2048. queue_work(dev_priv->wq,
  2049. &dev_priv->hotplug_work);
  2050. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2051. I915_READ(PORT_HOTPLUG_STAT);
  2052. }
  2053. I915_WRITE(IIR, iir);
  2054. new_iir = I915_READ(IIR); /* Flush posted writes */
  2055. if (iir & I915_USER_INTERRUPT)
  2056. notify_ring(dev, &dev_priv->ring[RCS]);
  2057. if (iir & I915_BSD_USER_INTERRUPT)
  2058. notify_ring(dev, &dev_priv->ring[VCS]);
  2059. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
  2060. intel_prepare_page_flip(dev, 0);
  2061. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
  2062. intel_prepare_page_flip(dev, 1);
  2063. for_each_pipe(pipe) {
  2064. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
  2065. drm_handle_vblank(dev, pipe)) {
  2066. i915_pageflip_stall_check(dev, pipe);
  2067. intel_finish_page_flip(dev, pipe);
  2068. }
  2069. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2070. blc_event = true;
  2071. }
  2072. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2073. intel_opregion_asle_intr(dev);
  2074. /* With MSI, interrupts are only generated when iir
  2075. * transitions from zero to nonzero. If another bit got
  2076. * set while we were handling the existing iir bits, then
  2077. * we would never get another interrupt.
  2078. *
  2079. * This is fine on non-MSI as well, as if we hit this path
  2080. * we avoid exiting the interrupt handler only to generate
  2081. * another one.
  2082. *
  2083. * Note that for MSI this could cause a stray interrupt report
  2084. * if an interrupt landed in the time between writing IIR and
  2085. * the posting read. This should be rare enough to never
  2086. * trigger the 99% of 100,000 interrupts test for disabling
  2087. * stray interrupts.
  2088. */
  2089. iir = new_iir;
  2090. }
  2091. i915_update_dri1_breadcrumb(dev);
  2092. return ret;
  2093. }
  2094. static void i965_irq_uninstall(struct drm_device * dev)
  2095. {
  2096. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2097. int pipe;
  2098. if (!dev_priv)
  2099. return;
  2100. if (I915_HAS_HOTPLUG(dev)) {
  2101. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2102. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2103. }
  2104. I915_WRITE(HWSTAM, 0xffffffff);
  2105. for_each_pipe(pipe)
  2106. I915_WRITE(PIPESTAT(pipe), 0);
  2107. I915_WRITE(IMR, 0xffffffff);
  2108. I915_WRITE(IER, 0x0);
  2109. for_each_pipe(pipe)
  2110. I915_WRITE(PIPESTAT(pipe),
  2111. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  2112. I915_WRITE(IIR, I915_READ(IIR));
  2113. }
  2114. void intel_irq_init(struct drm_device *dev)
  2115. {
  2116. struct drm_i915_private *dev_priv = dev->dev_private;
  2117. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  2118. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  2119. INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
  2120. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  2121. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  2122. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  2123. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  2124. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  2125. }
  2126. if (drm_core_check_feature(dev, DRIVER_MODESET))
  2127. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  2128. else
  2129. dev->driver->get_vblank_timestamp = NULL;
  2130. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  2131. if (IS_VALLEYVIEW(dev)) {
  2132. dev->driver->irq_handler = valleyview_irq_handler;
  2133. dev->driver->irq_preinstall = valleyview_irq_preinstall;
  2134. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  2135. dev->driver->irq_uninstall = valleyview_irq_uninstall;
  2136. dev->driver->enable_vblank = valleyview_enable_vblank;
  2137. dev->driver->disable_vblank = valleyview_disable_vblank;
  2138. } else if (IS_IVYBRIDGE(dev)) {
  2139. /* Share pre & uninstall handlers with ILK/SNB */
  2140. dev->driver->irq_handler = ivybridge_irq_handler;
  2141. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2142. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2143. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2144. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2145. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2146. } else if (IS_HASWELL(dev)) {
  2147. /* Share interrupts handling with IVB */
  2148. dev->driver->irq_handler = ivybridge_irq_handler;
  2149. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2150. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2151. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2152. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2153. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2154. } else if (HAS_PCH_SPLIT(dev)) {
  2155. dev->driver->irq_handler = ironlake_irq_handler;
  2156. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2157. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  2158. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2159. dev->driver->enable_vblank = ironlake_enable_vblank;
  2160. dev->driver->disable_vblank = ironlake_disable_vblank;
  2161. } else {
  2162. if (INTEL_INFO(dev)->gen == 2) {
  2163. dev->driver->irq_preinstall = i8xx_irq_preinstall;
  2164. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  2165. dev->driver->irq_handler = i8xx_irq_handler;
  2166. dev->driver->irq_uninstall = i8xx_irq_uninstall;
  2167. } else if (INTEL_INFO(dev)->gen == 3) {
  2168. /* IIR "flip pending" means done if this bit is set */
  2169. I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
  2170. dev->driver->irq_preinstall = i915_irq_preinstall;
  2171. dev->driver->irq_postinstall = i915_irq_postinstall;
  2172. dev->driver->irq_uninstall = i915_irq_uninstall;
  2173. dev->driver->irq_handler = i915_irq_handler;
  2174. } else {
  2175. dev->driver->irq_preinstall = i965_irq_preinstall;
  2176. dev->driver->irq_postinstall = i965_irq_postinstall;
  2177. dev->driver->irq_uninstall = i965_irq_uninstall;
  2178. dev->driver->irq_handler = i965_irq_handler;
  2179. }
  2180. dev->driver->enable_vblank = i915_enable_vblank;
  2181. dev->driver->disable_vblank = i915_disable_vblank;
  2182. }
  2183. }