i915_drv.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include "drm_crtc_helper.h"
  38. static int i915_modeset __read_mostly = -1;
  39. module_param_named(modeset, i915_modeset, int, 0400);
  40. MODULE_PARM_DESC(modeset,
  41. "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
  42. "1=on, -1=force vga console preference [default])");
  43. unsigned int i915_fbpercrtc __always_unused = 0;
  44. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  45. int i915_panel_ignore_lid __read_mostly = 0;
  46. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  47. MODULE_PARM_DESC(panel_ignore_lid,
  48. "Override lid status (0=autodetect [default], 1=lid open, "
  49. "-1=lid closed)");
  50. unsigned int i915_powersave __read_mostly = 1;
  51. module_param_named(powersave, i915_powersave, int, 0600);
  52. MODULE_PARM_DESC(powersave,
  53. "Enable powersavings, fbc, downclocking, etc. (default: true)");
  54. int i915_semaphores __read_mostly = -1;
  55. module_param_named(semaphores, i915_semaphores, int, 0600);
  56. MODULE_PARM_DESC(semaphores,
  57. "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
  58. int i915_enable_rc6 __read_mostly = -1;
  59. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
  60. MODULE_PARM_DESC(i915_enable_rc6,
  61. "Enable power-saving render C-state 6. "
  62. "Different stages can be selected via bitmask values "
  63. "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
  64. "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
  65. "default: -1 (use per-chip default)");
  66. int i915_enable_fbc __read_mostly = -1;
  67. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  68. MODULE_PARM_DESC(i915_enable_fbc,
  69. "Enable frame buffer compression for power savings "
  70. "(default: -1 (use per-chip default))");
  71. unsigned int i915_lvds_downclock __read_mostly = 0;
  72. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  73. MODULE_PARM_DESC(lvds_downclock,
  74. "Use panel (LVDS/eDP) downclocking for power savings "
  75. "(default: false)");
  76. int i915_lvds_channel_mode __read_mostly;
  77. module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
  78. MODULE_PARM_DESC(lvds_channel_mode,
  79. "Specify LVDS channel mode "
  80. "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
  81. int i915_panel_use_ssc __read_mostly = -1;
  82. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  83. MODULE_PARM_DESC(lvds_use_ssc,
  84. "Use Spread Spectrum Clock with panels [LVDS/eDP] "
  85. "(default: auto from VBT)");
  86. int i915_vbt_sdvo_panel_type __read_mostly = -1;
  87. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  88. MODULE_PARM_DESC(vbt_sdvo_panel_type,
  89. "Override/Ignore selection of SDVO panel mode in the VBT "
  90. "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
  91. static bool i915_try_reset __read_mostly = true;
  92. module_param_named(reset, i915_try_reset, bool, 0600);
  93. MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
  94. bool i915_enable_hangcheck __read_mostly = true;
  95. module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
  96. MODULE_PARM_DESC(enable_hangcheck,
  97. "Periodically check GPU activity for detecting hangs. "
  98. "WARNING: Disabling this can cause system wide hangs. "
  99. "(default: true)");
  100. int i915_enable_ppgtt __read_mostly = -1;
  101. module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
  102. MODULE_PARM_DESC(i915_enable_ppgtt,
  103. "Enable PPGTT (default: true)");
  104. static struct drm_driver driver;
  105. extern int intel_agp_enabled;
  106. #define INTEL_VGA_DEVICE(id, info) { \
  107. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  108. .class_mask = 0xff0000, \
  109. .vendor = 0x8086, \
  110. .device = id, \
  111. .subvendor = PCI_ANY_ID, \
  112. .subdevice = PCI_ANY_ID, \
  113. .driver_data = (unsigned long) info }
  114. static const struct intel_device_info intel_i830_info = {
  115. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
  116. .has_overlay = 1, .overlay_needs_physical = 1,
  117. };
  118. static const struct intel_device_info intel_845g_info = {
  119. .gen = 2,
  120. .has_overlay = 1, .overlay_needs_physical = 1,
  121. };
  122. static const struct intel_device_info intel_i85x_info = {
  123. .gen = 2, .is_i85x = 1, .is_mobile = 1,
  124. .cursor_needs_physical = 1,
  125. .has_overlay = 1, .overlay_needs_physical = 1,
  126. };
  127. static const struct intel_device_info intel_i865g_info = {
  128. .gen = 2,
  129. .has_overlay = 1, .overlay_needs_physical = 1,
  130. };
  131. static const struct intel_device_info intel_i915g_info = {
  132. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
  133. .has_overlay = 1, .overlay_needs_physical = 1,
  134. };
  135. static const struct intel_device_info intel_i915gm_info = {
  136. .gen = 3, .is_mobile = 1,
  137. .cursor_needs_physical = 1,
  138. .has_overlay = 1, .overlay_needs_physical = 1,
  139. .supports_tv = 1,
  140. };
  141. static const struct intel_device_info intel_i945g_info = {
  142. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
  143. .has_overlay = 1, .overlay_needs_physical = 1,
  144. };
  145. static const struct intel_device_info intel_i945gm_info = {
  146. .gen = 3, .is_i945gm = 1, .is_mobile = 1,
  147. .has_hotplug = 1, .cursor_needs_physical = 1,
  148. .has_overlay = 1, .overlay_needs_physical = 1,
  149. .supports_tv = 1,
  150. };
  151. static const struct intel_device_info intel_i965g_info = {
  152. .gen = 4, .is_broadwater = 1,
  153. .has_hotplug = 1,
  154. .has_overlay = 1,
  155. };
  156. static const struct intel_device_info intel_i965gm_info = {
  157. .gen = 4, .is_crestline = 1,
  158. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  159. .has_overlay = 1,
  160. .supports_tv = 1,
  161. };
  162. static const struct intel_device_info intel_g33_info = {
  163. .gen = 3, .is_g33 = 1,
  164. .need_gfx_hws = 1, .has_hotplug = 1,
  165. .has_overlay = 1,
  166. };
  167. static const struct intel_device_info intel_g45_info = {
  168. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
  169. .has_pipe_cxsr = 1, .has_hotplug = 1,
  170. .has_bsd_ring = 1,
  171. };
  172. static const struct intel_device_info intel_gm45_info = {
  173. .gen = 4, .is_g4x = 1,
  174. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  175. .has_pipe_cxsr = 1, .has_hotplug = 1,
  176. .supports_tv = 1,
  177. .has_bsd_ring = 1,
  178. };
  179. static const struct intel_device_info intel_pineview_info = {
  180. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
  181. .need_gfx_hws = 1, .has_hotplug = 1,
  182. .has_overlay = 1,
  183. };
  184. static const struct intel_device_info intel_ironlake_d_info = {
  185. .gen = 5,
  186. .need_gfx_hws = 1, .has_hotplug = 1,
  187. .has_bsd_ring = 1,
  188. .has_pch_split = 1,
  189. };
  190. static const struct intel_device_info intel_ironlake_m_info = {
  191. .gen = 5, .is_mobile = 1,
  192. .need_gfx_hws = 1, .has_hotplug = 1,
  193. .has_fbc = 1,
  194. .has_bsd_ring = 1,
  195. .has_pch_split = 1,
  196. };
  197. static const struct intel_device_info intel_sandybridge_d_info = {
  198. .gen = 6,
  199. .need_gfx_hws = 1, .has_hotplug = 1,
  200. .has_bsd_ring = 1,
  201. .has_blt_ring = 1,
  202. .has_llc = 1,
  203. .has_pch_split = 1,
  204. };
  205. static const struct intel_device_info intel_sandybridge_m_info = {
  206. .gen = 6, .is_mobile = 1,
  207. .need_gfx_hws = 1, .has_hotplug = 1,
  208. .has_fbc = 1,
  209. .has_bsd_ring = 1,
  210. .has_blt_ring = 1,
  211. .has_llc = 1,
  212. .has_pch_split = 1,
  213. };
  214. static const struct intel_device_info intel_ivybridge_d_info = {
  215. .is_ivybridge = 1, .gen = 7,
  216. .need_gfx_hws = 1, .has_hotplug = 1,
  217. .has_bsd_ring = 1,
  218. .has_blt_ring = 1,
  219. .has_llc = 1,
  220. .has_pch_split = 1,
  221. };
  222. static const struct intel_device_info intel_ivybridge_m_info = {
  223. .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
  224. .need_gfx_hws = 1, .has_hotplug = 1,
  225. .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
  226. .has_bsd_ring = 1,
  227. .has_blt_ring = 1,
  228. .has_llc = 1,
  229. .has_pch_split = 1,
  230. };
  231. static const struct intel_device_info intel_valleyview_m_info = {
  232. .gen = 7, .is_mobile = 1,
  233. .need_gfx_hws = 1, .has_hotplug = 1,
  234. .has_fbc = 0,
  235. .has_bsd_ring = 1,
  236. .has_blt_ring = 1,
  237. .is_valleyview = 1,
  238. };
  239. static const struct intel_device_info intel_valleyview_d_info = {
  240. .gen = 7,
  241. .need_gfx_hws = 1, .has_hotplug = 1,
  242. .has_fbc = 0,
  243. .has_bsd_ring = 1,
  244. .has_blt_ring = 1,
  245. .is_valleyview = 1,
  246. };
  247. static const struct intel_device_info intel_haswell_d_info = {
  248. .is_haswell = 1, .gen = 7,
  249. .need_gfx_hws = 1, .has_hotplug = 1,
  250. .has_bsd_ring = 1,
  251. .has_blt_ring = 1,
  252. .has_llc = 1,
  253. .has_pch_split = 1,
  254. };
  255. static const struct intel_device_info intel_haswell_m_info = {
  256. .is_haswell = 1, .gen = 7, .is_mobile = 1,
  257. .need_gfx_hws = 1, .has_hotplug = 1,
  258. .has_bsd_ring = 1,
  259. .has_blt_ring = 1,
  260. .has_llc = 1,
  261. .has_pch_split = 1,
  262. };
  263. static const struct pci_device_id pciidlist[] = { /* aka */
  264. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  265. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  266. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  267. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  268. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  269. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  270. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  271. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  272. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  273. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  274. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  275. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  276. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  277. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  278. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  279. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  280. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  281. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  282. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  283. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  284. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  285. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  286. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  287. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  288. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  289. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  290. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  291. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  292. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  293. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  294. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  295. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  296. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  297. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  298. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  299. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  300. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  301. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  302. INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
  303. INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
  304. INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
  305. INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
  306. INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
  307. INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
  308. INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
  309. INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
  310. INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
  311. INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
  312. INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
  313. INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
  314. INTEL_VGA_DEVICE(0x0c16, &intel_haswell_d_info), /* SDV */
  315. {0, 0, 0}
  316. };
  317. #if defined(CONFIG_DRM_I915_KMS)
  318. MODULE_DEVICE_TABLE(pci, pciidlist);
  319. #endif
  320. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  321. #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
  322. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  323. #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
  324. #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
  325. void intel_detect_pch(struct drm_device *dev)
  326. {
  327. struct drm_i915_private *dev_priv = dev->dev_private;
  328. struct pci_dev *pch;
  329. /*
  330. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  331. * make graphics device passthrough work easy for VMM, that only
  332. * need to expose ISA bridge to let driver know the real hardware
  333. * underneath. This is a requirement from virtualization team.
  334. */
  335. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  336. if (pch) {
  337. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  338. int id;
  339. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  340. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  341. dev_priv->pch_type = PCH_IBX;
  342. dev_priv->num_pch_pll = 2;
  343. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  344. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  345. dev_priv->pch_type = PCH_CPT;
  346. dev_priv->num_pch_pll = 2;
  347. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  348. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  349. /* PantherPoint is CPT compatible */
  350. dev_priv->pch_type = PCH_CPT;
  351. dev_priv->num_pch_pll = 2;
  352. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  353. } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
  354. dev_priv->pch_type = PCH_LPT;
  355. dev_priv->num_pch_pll = 0;
  356. DRM_DEBUG_KMS("Found LynxPoint PCH\n");
  357. }
  358. BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS);
  359. }
  360. pci_dev_put(pch);
  361. }
  362. }
  363. bool i915_semaphore_is_enabled(struct drm_device *dev)
  364. {
  365. if (INTEL_INFO(dev)->gen < 6)
  366. return 0;
  367. if (i915_semaphores >= 0)
  368. return i915_semaphores;
  369. #ifdef CONFIG_INTEL_IOMMU
  370. /* Enable semaphores on SNB when IO remapping is off */
  371. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  372. return false;
  373. #endif
  374. return 1;
  375. }
  376. void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  377. {
  378. int count;
  379. count = 0;
  380. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  381. udelay(10);
  382. I915_WRITE_NOTRACE(FORCEWAKE, 1);
  383. POSTING_READ(FORCEWAKE);
  384. count = 0;
  385. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
  386. udelay(10);
  387. }
  388. void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv)
  389. {
  390. int count;
  391. count = 0;
  392. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1))
  393. udelay(10);
  394. I915_WRITE_NOTRACE(FORCEWAKE_MT, _MASKED_BIT_ENABLE(1));
  395. POSTING_READ(FORCEWAKE_MT);
  396. count = 0;
  397. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1) == 0)
  398. udelay(10);
  399. }
  400. /*
  401. * Generally this is called implicitly by the register read function. However,
  402. * if some sequence requires the GT to not power down then this function should
  403. * be called at the beginning of the sequence followed by a call to
  404. * gen6_gt_force_wake_put() at the end of the sequence.
  405. */
  406. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  407. {
  408. unsigned long irqflags;
  409. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  410. if (dev_priv->forcewake_count++ == 0)
  411. dev_priv->display.force_wake_get(dev_priv);
  412. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  413. }
  414. static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
  415. {
  416. u32 gtfifodbg;
  417. gtfifodbg = I915_READ_NOTRACE(GTFIFODBG);
  418. if (WARN(gtfifodbg & GT_FIFO_CPU_ERROR_MASK,
  419. "MMIO read or write has been dropped %x\n", gtfifodbg))
  420. I915_WRITE_NOTRACE(GTFIFODBG, GT_FIFO_CPU_ERROR_MASK);
  421. }
  422. void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  423. {
  424. I915_WRITE_NOTRACE(FORCEWAKE, 0);
  425. /* The below doubles as a POSTING_READ */
  426. gen6_gt_check_fifodbg(dev_priv);
  427. }
  428. void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv)
  429. {
  430. I915_WRITE_NOTRACE(FORCEWAKE_MT, _MASKED_BIT_DISABLE(1));
  431. /* The below doubles as a POSTING_READ */
  432. gen6_gt_check_fifodbg(dev_priv);
  433. }
  434. /*
  435. * see gen6_gt_force_wake_get()
  436. */
  437. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  438. {
  439. unsigned long irqflags;
  440. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  441. if (--dev_priv->forcewake_count == 0)
  442. dev_priv->display.force_wake_put(dev_priv);
  443. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  444. }
  445. int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
  446. {
  447. int ret = 0;
  448. if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
  449. int loop = 500;
  450. u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  451. while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
  452. udelay(10);
  453. fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  454. }
  455. if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
  456. ++ret;
  457. dev_priv->gt_fifo_count = fifo;
  458. }
  459. dev_priv->gt_fifo_count--;
  460. return ret;
  461. }
  462. void vlv_force_wake_get(struct drm_i915_private *dev_priv)
  463. {
  464. int count;
  465. count = 0;
  466. /* Already awake? */
  467. if ((I915_READ(0x130094) & 0xa1) == 0xa1)
  468. return;
  469. I915_WRITE_NOTRACE(FORCEWAKE_VLV, 0xffffffff);
  470. POSTING_READ(FORCEWAKE_VLV);
  471. count = 0;
  472. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK_VLV) & 1) == 0)
  473. udelay(10);
  474. }
  475. void vlv_force_wake_put(struct drm_i915_private *dev_priv)
  476. {
  477. I915_WRITE_NOTRACE(FORCEWAKE_VLV, 0xffff0000);
  478. /* FIXME: confirm VLV behavior with Punit folks */
  479. POSTING_READ(FORCEWAKE_VLV);
  480. }
  481. static int i915_drm_freeze(struct drm_device *dev)
  482. {
  483. struct drm_i915_private *dev_priv = dev->dev_private;
  484. drm_kms_helper_poll_disable(dev);
  485. pci_save_state(dev->pdev);
  486. /* If KMS is active, we do the leavevt stuff here */
  487. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  488. int error = i915_gem_idle(dev);
  489. if (error) {
  490. dev_err(&dev->pdev->dev,
  491. "GEM idle failed, resume might fail\n");
  492. return error;
  493. }
  494. drm_irq_uninstall(dev);
  495. }
  496. i915_save_state(dev);
  497. intel_opregion_fini(dev);
  498. /* Modeset on resume, not lid events */
  499. dev_priv->modeset_on_lid = 0;
  500. console_lock();
  501. intel_fbdev_set_suspend(dev, 1);
  502. console_unlock();
  503. return 0;
  504. }
  505. int i915_suspend(struct drm_device *dev, pm_message_t state)
  506. {
  507. int error;
  508. if (!dev || !dev->dev_private) {
  509. DRM_ERROR("dev: %p\n", dev);
  510. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  511. return -ENODEV;
  512. }
  513. if (state.event == PM_EVENT_PRETHAW)
  514. return 0;
  515. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  516. return 0;
  517. error = i915_drm_freeze(dev);
  518. if (error)
  519. return error;
  520. if (state.event == PM_EVENT_SUSPEND) {
  521. /* Shut down the device */
  522. pci_disable_device(dev->pdev);
  523. pci_set_power_state(dev->pdev, PCI_D3hot);
  524. }
  525. return 0;
  526. }
  527. static int i915_drm_thaw(struct drm_device *dev)
  528. {
  529. struct drm_i915_private *dev_priv = dev->dev_private;
  530. int error = 0;
  531. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  532. mutex_lock(&dev->struct_mutex);
  533. i915_gem_restore_gtt_mappings(dev);
  534. mutex_unlock(&dev->struct_mutex);
  535. }
  536. i915_restore_state(dev);
  537. intel_opregion_setup(dev);
  538. /* KMS EnterVT equivalent */
  539. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  540. if (HAS_PCH_SPLIT(dev))
  541. ironlake_init_pch_refclk(dev);
  542. mutex_lock(&dev->struct_mutex);
  543. dev_priv->mm.suspended = 0;
  544. error = i915_gem_init_hw(dev);
  545. mutex_unlock(&dev->struct_mutex);
  546. intel_modeset_init_hw(dev);
  547. drm_mode_config_reset(dev);
  548. drm_irq_install(dev);
  549. /* Resume the modeset for every activated CRTC */
  550. mutex_lock(&dev->mode_config.mutex);
  551. drm_helper_resume_force_mode(dev);
  552. mutex_unlock(&dev->mode_config.mutex);
  553. }
  554. intel_opregion_init(dev);
  555. dev_priv->modeset_on_lid = 0;
  556. console_lock();
  557. intel_fbdev_set_suspend(dev, 0);
  558. console_unlock();
  559. return error;
  560. }
  561. int i915_resume(struct drm_device *dev)
  562. {
  563. int ret;
  564. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  565. return 0;
  566. if (pci_enable_device(dev->pdev))
  567. return -EIO;
  568. pci_set_master(dev->pdev);
  569. ret = i915_drm_thaw(dev);
  570. if (ret)
  571. return ret;
  572. drm_kms_helper_poll_enable(dev);
  573. return 0;
  574. }
  575. static int i8xx_do_reset(struct drm_device *dev)
  576. {
  577. struct drm_i915_private *dev_priv = dev->dev_private;
  578. if (IS_I85X(dev))
  579. return -ENODEV;
  580. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  581. POSTING_READ(D_STATE);
  582. if (IS_I830(dev) || IS_845G(dev)) {
  583. I915_WRITE(DEBUG_RESET_I830,
  584. DEBUG_RESET_DISPLAY |
  585. DEBUG_RESET_RENDER |
  586. DEBUG_RESET_FULL);
  587. POSTING_READ(DEBUG_RESET_I830);
  588. msleep(1);
  589. I915_WRITE(DEBUG_RESET_I830, 0);
  590. POSTING_READ(DEBUG_RESET_I830);
  591. }
  592. msleep(1);
  593. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  594. POSTING_READ(D_STATE);
  595. return 0;
  596. }
  597. static int i965_reset_complete(struct drm_device *dev)
  598. {
  599. u8 gdrst;
  600. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  601. return (gdrst & GRDOM_RESET_ENABLE) == 0;
  602. }
  603. static int i965_do_reset(struct drm_device *dev)
  604. {
  605. int ret;
  606. u8 gdrst;
  607. /*
  608. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  609. * well as the reset bit (GR/bit 0). Setting the GR bit
  610. * triggers the reset; when done, the hardware will clear it.
  611. */
  612. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  613. pci_write_config_byte(dev->pdev, I965_GDRST,
  614. gdrst | GRDOM_RENDER |
  615. GRDOM_RESET_ENABLE);
  616. ret = wait_for(i965_reset_complete(dev), 500);
  617. if (ret)
  618. return ret;
  619. /* We can't reset render&media without also resetting display ... */
  620. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  621. pci_write_config_byte(dev->pdev, I965_GDRST,
  622. gdrst | GRDOM_MEDIA |
  623. GRDOM_RESET_ENABLE);
  624. return wait_for(i965_reset_complete(dev), 500);
  625. }
  626. static int ironlake_do_reset(struct drm_device *dev)
  627. {
  628. struct drm_i915_private *dev_priv = dev->dev_private;
  629. u32 gdrst;
  630. int ret;
  631. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  632. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  633. gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
  634. ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  635. if (ret)
  636. return ret;
  637. /* We can't reset render&media without also resetting display ... */
  638. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  639. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  640. gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  641. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  642. }
  643. static int gen6_do_reset(struct drm_device *dev)
  644. {
  645. struct drm_i915_private *dev_priv = dev->dev_private;
  646. int ret;
  647. unsigned long irqflags;
  648. /* Hold gt_lock across reset to prevent any register access
  649. * with forcewake not set correctly
  650. */
  651. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  652. /* Reset the chip */
  653. /* GEN6_GDRST is not in the gt power well, no need to check
  654. * for fifo space for the write or forcewake the chip for
  655. * the read
  656. */
  657. I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
  658. /* Spin waiting for the device to ack the reset request */
  659. ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  660. /* If reset with a user forcewake, try to restore, otherwise turn it off */
  661. if (dev_priv->forcewake_count)
  662. dev_priv->display.force_wake_get(dev_priv);
  663. else
  664. dev_priv->display.force_wake_put(dev_priv);
  665. /* Restore fifo count */
  666. dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  667. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  668. return ret;
  669. }
  670. static int intel_gpu_reset(struct drm_device *dev)
  671. {
  672. struct drm_i915_private *dev_priv = dev->dev_private;
  673. int ret = -ENODEV;
  674. switch (INTEL_INFO(dev)->gen) {
  675. case 7:
  676. case 6:
  677. ret = gen6_do_reset(dev);
  678. break;
  679. case 5:
  680. ret = ironlake_do_reset(dev);
  681. break;
  682. case 4:
  683. ret = i965_do_reset(dev);
  684. break;
  685. case 2:
  686. ret = i8xx_do_reset(dev);
  687. break;
  688. }
  689. /* Also reset the gpu hangman. */
  690. if (dev_priv->stop_rings) {
  691. DRM_DEBUG("Simulated gpu hang, resetting stop_rings\n");
  692. dev_priv->stop_rings = 0;
  693. if (ret == -ENODEV) {
  694. DRM_ERROR("Reset not implemented, but ignoring "
  695. "error for simulated gpu hangs\n");
  696. ret = 0;
  697. }
  698. }
  699. return ret;
  700. }
  701. /**
  702. * i915_reset - reset chip after a hang
  703. * @dev: drm device to reset
  704. *
  705. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  706. * reset or otherwise an error code.
  707. *
  708. * Procedure is fairly simple:
  709. * - reset the chip using the reset reg
  710. * - re-init context state
  711. * - re-init hardware status page
  712. * - re-init ring buffer
  713. * - re-init interrupt state
  714. * - re-init display
  715. */
  716. int i915_reset(struct drm_device *dev)
  717. {
  718. drm_i915_private_t *dev_priv = dev->dev_private;
  719. int ret;
  720. if (!i915_try_reset)
  721. return 0;
  722. if (!mutex_trylock(&dev->struct_mutex))
  723. return -EBUSY;
  724. dev_priv->stop_rings = 0;
  725. i915_gem_reset(dev);
  726. ret = -ENODEV;
  727. if (get_seconds() - dev_priv->last_gpu_reset < 5)
  728. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  729. else
  730. ret = intel_gpu_reset(dev);
  731. dev_priv->last_gpu_reset = get_seconds();
  732. if (ret) {
  733. DRM_ERROR("Failed to reset chip.\n");
  734. mutex_unlock(&dev->struct_mutex);
  735. return ret;
  736. }
  737. /* Ok, now get things going again... */
  738. /*
  739. * Everything depends on having the GTT running, so we need to start
  740. * there. Fortunately we don't need to do this unless we reset the
  741. * chip at a PCI level.
  742. *
  743. * Next we need to restore the context, but we don't use those
  744. * yet either...
  745. *
  746. * Ring buffer needs to be re-initialized in the KMS case, or if X
  747. * was running at the time of the reset (i.e. we weren't VT
  748. * switched away).
  749. */
  750. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  751. !dev_priv->mm.suspended) {
  752. struct intel_ring_buffer *ring;
  753. int i;
  754. dev_priv->mm.suspended = 0;
  755. i915_gem_init_swizzling(dev);
  756. for_each_ring(ring, dev_priv, i)
  757. ring->init(ring);
  758. i915_gem_init_ppgtt(dev);
  759. mutex_unlock(&dev->struct_mutex);
  760. if (drm_core_check_feature(dev, DRIVER_MODESET))
  761. intel_modeset_init_hw(dev);
  762. drm_irq_uninstall(dev);
  763. drm_irq_install(dev);
  764. } else {
  765. mutex_unlock(&dev->struct_mutex);
  766. }
  767. return 0;
  768. }
  769. static int __devinit
  770. i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  771. {
  772. /* Only bind to function 0 of the device. Early generations
  773. * used function 1 as a placeholder for multi-head. This causes
  774. * us confusion instead, especially on the systems where both
  775. * functions have the same PCI-ID!
  776. */
  777. if (PCI_FUNC(pdev->devfn))
  778. return -ENODEV;
  779. return drm_get_pci_dev(pdev, ent, &driver);
  780. }
  781. static void
  782. i915_pci_remove(struct pci_dev *pdev)
  783. {
  784. struct drm_device *dev = pci_get_drvdata(pdev);
  785. drm_put_dev(dev);
  786. }
  787. static int i915_pm_suspend(struct device *dev)
  788. {
  789. struct pci_dev *pdev = to_pci_dev(dev);
  790. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  791. int error;
  792. if (!drm_dev || !drm_dev->dev_private) {
  793. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  794. return -ENODEV;
  795. }
  796. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  797. return 0;
  798. error = i915_drm_freeze(drm_dev);
  799. if (error)
  800. return error;
  801. pci_disable_device(pdev);
  802. pci_set_power_state(pdev, PCI_D3hot);
  803. return 0;
  804. }
  805. static int i915_pm_resume(struct device *dev)
  806. {
  807. struct pci_dev *pdev = to_pci_dev(dev);
  808. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  809. return i915_resume(drm_dev);
  810. }
  811. static int i915_pm_freeze(struct device *dev)
  812. {
  813. struct pci_dev *pdev = to_pci_dev(dev);
  814. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  815. if (!drm_dev || !drm_dev->dev_private) {
  816. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  817. return -ENODEV;
  818. }
  819. return i915_drm_freeze(drm_dev);
  820. }
  821. static int i915_pm_thaw(struct device *dev)
  822. {
  823. struct pci_dev *pdev = to_pci_dev(dev);
  824. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  825. return i915_drm_thaw(drm_dev);
  826. }
  827. static int i915_pm_poweroff(struct device *dev)
  828. {
  829. struct pci_dev *pdev = to_pci_dev(dev);
  830. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  831. return i915_drm_freeze(drm_dev);
  832. }
  833. static const struct dev_pm_ops i915_pm_ops = {
  834. .suspend = i915_pm_suspend,
  835. .resume = i915_pm_resume,
  836. .freeze = i915_pm_freeze,
  837. .thaw = i915_pm_thaw,
  838. .poweroff = i915_pm_poweroff,
  839. .restore = i915_pm_resume,
  840. };
  841. static struct vm_operations_struct i915_gem_vm_ops = {
  842. .fault = i915_gem_fault,
  843. .open = drm_gem_vm_open,
  844. .close = drm_gem_vm_close,
  845. };
  846. static const struct file_operations i915_driver_fops = {
  847. .owner = THIS_MODULE,
  848. .open = drm_open,
  849. .release = drm_release,
  850. .unlocked_ioctl = drm_ioctl,
  851. .mmap = drm_gem_mmap,
  852. .poll = drm_poll,
  853. .fasync = drm_fasync,
  854. .read = drm_read,
  855. #ifdef CONFIG_COMPAT
  856. .compat_ioctl = i915_compat_ioctl,
  857. #endif
  858. .llseek = noop_llseek,
  859. };
  860. static struct drm_driver driver = {
  861. /* Don't use MTRRs here; the Xserver or userspace app should
  862. * deal with them for Intel hardware.
  863. */
  864. .driver_features =
  865. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  866. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
  867. .load = i915_driver_load,
  868. .unload = i915_driver_unload,
  869. .open = i915_driver_open,
  870. .lastclose = i915_driver_lastclose,
  871. .preclose = i915_driver_preclose,
  872. .postclose = i915_driver_postclose,
  873. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  874. .suspend = i915_suspend,
  875. .resume = i915_resume,
  876. .device_is_agp = i915_driver_device_is_agp,
  877. .reclaim_buffers = drm_core_reclaim_buffers,
  878. .master_create = i915_master_create,
  879. .master_destroy = i915_master_destroy,
  880. #if defined(CONFIG_DEBUG_FS)
  881. .debugfs_init = i915_debugfs_init,
  882. .debugfs_cleanup = i915_debugfs_cleanup,
  883. #endif
  884. .gem_init_object = i915_gem_init_object,
  885. .gem_free_object = i915_gem_free_object,
  886. .gem_vm_ops = &i915_gem_vm_ops,
  887. .dumb_create = i915_gem_dumb_create,
  888. .dumb_map_offset = i915_gem_mmap_gtt,
  889. .dumb_destroy = i915_gem_dumb_destroy,
  890. .ioctls = i915_ioctls,
  891. .fops = &i915_driver_fops,
  892. .name = DRIVER_NAME,
  893. .desc = DRIVER_DESC,
  894. .date = DRIVER_DATE,
  895. .major = DRIVER_MAJOR,
  896. .minor = DRIVER_MINOR,
  897. .patchlevel = DRIVER_PATCHLEVEL,
  898. };
  899. static struct pci_driver i915_pci_driver = {
  900. .name = DRIVER_NAME,
  901. .id_table = pciidlist,
  902. .probe = i915_pci_probe,
  903. .remove = i915_pci_remove,
  904. .driver.pm = &i915_pm_ops,
  905. };
  906. static int __init i915_init(void)
  907. {
  908. if (!intel_agp_enabled) {
  909. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  910. return -ENODEV;
  911. }
  912. driver.num_ioctls = i915_max_ioctl;
  913. /*
  914. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  915. * explicitly disabled with the module pararmeter.
  916. *
  917. * Otherwise, just follow the parameter (defaulting to off).
  918. *
  919. * Allow optional vga_text_mode_force boot option to override
  920. * the default behavior.
  921. */
  922. #if defined(CONFIG_DRM_I915_KMS)
  923. if (i915_modeset != 0)
  924. driver.driver_features |= DRIVER_MODESET;
  925. #endif
  926. if (i915_modeset == 1)
  927. driver.driver_features |= DRIVER_MODESET;
  928. #ifdef CONFIG_VGA_CONSOLE
  929. if (vgacon_text_force() && i915_modeset == -1)
  930. driver.driver_features &= ~DRIVER_MODESET;
  931. #endif
  932. if (!(driver.driver_features & DRIVER_MODESET))
  933. driver.get_vblank_timestamp = NULL;
  934. return drm_pci_init(&driver, &i915_pci_driver);
  935. }
  936. static void __exit i915_exit(void)
  937. {
  938. drm_pci_exit(&driver, &i915_pci_driver);
  939. }
  940. module_init(i915_init);
  941. module_exit(i915_exit);
  942. MODULE_AUTHOR(DRIVER_AUTHOR);
  943. MODULE_DESCRIPTION(DRIVER_DESC);
  944. MODULE_LICENSE("GPL and additional rights");
  945. /* We give fast paths for the really cool registers */
  946. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  947. (((dev_priv)->info->gen >= 6) && \
  948. ((reg) < 0x40000) && \
  949. ((reg) != FORCEWAKE)) && \
  950. (!IS_VALLEYVIEW((dev_priv)->dev))
  951. #define __i915_read(x, y) \
  952. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
  953. u##x val = 0; \
  954. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  955. unsigned long irqflags; \
  956. spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
  957. if (dev_priv->forcewake_count == 0) \
  958. dev_priv->display.force_wake_get(dev_priv); \
  959. val = read##y(dev_priv->regs + reg); \
  960. if (dev_priv->forcewake_count == 0) \
  961. dev_priv->display.force_wake_put(dev_priv); \
  962. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
  963. } else { \
  964. val = read##y(dev_priv->regs + reg); \
  965. } \
  966. trace_i915_reg_rw(false, reg, val, sizeof(val)); \
  967. return val; \
  968. }
  969. __i915_read(8, b)
  970. __i915_read(16, w)
  971. __i915_read(32, l)
  972. __i915_read(64, q)
  973. #undef __i915_read
  974. #define __i915_write(x, y) \
  975. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
  976. u32 __fifo_ret = 0; \
  977. trace_i915_reg_rw(true, reg, val, sizeof(val)); \
  978. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  979. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  980. } \
  981. write##y(val, dev_priv->regs + reg); \
  982. if (unlikely(__fifo_ret)) { \
  983. gen6_gt_check_fifodbg(dev_priv); \
  984. } \
  985. }
  986. __i915_write(8, b)
  987. __i915_write(16, w)
  988. __i915_write(32, l)
  989. __i915_write(64, q)
  990. #undef __i915_write