imx28.dtsi 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635
  1. /*
  2. * Copyright 2012 Freescale Semiconductor, Inc.
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. */
  11. /include/ "skeleton.dtsi"
  12. / {
  13. interrupt-parent = <&icoll>;
  14. aliases {
  15. gpio0 = &gpio0;
  16. gpio1 = &gpio1;
  17. gpio2 = &gpio2;
  18. gpio3 = &gpio3;
  19. gpio4 = &gpio4;
  20. saif0 = &saif0;
  21. saif1 = &saif1;
  22. serial0 = &auart0;
  23. serial1 = &auart1;
  24. serial2 = &auart2;
  25. serial3 = &auart3;
  26. serial4 = &auart4;
  27. };
  28. cpus {
  29. cpu@0 {
  30. compatible = "arm,arm926ejs";
  31. };
  32. };
  33. apb@80000000 {
  34. compatible = "simple-bus";
  35. #address-cells = <1>;
  36. #size-cells = <1>;
  37. reg = <0x80000000 0x80000>;
  38. ranges;
  39. apbh@80000000 {
  40. compatible = "simple-bus";
  41. #address-cells = <1>;
  42. #size-cells = <1>;
  43. reg = <0x80000000 0x3c900>;
  44. ranges;
  45. icoll: interrupt-controller@80000000 {
  46. compatible = "fsl,imx28-icoll", "fsl,mxs-icoll";
  47. interrupt-controller;
  48. #interrupt-cells = <1>;
  49. reg = <0x80000000 0x2000>;
  50. };
  51. hsadc@80002000 {
  52. reg = <0x80002000 2000>;
  53. interrupts = <13 87>;
  54. status = "disabled";
  55. };
  56. dma-apbh@80004000 {
  57. compatible = "fsl,imx28-dma-apbh";
  58. reg = <0x80004000 2000>;
  59. };
  60. perfmon@80006000 {
  61. reg = <0x80006000 800>;
  62. interrupts = <27>;
  63. status = "disabled";
  64. };
  65. gpmi-nand@8000c000 {
  66. compatible = "fsl,imx28-gpmi-nand";
  67. #address-cells = <1>;
  68. #size-cells = <1>;
  69. reg = <0x8000c000 2000>, <0x8000a000 2000>;
  70. reg-names = "gpmi-nand", "bch";
  71. interrupts = <88>, <41>;
  72. interrupt-names = "gpmi-dma", "bch";
  73. fsl,gpmi-dma-channel = <4>;
  74. status = "disabled";
  75. };
  76. ssp0: ssp@80010000 {
  77. reg = <0x80010000 2000>;
  78. interrupts = <96 82>;
  79. fsl,ssp-dma-channel = <0>;
  80. status = "disabled";
  81. };
  82. ssp1: ssp@80012000 {
  83. reg = <0x80012000 2000>;
  84. interrupts = <97 83>;
  85. fsl,ssp-dma-channel = <1>;
  86. status = "disabled";
  87. };
  88. ssp2: ssp@80014000 {
  89. reg = <0x80014000 2000>;
  90. interrupts = <98 84>;
  91. fsl,ssp-dma-channel = <2>;
  92. status = "disabled";
  93. };
  94. ssp3: ssp@80016000 {
  95. reg = <0x80016000 2000>;
  96. interrupts = <99 85>;
  97. fsl,ssp-dma-channel = <3>;
  98. status = "disabled";
  99. };
  100. pinctrl@80018000 {
  101. #address-cells = <1>;
  102. #size-cells = <0>;
  103. compatible = "fsl,imx28-pinctrl", "simple-bus";
  104. reg = <0x80018000 2000>;
  105. gpio0: gpio@0 {
  106. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  107. interrupts = <127>;
  108. gpio-controller;
  109. #gpio-cells = <2>;
  110. interrupt-controller;
  111. #interrupt-cells = <2>;
  112. };
  113. gpio1: gpio@1 {
  114. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  115. interrupts = <126>;
  116. gpio-controller;
  117. #gpio-cells = <2>;
  118. interrupt-controller;
  119. #interrupt-cells = <2>;
  120. };
  121. gpio2: gpio@2 {
  122. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  123. interrupts = <125>;
  124. gpio-controller;
  125. #gpio-cells = <2>;
  126. interrupt-controller;
  127. #interrupt-cells = <2>;
  128. };
  129. gpio3: gpio@3 {
  130. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  131. interrupts = <124>;
  132. gpio-controller;
  133. #gpio-cells = <2>;
  134. interrupt-controller;
  135. #interrupt-cells = <2>;
  136. };
  137. gpio4: gpio@4 {
  138. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  139. interrupts = <123>;
  140. gpio-controller;
  141. #gpio-cells = <2>;
  142. interrupt-controller;
  143. #interrupt-cells = <2>;
  144. };
  145. duart_pins_a: duart@0 {
  146. reg = <0>;
  147. fsl,pinmux-ids = <
  148. 0x3102 /* MX28_PAD_PWM0__DUART_RX */
  149. 0x3112 /* MX28_PAD_PWM1__DUART_TX */
  150. >;
  151. fsl,drive-strength = <0>;
  152. fsl,voltage = <1>;
  153. fsl,pull-up = <0>;
  154. };
  155. duart_pins_b: duart@1 {
  156. reg = <1>;
  157. fsl,pinmux-ids = <
  158. 0x3022 /* MX28_PAD_AUART0_CTS__DUART_RX */
  159. 0x3032 /* MX28_PAD_AUART0_RTS__DUART_TX */
  160. >;
  161. fsl,drive-strength = <0>;
  162. fsl,voltage = <1>;
  163. fsl,pull-up = <0>;
  164. };
  165. gpmi_pins_a: gpmi-nand@0 {
  166. reg = <0>;
  167. fsl,pinmux-ids = <
  168. 0x0000 /* MX28_PAD_GPMI_D00__GPMI_D0 */
  169. 0x0010 /* MX28_PAD_GPMI_D01__GPMI_D1 */
  170. 0x0020 /* MX28_PAD_GPMI_D02__GPMI_D2 */
  171. 0x0030 /* MX28_PAD_GPMI_D03__GPMI_D3 */
  172. 0x0040 /* MX28_PAD_GPMI_D04__GPMI_D4 */
  173. 0x0050 /* MX28_PAD_GPMI_D05__GPMI_D5 */
  174. 0x0060 /* MX28_PAD_GPMI_D06__GPMI_D6 */
  175. 0x0070 /* MX28_PAD_GPMI_D07__GPMI_D7 */
  176. 0x0100 /* MX28_PAD_GPMI_CE0N__GPMI_CE0N */
  177. 0x0110 /* MX28_PAD_GPMI_CE1N__GPMI_CE1N */
  178. 0x0140 /* MX28_PAD_GPMI_RDY0__GPMI_READY0 */
  179. 0x0150 /* MX28_PAD_GPMI_RDY1__GPMI_READY1 */
  180. 0x0180 /* MX28_PAD_GPMI_RDN__GPMI_RDN */
  181. 0x0190 /* MX28_PAD_GPMI_WRN__GPMI_WRN */
  182. 0x01a0 /* MX28_PAD_GPMI_ALE__GPMI_ALE */
  183. 0x01b0 /* MX28_PAD_GPMI_CLE__GPMI_CLE */
  184. 0x01c0 /* MX28_PAD_GPMI_RESETN__GPMI_RESETN */
  185. >;
  186. fsl,drive-strength = <0>;
  187. fsl,voltage = <1>;
  188. fsl,pull-up = <0>;
  189. };
  190. gpmi_status_cfg: gpmi-status-cfg {
  191. fsl,pinmux-ids = <
  192. 0x0180 /* MX28_PAD_GPMI_RDN__GPMI_RDN */
  193. 0x0190 /* MX28_PAD_GPMI_WRN__GPMI_WRN */
  194. 0x01c0 /* MX28_PAD_GPMI_RESETN__GPMI_RESETN */
  195. >;
  196. fsl,drive-strength = <2>;
  197. };
  198. auart0_pins_a: auart0@0 {
  199. reg = <0>;
  200. fsl,pinmux-ids = <
  201. 0x3000 /* MX28_PAD_AUART0_RX__AUART0_RX */
  202. 0x3010 /* MX28_PAD_AUART0_TX__AUART0_TX */
  203. 0x3020 /* MX28_PAD_AUART0_CTS__AUART0_CTS */
  204. 0x3030 /* MX28_PAD_AUART0_RTS__AUART0_RTS */
  205. >;
  206. fsl,drive-strength = <0>;
  207. fsl,voltage = <1>;
  208. fsl,pull-up = <0>;
  209. };
  210. auart3_pins_a: auart3@0 {
  211. reg = <0>;
  212. fsl,pinmux-ids = <
  213. 0x30c0 /* MX28_PAD_AUART3_RX__AUART3_RX */
  214. 0x30d0 /* MX28_PAD_AUART3_TX__AUART3_TX */
  215. 0x30e0 /* MX28_PAD_AUART3_CTS__AUART3_CTS */
  216. 0x30f0 /* MX28_PAD_AUART3_RTS__AUART3_RTS */
  217. >;
  218. fsl,drive-strength = <0>;
  219. fsl,voltage = <1>;
  220. fsl,pull-up = <0>;
  221. };
  222. mac0_pins_a: mac0@0 {
  223. reg = <0>;
  224. fsl,pinmux-ids = <
  225. 0x4000 /* MX28_PAD_ENET0_MDC__ENET0_MDC */
  226. 0x4010 /* MX28_PAD_ENET0_MDIO__ENET0_MDIO */
  227. 0x4020 /* MX28_PAD_ENET0_RX_EN__ENET0_RX_EN */
  228. 0x4030 /* MX28_PAD_ENET0_RXD0__ENET0_RXD0 */
  229. 0x4040 /* MX28_PAD_ENET0_RXD1__ENET0_RXD1 */
  230. 0x4060 /* MX28_PAD_ENET0_TX_EN__ENET0_TX_EN */
  231. 0x4070 /* MX28_PAD_ENET0_TXD0__ENET0_TXD0 */
  232. 0x4080 /* MX28_PAD_ENET0_TXD1__ENET0_TXD1 */
  233. 0x4100 /* MX28_PAD_ENET_CLK__CLKCTRL_ENET */
  234. >;
  235. fsl,drive-strength = <1>;
  236. fsl,voltage = <1>;
  237. fsl,pull-up = <1>;
  238. };
  239. mac1_pins_a: mac1@0 {
  240. reg = <0>;
  241. fsl,pinmux-ids = <
  242. 0x40f1 /* MX28_PAD_ENET0_CRS__ENET1_RX_EN */
  243. 0x4091 /* MX28_PAD_ENET0_RXD2__ENET1_RXD0 */
  244. 0x40a1 /* MX28_PAD_ENET0_RXD3__ENET1_RXD1 */
  245. 0x40e1 /* MX28_PAD_ENET0_COL__ENET1_TX_EN */
  246. 0x40b1 /* MX28_PAD_ENET0_TXD2__ENET1_TXD0 */
  247. 0x40c1 /* MX28_PAD_ENET0_TXD3__ENET1_TXD1 */
  248. >;
  249. fsl,drive-strength = <1>;
  250. fsl,voltage = <1>;
  251. fsl,pull-up = <1>;
  252. };
  253. mmc0_8bit_pins_a: mmc0-8bit@0 {
  254. reg = <0>;
  255. fsl,pinmux-ids = <
  256. 0x2000 /* MX28_PAD_SSP0_DATA0__SSP0_D0 */
  257. 0x2010 /* MX28_PAD_SSP0_DATA1__SSP0_D1 */
  258. 0x2020 /* MX28_PAD_SSP0_DATA2__SSP0_D2 */
  259. 0x2030 /* MX28_PAD_SSP0_DATA3__SSP0_D3 */
  260. 0x2040 /* MX28_PAD_SSP0_DATA4__SSP0_D4 */
  261. 0x2050 /* MX28_PAD_SSP0_DATA5__SSP0_D5 */
  262. 0x2060 /* MX28_PAD_SSP0_DATA6__SSP0_D6 */
  263. 0x2070 /* MX28_PAD_SSP0_DATA7__SSP0_D7 */
  264. 0x2080 /* MX28_PAD_SSP0_CMD__SSP0_CMD */
  265. 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
  266. 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
  267. >;
  268. fsl,drive-strength = <1>;
  269. fsl,voltage = <1>;
  270. fsl,pull-up = <1>;
  271. };
  272. mmc0_4bit_pins_a: mmc0-4bit@0 {
  273. reg = <0>;
  274. fsl,pinmux-ids = <
  275. 0x2000 /* MX28_PAD_SSP0_DATA0__SSP0_D0 */
  276. 0x2010 /* MX28_PAD_SSP0_DATA1__SSP0_D1 */
  277. 0x2020 /* MX28_PAD_SSP0_DATA2__SSP0_D2 */
  278. 0x2030 /* MX28_PAD_SSP0_DATA3__SSP0_D3 */
  279. 0x2080 /* MX28_PAD_SSP0_CMD__SSP0_CMD */
  280. 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
  281. 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
  282. >;
  283. fsl,drive-strength = <1>;
  284. fsl,voltage = <1>;
  285. fsl,pull-up = <1>;
  286. };
  287. mmc0_cd_cfg: mmc0-cd-cfg {
  288. fsl,pinmux-ids = <
  289. 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
  290. >;
  291. fsl,pull-up = <0>;
  292. };
  293. mmc0_sck_cfg: mmc0-sck-cfg {
  294. fsl,pinmux-ids = <
  295. 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
  296. >;
  297. fsl,drive-strength = <2>;
  298. fsl,pull-up = <0>;
  299. };
  300. i2c0_pins_a: i2c0@0 {
  301. reg = <0>;
  302. fsl,pinmux-ids = <
  303. 0x3180 /* MX28_PAD_I2C0_SCL__I2C0_SCL */
  304. 0x3190 /* MX28_PAD_I2C0_SDA__I2C0_SDA */
  305. >;
  306. fsl,drive-strength = <1>;
  307. fsl,voltage = <1>;
  308. fsl,pull-up = <1>;
  309. };
  310. saif0_pins_a: saif0@0 {
  311. reg = <0>;
  312. fsl,pinmux-ids = <
  313. 0x3140 /* MX28_PAD_SAIF0_MCLK__SAIF0_MCLK */
  314. 0x3150 /* MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK */
  315. 0x3160 /* MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK */
  316. 0x3170 /* MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0 */
  317. >;
  318. fsl,drive-strength = <2>;
  319. fsl,voltage = <1>;
  320. fsl,pull-up = <1>;
  321. };
  322. saif1_pins_a: saif1@0 {
  323. reg = <0>;
  324. fsl,pinmux-ids = <
  325. 0x31a0 /* MX28_PAD_SAIF1_SDATA0__SAIF1_SDATA0 */
  326. >;
  327. fsl,drive-strength = <2>;
  328. fsl,voltage = <1>;
  329. fsl,pull-up = <1>;
  330. };
  331. };
  332. digctl@8001c000 {
  333. reg = <0x8001c000 2000>;
  334. interrupts = <89>;
  335. status = "disabled";
  336. };
  337. etm@80022000 {
  338. reg = <0x80022000 2000>;
  339. status = "disabled";
  340. };
  341. dma-apbx@80024000 {
  342. compatible = "fsl,imx28-dma-apbx";
  343. reg = <0x80024000 2000>;
  344. };
  345. dcp@80028000 {
  346. reg = <0x80028000 2000>;
  347. interrupts = <52 53 54>;
  348. status = "disabled";
  349. };
  350. pxp@8002a000 {
  351. reg = <0x8002a000 2000>;
  352. interrupts = <39>;
  353. status = "disabled";
  354. };
  355. ocotp@8002c000 {
  356. reg = <0x8002c000 2000>;
  357. status = "disabled";
  358. };
  359. axi-ahb@8002e000 {
  360. reg = <0x8002e000 2000>;
  361. status = "disabled";
  362. };
  363. lcdif@80030000 {
  364. reg = <0x80030000 2000>;
  365. interrupts = <38 86>;
  366. status = "disabled";
  367. };
  368. can0: can@80032000 {
  369. reg = <0x80032000 2000>;
  370. interrupts = <8>;
  371. status = "disabled";
  372. };
  373. can1: can@80034000 {
  374. reg = <0x80034000 2000>;
  375. interrupts = <9>;
  376. status = "disabled";
  377. };
  378. simdbg@8003c000 {
  379. reg = <0x8003c000 200>;
  380. status = "disabled";
  381. };
  382. simgpmisel@8003c200 {
  383. reg = <0x8003c200 100>;
  384. status = "disabled";
  385. };
  386. simsspsel@8003c300 {
  387. reg = <0x8003c300 100>;
  388. status = "disabled";
  389. };
  390. simmemsel@8003c400 {
  391. reg = <0x8003c400 100>;
  392. status = "disabled";
  393. };
  394. gpiomon@8003c500 {
  395. reg = <0x8003c500 100>;
  396. status = "disabled";
  397. };
  398. simenet@8003c700 {
  399. reg = <0x8003c700 100>;
  400. status = "disabled";
  401. };
  402. armjtag@8003c800 {
  403. reg = <0x8003c800 100>;
  404. status = "disabled";
  405. };
  406. };
  407. apbx@80040000 {
  408. compatible = "simple-bus";
  409. #address-cells = <1>;
  410. #size-cells = <1>;
  411. reg = <0x80040000 0x40000>;
  412. ranges;
  413. clkctl@80040000 {
  414. reg = <0x80040000 2000>;
  415. status = "disabled";
  416. };
  417. saif0: saif@80042000 {
  418. compatible = "fsl,imx28-saif";
  419. reg = <0x80042000 2000>;
  420. interrupts = <59 80>;
  421. fsl,saif-dma-channel = <4>;
  422. status = "disabled";
  423. };
  424. power@80044000 {
  425. reg = <0x80044000 2000>;
  426. status = "disabled";
  427. };
  428. saif1: saif@80046000 {
  429. compatible = "fsl,imx28-saif";
  430. reg = <0x80046000 2000>;
  431. interrupts = <58 81>;
  432. fsl,saif-dma-channel = <5>;
  433. status = "disabled";
  434. };
  435. lradc@80050000 {
  436. reg = <0x80050000 2000>;
  437. status = "disabled";
  438. };
  439. spdif@80054000 {
  440. reg = <0x80054000 2000>;
  441. interrupts = <45 66>;
  442. status = "disabled";
  443. };
  444. rtc@80056000 {
  445. reg = <0x80056000 2000>;
  446. interrupts = <28 29>;
  447. status = "disabled";
  448. };
  449. i2c0: i2c@80058000 {
  450. #address-cells = <1>;
  451. #size-cells = <0>;
  452. compatible = "fsl,imx28-i2c";
  453. reg = <0x80058000 2000>;
  454. interrupts = <111 68>;
  455. status = "disabled";
  456. };
  457. i2c1: i2c@8005a000 {
  458. #address-cells = <1>;
  459. #size-cells = <0>;
  460. compatible = "fsl,imx28-i2c";
  461. reg = <0x8005a000 2000>;
  462. interrupts = <110 69>;
  463. status = "disabled";
  464. };
  465. pwm@80064000 {
  466. reg = <0x80064000 2000>;
  467. status = "disabled";
  468. };
  469. timrot@80068000 {
  470. reg = <0x80068000 2000>;
  471. status = "disabled";
  472. };
  473. auart0: serial@8006a000 {
  474. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  475. reg = <0x8006a000 0x2000>;
  476. interrupts = <112 70 71>;
  477. status = "disabled";
  478. };
  479. auart1: serial@8006c000 {
  480. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  481. reg = <0x8006c000 0x2000>;
  482. interrupts = <113 72 73>;
  483. status = "disabled";
  484. };
  485. auart2: serial@8006e000 {
  486. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  487. reg = <0x8006e000 0x2000>;
  488. interrupts = <114 74 75>;
  489. status = "disabled";
  490. };
  491. auart3: serial@80070000 {
  492. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  493. reg = <0x80070000 0x2000>;
  494. interrupts = <115 76 77>;
  495. status = "disabled";
  496. };
  497. auart4: serial@80072000 {
  498. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  499. reg = <0x80072000 0x2000>;
  500. interrupts = <116 78 79>;
  501. status = "disabled";
  502. };
  503. duart: serial@80074000 {
  504. compatible = "arm,pl011", "arm,primecell";
  505. reg = <0x80074000 0x1000>;
  506. interrupts = <47>;
  507. status = "disabled";
  508. };
  509. usbphy0: usbphy@8007c000 {
  510. reg = <0x8007c000 0x2000>;
  511. status = "disabled";
  512. };
  513. usbphy1: usbphy@8007e000 {
  514. reg = <0x8007e000 0x2000>;
  515. status = "disabled";
  516. };
  517. };
  518. };
  519. ahb@80080000 {
  520. compatible = "simple-bus";
  521. #address-cells = <1>;
  522. #size-cells = <1>;
  523. reg = <0x80080000 0x80000>;
  524. ranges;
  525. usbctrl0: usbctrl@80080000 {
  526. reg = <0x80080000 0x10000>;
  527. status = "disabled";
  528. };
  529. usbctrl1: usbctrl@80090000 {
  530. reg = <0x80090000 0x10000>;
  531. status = "disabled";
  532. };
  533. dflpt@800c0000 {
  534. reg = <0x800c0000 0x10000>;
  535. status = "disabled";
  536. };
  537. mac0: ethernet@800f0000 {
  538. compatible = "fsl,imx28-fec";
  539. reg = <0x800f0000 0x4000>;
  540. interrupts = <101>;
  541. status = "disabled";
  542. };
  543. mac1: ethernet@800f4000 {
  544. compatible = "fsl,imx28-fec";
  545. reg = <0x800f4000 0x4000>;
  546. interrupts = <102>;
  547. status = "disabled";
  548. };
  549. switch@800f8000 {
  550. reg = <0x800f8000 0x8000>;
  551. status = "disabled";
  552. };
  553. };
  554. };