netxen_nic_init.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546
  1. /*
  2. * Copyright (C) 2003 - 2009 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen Inc,
  26. * 18922 Forge Drive
  27. * Cupertino, CA 95014-0701
  28. *
  29. */
  30. #include <linux/netdevice.h>
  31. #include <linux/delay.h>
  32. #include "netxen_nic.h"
  33. #include "netxen_nic_hw.h"
  34. #include "netxen_nic_phan_reg.h"
  35. struct crb_addr_pair {
  36. u32 addr;
  37. u32 data;
  38. };
  39. #define NETXEN_MAX_CRB_XFORM 60
  40. static unsigned int crb_addr_xform[NETXEN_MAX_CRB_XFORM];
  41. #define NETXEN_ADDR_ERROR (0xffffffff)
  42. #define crb_addr_transform(name) \
  43. crb_addr_xform[NETXEN_HW_PX_MAP_CRB_##name] = \
  44. NETXEN_HW_CRB_HUB_AGT_ADR_##name << 20
  45. #define NETXEN_NIC_XDMA_RESET 0x8000ff
  46. static void
  47. netxen_post_rx_buffers_nodb(struct netxen_adapter *adapter,
  48. struct nx_host_rds_ring *rds_ring);
  49. static void crb_addr_transform_setup(void)
  50. {
  51. crb_addr_transform(XDMA);
  52. crb_addr_transform(TIMR);
  53. crb_addr_transform(SRE);
  54. crb_addr_transform(SQN3);
  55. crb_addr_transform(SQN2);
  56. crb_addr_transform(SQN1);
  57. crb_addr_transform(SQN0);
  58. crb_addr_transform(SQS3);
  59. crb_addr_transform(SQS2);
  60. crb_addr_transform(SQS1);
  61. crb_addr_transform(SQS0);
  62. crb_addr_transform(RPMX7);
  63. crb_addr_transform(RPMX6);
  64. crb_addr_transform(RPMX5);
  65. crb_addr_transform(RPMX4);
  66. crb_addr_transform(RPMX3);
  67. crb_addr_transform(RPMX2);
  68. crb_addr_transform(RPMX1);
  69. crb_addr_transform(RPMX0);
  70. crb_addr_transform(ROMUSB);
  71. crb_addr_transform(SN);
  72. crb_addr_transform(QMN);
  73. crb_addr_transform(QMS);
  74. crb_addr_transform(PGNI);
  75. crb_addr_transform(PGND);
  76. crb_addr_transform(PGN3);
  77. crb_addr_transform(PGN2);
  78. crb_addr_transform(PGN1);
  79. crb_addr_transform(PGN0);
  80. crb_addr_transform(PGSI);
  81. crb_addr_transform(PGSD);
  82. crb_addr_transform(PGS3);
  83. crb_addr_transform(PGS2);
  84. crb_addr_transform(PGS1);
  85. crb_addr_transform(PGS0);
  86. crb_addr_transform(PS);
  87. crb_addr_transform(PH);
  88. crb_addr_transform(NIU);
  89. crb_addr_transform(I2Q);
  90. crb_addr_transform(EG);
  91. crb_addr_transform(MN);
  92. crb_addr_transform(MS);
  93. crb_addr_transform(CAS2);
  94. crb_addr_transform(CAS1);
  95. crb_addr_transform(CAS0);
  96. crb_addr_transform(CAM);
  97. crb_addr_transform(C2C1);
  98. crb_addr_transform(C2C0);
  99. crb_addr_transform(SMB);
  100. crb_addr_transform(OCM0);
  101. crb_addr_transform(I2C0);
  102. }
  103. void netxen_release_rx_buffers(struct netxen_adapter *adapter)
  104. {
  105. struct netxen_recv_context *recv_ctx;
  106. struct nx_host_rds_ring *rds_ring;
  107. struct netxen_rx_buffer *rx_buf;
  108. int i, ring;
  109. recv_ctx = &adapter->recv_ctx;
  110. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  111. rds_ring = &recv_ctx->rds_rings[ring];
  112. for (i = 0; i < rds_ring->num_desc; ++i) {
  113. rx_buf = &(rds_ring->rx_buf_arr[i]);
  114. if (rx_buf->state == NETXEN_BUFFER_FREE)
  115. continue;
  116. pci_unmap_single(adapter->pdev,
  117. rx_buf->dma,
  118. rds_ring->dma_size,
  119. PCI_DMA_FROMDEVICE);
  120. if (rx_buf->skb != NULL)
  121. dev_kfree_skb_any(rx_buf->skb);
  122. }
  123. }
  124. }
  125. void netxen_release_tx_buffers(struct netxen_adapter *adapter)
  126. {
  127. struct netxen_cmd_buffer *cmd_buf;
  128. struct netxen_skb_frag *buffrag;
  129. int i, j;
  130. struct nx_host_tx_ring *tx_ring = adapter->tx_ring;
  131. cmd_buf = tx_ring->cmd_buf_arr;
  132. for (i = 0; i < tx_ring->num_desc; i++) {
  133. buffrag = cmd_buf->frag_array;
  134. if (buffrag->dma) {
  135. pci_unmap_single(adapter->pdev, buffrag->dma,
  136. buffrag->length, PCI_DMA_TODEVICE);
  137. buffrag->dma = 0ULL;
  138. }
  139. for (j = 0; j < cmd_buf->frag_count; j++) {
  140. buffrag++;
  141. if (buffrag->dma) {
  142. pci_unmap_page(adapter->pdev, buffrag->dma,
  143. buffrag->length,
  144. PCI_DMA_TODEVICE);
  145. buffrag->dma = 0ULL;
  146. }
  147. }
  148. if (cmd_buf->skb) {
  149. dev_kfree_skb_any(cmd_buf->skb);
  150. cmd_buf->skb = NULL;
  151. }
  152. cmd_buf++;
  153. }
  154. }
  155. void netxen_free_sw_resources(struct netxen_adapter *adapter)
  156. {
  157. struct netxen_recv_context *recv_ctx;
  158. struct nx_host_rds_ring *rds_ring;
  159. struct nx_host_tx_ring *tx_ring;
  160. int ring;
  161. recv_ctx = &adapter->recv_ctx;
  162. if (recv_ctx->rds_rings == NULL)
  163. goto skip_rds;
  164. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  165. rds_ring = &recv_ctx->rds_rings[ring];
  166. vfree(rds_ring->rx_buf_arr);
  167. rds_ring->rx_buf_arr = NULL;
  168. }
  169. kfree(recv_ctx->rds_rings);
  170. skip_rds:
  171. if (recv_ctx->sds_rings == NULL)
  172. goto skip_sds;
  173. for(ring = 0; ring < adapter->max_sds_rings; ring++)
  174. recv_ctx->sds_rings[ring].consumer = 0;
  175. skip_sds:
  176. if (adapter->tx_ring == NULL)
  177. return;
  178. tx_ring = adapter->tx_ring;
  179. vfree(tx_ring->cmd_buf_arr);
  180. }
  181. int netxen_alloc_sw_resources(struct netxen_adapter *adapter)
  182. {
  183. struct netxen_recv_context *recv_ctx;
  184. struct nx_host_rds_ring *rds_ring;
  185. struct nx_host_sds_ring *sds_ring;
  186. struct nx_host_tx_ring *tx_ring;
  187. struct netxen_rx_buffer *rx_buf;
  188. int ring, i, size;
  189. struct netxen_cmd_buffer *cmd_buf_arr;
  190. struct net_device *netdev = adapter->netdev;
  191. struct pci_dev *pdev = adapter->pdev;
  192. size = sizeof(struct nx_host_tx_ring);
  193. tx_ring = kzalloc(size, GFP_KERNEL);
  194. if (tx_ring == NULL) {
  195. dev_err(&pdev->dev, "%s: failed to allocate tx ring struct\n",
  196. netdev->name);
  197. return -ENOMEM;
  198. }
  199. adapter->tx_ring = tx_ring;
  200. tx_ring->num_desc = adapter->num_txd;
  201. tx_ring->txq = netdev_get_tx_queue(netdev, 0);
  202. cmd_buf_arr = vmalloc(TX_BUFF_RINGSIZE(tx_ring));
  203. if (cmd_buf_arr == NULL) {
  204. dev_err(&pdev->dev, "%s: failed to allocate cmd buffer ring\n",
  205. netdev->name);
  206. return -ENOMEM;
  207. }
  208. memset(cmd_buf_arr, 0, TX_BUFF_RINGSIZE(tx_ring));
  209. tx_ring->cmd_buf_arr = cmd_buf_arr;
  210. recv_ctx = &adapter->recv_ctx;
  211. size = adapter->max_rds_rings * sizeof (struct nx_host_rds_ring);
  212. rds_ring = kzalloc(size, GFP_KERNEL);
  213. if (rds_ring == NULL) {
  214. dev_err(&pdev->dev, "%s: failed to allocate rds ring struct\n",
  215. netdev->name);
  216. return -ENOMEM;
  217. }
  218. recv_ctx->rds_rings = rds_ring;
  219. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  220. rds_ring = &recv_ctx->rds_rings[ring];
  221. switch (ring) {
  222. case RCV_RING_NORMAL:
  223. rds_ring->num_desc = adapter->num_rxd;
  224. if (adapter->ahw.cut_through) {
  225. rds_ring->dma_size =
  226. NX_CT_DEFAULT_RX_BUF_LEN;
  227. rds_ring->skb_size =
  228. NX_CT_DEFAULT_RX_BUF_LEN;
  229. } else {
  230. rds_ring->dma_size = RX_DMA_MAP_LEN;
  231. rds_ring->skb_size =
  232. MAX_RX_BUFFER_LENGTH;
  233. }
  234. break;
  235. case RCV_RING_JUMBO:
  236. rds_ring->num_desc = adapter->num_jumbo_rxd;
  237. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  238. rds_ring->dma_size =
  239. NX_P3_RX_JUMBO_BUF_MAX_LEN;
  240. else
  241. rds_ring->dma_size =
  242. NX_P2_RX_JUMBO_BUF_MAX_LEN;
  243. rds_ring->skb_size =
  244. rds_ring->dma_size + NET_IP_ALIGN;
  245. break;
  246. case RCV_RING_LRO:
  247. rds_ring->num_desc = adapter->num_lro_rxd;
  248. rds_ring->dma_size = RX_LRO_DMA_MAP_LEN;
  249. rds_ring->skb_size = MAX_RX_LRO_BUFFER_LENGTH;
  250. break;
  251. }
  252. rds_ring->rx_buf_arr = (struct netxen_rx_buffer *)
  253. vmalloc(RCV_BUFF_RINGSIZE(rds_ring));
  254. if (rds_ring->rx_buf_arr == NULL) {
  255. printk(KERN_ERR "%s: Failed to allocate "
  256. "rx buffer ring %d\n",
  257. netdev->name, ring);
  258. /* free whatever was already allocated */
  259. goto err_out;
  260. }
  261. memset(rds_ring->rx_buf_arr, 0, RCV_BUFF_RINGSIZE(rds_ring));
  262. INIT_LIST_HEAD(&rds_ring->free_list);
  263. /*
  264. * Now go through all of them, set reference handles
  265. * and put them in the queues.
  266. */
  267. rx_buf = rds_ring->rx_buf_arr;
  268. for (i = 0; i < rds_ring->num_desc; i++) {
  269. list_add_tail(&rx_buf->list,
  270. &rds_ring->free_list);
  271. rx_buf->ref_handle = i;
  272. rx_buf->state = NETXEN_BUFFER_FREE;
  273. rx_buf++;
  274. }
  275. spin_lock_init(&rds_ring->lock);
  276. }
  277. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  278. sds_ring = &recv_ctx->sds_rings[ring];
  279. sds_ring->irq = adapter->msix_entries[ring].vector;
  280. sds_ring->adapter = adapter;
  281. sds_ring->num_desc = adapter->num_rxd;
  282. for (i = 0; i < NUM_RCV_DESC_RINGS; i++)
  283. INIT_LIST_HEAD(&sds_ring->free_list[i]);
  284. }
  285. return 0;
  286. err_out:
  287. netxen_free_sw_resources(adapter);
  288. return -ENOMEM;
  289. }
  290. void netxen_initialize_adapter_ops(struct netxen_adapter *adapter)
  291. {
  292. adapter->macaddr_set = netxen_p2_nic_set_mac_addr;
  293. adapter->set_multi = netxen_p2_nic_set_multi;
  294. switch (adapter->ahw.port_type) {
  295. case NETXEN_NIC_GBE:
  296. adapter->enable_phy_interrupts =
  297. netxen_niu_gbe_enable_phy_interrupts;
  298. adapter->disable_phy_interrupts =
  299. netxen_niu_gbe_disable_phy_interrupts;
  300. adapter->set_mtu = netxen_nic_set_mtu_gb;
  301. adapter->set_promisc = netxen_niu_set_promiscuous_mode;
  302. adapter->phy_read = netxen_niu_gbe_phy_read;
  303. adapter->phy_write = netxen_niu_gbe_phy_write;
  304. adapter->init_port = netxen_niu_gbe_init_port;
  305. adapter->stop_port = netxen_niu_disable_gbe_port;
  306. break;
  307. case NETXEN_NIC_XGBE:
  308. adapter->enable_phy_interrupts =
  309. netxen_niu_xgbe_enable_phy_interrupts;
  310. adapter->disable_phy_interrupts =
  311. netxen_niu_xgbe_disable_phy_interrupts;
  312. adapter->set_mtu = netxen_nic_set_mtu_xgb;
  313. adapter->init_port = netxen_niu_xg_init_port;
  314. adapter->set_promisc = netxen_niu_xg_set_promiscuous_mode;
  315. adapter->stop_port = netxen_niu_disable_xg_port;
  316. break;
  317. default:
  318. break;
  319. }
  320. if (NX_IS_REVISION_P3(adapter->ahw.revision_id)) {
  321. adapter->set_mtu = nx_fw_cmd_set_mtu;
  322. adapter->set_promisc = netxen_p3_nic_set_promisc;
  323. adapter->macaddr_set = netxen_p3_nic_set_mac_addr;
  324. adapter->set_multi = netxen_p3_nic_set_multi;
  325. }
  326. }
  327. /*
  328. * netxen_decode_crb_addr(0 - utility to translate from internal Phantom CRB
  329. * address to external PCI CRB address.
  330. */
  331. static u32 netxen_decode_crb_addr(u32 addr)
  332. {
  333. int i;
  334. u32 base_addr, offset, pci_base;
  335. crb_addr_transform_setup();
  336. pci_base = NETXEN_ADDR_ERROR;
  337. base_addr = addr & 0xfff00000;
  338. offset = addr & 0x000fffff;
  339. for (i = 0; i < NETXEN_MAX_CRB_XFORM; i++) {
  340. if (crb_addr_xform[i] == base_addr) {
  341. pci_base = i << 20;
  342. break;
  343. }
  344. }
  345. if (pci_base == NETXEN_ADDR_ERROR)
  346. return pci_base;
  347. else
  348. return (pci_base + offset);
  349. }
  350. static long rom_max_timeout = 100;
  351. static long rom_lock_timeout = 10000;
  352. static int rom_lock(struct netxen_adapter *adapter)
  353. {
  354. int iter;
  355. u32 done = 0;
  356. int timeout = 0;
  357. while (!done) {
  358. /* acquire semaphore2 from PCI HW block */
  359. done = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM2_LOCK));
  360. if (done == 1)
  361. break;
  362. if (timeout >= rom_lock_timeout)
  363. return -EIO;
  364. timeout++;
  365. /*
  366. * Yield CPU
  367. */
  368. if (!in_atomic())
  369. schedule();
  370. else {
  371. for (iter = 0; iter < 20; iter++)
  372. cpu_relax(); /*This a nop instr on i386 */
  373. }
  374. }
  375. NXWR32(adapter, NETXEN_ROM_LOCK_ID, ROM_LOCK_DRIVER);
  376. return 0;
  377. }
  378. static int netxen_wait_rom_done(struct netxen_adapter *adapter)
  379. {
  380. long timeout = 0;
  381. long done = 0;
  382. cond_resched();
  383. while (done == 0) {
  384. done = NXRD32(adapter, NETXEN_ROMUSB_GLB_STATUS);
  385. done &= 2;
  386. timeout++;
  387. if (timeout >= rom_max_timeout) {
  388. printk("Timeout reached waiting for rom done");
  389. return -EIO;
  390. }
  391. }
  392. return 0;
  393. }
  394. static void netxen_rom_unlock(struct netxen_adapter *adapter)
  395. {
  396. /* release semaphore2 */
  397. NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM2_UNLOCK));
  398. }
  399. static int do_rom_fast_read(struct netxen_adapter *adapter,
  400. int addr, int *valp)
  401. {
  402. NXWR32(adapter, NETXEN_ROMUSB_ROM_ADDRESS, addr);
  403. NXWR32(adapter, NETXEN_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  404. NXWR32(adapter, NETXEN_ROMUSB_ROM_ABYTE_CNT, 3);
  405. NXWR32(adapter, NETXEN_ROMUSB_ROM_INSTR_OPCODE, 0xb);
  406. if (netxen_wait_rom_done(adapter)) {
  407. printk("Error waiting for rom done\n");
  408. return -EIO;
  409. }
  410. /* reset abyte_cnt and dummy_byte_cnt */
  411. NXWR32(adapter, NETXEN_ROMUSB_ROM_ABYTE_CNT, 0);
  412. udelay(10);
  413. NXWR32(adapter, NETXEN_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  414. *valp = NXRD32(adapter, NETXEN_ROMUSB_ROM_RDATA);
  415. return 0;
  416. }
  417. static int do_rom_fast_read_words(struct netxen_adapter *adapter, int addr,
  418. u8 *bytes, size_t size)
  419. {
  420. int addridx;
  421. int ret = 0;
  422. for (addridx = addr; addridx < (addr + size); addridx += 4) {
  423. int v;
  424. ret = do_rom_fast_read(adapter, addridx, &v);
  425. if (ret != 0)
  426. break;
  427. *(__le32 *)bytes = cpu_to_le32(v);
  428. bytes += 4;
  429. }
  430. return ret;
  431. }
  432. int
  433. netxen_rom_fast_read_words(struct netxen_adapter *adapter, int addr,
  434. u8 *bytes, size_t size)
  435. {
  436. int ret;
  437. ret = rom_lock(adapter);
  438. if (ret < 0)
  439. return ret;
  440. ret = do_rom_fast_read_words(adapter, addr, bytes, size);
  441. netxen_rom_unlock(adapter);
  442. return ret;
  443. }
  444. int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp)
  445. {
  446. int ret;
  447. if (rom_lock(adapter) != 0)
  448. return -EIO;
  449. ret = do_rom_fast_read(adapter, addr, valp);
  450. netxen_rom_unlock(adapter);
  451. return ret;
  452. }
  453. #define NETXEN_BOARDTYPE 0x4008
  454. #define NETXEN_BOARDNUM 0x400c
  455. #define NETXEN_CHIPNUM 0x4010
  456. int netxen_pinit_from_rom(struct netxen_adapter *adapter, int verbose)
  457. {
  458. int addr, val;
  459. int i, n, init_delay = 0;
  460. struct crb_addr_pair *buf;
  461. unsigned offset;
  462. u32 off;
  463. /* resetall */
  464. rom_lock(adapter);
  465. NXWR32(adapter, NETXEN_ROMUSB_GLB_SW_RESET, 0xffffffff);
  466. netxen_rom_unlock(adapter);
  467. if (verbose) {
  468. if (netxen_rom_fast_read(adapter, NETXEN_BOARDTYPE, &val) == 0)
  469. printk("P2 ROM board type: 0x%08x\n", val);
  470. else
  471. printk("Could not read board type\n");
  472. if (netxen_rom_fast_read(adapter, NETXEN_BOARDNUM, &val) == 0)
  473. printk("P2 ROM board num: 0x%08x\n", val);
  474. else
  475. printk("Could not read board number\n");
  476. if (netxen_rom_fast_read(adapter, NETXEN_CHIPNUM, &val) == 0)
  477. printk("P2 ROM chip num: 0x%08x\n", val);
  478. else
  479. printk("Could not read chip number\n");
  480. }
  481. if (NX_IS_REVISION_P3(adapter->ahw.revision_id)) {
  482. if (netxen_rom_fast_read(adapter, 0, &n) != 0 ||
  483. (n != 0xcafecafe) ||
  484. netxen_rom_fast_read(adapter, 4, &n) != 0) {
  485. printk(KERN_ERR "%s: ERROR Reading crb_init area: "
  486. "n: %08x\n", netxen_nic_driver_name, n);
  487. return -EIO;
  488. }
  489. offset = n & 0xffffU;
  490. n = (n >> 16) & 0xffffU;
  491. } else {
  492. if (netxen_rom_fast_read(adapter, 0, &n) != 0 ||
  493. !(n & 0x80000000)) {
  494. printk(KERN_ERR "%s: ERROR Reading crb_init area: "
  495. "n: %08x\n", netxen_nic_driver_name, n);
  496. return -EIO;
  497. }
  498. offset = 1;
  499. n &= ~0x80000000;
  500. }
  501. if (n < 1024) {
  502. if (verbose)
  503. printk(KERN_DEBUG "%s: %d CRB init values found"
  504. " in ROM.\n", netxen_nic_driver_name, n);
  505. } else {
  506. printk(KERN_ERR "%s:n=0x%x Error! NetXen card flash not"
  507. " initialized.\n", __func__, n);
  508. return -EIO;
  509. }
  510. buf = kcalloc(n, sizeof(struct crb_addr_pair), GFP_KERNEL);
  511. if (buf == NULL) {
  512. printk("%s: netxen_pinit_from_rom: Unable to calloc memory.\n",
  513. netxen_nic_driver_name);
  514. return -ENOMEM;
  515. }
  516. for (i = 0; i < n; i++) {
  517. if (netxen_rom_fast_read(adapter, 8*i + 4*offset, &val) != 0 ||
  518. netxen_rom_fast_read(adapter, 8*i + 4*offset + 4, &addr) != 0) {
  519. kfree(buf);
  520. return -EIO;
  521. }
  522. buf[i].addr = addr;
  523. buf[i].data = val;
  524. if (verbose)
  525. printk(KERN_DEBUG "%s: PCI: 0x%08x == 0x%08x\n",
  526. netxen_nic_driver_name,
  527. (u32)netxen_decode_crb_addr(addr), val);
  528. }
  529. for (i = 0; i < n; i++) {
  530. off = netxen_decode_crb_addr(buf[i].addr);
  531. if (off == NETXEN_ADDR_ERROR) {
  532. printk(KERN_ERR"CRB init value out of range %x\n",
  533. buf[i].addr);
  534. continue;
  535. }
  536. off += NETXEN_PCI_CRBSPACE;
  537. /* skipping cold reboot MAGIC */
  538. if (off == NETXEN_CAM_RAM(0x1fc))
  539. continue;
  540. if (NX_IS_REVISION_P3(adapter->ahw.revision_id)) {
  541. /* do not reset PCI */
  542. if (off == (ROMUSB_GLB + 0xbc))
  543. continue;
  544. if (off == (ROMUSB_GLB + 0xa8))
  545. continue;
  546. if (off == (ROMUSB_GLB + 0xc8)) /* core clock */
  547. continue;
  548. if (off == (ROMUSB_GLB + 0x24)) /* MN clock */
  549. continue;
  550. if (off == (ROMUSB_GLB + 0x1c)) /* MS clock */
  551. continue;
  552. if (off == (NETXEN_CRB_PEG_NET_1 + 0x18))
  553. buf[i].data = 0x1020;
  554. /* skip the function enable register */
  555. if (off == NETXEN_PCIE_REG(PCIE_SETUP_FUNCTION))
  556. continue;
  557. if (off == NETXEN_PCIE_REG(PCIE_SETUP_FUNCTION2))
  558. continue;
  559. if ((off & 0x0ff00000) == NETXEN_CRB_SMB)
  560. continue;
  561. }
  562. if (off == NETXEN_ADDR_ERROR) {
  563. printk(KERN_ERR "%s: Err: Unknown addr: 0x%08x\n",
  564. netxen_nic_driver_name, buf[i].addr);
  565. continue;
  566. }
  567. init_delay = 1;
  568. /* After writing this register, HW needs time for CRB */
  569. /* to quiet down (else crb_window returns 0xffffffff) */
  570. if (off == NETXEN_ROMUSB_GLB_SW_RESET) {
  571. init_delay = 1000;
  572. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  573. /* hold xdma in reset also */
  574. buf[i].data = NETXEN_NIC_XDMA_RESET;
  575. buf[i].data = 0x8000ff;
  576. }
  577. }
  578. NXWR32(adapter, off, buf[i].data);
  579. msleep(init_delay);
  580. }
  581. kfree(buf);
  582. /* disable_peg_cache_all */
  583. /* unreset_net_cache */
  584. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  585. val = NXRD32(adapter, NETXEN_ROMUSB_GLB_SW_RESET);
  586. NXWR32(adapter, NETXEN_ROMUSB_GLB_SW_RESET, (val & 0xffffff0f));
  587. }
  588. /* p2dn replyCount */
  589. NXWR32(adapter, NETXEN_CRB_PEG_NET_D + 0xec, 0x1e);
  590. /* disable_peg_cache 0 */
  591. NXWR32(adapter, NETXEN_CRB_PEG_NET_D + 0x4c, 8);
  592. /* disable_peg_cache 1 */
  593. NXWR32(adapter, NETXEN_CRB_PEG_NET_I + 0x4c, 8);
  594. /* peg_clr_all */
  595. /* peg_clr 0 */
  596. NXWR32(adapter, NETXEN_CRB_PEG_NET_0 + 0x8, 0);
  597. NXWR32(adapter, NETXEN_CRB_PEG_NET_0 + 0xc, 0);
  598. /* peg_clr 1 */
  599. NXWR32(adapter, NETXEN_CRB_PEG_NET_1 + 0x8, 0);
  600. NXWR32(adapter, NETXEN_CRB_PEG_NET_1 + 0xc, 0);
  601. /* peg_clr 2 */
  602. NXWR32(adapter, NETXEN_CRB_PEG_NET_2 + 0x8, 0);
  603. NXWR32(adapter, NETXEN_CRB_PEG_NET_2 + 0xc, 0);
  604. /* peg_clr 3 */
  605. NXWR32(adapter, NETXEN_CRB_PEG_NET_3 + 0x8, 0);
  606. NXWR32(adapter, NETXEN_CRB_PEG_NET_3 + 0xc, 0);
  607. return 0;
  608. }
  609. int
  610. netxen_need_fw_reset(struct netxen_adapter *adapter)
  611. {
  612. u32 count, old_count;
  613. u32 val, version, major, minor, build;
  614. int i, timeout;
  615. u8 fw_type;
  616. /* NX2031 firmware doesn't support heartbit */
  617. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  618. return 1;
  619. /* last attempt had failed */
  620. if (NXRD32(adapter, CRB_CMDPEG_STATE) == PHAN_INITIALIZE_FAILED)
  621. return 1;
  622. old_count = count = NXRD32(adapter, NETXEN_PEG_ALIVE_COUNTER);
  623. for (i = 0; i < 10; i++) {
  624. timeout = msleep_interruptible(200);
  625. if (timeout) {
  626. NXWR32(adapter, CRB_CMDPEG_STATE,
  627. PHAN_INITIALIZE_FAILED);
  628. return -EINTR;
  629. }
  630. count = NXRD32(adapter, NETXEN_PEG_ALIVE_COUNTER);
  631. if (count != old_count)
  632. break;
  633. }
  634. /* firmware is dead */
  635. if (count == old_count)
  636. return 1;
  637. /* check if we have got newer or different file firmware */
  638. if (adapter->fw) {
  639. const struct firmware *fw = adapter->fw;
  640. val = cpu_to_le32(*(u32 *)&fw->data[NX_FW_VERSION_OFFSET]);
  641. version = NETXEN_DECODE_VERSION(val);
  642. major = NXRD32(adapter, NETXEN_FW_VERSION_MAJOR);
  643. minor = NXRD32(adapter, NETXEN_FW_VERSION_MINOR);
  644. build = NXRD32(adapter, NETXEN_FW_VERSION_SUB);
  645. if (version > NETXEN_VERSION_CODE(major, minor, build))
  646. return 1;
  647. if (version == NETXEN_VERSION_CODE(major, minor, build)) {
  648. val = NXRD32(adapter, NETXEN_MIU_MN_CONTROL);
  649. fw_type = (val & 0x4) ?
  650. NX_P3_CT_ROMIMAGE : NX_P3_MN_ROMIMAGE;
  651. if (adapter->fw_type != fw_type)
  652. return 1;
  653. }
  654. }
  655. return 0;
  656. }
  657. static char *fw_name[] = {
  658. "nxromimg.bin", "nx3fwct.bin", "nx3fwmn.bin", "flash",
  659. };
  660. int
  661. netxen_load_firmware(struct netxen_adapter *adapter)
  662. {
  663. u64 *ptr64;
  664. u32 i, flashaddr, size;
  665. const struct firmware *fw = adapter->fw;
  666. struct pci_dev *pdev = adapter->pdev;
  667. dev_info(&pdev->dev, "loading firmware from %s\n",
  668. fw_name[adapter->fw_type]);
  669. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  670. NXWR32(adapter, NETXEN_ROMUSB_GLB_CAS_RST, 1);
  671. if (fw) {
  672. __le64 data;
  673. size = (NETXEN_IMAGE_START - NETXEN_BOOTLD_START) / 8;
  674. ptr64 = (u64 *)&fw->data[NETXEN_BOOTLD_START];
  675. flashaddr = NETXEN_BOOTLD_START;
  676. for (i = 0; i < size; i++) {
  677. data = cpu_to_le64(ptr64[i]);
  678. adapter->pci_mem_write(adapter, flashaddr, &data, 8);
  679. flashaddr += 8;
  680. }
  681. size = *(u32 *)&fw->data[NX_FW_SIZE_OFFSET];
  682. size = (__force u32)cpu_to_le32(size) / 8;
  683. ptr64 = (u64 *)&fw->data[NETXEN_IMAGE_START];
  684. flashaddr = NETXEN_IMAGE_START;
  685. for (i = 0; i < size; i++) {
  686. data = cpu_to_le64(ptr64[i]);
  687. if (adapter->pci_mem_write(adapter,
  688. flashaddr, &data, 8))
  689. return -EIO;
  690. flashaddr += 8;
  691. }
  692. } else {
  693. u32 data;
  694. size = (NETXEN_IMAGE_START - NETXEN_BOOTLD_START) / 4;
  695. flashaddr = NETXEN_BOOTLD_START;
  696. for (i = 0; i < size; i++) {
  697. if (netxen_rom_fast_read(adapter,
  698. flashaddr, (int *)&data) != 0)
  699. return -EIO;
  700. if (adapter->pci_mem_write(adapter,
  701. flashaddr, &data, 4))
  702. return -EIO;
  703. flashaddr += 4;
  704. }
  705. }
  706. msleep(1);
  707. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  708. NXWR32(adapter, NETXEN_ROMUSB_GLB_SW_RESET, 0x80001d);
  709. else {
  710. NXWR32(adapter, NETXEN_ROMUSB_GLB_CHIP_CLK_CTRL, 0x3fff);
  711. NXWR32(adapter, NETXEN_ROMUSB_GLB_CAS_RST, 0);
  712. }
  713. return 0;
  714. }
  715. static int
  716. netxen_validate_firmware(struct netxen_adapter *adapter, const char *fwname)
  717. {
  718. __le32 val;
  719. u32 ver, min_ver, bios;
  720. struct pci_dev *pdev = adapter->pdev;
  721. const struct firmware *fw = adapter->fw;
  722. if (fw->size < NX_FW_MIN_SIZE)
  723. return -EINVAL;
  724. val = cpu_to_le32(*(u32 *)&fw->data[NX_FW_MAGIC_OFFSET]);
  725. if ((__force u32)val != NETXEN_BDINFO_MAGIC)
  726. return -EINVAL;
  727. val = cpu_to_le32(*(u32 *)&fw->data[NX_FW_VERSION_OFFSET]);
  728. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  729. min_ver = NETXEN_VERSION_CODE(4, 0, 216);
  730. else
  731. min_ver = NETXEN_VERSION_CODE(3, 4, 216);
  732. ver = NETXEN_DECODE_VERSION(val);
  733. if ((_major(ver) > _NETXEN_NIC_LINUX_MAJOR) || (ver < min_ver)) {
  734. dev_err(&pdev->dev,
  735. "%s: firmware version %d.%d.%d unsupported\n",
  736. fwname, _major(ver), _minor(ver), _build(ver));
  737. return -EINVAL;
  738. }
  739. val = cpu_to_le32(*(u32 *)&fw->data[NX_BIOS_VERSION_OFFSET]);
  740. netxen_rom_fast_read(adapter, NX_BIOS_VERSION_OFFSET, (int *)&bios);
  741. if ((__force u32)val != bios) {
  742. dev_err(&pdev->dev, "%s: firmware bios is incompatible\n",
  743. fwname);
  744. return -EINVAL;
  745. }
  746. /* check if flashed firmware is newer */
  747. if (netxen_rom_fast_read(adapter,
  748. NX_FW_VERSION_OFFSET, (int *)&val))
  749. return -EIO;
  750. val = NETXEN_DECODE_VERSION(val);
  751. if (val > ver) {
  752. dev_info(&pdev->dev, "%s: firmware is older than flash\n",
  753. fwname);
  754. return -EINVAL;
  755. }
  756. NXWR32(adapter, NETXEN_CAM_RAM(0x1fc), NETXEN_BDINFO_MAGIC);
  757. return 0;
  758. }
  759. void netxen_request_firmware(struct netxen_adapter *adapter)
  760. {
  761. u32 capability, flashed_ver;
  762. u8 fw_type;
  763. struct pci_dev *pdev = adapter->pdev;
  764. int rc = 0;
  765. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  766. fw_type = NX_P2_MN_ROMIMAGE;
  767. goto request_fw;
  768. } else {
  769. fw_type = NX_P3_CT_ROMIMAGE;
  770. goto request_fw;
  771. }
  772. request_mn:
  773. capability = 0;
  774. netxen_rom_fast_read(adapter,
  775. NX_FW_VERSION_OFFSET, (int *)&flashed_ver);
  776. flashed_ver = NETXEN_DECODE_VERSION(flashed_ver);
  777. if (flashed_ver >= NETXEN_VERSION_CODE(4, 0, 220)) {
  778. capability = NXRD32(adapter, NX_PEG_TUNE_CAPABILITY);
  779. if (capability & NX_PEG_TUNE_MN_PRESENT) {
  780. fw_type = NX_P3_MN_ROMIMAGE;
  781. goto request_fw;
  782. }
  783. }
  784. fw_type = NX_FLASH_ROMIMAGE;
  785. adapter->fw = NULL;
  786. goto done;
  787. request_fw:
  788. rc = request_firmware(&adapter->fw, fw_name[fw_type], &pdev->dev);
  789. if (rc != 0) {
  790. if (fw_type == NX_P3_CT_ROMIMAGE) {
  791. msleep(1);
  792. goto request_mn;
  793. }
  794. fw_type = NX_FLASH_ROMIMAGE;
  795. adapter->fw = NULL;
  796. goto done;
  797. }
  798. rc = netxen_validate_firmware(adapter, fw_name[fw_type]);
  799. if (rc != 0) {
  800. release_firmware(adapter->fw);
  801. if (fw_type == NX_P3_CT_ROMIMAGE) {
  802. msleep(1);
  803. goto request_mn;
  804. }
  805. fw_type = NX_FLASH_ROMIMAGE;
  806. adapter->fw = NULL;
  807. goto done;
  808. }
  809. done:
  810. adapter->fw_type = fw_type;
  811. }
  812. void
  813. netxen_release_firmware(struct netxen_adapter *adapter)
  814. {
  815. if (adapter->fw)
  816. release_firmware(adapter->fw);
  817. }
  818. int netxen_initialize_adapter_offload(struct netxen_adapter *adapter)
  819. {
  820. uint64_t addr;
  821. uint32_t hi;
  822. uint32_t lo;
  823. adapter->dummy_dma.addr =
  824. pci_alloc_consistent(adapter->pdev,
  825. NETXEN_HOST_DUMMY_DMA_SIZE,
  826. &adapter->dummy_dma.phys_addr);
  827. if (adapter->dummy_dma.addr == NULL) {
  828. printk("%s: ERROR: Could not allocate dummy DMA memory\n",
  829. __func__);
  830. return -ENOMEM;
  831. }
  832. addr = (uint64_t) adapter->dummy_dma.phys_addr;
  833. hi = (addr >> 32) & 0xffffffff;
  834. lo = addr & 0xffffffff;
  835. NXWR32(adapter, CRB_HOST_DUMMY_BUF_ADDR_HI, hi);
  836. NXWR32(adapter, CRB_HOST_DUMMY_BUF_ADDR_LO, lo);
  837. if (NX_IS_REVISION_P3(adapter->ahw.revision_id)) {
  838. uint32_t temp = 0;
  839. NXWR32(adapter, CRB_HOST_DUMMY_BUF, temp);
  840. }
  841. return 0;
  842. }
  843. void netxen_free_adapter_offload(struct netxen_adapter *adapter)
  844. {
  845. int i = 100;
  846. if (!adapter->dummy_dma.addr)
  847. return;
  848. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  849. do {
  850. if (dma_watchdog_shutdown_request(adapter) == 1)
  851. break;
  852. msleep(50);
  853. if (dma_watchdog_shutdown_poll_result(adapter) == 1)
  854. break;
  855. } while (--i);
  856. }
  857. if (i) {
  858. pci_free_consistent(adapter->pdev,
  859. NETXEN_HOST_DUMMY_DMA_SIZE,
  860. adapter->dummy_dma.addr,
  861. adapter->dummy_dma.phys_addr);
  862. adapter->dummy_dma.addr = NULL;
  863. } else {
  864. printk(KERN_ERR "%s: dma_watchdog_shutdown failed\n",
  865. adapter->netdev->name);
  866. }
  867. }
  868. int netxen_phantom_init(struct netxen_adapter *adapter, int pegtune_val)
  869. {
  870. u32 val = 0;
  871. int retries = 60;
  872. if (pegtune_val)
  873. return 0;
  874. do {
  875. val = NXRD32(adapter, CRB_CMDPEG_STATE);
  876. switch (val) {
  877. case PHAN_INITIALIZE_COMPLETE:
  878. case PHAN_INITIALIZE_ACK:
  879. return 0;
  880. case PHAN_INITIALIZE_FAILED:
  881. goto out_err;
  882. default:
  883. break;
  884. }
  885. msleep(500);
  886. } while (--retries);
  887. NXWR32(adapter, CRB_CMDPEG_STATE, PHAN_INITIALIZE_FAILED);
  888. out_err:
  889. dev_warn(&adapter->pdev->dev, "firmware init failed\n");
  890. return -EIO;
  891. }
  892. static int
  893. netxen_receive_peg_ready(struct netxen_adapter *adapter)
  894. {
  895. u32 val = 0;
  896. int retries = 2000;
  897. do {
  898. val = NXRD32(adapter, CRB_RCVPEG_STATE);
  899. if (val == PHAN_PEG_RCV_INITIALIZED)
  900. return 0;
  901. msleep(10);
  902. } while (--retries);
  903. if (!retries) {
  904. printk(KERN_ERR "Receive Peg initialization not "
  905. "complete, state: 0x%x.\n", val);
  906. return -EIO;
  907. }
  908. return 0;
  909. }
  910. int netxen_init_firmware(struct netxen_adapter *adapter)
  911. {
  912. int err;
  913. err = netxen_receive_peg_ready(adapter);
  914. if (err)
  915. return err;
  916. NXWR32(adapter, CRB_NIC_CAPABILITIES_HOST, INTR_SCHEME_PERPORT);
  917. NXWR32(adapter, CRB_NIC_MSI_MODE_HOST, MSI_MODE_MULTIFUNC);
  918. NXWR32(adapter, CRB_MPORT_MODE, MPORT_MULTI_FUNCTION_MODE);
  919. NXWR32(adapter, CRB_CMDPEG_STATE, PHAN_INITIALIZE_ACK);
  920. if (adapter->fw_version >= NETXEN_VERSION_CODE(4, 0, 222)) {
  921. adapter->capabilities = NXRD32(adapter, CRB_FW_CAPABILITIES_1);
  922. }
  923. return err;
  924. }
  925. static void
  926. netxen_handle_linkevent(struct netxen_adapter *adapter, nx_fw_msg_t *msg)
  927. {
  928. u32 cable_OUI;
  929. u16 cable_len;
  930. u16 link_speed;
  931. u8 link_status, module, duplex, autoneg;
  932. struct net_device *netdev = adapter->netdev;
  933. adapter->has_link_events = 1;
  934. cable_OUI = msg->body[1] & 0xffffffff;
  935. cable_len = (msg->body[1] >> 32) & 0xffff;
  936. link_speed = (msg->body[1] >> 48) & 0xffff;
  937. link_status = msg->body[2] & 0xff;
  938. duplex = (msg->body[2] >> 16) & 0xff;
  939. autoneg = (msg->body[2] >> 24) & 0xff;
  940. module = (msg->body[2] >> 8) & 0xff;
  941. if (module == LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE) {
  942. printk(KERN_INFO "%s: unsupported cable: OUI 0x%x, length %d\n",
  943. netdev->name, cable_OUI, cable_len);
  944. } else if (module == LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN) {
  945. printk(KERN_INFO "%s: unsupported cable length %d\n",
  946. netdev->name, cable_len);
  947. }
  948. netxen_advert_link_change(adapter, link_status);
  949. /* update link parameters */
  950. if (duplex == LINKEVENT_FULL_DUPLEX)
  951. adapter->link_duplex = DUPLEX_FULL;
  952. else
  953. adapter->link_duplex = DUPLEX_HALF;
  954. adapter->module_type = module;
  955. adapter->link_autoneg = autoneg;
  956. adapter->link_speed = link_speed;
  957. }
  958. static void
  959. netxen_handle_fw_message(int desc_cnt, int index,
  960. struct nx_host_sds_ring *sds_ring)
  961. {
  962. nx_fw_msg_t msg;
  963. struct status_desc *desc;
  964. int i = 0, opcode;
  965. while (desc_cnt > 0 && i < 8) {
  966. desc = &sds_ring->desc_head[index];
  967. msg.words[i++] = le64_to_cpu(desc->status_desc_data[0]);
  968. msg.words[i++] = le64_to_cpu(desc->status_desc_data[1]);
  969. index = get_next_index(index, sds_ring->num_desc);
  970. desc_cnt--;
  971. }
  972. opcode = netxen_get_nic_msg_opcode(msg.body[0]);
  973. switch (opcode) {
  974. case NX_NIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE:
  975. netxen_handle_linkevent(sds_ring->adapter, &msg);
  976. break;
  977. default:
  978. break;
  979. }
  980. }
  981. static int
  982. netxen_alloc_rx_skb(struct netxen_adapter *adapter,
  983. struct nx_host_rds_ring *rds_ring,
  984. struct netxen_rx_buffer *buffer)
  985. {
  986. struct sk_buff *skb;
  987. dma_addr_t dma;
  988. struct pci_dev *pdev = adapter->pdev;
  989. buffer->skb = dev_alloc_skb(rds_ring->skb_size);
  990. if (!buffer->skb)
  991. return 1;
  992. skb = buffer->skb;
  993. if (!adapter->ahw.cut_through)
  994. skb_reserve(skb, 2);
  995. dma = pci_map_single(pdev, skb->data,
  996. rds_ring->dma_size, PCI_DMA_FROMDEVICE);
  997. if (pci_dma_mapping_error(pdev, dma)) {
  998. dev_kfree_skb_any(skb);
  999. buffer->skb = NULL;
  1000. return 1;
  1001. }
  1002. buffer->skb = skb;
  1003. buffer->dma = dma;
  1004. buffer->state = NETXEN_BUFFER_BUSY;
  1005. return 0;
  1006. }
  1007. static struct sk_buff *netxen_process_rxbuf(struct netxen_adapter *adapter,
  1008. struct nx_host_rds_ring *rds_ring, u16 index, u16 cksum)
  1009. {
  1010. struct netxen_rx_buffer *buffer;
  1011. struct sk_buff *skb;
  1012. buffer = &rds_ring->rx_buf_arr[index];
  1013. pci_unmap_single(adapter->pdev, buffer->dma, rds_ring->dma_size,
  1014. PCI_DMA_FROMDEVICE);
  1015. skb = buffer->skb;
  1016. if (!skb)
  1017. goto no_skb;
  1018. if (likely(adapter->rx_csum && cksum == STATUS_CKSUM_OK)) {
  1019. adapter->stats.csummed++;
  1020. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1021. } else
  1022. skb->ip_summed = CHECKSUM_NONE;
  1023. skb->dev = adapter->netdev;
  1024. buffer->skb = NULL;
  1025. no_skb:
  1026. buffer->state = NETXEN_BUFFER_FREE;
  1027. return skb;
  1028. }
  1029. static struct netxen_rx_buffer *
  1030. netxen_process_rcv(struct netxen_adapter *adapter,
  1031. int ring, int index, int length, int cksum, int pkt_offset,
  1032. struct nx_host_sds_ring *sds_ring)
  1033. {
  1034. struct net_device *netdev = adapter->netdev;
  1035. struct netxen_recv_context *recv_ctx = &adapter->recv_ctx;
  1036. struct netxen_rx_buffer *buffer;
  1037. struct sk_buff *skb;
  1038. struct nx_host_rds_ring *rds_ring = &recv_ctx->rds_rings[ring];
  1039. if (unlikely(index > rds_ring->num_desc))
  1040. return NULL;
  1041. buffer = &rds_ring->rx_buf_arr[index];
  1042. skb = netxen_process_rxbuf(adapter, rds_ring, index, cksum);
  1043. if (!skb)
  1044. return buffer;
  1045. if (length > rds_ring->skb_size)
  1046. skb_put(skb, rds_ring->skb_size);
  1047. else
  1048. skb_put(skb, length);
  1049. if (pkt_offset)
  1050. skb_pull(skb, pkt_offset);
  1051. skb->protocol = eth_type_trans(skb, netdev);
  1052. napi_gro_receive(&sds_ring->napi, skb);
  1053. adapter->stats.no_rcv++;
  1054. adapter->stats.rxbytes += length;
  1055. return buffer;
  1056. }
  1057. #define netxen_merge_rx_buffers(list, head) \
  1058. do { list_splice_tail_init(list, head); } while (0);
  1059. int
  1060. netxen_process_rcv_ring(struct nx_host_sds_ring *sds_ring, int max)
  1061. {
  1062. struct netxen_adapter *adapter = sds_ring->adapter;
  1063. struct list_head *cur;
  1064. struct status_desc *desc;
  1065. struct netxen_rx_buffer *rxbuf;
  1066. u32 consumer = sds_ring->consumer;
  1067. int count = 0;
  1068. u64 sts_data;
  1069. int opcode, ring, index, length, cksum, pkt_offset, desc_cnt;
  1070. while (count < max) {
  1071. desc = &sds_ring->desc_head[consumer];
  1072. sts_data = le64_to_cpu(desc->status_desc_data[0]);
  1073. if (!(sts_data & STATUS_OWNER_HOST))
  1074. break;
  1075. desc_cnt = netxen_get_sts_desc_cnt(sts_data);
  1076. ring = netxen_get_sts_type(sts_data);
  1077. if (ring > RCV_RING_JUMBO)
  1078. goto skip;
  1079. opcode = netxen_get_sts_opcode(sts_data);
  1080. switch (opcode) {
  1081. case NETXEN_NIC_RXPKT_DESC:
  1082. case NETXEN_OLD_RXPKT_DESC:
  1083. break;
  1084. case NETXEN_NIC_RESPONSE_DESC:
  1085. netxen_handle_fw_message(desc_cnt, consumer, sds_ring);
  1086. default:
  1087. goto skip;
  1088. }
  1089. WARN_ON(desc_cnt > 1);
  1090. index = netxen_get_sts_refhandle(sts_data);
  1091. length = netxen_get_sts_totallength(sts_data);
  1092. cksum = netxen_get_sts_status(sts_data);
  1093. pkt_offset = netxen_get_sts_pkt_offset(sts_data);
  1094. rxbuf = netxen_process_rcv(adapter, ring, index,
  1095. length, cksum, pkt_offset, sds_ring);
  1096. if (rxbuf)
  1097. list_add_tail(&rxbuf->list, &sds_ring->free_list[ring]);
  1098. skip:
  1099. for (; desc_cnt > 0; desc_cnt--) {
  1100. desc = &sds_ring->desc_head[consumer];
  1101. desc->status_desc_data[0] =
  1102. cpu_to_le64(STATUS_OWNER_PHANTOM);
  1103. consumer = get_next_index(consumer, sds_ring->num_desc);
  1104. }
  1105. count++;
  1106. }
  1107. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  1108. struct nx_host_rds_ring *rds_ring =
  1109. &adapter->recv_ctx.rds_rings[ring];
  1110. if (!list_empty(&sds_ring->free_list[ring])) {
  1111. list_for_each(cur, &sds_ring->free_list[ring]) {
  1112. rxbuf = list_entry(cur,
  1113. struct netxen_rx_buffer, list);
  1114. netxen_alloc_rx_skb(adapter, rds_ring, rxbuf);
  1115. }
  1116. spin_lock(&rds_ring->lock);
  1117. netxen_merge_rx_buffers(&sds_ring->free_list[ring],
  1118. &rds_ring->free_list);
  1119. spin_unlock(&rds_ring->lock);
  1120. }
  1121. netxen_post_rx_buffers_nodb(adapter, rds_ring);
  1122. }
  1123. if (count) {
  1124. sds_ring->consumer = consumer;
  1125. NXWR32(adapter, sds_ring->crb_sts_consumer, consumer);
  1126. }
  1127. return count;
  1128. }
  1129. /* Process Command status ring */
  1130. int netxen_process_cmd_ring(struct netxen_adapter *adapter)
  1131. {
  1132. u32 sw_consumer, hw_consumer;
  1133. int count = 0, i;
  1134. struct netxen_cmd_buffer *buffer;
  1135. struct pci_dev *pdev = adapter->pdev;
  1136. struct net_device *netdev = adapter->netdev;
  1137. struct netxen_skb_frag *frag;
  1138. int done = 0;
  1139. struct nx_host_tx_ring *tx_ring = adapter->tx_ring;
  1140. if (!spin_trylock(&adapter->tx_clean_lock))
  1141. return 1;
  1142. sw_consumer = tx_ring->sw_consumer;
  1143. hw_consumer = le32_to_cpu(*(tx_ring->hw_consumer));
  1144. while (sw_consumer != hw_consumer) {
  1145. buffer = &tx_ring->cmd_buf_arr[sw_consumer];
  1146. if (buffer->skb) {
  1147. frag = &buffer->frag_array[0];
  1148. pci_unmap_single(pdev, frag->dma, frag->length,
  1149. PCI_DMA_TODEVICE);
  1150. frag->dma = 0ULL;
  1151. for (i = 1; i < buffer->frag_count; i++) {
  1152. frag++; /* Get the next frag */
  1153. pci_unmap_page(pdev, frag->dma, frag->length,
  1154. PCI_DMA_TODEVICE);
  1155. frag->dma = 0ULL;
  1156. }
  1157. adapter->stats.xmitfinished++;
  1158. dev_kfree_skb_any(buffer->skb);
  1159. buffer->skb = NULL;
  1160. }
  1161. sw_consumer = get_next_index(sw_consumer, tx_ring->num_desc);
  1162. if (++count >= MAX_STATUS_HANDLE)
  1163. break;
  1164. }
  1165. if (count && netif_running(netdev)) {
  1166. tx_ring->sw_consumer = sw_consumer;
  1167. smp_mb();
  1168. if (netif_queue_stopped(netdev) && netif_carrier_ok(netdev)) {
  1169. __netif_tx_lock(tx_ring->txq, smp_processor_id());
  1170. if (netxen_tx_avail(tx_ring) > TX_STOP_THRESH)
  1171. netif_wake_queue(netdev);
  1172. __netif_tx_unlock(tx_ring->txq);
  1173. }
  1174. }
  1175. /*
  1176. * If everything is freed up to consumer then check if the ring is full
  1177. * If the ring is full then check if more needs to be freed and
  1178. * schedule the call back again.
  1179. *
  1180. * This happens when there are 2 CPUs. One could be freeing and the
  1181. * other filling it. If the ring is full when we get out of here and
  1182. * the card has already interrupted the host then the host can miss the
  1183. * interrupt.
  1184. *
  1185. * There is still a possible race condition and the host could miss an
  1186. * interrupt. The card has to take care of this.
  1187. */
  1188. hw_consumer = le32_to_cpu(*(tx_ring->hw_consumer));
  1189. done = (sw_consumer == hw_consumer);
  1190. spin_unlock(&adapter->tx_clean_lock);
  1191. return (done);
  1192. }
  1193. void
  1194. netxen_post_rx_buffers(struct netxen_adapter *adapter, u32 ringid,
  1195. struct nx_host_rds_ring *rds_ring)
  1196. {
  1197. struct rcv_desc *pdesc;
  1198. struct netxen_rx_buffer *buffer;
  1199. int producer, count = 0;
  1200. netxen_ctx_msg msg = 0;
  1201. struct list_head *head;
  1202. producer = rds_ring->producer;
  1203. spin_lock(&rds_ring->lock);
  1204. head = &rds_ring->free_list;
  1205. while (!list_empty(head)) {
  1206. buffer = list_entry(head->next, struct netxen_rx_buffer, list);
  1207. if (!buffer->skb) {
  1208. if (netxen_alloc_rx_skb(adapter, rds_ring, buffer))
  1209. break;
  1210. }
  1211. count++;
  1212. list_del(&buffer->list);
  1213. /* make a rcv descriptor */
  1214. pdesc = &rds_ring->desc_head[producer];
  1215. pdesc->addr_buffer = cpu_to_le64(buffer->dma);
  1216. pdesc->reference_handle = cpu_to_le16(buffer->ref_handle);
  1217. pdesc->buffer_length = cpu_to_le32(rds_ring->dma_size);
  1218. producer = get_next_index(producer, rds_ring->num_desc);
  1219. }
  1220. spin_unlock(&rds_ring->lock);
  1221. if (count) {
  1222. rds_ring->producer = producer;
  1223. NXWR32(adapter, rds_ring->crb_rcv_producer,
  1224. (producer-1) & (rds_ring->num_desc-1));
  1225. if (adapter->fw_major < 4) {
  1226. /*
  1227. * Write a doorbell msg to tell phanmon of change in
  1228. * receive ring producer
  1229. * Only for firmware version < 4.0.0
  1230. */
  1231. netxen_set_msg_peg_id(msg, NETXEN_RCV_PEG_DB_ID);
  1232. netxen_set_msg_privid(msg);
  1233. netxen_set_msg_count(msg,
  1234. ((producer - 1) &
  1235. (rds_ring->num_desc - 1)));
  1236. netxen_set_msg_ctxid(msg, adapter->portnum);
  1237. netxen_set_msg_opcode(msg, NETXEN_RCV_PRODUCER(ringid));
  1238. writel(msg,
  1239. DB_NORMALIZE(adapter,
  1240. NETXEN_RCV_PRODUCER_OFFSET));
  1241. }
  1242. }
  1243. }
  1244. static void
  1245. netxen_post_rx_buffers_nodb(struct netxen_adapter *adapter,
  1246. struct nx_host_rds_ring *rds_ring)
  1247. {
  1248. struct rcv_desc *pdesc;
  1249. struct netxen_rx_buffer *buffer;
  1250. int producer, count = 0;
  1251. struct list_head *head;
  1252. producer = rds_ring->producer;
  1253. if (!spin_trylock(&rds_ring->lock))
  1254. return;
  1255. head = &rds_ring->free_list;
  1256. while (!list_empty(head)) {
  1257. buffer = list_entry(head->next, struct netxen_rx_buffer, list);
  1258. if (!buffer->skb) {
  1259. if (netxen_alloc_rx_skb(adapter, rds_ring, buffer))
  1260. break;
  1261. }
  1262. count++;
  1263. list_del(&buffer->list);
  1264. /* make a rcv descriptor */
  1265. pdesc = &rds_ring->desc_head[producer];
  1266. pdesc->reference_handle = cpu_to_le16(buffer->ref_handle);
  1267. pdesc->buffer_length = cpu_to_le32(rds_ring->dma_size);
  1268. pdesc->addr_buffer = cpu_to_le64(buffer->dma);
  1269. producer = get_next_index(producer, rds_ring->num_desc);
  1270. }
  1271. if (count) {
  1272. rds_ring->producer = producer;
  1273. NXWR32(adapter, rds_ring->crb_rcv_producer,
  1274. (producer - 1) & (rds_ring->num_desc - 1));
  1275. }
  1276. spin_unlock(&rds_ring->lock);
  1277. }
  1278. void netxen_nic_clear_stats(struct netxen_adapter *adapter)
  1279. {
  1280. memset(&adapter->stats, 0, sizeof(adapter->stats));
  1281. return;
  1282. }