pci-common.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/string.h>
  21. #include <linux/init.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/export.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_pci.h>
  26. #include <linux/mm.h>
  27. #include <linux/list.h>
  28. #include <linux/syscalls.h>
  29. #include <linux/irq.h>
  30. #include <linux/vmalloc.h>
  31. #include <linux/slab.h>
  32. #include <asm/processor.h>
  33. #include <asm/io.h>
  34. #include <asm/prom.h>
  35. #include <asm/pci-bridge.h>
  36. #include <asm/byteorder.h>
  37. #include <asm/machdep.h>
  38. #include <asm/ppc-pci.h>
  39. #include <asm/eeh.h>
  40. static DEFINE_SPINLOCK(hose_spinlock);
  41. LIST_HEAD(hose_list);
  42. /* XXX kill that some day ... */
  43. static int global_phb_number; /* Global phb counter */
  44. /* ISA Memory physical address */
  45. resource_size_t isa_mem_base;
  46. static struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
  47. void set_pci_dma_ops(struct dma_map_ops *dma_ops)
  48. {
  49. pci_dma_ops = dma_ops;
  50. }
  51. struct dma_map_ops *get_pci_dma_ops(void)
  52. {
  53. return pci_dma_ops;
  54. }
  55. EXPORT_SYMBOL(get_pci_dma_ops);
  56. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  57. {
  58. struct pci_controller *phb;
  59. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  60. if (phb == NULL)
  61. return NULL;
  62. spin_lock(&hose_spinlock);
  63. phb->global_number = global_phb_number++;
  64. list_add_tail(&phb->list_node, &hose_list);
  65. spin_unlock(&hose_spinlock);
  66. phb->dn = dev;
  67. phb->is_dynamic = mem_init_done;
  68. #ifdef CONFIG_PPC64
  69. if (dev) {
  70. int nid = of_node_to_nid(dev);
  71. if (nid < 0 || !node_online(nid))
  72. nid = -1;
  73. PHB_SET_NODE(phb, nid);
  74. }
  75. #endif
  76. return phb;
  77. }
  78. void pcibios_free_controller(struct pci_controller *phb)
  79. {
  80. spin_lock(&hose_spinlock);
  81. list_del(&phb->list_node);
  82. spin_unlock(&hose_spinlock);
  83. if (phb->is_dynamic)
  84. kfree(phb);
  85. }
  86. static resource_size_t pcibios_io_size(const struct pci_controller *hose)
  87. {
  88. #ifdef CONFIG_PPC64
  89. return hose->pci_io_size;
  90. #else
  91. return resource_size(&hose->io_resource);
  92. #endif
  93. }
  94. int pcibios_vaddr_is_ioport(void __iomem *address)
  95. {
  96. int ret = 0;
  97. struct pci_controller *hose;
  98. resource_size_t size;
  99. spin_lock(&hose_spinlock);
  100. list_for_each_entry(hose, &hose_list, list_node) {
  101. size = pcibios_io_size(hose);
  102. if (address >= hose->io_base_virt &&
  103. address < (hose->io_base_virt + size)) {
  104. ret = 1;
  105. break;
  106. }
  107. }
  108. spin_unlock(&hose_spinlock);
  109. return ret;
  110. }
  111. unsigned long pci_address_to_pio(phys_addr_t address)
  112. {
  113. struct pci_controller *hose;
  114. resource_size_t size;
  115. unsigned long ret = ~0;
  116. spin_lock(&hose_spinlock);
  117. list_for_each_entry(hose, &hose_list, list_node) {
  118. size = pcibios_io_size(hose);
  119. if (address >= hose->io_base_phys &&
  120. address < (hose->io_base_phys + size)) {
  121. unsigned long base =
  122. (unsigned long)hose->io_base_virt - _IO_BASE;
  123. ret = base + (address - hose->io_base_phys);
  124. break;
  125. }
  126. }
  127. spin_unlock(&hose_spinlock);
  128. return ret;
  129. }
  130. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  131. /*
  132. * Return the domain number for this bus.
  133. */
  134. int pci_domain_nr(struct pci_bus *bus)
  135. {
  136. struct pci_controller *hose = pci_bus_to_host(bus);
  137. return hose->global_number;
  138. }
  139. EXPORT_SYMBOL(pci_domain_nr);
  140. /* This routine is meant to be used early during boot, when the
  141. * PCI bus numbers have not yet been assigned, and you need to
  142. * issue PCI config cycles to an OF device.
  143. * It could also be used to "fix" RTAS config cycles if you want
  144. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  145. * config cycles.
  146. */
  147. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  148. {
  149. while(node) {
  150. struct pci_controller *hose, *tmp;
  151. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  152. if (hose->dn == node)
  153. return hose;
  154. node = node->parent;
  155. }
  156. return NULL;
  157. }
  158. static ssize_t pci_show_devspec(struct device *dev,
  159. struct device_attribute *attr, char *buf)
  160. {
  161. struct pci_dev *pdev;
  162. struct device_node *np;
  163. pdev = to_pci_dev (dev);
  164. np = pci_device_to_OF_node(pdev);
  165. if (np == NULL || np->full_name == NULL)
  166. return 0;
  167. return sprintf(buf, "%s", np->full_name);
  168. }
  169. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  170. /* Add sysfs properties */
  171. int pcibios_add_platform_entries(struct pci_dev *pdev)
  172. {
  173. return device_create_file(&pdev->dev, &dev_attr_devspec);
  174. }
  175. char __devinit *pcibios_setup(char *str)
  176. {
  177. return str;
  178. }
  179. /*
  180. * Reads the interrupt pin to determine if interrupt is use by card.
  181. * If the interrupt is used, then gets the interrupt line from the
  182. * openfirmware and sets it in the pci_dev and pci_config line.
  183. */
  184. static int pci_read_irq_line(struct pci_dev *pci_dev)
  185. {
  186. struct of_irq oirq;
  187. unsigned int virq;
  188. pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
  189. #ifdef DEBUG
  190. memset(&oirq, 0xff, sizeof(oirq));
  191. #endif
  192. /* Try to get a mapping from the device-tree */
  193. if (of_irq_map_pci(pci_dev, &oirq)) {
  194. u8 line, pin;
  195. /* If that fails, lets fallback to what is in the config
  196. * space and map that through the default controller. We
  197. * also set the type to level low since that's what PCI
  198. * interrupts are. If your platform does differently, then
  199. * either provide a proper interrupt tree or don't use this
  200. * function.
  201. */
  202. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  203. return -1;
  204. if (pin == 0)
  205. return -1;
  206. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  207. line == 0xff || line == 0) {
  208. return -1;
  209. }
  210. pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
  211. line, pin);
  212. virq = irq_create_mapping(NULL, line);
  213. if (virq != NO_IRQ)
  214. irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  215. } else {
  216. pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  217. oirq.size, oirq.specifier[0], oirq.specifier[1],
  218. of_node_full_name(oirq.controller));
  219. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  220. oirq.size);
  221. }
  222. if(virq == NO_IRQ) {
  223. pr_debug(" Failed to map !\n");
  224. return -1;
  225. }
  226. pr_debug(" Mapped to linux irq %d\n", virq);
  227. pci_dev->irq = virq;
  228. return 0;
  229. }
  230. /*
  231. * Platform support for /proc/bus/pci/X/Y mmap()s,
  232. * modelled on the sparc64 implementation by Dave Miller.
  233. * -- paulus.
  234. */
  235. /*
  236. * Adjust vm_pgoff of VMA such that it is the physical page offset
  237. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  238. *
  239. * Basically, the user finds the base address for his device which he wishes
  240. * to mmap. They read the 32-bit value from the config space base register,
  241. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  242. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  243. *
  244. * Returns negative error code on failure, zero on success.
  245. */
  246. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  247. resource_size_t *offset,
  248. enum pci_mmap_state mmap_state)
  249. {
  250. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  251. unsigned long io_offset = 0;
  252. int i, res_bit;
  253. if (hose == 0)
  254. return NULL; /* should never happen */
  255. /* If memory, add on the PCI bridge address offset */
  256. if (mmap_state == pci_mmap_mem) {
  257. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  258. *offset += hose->pci_mem_offset;
  259. #endif
  260. res_bit = IORESOURCE_MEM;
  261. } else {
  262. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  263. *offset += io_offset;
  264. res_bit = IORESOURCE_IO;
  265. }
  266. /*
  267. * Check that the offset requested corresponds to one of the
  268. * resources of the device.
  269. */
  270. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  271. struct resource *rp = &dev->resource[i];
  272. int flags = rp->flags;
  273. /* treat ROM as memory (should be already) */
  274. if (i == PCI_ROM_RESOURCE)
  275. flags |= IORESOURCE_MEM;
  276. /* Active and same type? */
  277. if ((flags & res_bit) == 0)
  278. continue;
  279. /* In the range of this resource? */
  280. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  281. continue;
  282. /* found it! construct the final physical address */
  283. if (mmap_state == pci_mmap_io)
  284. *offset += hose->io_base_phys - io_offset;
  285. return rp;
  286. }
  287. return NULL;
  288. }
  289. /*
  290. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  291. * device mapping.
  292. */
  293. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  294. pgprot_t protection,
  295. enum pci_mmap_state mmap_state,
  296. int write_combine)
  297. {
  298. unsigned long prot = pgprot_val(protection);
  299. /* Write combine is always 0 on non-memory space mappings. On
  300. * memory space, if the user didn't pass 1, we check for a
  301. * "prefetchable" resource. This is a bit hackish, but we use
  302. * this to workaround the inability of /sysfs to provide a write
  303. * combine bit
  304. */
  305. if (mmap_state != pci_mmap_mem)
  306. write_combine = 0;
  307. else if (write_combine == 0) {
  308. if (rp->flags & IORESOURCE_PREFETCH)
  309. write_combine = 1;
  310. }
  311. /* XXX would be nice to have a way to ask for write-through */
  312. if (write_combine)
  313. return pgprot_noncached_wc(prot);
  314. else
  315. return pgprot_noncached(prot);
  316. }
  317. /*
  318. * This one is used by /dev/mem and fbdev who have no clue about the
  319. * PCI device, it tries to find the PCI device first and calls the
  320. * above routine
  321. */
  322. pgprot_t pci_phys_mem_access_prot(struct file *file,
  323. unsigned long pfn,
  324. unsigned long size,
  325. pgprot_t prot)
  326. {
  327. struct pci_dev *pdev = NULL;
  328. struct resource *found = NULL;
  329. resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
  330. int i;
  331. if (page_is_ram(pfn))
  332. return prot;
  333. prot = pgprot_noncached(prot);
  334. for_each_pci_dev(pdev) {
  335. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  336. struct resource *rp = &pdev->resource[i];
  337. int flags = rp->flags;
  338. /* Active and same type? */
  339. if ((flags & IORESOURCE_MEM) == 0)
  340. continue;
  341. /* In the range of this resource? */
  342. if (offset < (rp->start & PAGE_MASK) ||
  343. offset > rp->end)
  344. continue;
  345. found = rp;
  346. break;
  347. }
  348. if (found)
  349. break;
  350. }
  351. if (found) {
  352. if (found->flags & IORESOURCE_PREFETCH)
  353. prot = pgprot_noncached_wc(prot);
  354. pci_dev_put(pdev);
  355. }
  356. pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
  357. (unsigned long long)offset, pgprot_val(prot));
  358. return prot;
  359. }
  360. /*
  361. * Perform the actual remap of the pages for a PCI device mapping, as
  362. * appropriate for this architecture. The region in the process to map
  363. * is described by vm_start and vm_end members of VMA, the base physical
  364. * address is found in vm_pgoff.
  365. * The pci device structure is provided so that architectures may make mapping
  366. * decisions on a per-device or per-bus basis.
  367. *
  368. * Returns a negative error code on failure, zero on success.
  369. */
  370. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  371. enum pci_mmap_state mmap_state, int write_combine)
  372. {
  373. resource_size_t offset =
  374. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  375. struct resource *rp;
  376. int ret;
  377. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  378. if (rp == NULL)
  379. return -EINVAL;
  380. vma->vm_pgoff = offset >> PAGE_SHIFT;
  381. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  382. vma->vm_page_prot,
  383. mmap_state, write_combine);
  384. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  385. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  386. return ret;
  387. }
  388. /* This provides legacy IO read access on a bus */
  389. int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
  390. {
  391. unsigned long offset;
  392. struct pci_controller *hose = pci_bus_to_host(bus);
  393. struct resource *rp = &hose->io_resource;
  394. void __iomem *addr;
  395. /* Check if port can be supported by that bus. We only check
  396. * the ranges of the PHB though, not the bus itself as the rules
  397. * for forwarding legacy cycles down bridges are not our problem
  398. * here. So if the host bridge supports it, we do it.
  399. */
  400. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  401. offset += port;
  402. if (!(rp->flags & IORESOURCE_IO))
  403. return -ENXIO;
  404. if (offset < rp->start || (offset + size) > rp->end)
  405. return -ENXIO;
  406. addr = hose->io_base_virt + port;
  407. switch(size) {
  408. case 1:
  409. *((u8 *)val) = in_8(addr);
  410. return 1;
  411. case 2:
  412. if (port & 1)
  413. return -EINVAL;
  414. *((u16 *)val) = in_le16(addr);
  415. return 2;
  416. case 4:
  417. if (port & 3)
  418. return -EINVAL;
  419. *((u32 *)val) = in_le32(addr);
  420. return 4;
  421. }
  422. return -EINVAL;
  423. }
  424. /* This provides legacy IO write access on a bus */
  425. int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
  426. {
  427. unsigned long offset;
  428. struct pci_controller *hose = pci_bus_to_host(bus);
  429. struct resource *rp = &hose->io_resource;
  430. void __iomem *addr;
  431. /* Check if port can be supported by that bus. We only check
  432. * the ranges of the PHB though, not the bus itself as the rules
  433. * for forwarding legacy cycles down bridges are not our problem
  434. * here. So if the host bridge supports it, we do it.
  435. */
  436. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  437. offset += port;
  438. if (!(rp->flags & IORESOURCE_IO))
  439. return -ENXIO;
  440. if (offset < rp->start || (offset + size) > rp->end)
  441. return -ENXIO;
  442. addr = hose->io_base_virt + port;
  443. /* WARNING: The generic code is idiotic. It gets passed a pointer
  444. * to what can be a 1, 2 or 4 byte quantity and always reads that
  445. * as a u32, which means that we have to correct the location of
  446. * the data read within those 32 bits for size 1 and 2
  447. */
  448. switch(size) {
  449. case 1:
  450. out_8(addr, val >> 24);
  451. return 1;
  452. case 2:
  453. if (port & 1)
  454. return -EINVAL;
  455. out_le16(addr, val >> 16);
  456. return 2;
  457. case 4:
  458. if (port & 3)
  459. return -EINVAL;
  460. out_le32(addr, val);
  461. return 4;
  462. }
  463. return -EINVAL;
  464. }
  465. /* This provides legacy IO or memory mmap access on a bus */
  466. int pci_mmap_legacy_page_range(struct pci_bus *bus,
  467. struct vm_area_struct *vma,
  468. enum pci_mmap_state mmap_state)
  469. {
  470. struct pci_controller *hose = pci_bus_to_host(bus);
  471. resource_size_t offset =
  472. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  473. resource_size_t size = vma->vm_end - vma->vm_start;
  474. struct resource *rp;
  475. pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
  476. pci_domain_nr(bus), bus->number,
  477. mmap_state == pci_mmap_mem ? "MEM" : "IO",
  478. (unsigned long long)offset,
  479. (unsigned long long)(offset + size - 1));
  480. if (mmap_state == pci_mmap_mem) {
  481. /* Hack alert !
  482. *
  483. * Because X is lame and can fail starting if it gets an error trying
  484. * to mmap legacy_mem (instead of just moving on without legacy memory
  485. * access) we fake it here by giving it anonymous memory, effectively
  486. * behaving just like /dev/zero
  487. */
  488. if ((offset + size) > hose->isa_mem_size) {
  489. printk(KERN_DEBUG
  490. "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n",
  491. current->comm, current->pid, pci_domain_nr(bus), bus->number);
  492. if (vma->vm_flags & VM_SHARED)
  493. return shmem_zero_setup(vma);
  494. return 0;
  495. }
  496. offset += hose->isa_mem_phys;
  497. } else {
  498. unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  499. unsigned long roffset = offset + io_offset;
  500. rp = &hose->io_resource;
  501. if (!(rp->flags & IORESOURCE_IO))
  502. return -ENXIO;
  503. if (roffset < rp->start || (roffset + size) > rp->end)
  504. return -ENXIO;
  505. offset += hose->io_base_phys;
  506. }
  507. pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
  508. vma->vm_pgoff = offset >> PAGE_SHIFT;
  509. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  510. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  511. vma->vm_end - vma->vm_start,
  512. vma->vm_page_prot);
  513. }
  514. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  515. const struct resource *rsrc,
  516. resource_size_t *start, resource_size_t *end)
  517. {
  518. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  519. resource_size_t offset = 0;
  520. if (hose == NULL)
  521. return;
  522. if (rsrc->flags & IORESOURCE_IO)
  523. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  524. /* We pass a fully fixed up address to userland for MMIO instead of
  525. * a BAR value because X is lame and expects to be able to use that
  526. * to pass to /dev/mem !
  527. *
  528. * That means that we'll have potentially 64 bits values where some
  529. * userland apps only expect 32 (like X itself since it thinks only
  530. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  531. * 32 bits CHRPs :-(
  532. *
  533. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  534. * has been fixed (and the fix spread enough), we can re-enable the
  535. * 2 lines below and pass down a BAR value to userland. In that case
  536. * we'll also have to re-enable the matching code in
  537. * __pci_mmap_make_offset().
  538. *
  539. * BenH.
  540. */
  541. #if 0
  542. else if (rsrc->flags & IORESOURCE_MEM)
  543. offset = hose->pci_mem_offset;
  544. #endif
  545. *start = rsrc->start - offset;
  546. *end = rsrc->end - offset;
  547. }
  548. /**
  549. * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
  550. * @hose: newly allocated pci_controller to be setup
  551. * @dev: device node of the host bridge
  552. * @primary: set if primary bus (32 bits only, soon to be deprecated)
  553. *
  554. * This function will parse the "ranges" property of a PCI host bridge device
  555. * node and setup the resource mapping of a pci controller based on its
  556. * content.
  557. *
  558. * Life would be boring if it wasn't for a few issues that we have to deal
  559. * with here:
  560. *
  561. * - We can only cope with one IO space range and up to 3 Memory space
  562. * ranges. However, some machines (thanks Apple !) tend to split their
  563. * space into lots of small contiguous ranges. So we have to coalesce.
  564. *
  565. * - We can only cope with all memory ranges having the same offset
  566. * between CPU addresses and PCI addresses. Unfortunately, some bridges
  567. * are setup for a large 1:1 mapping along with a small "window" which
  568. * maps PCI address 0 to some arbitrary high address of the CPU space in
  569. * order to give access to the ISA memory hole.
  570. * The way out of here that I've chosen for now is to always set the
  571. * offset based on the first resource found, then override it if we
  572. * have a different offset and the previous was set by an ISA hole.
  573. *
  574. * - Some busses have IO space not starting at 0, which causes trouble with
  575. * the way we do our IO resource renumbering. The code somewhat deals with
  576. * it for 64 bits but I would expect problems on 32 bits.
  577. *
  578. * - Some 32 bits platforms such as 4xx can have physical space larger than
  579. * 32 bits so we need to use 64 bits values for the parsing
  580. */
  581. void __devinit pci_process_bridge_OF_ranges(struct pci_controller *hose,
  582. struct device_node *dev,
  583. int primary)
  584. {
  585. const u32 *ranges;
  586. int rlen;
  587. int pna = of_n_addr_cells(dev);
  588. int np = pna + 5;
  589. int memno = 0, isa_hole = -1;
  590. u32 pci_space;
  591. unsigned long long pci_addr, cpu_addr, pci_next, cpu_next, size;
  592. unsigned long long isa_mb = 0;
  593. struct resource *res;
  594. printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
  595. dev->full_name, primary ? "(primary)" : "");
  596. /* Get ranges property */
  597. ranges = of_get_property(dev, "ranges", &rlen);
  598. if (ranges == NULL)
  599. return;
  600. /* Parse it */
  601. while ((rlen -= np * 4) >= 0) {
  602. /* Read next ranges element */
  603. pci_space = ranges[0];
  604. pci_addr = of_read_number(ranges + 1, 2);
  605. cpu_addr = of_translate_address(dev, ranges + 3);
  606. size = of_read_number(ranges + pna + 3, 2);
  607. ranges += np;
  608. /* If we failed translation or got a zero-sized region
  609. * (some FW try to feed us with non sensical zero sized regions
  610. * such as power3 which look like some kind of attempt at exposing
  611. * the VGA memory hole)
  612. */
  613. if (cpu_addr == OF_BAD_ADDR || size == 0)
  614. continue;
  615. /* Now consume following elements while they are contiguous */
  616. for (; rlen >= np * sizeof(u32);
  617. ranges += np, rlen -= np * 4) {
  618. if (ranges[0] != pci_space)
  619. break;
  620. pci_next = of_read_number(ranges + 1, 2);
  621. cpu_next = of_translate_address(dev, ranges + 3);
  622. if (pci_next != pci_addr + size ||
  623. cpu_next != cpu_addr + size)
  624. break;
  625. size += of_read_number(ranges + pna + 3, 2);
  626. }
  627. /* Act based on address space type */
  628. res = NULL;
  629. switch ((pci_space >> 24) & 0x3) {
  630. case 1: /* PCI IO space */
  631. printk(KERN_INFO
  632. " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
  633. cpu_addr, cpu_addr + size - 1, pci_addr);
  634. /* We support only one IO range */
  635. if (hose->pci_io_size) {
  636. printk(KERN_INFO
  637. " \\--> Skipped (too many) !\n");
  638. continue;
  639. }
  640. #ifdef CONFIG_PPC32
  641. /* On 32 bits, limit I/O space to 16MB */
  642. if (size > 0x01000000)
  643. size = 0x01000000;
  644. /* 32 bits needs to map IOs here */
  645. hose->io_base_virt = ioremap(cpu_addr, size);
  646. /* Expect trouble if pci_addr is not 0 */
  647. if (primary)
  648. isa_io_base =
  649. (unsigned long)hose->io_base_virt;
  650. #endif /* CONFIG_PPC32 */
  651. /* pci_io_size and io_base_phys always represent IO
  652. * space starting at 0 so we factor in pci_addr
  653. */
  654. hose->pci_io_size = pci_addr + size;
  655. hose->io_base_phys = cpu_addr - pci_addr;
  656. /* Build resource */
  657. res = &hose->io_resource;
  658. res->flags = IORESOURCE_IO;
  659. res->start = pci_addr;
  660. break;
  661. case 2: /* PCI Memory space */
  662. case 3: /* PCI 64 bits Memory space */
  663. printk(KERN_INFO
  664. " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
  665. cpu_addr, cpu_addr + size - 1, pci_addr,
  666. (pci_space & 0x40000000) ? "Prefetch" : "");
  667. /* We support only 3 memory ranges */
  668. if (memno >= 3) {
  669. printk(KERN_INFO
  670. " \\--> Skipped (too many) !\n");
  671. continue;
  672. }
  673. /* Handles ISA memory hole space here */
  674. if (pci_addr == 0) {
  675. isa_mb = cpu_addr;
  676. isa_hole = memno;
  677. if (primary || isa_mem_base == 0)
  678. isa_mem_base = cpu_addr;
  679. hose->isa_mem_phys = cpu_addr;
  680. hose->isa_mem_size = size;
  681. }
  682. /* We get the PCI/Mem offset from the first range or
  683. * the, current one if the offset came from an ISA
  684. * hole. If they don't match, bugger.
  685. */
  686. if (memno == 0 ||
  687. (isa_hole >= 0 && pci_addr != 0 &&
  688. hose->pci_mem_offset == isa_mb))
  689. hose->pci_mem_offset = cpu_addr - pci_addr;
  690. else if (pci_addr != 0 &&
  691. hose->pci_mem_offset != cpu_addr - pci_addr) {
  692. printk(KERN_INFO
  693. " \\--> Skipped (offset mismatch) !\n");
  694. continue;
  695. }
  696. /* Build resource */
  697. res = &hose->mem_resources[memno++];
  698. res->flags = IORESOURCE_MEM;
  699. if (pci_space & 0x40000000)
  700. res->flags |= IORESOURCE_PREFETCH;
  701. res->start = cpu_addr;
  702. break;
  703. }
  704. if (res != NULL) {
  705. res->name = dev->full_name;
  706. res->end = res->start + size - 1;
  707. res->parent = NULL;
  708. res->sibling = NULL;
  709. res->child = NULL;
  710. }
  711. }
  712. /* If there's an ISA hole and the pci_mem_offset is -not- matching
  713. * the ISA hole offset, then we need to remove the ISA hole from
  714. * the resource list for that brige
  715. */
  716. if (isa_hole >= 0 && hose->pci_mem_offset != isa_mb) {
  717. unsigned int next = isa_hole + 1;
  718. printk(KERN_INFO " Removing ISA hole at 0x%016llx\n", isa_mb);
  719. if (next < memno)
  720. memmove(&hose->mem_resources[isa_hole],
  721. &hose->mem_resources[next],
  722. sizeof(struct resource) * (memno - next));
  723. hose->mem_resources[--memno].flags = 0;
  724. }
  725. }
  726. /* Decide whether to display the domain number in /proc */
  727. int pci_proc_domain(struct pci_bus *bus)
  728. {
  729. struct pci_controller *hose = pci_bus_to_host(bus);
  730. if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS))
  731. return 0;
  732. if (pci_has_flag(PCI_COMPAT_DOMAIN_0))
  733. return hose->global_number != 0;
  734. return 1;
  735. }
  736. /* This header fixup will do the resource fixup for all devices as they are
  737. * probed, but not for bridge ranges
  738. */
  739. static void __devinit pcibios_fixup_resources(struct pci_dev *dev)
  740. {
  741. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  742. int i;
  743. if (!hose) {
  744. printk(KERN_ERR "No host bridge for PCI dev %s !\n",
  745. pci_name(dev));
  746. return;
  747. }
  748. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  749. struct resource *res = dev->resource + i;
  750. if (!res->flags)
  751. continue;
  752. /* If we're going to re-assign everything, we mark all resources
  753. * as unset (and 0-base them). In addition, we mark BARs starting
  754. * at 0 as unset as well, except if PCI_PROBE_ONLY is also set
  755. * since in that case, we don't want to re-assign anything
  756. */
  757. if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) ||
  758. (res->start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) {
  759. /* Only print message if not re-assigning */
  760. if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC))
  761. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] "
  762. "is unassigned\n",
  763. pci_name(dev), i,
  764. (unsigned long long)res->start,
  765. (unsigned long long)res->end,
  766. (unsigned int)res->flags);
  767. res->end -= res->start;
  768. res->start = 0;
  769. res->flags |= IORESOURCE_UNSET;
  770. continue;
  771. }
  772. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x]\n",
  773. pci_name(dev), i,
  774. (unsigned long long)res->start,\
  775. (unsigned long long)res->end,
  776. (unsigned int)res->flags);
  777. }
  778. /* Call machine specific resource fixup */
  779. if (ppc_md.pcibios_fixup_resources)
  780. ppc_md.pcibios_fixup_resources(dev);
  781. }
  782. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  783. /* This function tries to figure out if a bridge resource has been initialized
  784. * by the firmware or not. It doesn't have to be absolutely bullet proof, but
  785. * things go more smoothly when it gets it right. It should covers cases such
  786. * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
  787. */
  788. static int __devinit pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
  789. struct resource *res)
  790. {
  791. struct pci_controller *hose = pci_bus_to_host(bus);
  792. struct pci_dev *dev = bus->self;
  793. resource_size_t offset;
  794. u16 command;
  795. int i;
  796. /* We don't do anything if PCI_PROBE_ONLY is set */
  797. if (pci_has_flag(PCI_PROBE_ONLY))
  798. return 0;
  799. /* Job is a bit different between memory and IO */
  800. if (res->flags & IORESOURCE_MEM) {
  801. /* If the BAR is non-0 (res != pci_mem_offset) then it's probably been
  802. * initialized by somebody
  803. */
  804. if (res->start != hose->pci_mem_offset)
  805. return 0;
  806. /* The BAR is 0, let's check if memory decoding is enabled on
  807. * the bridge. If not, we consider it unassigned
  808. */
  809. pci_read_config_word(dev, PCI_COMMAND, &command);
  810. if ((command & PCI_COMMAND_MEMORY) == 0)
  811. return 1;
  812. /* Memory decoding is enabled and the BAR is 0. If any of the bridge
  813. * resources covers that starting address (0 then it's good enough for
  814. * us for memory
  815. */
  816. for (i = 0; i < 3; i++) {
  817. if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
  818. hose->mem_resources[i].start == hose->pci_mem_offset)
  819. return 0;
  820. }
  821. /* Well, it starts at 0 and we know it will collide so we may as
  822. * well consider it as unassigned. That covers the Apple case.
  823. */
  824. return 1;
  825. } else {
  826. /* If the BAR is non-0, then we consider it assigned */
  827. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  828. if (((res->start - offset) & 0xfffffffful) != 0)
  829. return 0;
  830. /* Here, we are a bit different than memory as typically IO space
  831. * starting at low addresses -is- valid. What we do instead if that
  832. * we consider as unassigned anything that doesn't have IO enabled
  833. * in the PCI command register, and that's it.
  834. */
  835. pci_read_config_word(dev, PCI_COMMAND, &command);
  836. if (command & PCI_COMMAND_IO)
  837. return 0;
  838. /* It's starting at 0 and IO is disabled in the bridge, consider
  839. * it unassigned
  840. */
  841. return 1;
  842. }
  843. }
  844. /* Fixup resources of a PCI<->PCI bridge */
  845. static void __devinit pcibios_fixup_bridge(struct pci_bus *bus)
  846. {
  847. struct resource *res;
  848. int i;
  849. struct pci_dev *dev = bus->self;
  850. pci_bus_for_each_resource(bus, res, i) {
  851. if (!res || !res->flags)
  852. continue;
  853. if (i >= 3 && bus->self->transparent)
  854. continue;
  855. /* If we are going to re-assign everything, mark the resource
  856. * as unset and move it down to 0
  857. */
  858. if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
  859. res->flags |= IORESOURCE_UNSET;
  860. res->end -= res->start;
  861. res->start = 0;
  862. continue;
  863. }
  864. pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x]\n",
  865. pci_name(dev), i,
  866. (unsigned long long)res->start,\
  867. (unsigned long long)res->end,
  868. (unsigned int)res->flags);
  869. /* Try to detect uninitialized P2P bridge resources,
  870. * and clear them out so they get re-assigned later
  871. */
  872. if (pcibios_uninitialized_bridge_resource(bus, res)) {
  873. res->flags = 0;
  874. pr_debug("PCI:%s (unassigned)\n", pci_name(dev));
  875. }
  876. }
  877. }
  878. void __devinit pcibios_setup_bus_self(struct pci_bus *bus)
  879. {
  880. /* Fix up the bus resources for P2P bridges */
  881. if (bus->self != NULL)
  882. pcibios_fixup_bridge(bus);
  883. /* Platform specific bus fixups. This is currently only used
  884. * by fsl_pci and I'm hoping to get rid of it at some point
  885. */
  886. if (ppc_md.pcibios_fixup_bus)
  887. ppc_md.pcibios_fixup_bus(bus);
  888. /* Setup bus DMA mappings */
  889. if (ppc_md.pci_dma_bus_setup)
  890. ppc_md.pci_dma_bus_setup(bus);
  891. }
  892. void __devinit pcibios_setup_bus_devices(struct pci_bus *bus)
  893. {
  894. struct pci_dev *dev;
  895. pr_debug("PCI: Fixup bus devices %d (%s)\n",
  896. bus->number, bus->self ? pci_name(bus->self) : "PHB");
  897. list_for_each_entry(dev, &bus->devices, bus_list) {
  898. /* Cardbus can call us to add new devices to a bus, so ignore
  899. * those who are already fully discovered
  900. */
  901. if (dev->is_added)
  902. continue;
  903. /* Fixup NUMA node as it may not be setup yet by the generic
  904. * code and is needed by the DMA init
  905. */
  906. set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
  907. /* Hook up default DMA ops */
  908. set_dma_ops(&dev->dev, pci_dma_ops);
  909. set_dma_offset(&dev->dev, PCI_DRAM_OFFSET);
  910. /* Additional platform DMA/iommu setup */
  911. if (ppc_md.pci_dma_dev_setup)
  912. ppc_md.pci_dma_dev_setup(dev);
  913. /* Read default IRQs and fixup if necessary */
  914. pci_read_irq_line(dev);
  915. if (ppc_md.pci_irq_fixup)
  916. ppc_md.pci_irq_fixup(dev);
  917. }
  918. }
  919. void pcibios_set_master(struct pci_dev *dev)
  920. {
  921. /* No special bus mastering setup handling */
  922. }
  923. void __devinit pcibios_fixup_bus(struct pci_bus *bus)
  924. {
  925. /* When called from the generic PCI probe, read PCI<->PCI bridge
  926. * bases. This is -not- called when generating the PCI tree from
  927. * the OF device-tree.
  928. */
  929. if (bus->self != NULL)
  930. pci_read_bridge_bases(bus);
  931. /* Now fixup the bus bus */
  932. pcibios_setup_bus_self(bus);
  933. /* Now fixup devices on that bus */
  934. pcibios_setup_bus_devices(bus);
  935. }
  936. EXPORT_SYMBOL(pcibios_fixup_bus);
  937. void __devinit pci_fixup_cardbus(struct pci_bus *bus)
  938. {
  939. /* Now fixup devices on that bus */
  940. pcibios_setup_bus_devices(bus);
  941. }
  942. static int skip_isa_ioresource_align(struct pci_dev *dev)
  943. {
  944. if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) &&
  945. !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
  946. return 1;
  947. return 0;
  948. }
  949. /*
  950. * We need to avoid collisions with `mirrored' VGA ports
  951. * and other strange ISA hardware, so we always want the
  952. * addresses to be allocated in the 0x000-0x0ff region
  953. * modulo 0x400.
  954. *
  955. * Why? Because some silly external IO cards only decode
  956. * the low 10 bits of the IO address. The 0x00-0xff region
  957. * is reserved for motherboard devices that decode all 16
  958. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  959. * but we want to try to avoid allocating at 0x2900-0x2bff
  960. * which might have be mirrored at 0x0100-0x03ff..
  961. */
  962. resource_size_t pcibios_align_resource(void *data, const struct resource *res,
  963. resource_size_t size, resource_size_t align)
  964. {
  965. struct pci_dev *dev = data;
  966. resource_size_t start = res->start;
  967. if (res->flags & IORESOURCE_IO) {
  968. if (skip_isa_ioresource_align(dev))
  969. return start;
  970. if (start & 0x300)
  971. start = (start + 0x3ff) & ~0x3ff;
  972. }
  973. return start;
  974. }
  975. EXPORT_SYMBOL(pcibios_align_resource);
  976. /*
  977. * Reparent resource children of pr that conflict with res
  978. * under res, and make res replace those children.
  979. */
  980. static int reparent_resources(struct resource *parent,
  981. struct resource *res)
  982. {
  983. struct resource *p, **pp;
  984. struct resource **firstpp = NULL;
  985. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  986. if (p->end < res->start)
  987. continue;
  988. if (res->end < p->start)
  989. break;
  990. if (p->start < res->start || p->end > res->end)
  991. return -1; /* not completely contained */
  992. if (firstpp == NULL)
  993. firstpp = pp;
  994. }
  995. if (firstpp == NULL)
  996. return -1; /* didn't find any conflicting entries? */
  997. res->parent = parent;
  998. res->child = *firstpp;
  999. res->sibling = *pp;
  1000. *firstpp = res;
  1001. *pp = NULL;
  1002. for (p = res->child; p != NULL; p = p->sibling) {
  1003. p->parent = res;
  1004. pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n",
  1005. p->name,
  1006. (unsigned long long)p->start,
  1007. (unsigned long long)p->end, res->name);
  1008. }
  1009. return 0;
  1010. }
  1011. /*
  1012. * Handle resources of PCI devices. If the world were perfect, we could
  1013. * just allocate all the resource regions and do nothing more. It isn't.
  1014. * On the other hand, we cannot just re-allocate all devices, as it would
  1015. * require us to know lots of host bridge internals. So we attempt to
  1016. * keep as much of the original configuration as possible, but tweak it
  1017. * when it's found to be wrong.
  1018. *
  1019. * Known BIOS problems we have to work around:
  1020. * - I/O or memory regions not configured
  1021. * - regions configured, but not enabled in the command register
  1022. * - bogus I/O addresses above 64K used
  1023. * - expansion ROMs left enabled (this may sound harmless, but given
  1024. * the fact the PCI specs explicitly allow address decoders to be
  1025. * shared between expansion ROMs and other resource regions, it's
  1026. * at least dangerous)
  1027. *
  1028. * Our solution:
  1029. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  1030. * This gives us fixed barriers on where we can allocate.
  1031. * (2) Allocate resources for all enabled devices. If there is
  1032. * a collision, just mark the resource as unallocated. Also
  1033. * disable expansion ROMs during this step.
  1034. * (3) Try to allocate resources for disabled devices. If the
  1035. * resources were assigned correctly, everything goes well,
  1036. * if they weren't, they won't disturb allocation of other
  1037. * resources.
  1038. * (4) Assign new addresses to resources which were either
  1039. * not configured at all or misconfigured. If explicitly
  1040. * requested by the user, configure expansion ROM address
  1041. * as well.
  1042. */
  1043. void pcibios_allocate_bus_resources(struct pci_bus *bus)
  1044. {
  1045. struct pci_bus *b;
  1046. int i;
  1047. struct resource *res, *pr;
  1048. pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
  1049. pci_domain_nr(bus), bus->number);
  1050. pci_bus_for_each_resource(bus, res, i) {
  1051. if (!res || !res->flags || res->start > res->end || res->parent)
  1052. continue;
  1053. /* If the resource was left unset at this point, we clear it */
  1054. if (res->flags & IORESOURCE_UNSET)
  1055. goto clear_resource;
  1056. if (bus->parent == NULL)
  1057. pr = (res->flags & IORESOURCE_IO) ?
  1058. &ioport_resource : &iomem_resource;
  1059. else {
  1060. pr = pci_find_parent_resource(bus->self, res);
  1061. if (pr == res) {
  1062. /* this happens when the generic PCI
  1063. * code (wrongly) decides that this
  1064. * bridge is transparent -- paulus
  1065. */
  1066. continue;
  1067. }
  1068. }
  1069. pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx "
  1070. "[0x%x], parent %p (%s)\n",
  1071. bus->self ? pci_name(bus->self) : "PHB",
  1072. bus->number, i,
  1073. (unsigned long long)res->start,
  1074. (unsigned long long)res->end,
  1075. (unsigned int)res->flags,
  1076. pr, (pr && pr->name) ? pr->name : "nil");
  1077. if (pr && !(pr->flags & IORESOURCE_UNSET)) {
  1078. if (request_resource(pr, res) == 0)
  1079. continue;
  1080. /*
  1081. * Must be a conflict with an existing entry.
  1082. * Move that entry (or entries) under the
  1083. * bridge resource and try again.
  1084. */
  1085. if (reparent_resources(pr, res) == 0)
  1086. continue;
  1087. }
  1088. pr_warning("PCI: Cannot allocate resource region "
  1089. "%d of PCI bridge %d, will remap\n", i, bus->number);
  1090. clear_resource:
  1091. res->start = res->end = 0;
  1092. res->flags = 0;
  1093. }
  1094. list_for_each_entry(b, &bus->children, node)
  1095. pcibios_allocate_bus_resources(b);
  1096. }
  1097. static inline void __devinit alloc_resource(struct pci_dev *dev, int idx)
  1098. {
  1099. struct resource *pr, *r = &dev->resource[idx];
  1100. pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
  1101. pci_name(dev), idx,
  1102. (unsigned long long)r->start,
  1103. (unsigned long long)r->end,
  1104. (unsigned int)r->flags);
  1105. pr = pci_find_parent_resource(dev, r);
  1106. if (!pr || (pr->flags & IORESOURCE_UNSET) ||
  1107. request_resource(pr, r) < 0) {
  1108. printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
  1109. " of device %s, will remap\n", idx, pci_name(dev));
  1110. if (pr)
  1111. pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n",
  1112. pr,
  1113. (unsigned long long)pr->start,
  1114. (unsigned long long)pr->end,
  1115. (unsigned int)pr->flags);
  1116. /* We'll assign a new address later */
  1117. r->flags |= IORESOURCE_UNSET;
  1118. r->end -= r->start;
  1119. r->start = 0;
  1120. }
  1121. }
  1122. static void __init pcibios_allocate_resources(int pass)
  1123. {
  1124. struct pci_dev *dev = NULL;
  1125. int idx, disabled;
  1126. u16 command;
  1127. struct resource *r;
  1128. for_each_pci_dev(dev) {
  1129. pci_read_config_word(dev, PCI_COMMAND, &command);
  1130. for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
  1131. r = &dev->resource[idx];
  1132. if (r->parent) /* Already allocated */
  1133. continue;
  1134. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  1135. continue; /* Not assigned at all */
  1136. /* We only allocate ROMs on pass 1 just in case they
  1137. * have been screwed up by firmware
  1138. */
  1139. if (idx == PCI_ROM_RESOURCE )
  1140. disabled = 1;
  1141. if (r->flags & IORESOURCE_IO)
  1142. disabled = !(command & PCI_COMMAND_IO);
  1143. else
  1144. disabled = !(command & PCI_COMMAND_MEMORY);
  1145. if (pass == disabled)
  1146. alloc_resource(dev, idx);
  1147. }
  1148. if (pass)
  1149. continue;
  1150. r = &dev->resource[PCI_ROM_RESOURCE];
  1151. if (r->flags) {
  1152. /* Turn the ROM off, leave the resource region,
  1153. * but keep it unregistered.
  1154. */
  1155. u32 reg;
  1156. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  1157. if (reg & PCI_ROM_ADDRESS_ENABLE) {
  1158. pr_debug("PCI: Switching off ROM of %s\n",
  1159. pci_name(dev));
  1160. r->flags &= ~IORESOURCE_ROM_ENABLE;
  1161. pci_write_config_dword(dev, dev->rom_base_reg,
  1162. reg & ~PCI_ROM_ADDRESS_ENABLE);
  1163. }
  1164. }
  1165. }
  1166. }
  1167. static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
  1168. {
  1169. struct pci_controller *hose = pci_bus_to_host(bus);
  1170. resource_size_t offset;
  1171. struct resource *res, *pres;
  1172. int i;
  1173. pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus));
  1174. /* Check for IO */
  1175. if (!(hose->io_resource.flags & IORESOURCE_IO))
  1176. goto no_io;
  1177. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  1178. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1179. BUG_ON(res == NULL);
  1180. res->name = "Legacy IO";
  1181. res->flags = IORESOURCE_IO;
  1182. res->start = offset;
  1183. res->end = (offset + 0xfff) & 0xfffffffful;
  1184. pr_debug("Candidate legacy IO: %pR\n", res);
  1185. if (request_resource(&hose->io_resource, res)) {
  1186. printk(KERN_DEBUG
  1187. "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
  1188. pci_domain_nr(bus), bus->number, res);
  1189. kfree(res);
  1190. }
  1191. no_io:
  1192. /* Check for memory */
  1193. offset = hose->pci_mem_offset;
  1194. pr_debug("hose mem offset: %016llx\n", (unsigned long long)offset);
  1195. for (i = 0; i < 3; i++) {
  1196. pres = &hose->mem_resources[i];
  1197. if (!(pres->flags & IORESOURCE_MEM))
  1198. continue;
  1199. pr_debug("hose mem res: %pR\n", pres);
  1200. if ((pres->start - offset) <= 0xa0000 &&
  1201. (pres->end - offset) >= 0xbffff)
  1202. break;
  1203. }
  1204. if (i >= 3)
  1205. return;
  1206. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1207. BUG_ON(res == NULL);
  1208. res->name = "Legacy VGA memory";
  1209. res->flags = IORESOURCE_MEM;
  1210. res->start = 0xa0000 + offset;
  1211. res->end = 0xbffff + offset;
  1212. pr_debug("Candidate VGA memory: %pR\n", res);
  1213. if (request_resource(pres, res)) {
  1214. printk(KERN_DEBUG
  1215. "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
  1216. pci_domain_nr(bus), bus->number, res);
  1217. kfree(res);
  1218. }
  1219. }
  1220. void __init pcibios_resource_survey(void)
  1221. {
  1222. struct pci_bus *b;
  1223. /* Allocate and assign resources */
  1224. list_for_each_entry(b, &pci_root_buses, node)
  1225. pcibios_allocate_bus_resources(b);
  1226. pcibios_allocate_resources(0);
  1227. pcibios_allocate_resources(1);
  1228. /* Before we start assigning unassigned resource, we try to reserve
  1229. * the low IO area and the VGA memory area if they intersect the
  1230. * bus available resources to avoid allocating things on top of them
  1231. */
  1232. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  1233. list_for_each_entry(b, &pci_root_buses, node)
  1234. pcibios_reserve_legacy_regions(b);
  1235. }
  1236. /* Now, if the platform didn't decide to blindly trust the firmware,
  1237. * we proceed to assigning things that were left unassigned
  1238. */
  1239. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  1240. pr_debug("PCI: Assigning unassigned resources...\n");
  1241. pci_assign_unassigned_resources();
  1242. }
  1243. /* Call machine dependent fixup */
  1244. if (ppc_md.pcibios_fixup)
  1245. ppc_md.pcibios_fixup();
  1246. }
  1247. #ifdef CONFIG_HOTPLUG
  1248. /* This is used by the PCI hotplug driver to allocate resource
  1249. * of newly plugged busses. We can try to consolidate with the
  1250. * rest of the code later, for now, keep it as-is as our main
  1251. * resource allocation function doesn't deal with sub-trees yet.
  1252. */
  1253. void pcibios_claim_one_bus(struct pci_bus *bus)
  1254. {
  1255. struct pci_dev *dev;
  1256. struct pci_bus *child_bus;
  1257. list_for_each_entry(dev, &bus->devices, bus_list) {
  1258. int i;
  1259. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1260. struct resource *r = &dev->resource[i];
  1261. if (r->parent || !r->start || !r->flags)
  1262. continue;
  1263. pr_debug("PCI: Claiming %s: "
  1264. "Resource %d: %016llx..%016llx [%x]\n",
  1265. pci_name(dev), i,
  1266. (unsigned long long)r->start,
  1267. (unsigned long long)r->end,
  1268. (unsigned int)r->flags);
  1269. pci_claim_resource(dev, i);
  1270. }
  1271. }
  1272. list_for_each_entry(child_bus, &bus->children, node)
  1273. pcibios_claim_one_bus(child_bus);
  1274. }
  1275. /* pcibios_finish_adding_to_bus
  1276. *
  1277. * This is to be called by the hotplug code after devices have been
  1278. * added to a bus, this include calling it for a PHB that is just
  1279. * being added
  1280. */
  1281. void pcibios_finish_adding_to_bus(struct pci_bus *bus)
  1282. {
  1283. pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
  1284. pci_domain_nr(bus), bus->number);
  1285. /* Allocate bus and devices resources */
  1286. pcibios_allocate_bus_resources(bus);
  1287. pcibios_claim_one_bus(bus);
  1288. /* Add new devices to global lists. Register in proc, sysfs. */
  1289. pci_bus_add_devices(bus);
  1290. /* Fixup EEH */
  1291. eeh_add_device_tree_late(bus);
  1292. }
  1293. EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
  1294. #endif /* CONFIG_HOTPLUG */
  1295. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1296. {
  1297. if (ppc_md.pcibios_enable_device_hook)
  1298. if (ppc_md.pcibios_enable_device_hook(dev))
  1299. return -EINVAL;
  1300. return pci_enable_resources(dev, mask);
  1301. }
  1302. resource_size_t pcibios_io_space_offset(struct pci_controller *hose)
  1303. {
  1304. return (unsigned long) hose->io_base_virt - _IO_BASE;
  1305. }
  1306. static void __devinit pcibios_setup_phb_resources(struct pci_controller *hose, struct list_head *resources)
  1307. {
  1308. struct resource *res;
  1309. int i;
  1310. /* Hookup PHB IO resource */
  1311. res = &hose->io_resource;
  1312. if (!res->flags) {
  1313. printk(KERN_WARNING "PCI: I/O resource not set for host"
  1314. " bridge %s (domain %d)\n",
  1315. hose->dn->full_name, hose->global_number);
  1316. #ifdef CONFIG_PPC32
  1317. /* Workaround for lack of IO resource only on 32-bit */
  1318. res->start = (unsigned long)hose->io_base_virt - isa_io_base;
  1319. res->end = res->start + IO_SPACE_LIMIT;
  1320. res->flags = IORESOURCE_IO;
  1321. #endif /* CONFIG_PPC32 */
  1322. }
  1323. pr_debug("PCI: PHB IO resource = %016llx-%016llx [%lx]\n",
  1324. (unsigned long long)res->start,
  1325. (unsigned long long)res->end,
  1326. (unsigned long)res->flags);
  1327. pci_add_resource_offset(resources, res, pcibios_io_space_offset(hose));
  1328. /* Hookup PHB Memory resources */
  1329. for (i = 0; i < 3; ++i) {
  1330. res = &hose->mem_resources[i];
  1331. if (!res->flags) {
  1332. if (i > 0)
  1333. continue;
  1334. printk(KERN_ERR "PCI: Memory resource 0 not set for "
  1335. "host bridge %s (domain %d)\n",
  1336. hose->dn->full_name, hose->global_number);
  1337. #ifdef CONFIG_PPC32
  1338. /* Workaround for lack of MEM resource only on 32-bit */
  1339. res->start = hose->pci_mem_offset;
  1340. res->end = (resource_size_t)-1LL;
  1341. res->flags = IORESOURCE_MEM;
  1342. #endif /* CONFIG_PPC32 */
  1343. }
  1344. pr_debug("PCI: PHB MEM resource %d = %016llx-%016llx [%lx]\n", i,
  1345. (unsigned long long)res->start,
  1346. (unsigned long long)res->end,
  1347. (unsigned long)res->flags);
  1348. pci_add_resource_offset(resources, res, hose->pci_mem_offset);
  1349. }
  1350. pr_debug("PCI: PHB MEM offset = %016llx\n",
  1351. (unsigned long long)hose->pci_mem_offset);
  1352. pr_debug("PCI: PHB IO offset = %08lx\n",
  1353. (unsigned long)hose->io_base_virt - _IO_BASE);
  1354. }
  1355. /*
  1356. * Null PCI config access functions, for the case when we can't
  1357. * find a hose.
  1358. */
  1359. #define NULL_PCI_OP(rw, size, type) \
  1360. static int \
  1361. null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
  1362. { \
  1363. return PCIBIOS_DEVICE_NOT_FOUND; \
  1364. }
  1365. static int
  1366. null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1367. int len, u32 *val)
  1368. {
  1369. return PCIBIOS_DEVICE_NOT_FOUND;
  1370. }
  1371. static int
  1372. null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1373. int len, u32 val)
  1374. {
  1375. return PCIBIOS_DEVICE_NOT_FOUND;
  1376. }
  1377. static struct pci_ops null_pci_ops =
  1378. {
  1379. .read = null_read_config,
  1380. .write = null_write_config,
  1381. };
  1382. /*
  1383. * These functions are used early on before PCI scanning is done
  1384. * and all of the pci_dev and pci_bus structures have been created.
  1385. */
  1386. static struct pci_bus *
  1387. fake_pci_bus(struct pci_controller *hose, int busnr)
  1388. {
  1389. static struct pci_bus bus;
  1390. if (hose == 0) {
  1391. printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
  1392. }
  1393. bus.number = busnr;
  1394. bus.sysdata = hose;
  1395. bus.ops = hose? hose->ops: &null_pci_ops;
  1396. return &bus;
  1397. }
  1398. #define EARLY_PCI_OP(rw, size, type) \
  1399. int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
  1400. int devfn, int offset, type value) \
  1401. { \
  1402. return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
  1403. devfn, offset, value); \
  1404. }
  1405. EARLY_PCI_OP(read, byte, u8 *)
  1406. EARLY_PCI_OP(read, word, u16 *)
  1407. EARLY_PCI_OP(read, dword, u32 *)
  1408. EARLY_PCI_OP(write, byte, u8)
  1409. EARLY_PCI_OP(write, word, u16)
  1410. EARLY_PCI_OP(write, dword, u32)
  1411. extern int pci_bus_find_capability (struct pci_bus *bus, unsigned int devfn, int cap);
  1412. int early_find_capability(struct pci_controller *hose, int bus, int devfn,
  1413. int cap)
  1414. {
  1415. return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
  1416. }
  1417. struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
  1418. {
  1419. struct pci_controller *hose = bus->sysdata;
  1420. return of_node_get(hose->dn);
  1421. }
  1422. /**
  1423. * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus
  1424. * @hose: Pointer to the PCI host controller instance structure
  1425. */
  1426. void __devinit pcibios_scan_phb(struct pci_controller *hose)
  1427. {
  1428. LIST_HEAD(resources);
  1429. struct pci_bus *bus;
  1430. struct device_node *node = hose->dn;
  1431. int mode;
  1432. pr_debug("PCI: Scanning PHB %s\n", of_node_full_name(node));
  1433. /* Get some IO space for the new PHB */
  1434. pcibios_setup_phb_io_space(hose);
  1435. /* Wire up PHB bus resources */
  1436. pcibios_setup_phb_resources(hose, &resources);
  1437. /* Create an empty bus for the toplevel */
  1438. bus = pci_create_root_bus(hose->parent, hose->first_busno,
  1439. hose->ops, hose, &resources);
  1440. if (bus == NULL) {
  1441. pr_err("Failed to create bus for PCI domain %04x\n",
  1442. hose->global_number);
  1443. pci_free_resource_list(&resources);
  1444. return;
  1445. }
  1446. hose->bus = bus;
  1447. /* Get probe mode and perform scan */
  1448. mode = PCI_PROBE_NORMAL;
  1449. if (node && ppc_md.pci_probe_mode)
  1450. mode = ppc_md.pci_probe_mode(bus);
  1451. pr_debug(" probe mode: %d\n", mode);
  1452. if (mode == PCI_PROBE_DEVTREE) {
  1453. bus->subordinate = hose->last_busno;
  1454. of_scan_bus(node, bus);
  1455. }
  1456. if (mode == PCI_PROBE_NORMAL)
  1457. hose->last_busno = bus->subordinate = pci_scan_child_bus(bus);
  1458. /* Platform gets a chance to do some global fixups before
  1459. * we proceed to resource allocation
  1460. */
  1461. if (ppc_md.pcibios_fixup_phb)
  1462. ppc_md.pcibios_fixup_phb(hose);
  1463. /* Configure PCI Express settings */
  1464. if (bus && !pci_has_flag(PCI_PROBE_ONLY)) {
  1465. struct pci_bus *child;
  1466. list_for_each_entry(child, &bus->children, node) {
  1467. struct pci_dev *self = child->self;
  1468. if (!self)
  1469. continue;
  1470. pcie_bus_configure_settings(child, self->pcie_mpss);
  1471. }
  1472. }
  1473. }
  1474. static void fixup_hide_host_resource_fsl(struct pci_dev *dev)
  1475. {
  1476. int i, class = dev->class >> 8;
  1477. /* When configured as agent, programing interface = 1 */
  1478. int prog_if = dev->class & 0xf;
  1479. if ((class == PCI_CLASS_PROCESSOR_POWERPC ||
  1480. class == PCI_CLASS_BRIDGE_OTHER) &&
  1481. (dev->hdr_type == PCI_HEADER_TYPE_NORMAL) &&
  1482. (prog_if == 0) &&
  1483. (dev->bus->parent == NULL)) {
  1484. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1485. dev->resource[i].start = 0;
  1486. dev->resource[i].end = 0;
  1487. dev->resource[i].flags = 0;
  1488. }
  1489. }
  1490. }
  1491. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl);
  1492. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl);