device.h 26 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012
  1. /*
  2. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef MLX4_DEVICE_H
  33. #define MLX4_DEVICE_H
  34. #include <linux/pci.h>
  35. #include <linux/completion.h>
  36. #include <linux/radix-tree.h>
  37. #include <linux/cpu_rmap.h>
  38. #include <linux/atomic.h>
  39. #define MAX_MSIX_P_PORT 17
  40. #define MAX_MSIX 64
  41. #define MSIX_LEGACY_SZ 4
  42. #define MIN_MSIX_P_PORT 5
  43. enum {
  44. MLX4_FLAG_MSI_X = 1 << 0,
  45. MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
  46. MLX4_FLAG_MASTER = 1 << 2,
  47. MLX4_FLAG_SLAVE = 1 << 3,
  48. MLX4_FLAG_SRIOV = 1 << 4,
  49. };
  50. enum {
  51. MLX4_PORT_CAP_IS_SM = 1 << 1,
  52. MLX4_PORT_CAP_DEV_MGMT_SUP = 1 << 19,
  53. };
  54. enum {
  55. MLX4_MAX_PORTS = 2,
  56. MLX4_MAX_PORT_PKEYS = 128
  57. };
  58. /* base qkey for use in sriov tunnel-qp/proxy-qp communication.
  59. * These qkeys must not be allowed for general use. This is a 64k range,
  60. * and to test for violation, we use the mask (protect against future chg).
  61. */
  62. #define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
  63. #define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
  64. enum {
  65. MLX4_BOARD_ID_LEN = 64
  66. };
  67. enum {
  68. MLX4_MAX_NUM_PF = 16,
  69. MLX4_MAX_NUM_VF = 64,
  70. MLX4_MFUNC_MAX = 80,
  71. MLX4_MAX_EQ_NUM = 1024,
  72. MLX4_MFUNC_EQ_NUM = 4,
  73. MLX4_MFUNC_MAX_EQES = 8,
  74. MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
  75. };
  76. /* Driver supports 3 diffrent device methods to manage traffic steering:
  77. * -device managed - High level API for ib and eth flow steering. FW is
  78. * managing flow steering tables.
  79. * - B0 steering mode - Common low level API for ib and (if supported) eth.
  80. * - A0 steering mode - Limited low level API for eth. In case of IB,
  81. * B0 mode is in use.
  82. */
  83. enum {
  84. MLX4_STEERING_MODE_A0,
  85. MLX4_STEERING_MODE_B0,
  86. MLX4_STEERING_MODE_DEVICE_MANAGED
  87. };
  88. static inline const char *mlx4_steering_mode_str(int steering_mode)
  89. {
  90. switch (steering_mode) {
  91. case MLX4_STEERING_MODE_A0:
  92. return "A0 steering";
  93. case MLX4_STEERING_MODE_B0:
  94. return "B0 steering";
  95. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  96. return "Device managed flow steering";
  97. default:
  98. return "Unrecognize steering mode";
  99. }
  100. }
  101. enum {
  102. MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
  103. MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
  104. MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
  105. MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
  106. MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
  107. MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
  108. MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
  109. MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
  110. MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
  111. MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
  112. MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
  113. MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
  114. MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
  115. MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
  116. MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
  117. MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
  118. MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
  119. MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
  120. MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
  121. MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
  122. MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
  123. MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
  124. MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
  125. MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
  126. MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
  127. MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
  128. MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
  129. MLX4_DEV_CAP_FLAG_64B_EQE = 1LL << 61,
  130. MLX4_DEV_CAP_FLAG_64B_CQE = 1LL << 62
  131. };
  132. enum {
  133. MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
  134. MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
  135. MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
  136. MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3
  137. };
  138. enum {
  139. MLX4_DEV_CAP_64B_EQE_ENABLED = 1LL << 0,
  140. MLX4_DEV_CAP_64B_CQE_ENABLED = 1LL << 1
  141. };
  142. enum {
  143. MLX4_USER_DEV_CAP_64B_CQE = 1L << 0
  144. };
  145. enum {
  146. MLX4_FUNC_CAP_64B_EQE_CQE = 1L << 0
  147. };
  148. #define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
  149. enum {
  150. MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
  151. MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
  152. MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
  153. MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
  154. MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
  155. };
  156. enum mlx4_event {
  157. MLX4_EVENT_TYPE_COMP = 0x00,
  158. MLX4_EVENT_TYPE_PATH_MIG = 0x01,
  159. MLX4_EVENT_TYPE_COMM_EST = 0x02,
  160. MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
  161. MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
  162. MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
  163. MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
  164. MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
  165. MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
  166. MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
  167. MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
  168. MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
  169. MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
  170. MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
  171. MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
  172. MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
  173. MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
  174. MLX4_EVENT_TYPE_CMD = 0x0a,
  175. MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
  176. MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
  177. MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
  178. MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
  179. MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
  180. MLX4_EVENT_TYPE_NONE = 0xff,
  181. };
  182. enum {
  183. MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
  184. MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
  185. };
  186. enum {
  187. MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
  188. };
  189. enum slave_port_state {
  190. SLAVE_PORT_DOWN = 0,
  191. SLAVE_PENDING_UP,
  192. SLAVE_PORT_UP,
  193. };
  194. enum slave_port_gen_event {
  195. SLAVE_PORT_GEN_EVENT_DOWN = 0,
  196. SLAVE_PORT_GEN_EVENT_UP,
  197. SLAVE_PORT_GEN_EVENT_NONE,
  198. };
  199. enum slave_port_state_event {
  200. MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
  201. MLX4_PORT_STATE_DEV_EVENT_PORT_UP,
  202. MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID,
  203. MLX4_PORT_STATE_IB_EVENT_GID_INVALID,
  204. };
  205. enum {
  206. MLX4_PERM_LOCAL_READ = 1 << 10,
  207. MLX4_PERM_LOCAL_WRITE = 1 << 11,
  208. MLX4_PERM_REMOTE_READ = 1 << 12,
  209. MLX4_PERM_REMOTE_WRITE = 1 << 13,
  210. MLX4_PERM_ATOMIC = 1 << 14
  211. };
  212. enum {
  213. MLX4_OPCODE_NOP = 0x00,
  214. MLX4_OPCODE_SEND_INVAL = 0x01,
  215. MLX4_OPCODE_RDMA_WRITE = 0x08,
  216. MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
  217. MLX4_OPCODE_SEND = 0x0a,
  218. MLX4_OPCODE_SEND_IMM = 0x0b,
  219. MLX4_OPCODE_LSO = 0x0e,
  220. MLX4_OPCODE_RDMA_READ = 0x10,
  221. MLX4_OPCODE_ATOMIC_CS = 0x11,
  222. MLX4_OPCODE_ATOMIC_FA = 0x12,
  223. MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
  224. MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
  225. MLX4_OPCODE_BIND_MW = 0x18,
  226. MLX4_OPCODE_FMR = 0x19,
  227. MLX4_OPCODE_LOCAL_INVAL = 0x1b,
  228. MLX4_OPCODE_CONFIG_CMD = 0x1f,
  229. MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
  230. MLX4_RECV_OPCODE_SEND = 0x01,
  231. MLX4_RECV_OPCODE_SEND_IMM = 0x02,
  232. MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
  233. MLX4_CQE_OPCODE_ERROR = 0x1e,
  234. MLX4_CQE_OPCODE_RESIZE = 0x16,
  235. };
  236. enum {
  237. MLX4_STAT_RATE_OFFSET = 5
  238. };
  239. enum mlx4_protocol {
  240. MLX4_PROT_IB_IPV6 = 0,
  241. MLX4_PROT_ETH,
  242. MLX4_PROT_IB_IPV4,
  243. MLX4_PROT_FCOE
  244. };
  245. enum {
  246. MLX4_MTT_FLAG_PRESENT = 1
  247. };
  248. enum mlx4_qp_region {
  249. MLX4_QP_REGION_FW = 0,
  250. MLX4_QP_REGION_ETH_ADDR,
  251. MLX4_QP_REGION_FC_ADDR,
  252. MLX4_QP_REGION_FC_EXCH,
  253. MLX4_NUM_QP_REGION
  254. };
  255. enum mlx4_port_type {
  256. MLX4_PORT_TYPE_NONE = 0,
  257. MLX4_PORT_TYPE_IB = 1,
  258. MLX4_PORT_TYPE_ETH = 2,
  259. MLX4_PORT_TYPE_AUTO = 3
  260. };
  261. enum mlx4_special_vlan_idx {
  262. MLX4_NO_VLAN_IDX = 0,
  263. MLX4_VLAN_MISS_IDX,
  264. MLX4_VLAN_REGULAR
  265. };
  266. enum mlx4_steer_type {
  267. MLX4_MC_STEER = 0,
  268. MLX4_UC_STEER,
  269. MLX4_NUM_STEERS
  270. };
  271. enum {
  272. MLX4_NUM_FEXCH = 64 * 1024,
  273. };
  274. enum {
  275. MLX4_MAX_FAST_REG_PAGES = 511,
  276. };
  277. enum {
  278. MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
  279. MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
  280. MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
  281. };
  282. /* Port mgmt change event handling */
  283. enum {
  284. MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
  285. MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
  286. MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
  287. MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
  288. MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
  289. };
  290. #define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
  291. MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
  292. static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
  293. {
  294. return (major << 32) | (minor << 16) | subminor;
  295. }
  296. struct mlx4_phys_caps {
  297. u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
  298. u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
  299. u32 num_phys_eqs;
  300. u32 base_sqpn;
  301. u32 base_proxy_sqpn;
  302. u32 base_tunnel_sqpn;
  303. };
  304. struct mlx4_caps {
  305. u64 fw_ver;
  306. u32 function;
  307. int num_ports;
  308. int vl_cap[MLX4_MAX_PORTS + 1];
  309. int ib_mtu_cap[MLX4_MAX_PORTS + 1];
  310. __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
  311. u64 def_mac[MLX4_MAX_PORTS + 1];
  312. int eth_mtu_cap[MLX4_MAX_PORTS + 1];
  313. int gid_table_len[MLX4_MAX_PORTS + 1];
  314. int pkey_table_len[MLX4_MAX_PORTS + 1];
  315. int trans_type[MLX4_MAX_PORTS + 1];
  316. int vendor_oui[MLX4_MAX_PORTS + 1];
  317. int wavelength[MLX4_MAX_PORTS + 1];
  318. u64 trans_code[MLX4_MAX_PORTS + 1];
  319. int local_ca_ack_delay;
  320. int num_uars;
  321. u32 uar_page_size;
  322. int bf_reg_size;
  323. int bf_regs_per_page;
  324. int max_sq_sg;
  325. int max_rq_sg;
  326. int num_qps;
  327. int max_wqes;
  328. int max_sq_desc_sz;
  329. int max_rq_desc_sz;
  330. int max_qp_init_rdma;
  331. int max_qp_dest_rdma;
  332. u32 *qp0_proxy;
  333. u32 *qp1_proxy;
  334. u32 *qp0_tunnel;
  335. u32 *qp1_tunnel;
  336. int num_srqs;
  337. int max_srq_wqes;
  338. int max_srq_sge;
  339. int reserved_srqs;
  340. int num_cqs;
  341. int max_cqes;
  342. int reserved_cqs;
  343. int num_eqs;
  344. int reserved_eqs;
  345. int num_comp_vectors;
  346. int comp_pool;
  347. int num_mpts;
  348. int max_fmr_maps;
  349. int num_mtts;
  350. int fmr_reserved_mtts;
  351. int reserved_mtts;
  352. int reserved_mrws;
  353. int reserved_uars;
  354. int num_mgms;
  355. int num_amgms;
  356. int reserved_mcgs;
  357. int num_qp_per_mgm;
  358. int steering_mode;
  359. int fs_log_max_ucast_qp_range_size;
  360. int num_pds;
  361. int reserved_pds;
  362. int max_xrcds;
  363. int reserved_xrcds;
  364. int mtt_entry_sz;
  365. u32 max_msg_sz;
  366. u32 page_size_cap;
  367. u64 flags;
  368. u64 flags2;
  369. u32 bmme_flags;
  370. u32 reserved_lkey;
  371. u16 stat_rate_support;
  372. u8 port_width_cap[MLX4_MAX_PORTS + 1];
  373. int max_gso_sz;
  374. int max_rss_tbl_sz;
  375. int reserved_qps_cnt[MLX4_NUM_QP_REGION];
  376. int reserved_qps;
  377. int reserved_qps_base[MLX4_NUM_QP_REGION];
  378. int log_num_macs;
  379. int log_num_vlans;
  380. int log_num_prios;
  381. enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
  382. u8 supported_type[MLX4_MAX_PORTS + 1];
  383. u8 suggested_type[MLX4_MAX_PORTS + 1];
  384. u8 default_sense[MLX4_MAX_PORTS + 1];
  385. u32 port_mask[MLX4_MAX_PORTS + 1];
  386. enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
  387. u32 max_counters;
  388. u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
  389. u16 sqp_demux;
  390. u32 eqe_size;
  391. u32 cqe_size;
  392. u8 eqe_factor;
  393. u32 userspace_caps; /* userspace must be aware of these */
  394. u32 function_caps; /* VFs must be aware of these */
  395. };
  396. struct mlx4_buf_list {
  397. void *buf;
  398. dma_addr_t map;
  399. };
  400. struct mlx4_buf {
  401. struct mlx4_buf_list direct;
  402. struct mlx4_buf_list *page_list;
  403. int nbufs;
  404. int npages;
  405. int page_shift;
  406. };
  407. struct mlx4_mtt {
  408. u32 offset;
  409. int order;
  410. int page_shift;
  411. };
  412. enum {
  413. MLX4_DB_PER_PAGE = PAGE_SIZE / 4
  414. };
  415. struct mlx4_db_pgdir {
  416. struct list_head list;
  417. DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
  418. DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
  419. unsigned long *bits[2];
  420. __be32 *db_page;
  421. dma_addr_t db_dma;
  422. };
  423. struct mlx4_ib_user_db_page;
  424. struct mlx4_db {
  425. __be32 *db;
  426. union {
  427. struct mlx4_db_pgdir *pgdir;
  428. struct mlx4_ib_user_db_page *user_page;
  429. } u;
  430. dma_addr_t dma;
  431. int index;
  432. int order;
  433. };
  434. struct mlx4_hwq_resources {
  435. struct mlx4_db db;
  436. struct mlx4_mtt mtt;
  437. struct mlx4_buf buf;
  438. };
  439. struct mlx4_mr {
  440. struct mlx4_mtt mtt;
  441. u64 iova;
  442. u64 size;
  443. u32 key;
  444. u32 pd;
  445. u32 access;
  446. int enabled;
  447. };
  448. struct mlx4_fmr {
  449. struct mlx4_mr mr;
  450. struct mlx4_mpt_entry *mpt;
  451. __be64 *mtts;
  452. dma_addr_t dma_handle;
  453. int max_pages;
  454. int max_maps;
  455. int maps;
  456. u8 page_shift;
  457. };
  458. struct mlx4_uar {
  459. unsigned long pfn;
  460. int index;
  461. struct list_head bf_list;
  462. unsigned free_bf_bmap;
  463. void __iomem *map;
  464. void __iomem *bf_map;
  465. };
  466. struct mlx4_bf {
  467. unsigned long offset;
  468. int buf_size;
  469. struct mlx4_uar *uar;
  470. void __iomem *reg;
  471. };
  472. struct mlx4_cq {
  473. void (*comp) (struct mlx4_cq *);
  474. void (*event) (struct mlx4_cq *, enum mlx4_event);
  475. struct mlx4_uar *uar;
  476. u32 cons_index;
  477. __be32 *set_ci_db;
  478. __be32 *arm_db;
  479. int arm_sn;
  480. int cqn;
  481. unsigned vector;
  482. atomic_t refcount;
  483. struct completion free;
  484. };
  485. struct mlx4_qp {
  486. void (*event) (struct mlx4_qp *, enum mlx4_event);
  487. int qpn;
  488. atomic_t refcount;
  489. struct completion free;
  490. };
  491. struct mlx4_srq {
  492. void (*event) (struct mlx4_srq *, enum mlx4_event);
  493. int srqn;
  494. int max;
  495. int max_gs;
  496. int wqe_shift;
  497. atomic_t refcount;
  498. struct completion free;
  499. };
  500. struct mlx4_av {
  501. __be32 port_pd;
  502. u8 reserved1;
  503. u8 g_slid;
  504. __be16 dlid;
  505. u8 reserved2;
  506. u8 gid_index;
  507. u8 stat_rate;
  508. u8 hop_limit;
  509. __be32 sl_tclass_flowlabel;
  510. u8 dgid[16];
  511. };
  512. struct mlx4_eth_av {
  513. __be32 port_pd;
  514. u8 reserved1;
  515. u8 smac_idx;
  516. u16 reserved2;
  517. u8 reserved3;
  518. u8 gid_index;
  519. u8 stat_rate;
  520. u8 hop_limit;
  521. __be32 sl_tclass_flowlabel;
  522. u8 dgid[16];
  523. u32 reserved4[2];
  524. __be16 vlan;
  525. u8 mac[6];
  526. };
  527. union mlx4_ext_av {
  528. struct mlx4_av ib;
  529. struct mlx4_eth_av eth;
  530. };
  531. struct mlx4_counter {
  532. u8 reserved1[3];
  533. u8 counter_mode;
  534. __be32 num_ifc;
  535. u32 reserved2[2];
  536. __be64 rx_frames;
  537. __be64 rx_bytes;
  538. __be64 tx_frames;
  539. __be64 tx_bytes;
  540. };
  541. struct mlx4_dev {
  542. struct pci_dev *pdev;
  543. unsigned long flags;
  544. unsigned long num_slaves;
  545. struct mlx4_caps caps;
  546. struct mlx4_phys_caps phys_caps;
  547. struct radix_tree_root qp_table_tree;
  548. u8 rev_id;
  549. char board_id[MLX4_BOARD_ID_LEN];
  550. int num_vfs;
  551. u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
  552. u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
  553. };
  554. struct mlx4_eqe {
  555. u8 reserved1;
  556. u8 type;
  557. u8 reserved2;
  558. u8 subtype;
  559. union {
  560. u32 raw[6];
  561. struct {
  562. __be32 cqn;
  563. } __packed comp;
  564. struct {
  565. u16 reserved1;
  566. __be16 token;
  567. u32 reserved2;
  568. u8 reserved3[3];
  569. u8 status;
  570. __be64 out_param;
  571. } __packed cmd;
  572. struct {
  573. __be32 qpn;
  574. } __packed qp;
  575. struct {
  576. __be32 srqn;
  577. } __packed srq;
  578. struct {
  579. __be32 cqn;
  580. u32 reserved1;
  581. u8 reserved2[3];
  582. u8 syndrome;
  583. } __packed cq_err;
  584. struct {
  585. u32 reserved1[2];
  586. __be32 port;
  587. } __packed port_change;
  588. struct {
  589. #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
  590. u32 reserved;
  591. u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
  592. } __packed comm_channel_arm;
  593. struct {
  594. u8 port;
  595. u8 reserved[3];
  596. __be64 mac;
  597. } __packed mac_update;
  598. struct {
  599. __be32 slave_id;
  600. } __packed flr_event;
  601. struct {
  602. __be16 current_temperature;
  603. __be16 warning_threshold;
  604. } __packed warming;
  605. struct {
  606. u8 reserved[3];
  607. u8 port;
  608. union {
  609. struct {
  610. __be16 mstr_sm_lid;
  611. __be16 port_lid;
  612. __be32 changed_attr;
  613. u8 reserved[3];
  614. u8 mstr_sm_sl;
  615. __be64 gid_prefix;
  616. } __packed port_info;
  617. struct {
  618. __be32 block_ptr;
  619. __be32 tbl_entries_mask;
  620. } __packed tbl_change_info;
  621. } params;
  622. } __packed port_mgmt_change;
  623. } event;
  624. u8 slave_id;
  625. u8 reserved3[2];
  626. u8 owner;
  627. } __packed;
  628. struct mlx4_init_port_param {
  629. int set_guid0;
  630. int set_node_guid;
  631. int set_si_guid;
  632. u16 mtu;
  633. int port_width_cap;
  634. u16 vl_cap;
  635. u16 max_gid;
  636. u16 max_pkey;
  637. u64 guid0;
  638. u64 node_guid;
  639. u64 si_guid;
  640. };
  641. #define mlx4_foreach_port(port, dev, type) \
  642. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  643. if ((type) == (dev)->caps.port_mask[(port)])
  644. #define mlx4_foreach_non_ib_transport_port(port, dev) \
  645. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  646. if (((dev)->caps.port_mask[port] != MLX4_PORT_TYPE_IB))
  647. #define mlx4_foreach_ib_transport_port(port, dev) \
  648. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  649. if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
  650. ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
  651. #define MLX4_INVALID_SLAVE_ID 0xFF
  652. void handle_port_mgmt_change_event(struct work_struct *work);
  653. static inline int mlx4_master_func_num(struct mlx4_dev *dev)
  654. {
  655. return dev->caps.function;
  656. }
  657. static inline int mlx4_is_master(struct mlx4_dev *dev)
  658. {
  659. return dev->flags & MLX4_FLAG_MASTER;
  660. }
  661. static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
  662. {
  663. return (qpn < dev->phys_caps.base_sqpn + 8 +
  664. 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev));
  665. }
  666. static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
  667. {
  668. int guest_proxy_base = dev->phys_caps.base_proxy_sqpn + slave * 8;
  669. if (qpn >= guest_proxy_base && qpn < guest_proxy_base + 8)
  670. return 1;
  671. return 0;
  672. }
  673. static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
  674. {
  675. return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
  676. }
  677. static inline int mlx4_is_slave(struct mlx4_dev *dev)
  678. {
  679. return dev->flags & MLX4_FLAG_SLAVE;
  680. }
  681. int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
  682. struct mlx4_buf *buf);
  683. void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
  684. static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
  685. {
  686. if (BITS_PER_LONG == 64 || buf->nbufs == 1)
  687. return buf->direct.buf + offset;
  688. else
  689. return buf->page_list[offset >> PAGE_SHIFT].buf +
  690. (offset & (PAGE_SIZE - 1));
  691. }
  692. int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
  693. void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
  694. int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
  695. void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
  696. int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
  697. void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
  698. int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf);
  699. void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
  700. int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
  701. struct mlx4_mtt *mtt);
  702. void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  703. u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  704. int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
  705. int npages, int page_shift, struct mlx4_mr *mr);
  706. void mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
  707. int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
  708. int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  709. int start_index, int npages, u64 *page_list);
  710. int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  711. struct mlx4_buf *buf);
  712. int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order);
  713. void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
  714. int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
  715. int size, int max_direct);
  716. void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
  717. int size);
  718. int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
  719. struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
  720. unsigned vector, int collapsed);
  721. void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
  722. int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
  723. void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
  724. int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp);
  725. void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
  726. int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
  727. struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
  728. void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
  729. int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
  730. int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
  731. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
  732. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
  733. int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  734. int block_mcast_loopback, enum mlx4_protocol prot);
  735. int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  736. enum mlx4_protocol prot);
  737. int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  738. u8 port, int block_mcast_loopback,
  739. enum mlx4_protocol protocol, u64 *reg_id);
  740. int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  741. enum mlx4_protocol protocol, u64 reg_id);
  742. enum {
  743. MLX4_DOMAIN_UVERBS = 0x1000,
  744. MLX4_DOMAIN_ETHTOOL = 0x2000,
  745. MLX4_DOMAIN_RFS = 0x3000,
  746. MLX4_DOMAIN_NIC = 0x5000,
  747. };
  748. enum mlx4_net_trans_rule_id {
  749. MLX4_NET_TRANS_RULE_ID_ETH = 0,
  750. MLX4_NET_TRANS_RULE_ID_IB,
  751. MLX4_NET_TRANS_RULE_ID_IPV6,
  752. MLX4_NET_TRANS_RULE_ID_IPV4,
  753. MLX4_NET_TRANS_RULE_ID_TCP,
  754. MLX4_NET_TRANS_RULE_ID_UDP,
  755. MLX4_NET_TRANS_RULE_NUM, /* should be last */
  756. };
  757. extern const u16 __sw_id_hw[];
  758. static inline int map_hw_to_sw_id(u16 header_id)
  759. {
  760. int i;
  761. for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
  762. if (header_id == __sw_id_hw[i])
  763. return i;
  764. }
  765. return -EINVAL;
  766. }
  767. enum mlx4_net_trans_promisc_mode {
  768. MLX4_FS_PROMISC_NONE = 0,
  769. MLX4_FS_PROMISC_UPLINK,
  770. /* For future use. Not implemented yet */
  771. MLX4_FS_PROMISC_FUNCTION_PORT,
  772. MLX4_FS_PROMISC_ALL_MULTI,
  773. };
  774. struct mlx4_spec_eth {
  775. u8 dst_mac[6];
  776. u8 dst_mac_msk[6];
  777. u8 src_mac[6];
  778. u8 src_mac_msk[6];
  779. u8 ether_type_enable;
  780. __be16 ether_type;
  781. __be16 vlan_id_msk;
  782. __be16 vlan_id;
  783. };
  784. struct mlx4_spec_tcp_udp {
  785. __be16 dst_port;
  786. __be16 dst_port_msk;
  787. __be16 src_port;
  788. __be16 src_port_msk;
  789. };
  790. struct mlx4_spec_ipv4 {
  791. __be32 dst_ip;
  792. __be32 dst_ip_msk;
  793. __be32 src_ip;
  794. __be32 src_ip_msk;
  795. };
  796. struct mlx4_spec_ib {
  797. __be32 r_qpn;
  798. __be32 qpn_msk;
  799. u8 dst_gid[16];
  800. u8 dst_gid_msk[16];
  801. };
  802. struct mlx4_spec_list {
  803. struct list_head list;
  804. enum mlx4_net_trans_rule_id id;
  805. union {
  806. struct mlx4_spec_eth eth;
  807. struct mlx4_spec_ib ib;
  808. struct mlx4_spec_ipv4 ipv4;
  809. struct mlx4_spec_tcp_udp tcp_udp;
  810. };
  811. };
  812. enum mlx4_net_trans_hw_rule_queue {
  813. MLX4_NET_TRANS_Q_FIFO,
  814. MLX4_NET_TRANS_Q_LIFO,
  815. };
  816. struct mlx4_net_trans_rule {
  817. struct list_head list;
  818. enum mlx4_net_trans_hw_rule_queue queue_mode;
  819. bool exclusive;
  820. bool allow_loopback;
  821. enum mlx4_net_trans_promisc_mode promisc_mode;
  822. u8 port;
  823. u16 priority;
  824. u32 qpn;
  825. };
  826. int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
  827. enum mlx4_net_trans_promisc_mode mode);
  828. int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
  829. enum mlx4_net_trans_promisc_mode mode);
  830. int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
  831. int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
  832. int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
  833. int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
  834. int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
  835. int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  836. void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  837. int mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
  838. int mlx4_get_eth_qp(struct mlx4_dev *dev, u8 port, u64 mac, int *qpn);
  839. void mlx4_put_eth_qp(struct mlx4_dev *dev, u8 port, u64 mac, int qpn);
  840. void mlx4_set_stats_bitmap(struct mlx4_dev *dev, u64 *stats_bitmap);
  841. int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
  842. u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
  843. int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
  844. u8 promisc);
  845. int mlx4_SET_PORT_PRIO2TC(struct mlx4_dev *dev, u8 port, u8 *prio2tc);
  846. int mlx4_SET_PORT_SCHEDULER(struct mlx4_dev *dev, u8 port, u8 *tc_tx_bw,
  847. u8 *pg, u16 *ratelimit);
  848. int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
  849. int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
  850. void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, int index);
  851. int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
  852. int npages, u64 iova, u32 *lkey, u32 *rkey);
  853. int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
  854. int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
  855. int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
  856. void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
  857. u32 *lkey, u32 *rkey);
  858. int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
  859. int mlx4_SYNC_TPT(struct mlx4_dev *dev);
  860. int mlx4_test_interrupts(struct mlx4_dev *dev);
  861. int mlx4_assign_eq(struct mlx4_dev *dev, char *name, struct cpu_rmap *rmap,
  862. int *vector);
  863. void mlx4_release_eq(struct mlx4_dev *dev, int vec);
  864. int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
  865. int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
  866. int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
  867. void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
  868. int mlx4_flow_attach(struct mlx4_dev *dev,
  869. struct mlx4_net_trans_rule *rule, u64 *reg_id);
  870. int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
  871. void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port,
  872. int i, int val);
  873. int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
  874. int mlx4_is_slave_active(struct mlx4_dev *dev, int slave);
  875. int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port);
  876. int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port);
  877. int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr);
  878. int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port, u8 port_subtype_change);
  879. enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port);
  880. int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave, u8 port, int event, enum slave_port_gen_event *gen_event);
  881. void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid);
  882. __be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave);
  883. #endif /* MLX4_DEVICE_H */