main.c 67 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  5. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. */
  35. #include <linux/module.h>
  36. #include <linux/init.h>
  37. #include <linux/errno.h>
  38. #include <linux/pci.h>
  39. #include <linux/dma-mapping.h>
  40. #include <linux/slab.h>
  41. #include <linux/io-mapping.h>
  42. #include <linux/delay.h>
  43. #include <linux/netdevice.h>
  44. #include <linux/mlx4/device.h>
  45. #include <linux/mlx4/doorbell.h>
  46. #include "mlx4.h"
  47. #include "fw.h"
  48. #include "icm.h"
  49. MODULE_AUTHOR("Roland Dreier");
  50. MODULE_DESCRIPTION("Mellanox ConnectX HCA low-level driver");
  51. MODULE_LICENSE("Dual BSD/GPL");
  52. MODULE_VERSION(DRV_VERSION);
  53. struct workqueue_struct *mlx4_wq;
  54. #ifdef CONFIG_MLX4_DEBUG
  55. int mlx4_debug_level = 0;
  56. module_param_named(debug_level, mlx4_debug_level, int, 0644);
  57. MODULE_PARM_DESC(debug_level, "Enable debug tracing if > 0");
  58. #endif /* CONFIG_MLX4_DEBUG */
  59. #ifdef CONFIG_PCI_MSI
  60. static int msi_x = 1;
  61. module_param(msi_x, int, 0444);
  62. MODULE_PARM_DESC(msi_x, "attempt to use MSI-X if nonzero");
  63. #else /* CONFIG_PCI_MSI */
  64. #define msi_x (0)
  65. #endif /* CONFIG_PCI_MSI */
  66. static int num_vfs;
  67. module_param(num_vfs, int, 0444);
  68. MODULE_PARM_DESC(num_vfs, "enable #num_vfs functions if num_vfs > 0");
  69. static int probe_vf;
  70. module_param(probe_vf, int, 0644);
  71. MODULE_PARM_DESC(probe_vf, "number of vfs to probe by pf driver (num_vfs > 0)");
  72. int mlx4_log_num_mgm_entry_size = 10;
  73. module_param_named(log_num_mgm_entry_size,
  74. mlx4_log_num_mgm_entry_size, int, 0444);
  75. MODULE_PARM_DESC(log_num_mgm_entry_size, "log mgm size, that defines the num"
  76. " of qp per mcg, for example:"
  77. " 10 gives 248.range: 9<="
  78. " log_num_mgm_entry_size <= 12."
  79. " Not in use with device managed"
  80. " flow steering");
  81. static bool enable_64b_cqe_eqe;
  82. module_param(enable_64b_cqe_eqe, bool, 0444);
  83. MODULE_PARM_DESC(enable_64b_cqe_eqe,
  84. "Enable 64 byte CQEs/EQEs when the the FW supports this");
  85. #define HCA_GLOBAL_CAP_MASK 0
  86. #define PF_CONTEXT_BEHAVIOUR_MASK MLX4_FUNC_CAP_64B_EQE_CQE
  87. static char mlx4_version[] =
  88. DRV_NAME ": Mellanox ConnectX core driver v"
  89. DRV_VERSION " (" DRV_RELDATE ")\n";
  90. static struct mlx4_profile default_profile = {
  91. .num_qp = 1 << 18,
  92. .num_srq = 1 << 16,
  93. .rdmarc_per_qp = 1 << 4,
  94. .num_cq = 1 << 16,
  95. .num_mcg = 1 << 13,
  96. .num_mpt = 1 << 19,
  97. .num_mtt = 1 << 20, /* It is really num mtt segements */
  98. };
  99. static int log_num_mac = 7;
  100. module_param_named(log_num_mac, log_num_mac, int, 0444);
  101. MODULE_PARM_DESC(log_num_mac, "Log2 max number of MACs per ETH port (1-7)");
  102. static int log_num_vlan;
  103. module_param_named(log_num_vlan, log_num_vlan, int, 0444);
  104. MODULE_PARM_DESC(log_num_vlan, "Log2 max number of VLANs per ETH port (0-7)");
  105. /* Log2 max number of VLANs per ETH port (0-7) */
  106. #define MLX4_LOG_NUM_VLANS 7
  107. static bool use_prio;
  108. module_param_named(use_prio, use_prio, bool, 0444);
  109. MODULE_PARM_DESC(use_prio, "Enable steering by VLAN priority on ETH ports "
  110. "(0/1, default 0)");
  111. int log_mtts_per_seg = ilog2(MLX4_MTT_ENTRY_PER_SEG);
  112. module_param_named(log_mtts_per_seg, log_mtts_per_seg, int, 0444);
  113. MODULE_PARM_DESC(log_mtts_per_seg, "Log2 number of MTT entries per segment (1-7)");
  114. static int port_type_array[2] = {MLX4_PORT_TYPE_NONE, MLX4_PORT_TYPE_NONE};
  115. static int arr_argc = 2;
  116. module_param_array(port_type_array, int, &arr_argc, 0444);
  117. MODULE_PARM_DESC(port_type_array, "Array of port types: HW_DEFAULT (0) is default "
  118. "1 for IB, 2 for Ethernet");
  119. struct mlx4_port_config {
  120. struct list_head list;
  121. enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
  122. struct pci_dev *pdev;
  123. };
  124. int mlx4_check_port_params(struct mlx4_dev *dev,
  125. enum mlx4_port_type *port_type)
  126. {
  127. int i;
  128. for (i = 0; i < dev->caps.num_ports - 1; i++) {
  129. if (port_type[i] != port_type[i + 1]) {
  130. if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP)) {
  131. mlx4_err(dev, "Only same port types supported "
  132. "on this HCA, aborting.\n");
  133. return -EINVAL;
  134. }
  135. }
  136. }
  137. for (i = 0; i < dev->caps.num_ports; i++) {
  138. if (!(port_type[i] & dev->caps.supported_type[i+1])) {
  139. mlx4_err(dev, "Requested port type for port %d is not "
  140. "supported on this HCA\n", i + 1);
  141. return -EINVAL;
  142. }
  143. }
  144. return 0;
  145. }
  146. static void mlx4_set_port_mask(struct mlx4_dev *dev)
  147. {
  148. int i;
  149. for (i = 1; i <= dev->caps.num_ports; ++i)
  150. dev->caps.port_mask[i] = dev->caps.port_type[i];
  151. }
  152. static int mlx4_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  153. {
  154. int err;
  155. int i;
  156. err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
  157. if (err) {
  158. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  159. return err;
  160. }
  161. if (dev_cap->min_page_sz > PAGE_SIZE) {
  162. mlx4_err(dev, "HCA minimum page size of %d bigger than "
  163. "kernel PAGE_SIZE of %ld, aborting.\n",
  164. dev_cap->min_page_sz, PAGE_SIZE);
  165. return -ENODEV;
  166. }
  167. if (dev_cap->num_ports > MLX4_MAX_PORTS) {
  168. mlx4_err(dev, "HCA has %d ports, but we only support %d, "
  169. "aborting.\n",
  170. dev_cap->num_ports, MLX4_MAX_PORTS);
  171. return -ENODEV;
  172. }
  173. if (dev_cap->uar_size > pci_resource_len(dev->pdev, 2)) {
  174. mlx4_err(dev, "HCA reported UAR size of 0x%x bigger than "
  175. "PCI resource 2 size of 0x%llx, aborting.\n",
  176. dev_cap->uar_size,
  177. (unsigned long long) pci_resource_len(dev->pdev, 2));
  178. return -ENODEV;
  179. }
  180. dev->caps.num_ports = dev_cap->num_ports;
  181. dev->phys_caps.num_phys_eqs = MLX4_MAX_EQ_NUM;
  182. for (i = 1; i <= dev->caps.num_ports; ++i) {
  183. dev->caps.vl_cap[i] = dev_cap->max_vl[i];
  184. dev->caps.ib_mtu_cap[i] = dev_cap->ib_mtu[i];
  185. dev->phys_caps.gid_phys_table_len[i] = dev_cap->max_gids[i];
  186. dev->phys_caps.pkey_phys_table_len[i] = dev_cap->max_pkeys[i];
  187. /* set gid and pkey table operating lengths by default
  188. * to non-sriov values */
  189. dev->caps.gid_table_len[i] = dev_cap->max_gids[i];
  190. dev->caps.pkey_table_len[i] = dev_cap->max_pkeys[i];
  191. dev->caps.port_width_cap[i] = dev_cap->max_port_width[i];
  192. dev->caps.eth_mtu_cap[i] = dev_cap->eth_mtu[i];
  193. dev->caps.def_mac[i] = dev_cap->def_mac[i];
  194. dev->caps.supported_type[i] = dev_cap->supported_port_types[i];
  195. dev->caps.suggested_type[i] = dev_cap->suggested_type[i];
  196. dev->caps.default_sense[i] = dev_cap->default_sense[i];
  197. dev->caps.trans_type[i] = dev_cap->trans_type[i];
  198. dev->caps.vendor_oui[i] = dev_cap->vendor_oui[i];
  199. dev->caps.wavelength[i] = dev_cap->wavelength[i];
  200. dev->caps.trans_code[i] = dev_cap->trans_code[i];
  201. }
  202. dev->caps.uar_page_size = PAGE_SIZE;
  203. dev->caps.num_uars = dev_cap->uar_size / PAGE_SIZE;
  204. dev->caps.local_ca_ack_delay = dev_cap->local_ca_ack_delay;
  205. dev->caps.bf_reg_size = dev_cap->bf_reg_size;
  206. dev->caps.bf_regs_per_page = dev_cap->bf_regs_per_page;
  207. dev->caps.max_sq_sg = dev_cap->max_sq_sg;
  208. dev->caps.max_rq_sg = dev_cap->max_rq_sg;
  209. dev->caps.max_wqes = dev_cap->max_qp_sz;
  210. dev->caps.max_qp_init_rdma = dev_cap->max_requester_per_qp;
  211. dev->caps.max_srq_wqes = dev_cap->max_srq_sz;
  212. dev->caps.max_srq_sge = dev_cap->max_rq_sg - 1;
  213. dev->caps.reserved_srqs = dev_cap->reserved_srqs;
  214. dev->caps.max_sq_desc_sz = dev_cap->max_sq_desc_sz;
  215. dev->caps.max_rq_desc_sz = dev_cap->max_rq_desc_sz;
  216. /*
  217. * Subtract 1 from the limit because we need to allocate a
  218. * spare CQE so the HCA HW can tell the difference between an
  219. * empty CQ and a full CQ.
  220. */
  221. dev->caps.max_cqes = dev_cap->max_cq_sz - 1;
  222. dev->caps.reserved_cqs = dev_cap->reserved_cqs;
  223. dev->caps.reserved_eqs = dev_cap->reserved_eqs;
  224. dev->caps.reserved_mtts = dev_cap->reserved_mtts;
  225. dev->caps.reserved_mrws = dev_cap->reserved_mrws;
  226. /* The first 128 UARs are used for EQ doorbells */
  227. dev->caps.reserved_uars = max_t(int, 128, dev_cap->reserved_uars);
  228. dev->caps.reserved_pds = dev_cap->reserved_pds;
  229. dev->caps.reserved_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
  230. dev_cap->reserved_xrcds : 0;
  231. dev->caps.max_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
  232. dev_cap->max_xrcds : 0;
  233. dev->caps.mtt_entry_sz = dev_cap->mtt_entry_sz;
  234. dev->caps.max_msg_sz = dev_cap->max_msg_sz;
  235. dev->caps.page_size_cap = ~(u32) (dev_cap->min_page_sz - 1);
  236. dev->caps.flags = dev_cap->flags;
  237. dev->caps.flags2 = dev_cap->flags2;
  238. dev->caps.bmme_flags = dev_cap->bmme_flags;
  239. dev->caps.reserved_lkey = dev_cap->reserved_lkey;
  240. dev->caps.stat_rate_support = dev_cap->stat_rate_support;
  241. dev->caps.max_gso_sz = dev_cap->max_gso_sz;
  242. dev->caps.max_rss_tbl_sz = dev_cap->max_rss_tbl_sz;
  243. if (dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_FS_EN) {
  244. dev->caps.steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
  245. dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
  246. dev->caps.fs_log_max_ucast_qp_range_size =
  247. dev_cap->fs_log_max_ucast_qp_range_size;
  248. } else {
  249. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER &&
  250. dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER) {
  251. dev->caps.steering_mode = MLX4_STEERING_MODE_B0;
  252. } else {
  253. dev->caps.steering_mode = MLX4_STEERING_MODE_A0;
  254. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER ||
  255. dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
  256. mlx4_warn(dev, "Must have UC_STEER and MC_STEER flags "
  257. "set to use B0 steering. Falling back to A0 steering mode.\n");
  258. }
  259. dev->caps.num_qp_per_mgm = mlx4_get_qp_per_mgm(dev);
  260. }
  261. mlx4_dbg(dev, "Steering mode is: %s\n",
  262. mlx4_steering_mode_str(dev->caps.steering_mode));
  263. /* Sense port always allowed on supported devices for ConnectX-1 and -2 */
  264. if (mlx4_priv(dev)->pci_dev_data & MLX4_PCI_DEV_FORCE_SENSE_PORT)
  265. dev->caps.flags |= MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
  266. /* Don't do sense port on multifunction devices (for now at least) */
  267. if (mlx4_is_mfunc(dev))
  268. dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
  269. dev->caps.log_num_macs = log_num_mac;
  270. dev->caps.log_num_vlans = MLX4_LOG_NUM_VLANS;
  271. dev->caps.log_num_prios = use_prio ? 3 : 0;
  272. for (i = 1; i <= dev->caps.num_ports; ++i) {
  273. dev->caps.port_type[i] = MLX4_PORT_TYPE_NONE;
  274. if (dev->caps.supported_type[i]) {
  275. /* if only ETH is supported - assign ETH */
  276. if (dev->caps.supported_type[i] == MLX4_PORT_TYPE_ETH)
  277. dev->caps.port_type[i] = MLX4_PORT_TYPE_ETH;
  278. /* if only IB is supported, assign IB */
  279. else if (dev->caps.supported_type[i] ==
  280. MLX4_PORT_TYPE_IB)
  281. dev->caps.port_type[i] = MLX4_PORT_TYPE_IB;
  282. else {
  283. /* if IB and ETH are supported, we set the port
  284. * type according to user selection of port type;
  285. * if user selected none, take the FW hint */
  286. if (port_type_array[i - 1] == MLX4_PORT_TYPE_NONE)
  287. dev->caps.port_type[i] = dev->caps.suggested_type[i] ?
  288. MLX4_PORT_TYPE_ETH : MLX4_PORT_TYPE_IB;
  289. else
  290. dev->caps.port_type[i] = port_type_array[i - 1];
  291. }
  292. }
  293. /*
  294. * Link sensing is allowed on the port if 3 conditions are true:
  295. * 1. Both protocols are supported on the port.
  296. * 2. Different types are supported on the port
  297. * 3. FW declared that it supports link sensing
  298. */
  299. mlx4_priv(dev)->sense.sense_allowed[i] =
  300. ((dev->caps.supported_type[i] == MLX4_PORT_TYPE_AUTO) &&
  301. (dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
  302. (dev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT));
  303. /*
  304. * If "default_sense" bit is set, we move the port to "AUTO" mode
  305. * and perform sense_port FW command to try and set the correct
  306. * port type from beginning
  307. */
  308. if (mlx4_priv(dev)->sense.sense_allowed[i] && dev->caps.default_sense[i]) {
  309. enum mlx4_port_type sensed_port = MLX4_PORT_TYPE_NONE;
  310. dev->caps.possible_type[i] = MLX4_PORT_TYPE_AUTO;
  311. mlx4_SENSE_PORT(dev, i, &sensed_port);
  312. if (sensed_port != MLX4_PORT_TYPE_NONE)
  313. dev->caps.port_type[i] = sensed_port;
  314. } else {
  315. dev->caps.possible_type[i] = dev->caps.port_type[i];
  316. }
  317. if (dev->caps.log_num_macs > dev_cap->log_max_macs[i]) {
  318. dev->caps.log_num_macs = dev_cap->log_max_macs[i];
  319. mlx4_warn(dev, "Requested number of MACs is too much "
  320. "for port %d, reducing to %d.\n",
  321. i, 1 << dev->caps.log_num_macs);
  322. }
  323. if (dev->caps.log_num_vlans > dev_cap->log_max_vlans[i]) {
  324. dev->caps.log_num_vlans = dev_cap->log_max_vlans[i];
  325. mlx4_warn(dev, "Requested number of VLANs is too much "
  326. "for port %d, reducing to %d.\n",
  327. i, 1 << dev->caps.log_num_vlans);
  328. }
  329. }
  330. dev->caps.max_counters = 1 << ilog2(dev_cap->max_counters);
  331. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] = dev_cap->reserved_qps;
  332. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] =
  333. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] =
  334. (1 << dev->caps.log_num_macs) *
  335. (1 << dev->caps.log_num_vlans) *
  336. (1 << dev->caps.log_num_prios) *
  337. dev->caps.num_ports;
  338. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH] = MLX4_NUM_FEXCH;
  339. dev->caps.reserved_qps = dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] +
  340. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] +
  341. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] +
  342. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH];
  343. dev->caps.sqp_demux = (mlx4_is_master(dev)) ? MLX4_MAX_NUM_SLAVES : 0;
  344. if (!enable_64b_cqe_eqe) {
  345. if (dev_cap->flags &
  346. (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) {
  347. mlx4_warn(dev, "64B EQEs/CQEs supported by the device but not enabled\n");
  348. dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_CQE;
  349. dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_EQE;
  350. }
  351. }
  352. if ((dev_cap->flags &
  353. (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) &&
  354. mlx4_is_master(dev))
  355. dev->caps.function_caps |= MLX4_FUNC_CAP_64B_EQE_CQE;
  356. return 0;
  357. }
  358. /*The function checks if there are live vf, return the num of them*/
  359. static int mlx4_how_many_lives_vf(struct mlx4_dev *dev)
  360. {
  361. struct mlx4_priv *priv = mlx4_priv(dev);
  362. struct mlx4_slave_state *s_state;
  363. int i;
  364. int ret = 0;
  365. for (i = 1/*the ppf is 0*/; i < dev->num_slaves; ++i) {
  366. s_state = &priv->mfunc.master.slave_state[i];
  367. if (s_state->active && s_state->last_cmd !=
  368. MLX4_COMM_CMD_RESET) {
  369. mlx4_warn(dev, "%s: slave: %d is still active\n",
  370. __func__, i);
  371. ret++;
  372. }
  373. }
  374. return ret;
  375. }
  376. int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey)
  377. {
  378. u32 qk = MLX4_RESERVED_QKEY_BASE;
  379. if (qpn >= dev->phys_caps.base_tunnel_sqpn + 8 * MLX4_MFUNC_MAX ||
  380. qpn < dev->phys_caps.base_proxy_sqpn)
  381. return -EINVAL;
  382. if (qpn >= dev->phys_caps.base_tunnel_sqpn)
  383. /* tunnel qp */
  384. qk += qpn - dev->phys_caps.base_tunnel_sqpn;
  385. else
  386. qk += qpn - dev->phys_caps.base_proxy_sqpn;
  387. *qkey = qk;
  388. return 0;
  389. }
  390. EXPORT_SYMBOL(mlx4_get_parav_qkey);
  391. void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port, int i, int val)
  392. {
  393. struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
  394. if (!mlx4_is_master(dev))
  395. return;
  396. priv->virt2phys_pkey[slave][port - 1][i] = val;
  397. }
  398. EXPORT_SYMBOL(mlx4_sync_pkey_table);
  399. void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid)
  400. {
  401. struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
  402. if (!mlx4_is_master(dev))
  403. return;
  404. priv->slave_node_guids[slave] = guid;
  405. }
  406. EXPORT_SYMBOL(mlx4_put_slave_node_guid);
  407. __be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave)
  408. {
  409. struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
  410. if (!mlx4_is_master(dev))
  411. return 0;
  412. return priv->slave_node_guids[slave];
  413. }
  414. EXPORT_SYMBOL(mlx4_get_slave_node_guid);
  415. int mlx4_is_slave_active(struct mlx4_dev *dev, int slave)
  416. {
  417. struct mlx4_priv *priv = mlx4_priv(dev);
  418. struct mlx4_slave_state *s_slave;
  419. if (!mlx4_is_master(dev))
  420. return 0;
  421. s_slave = &priv->mfunc.master.slave_state[slave];
  422. return !!s_slave->active;
  423. }
  424. EXPORT_SYMBOL(mlx4_is_slave_active);
  425. static int mlx4_slave_cap(struct mlx4_dev *dev)
  426. {
  427. int err;
  428. u32 page_size;
  429. struct mlx4_dev_cap dev_cap;
  430. struct mlx4_func_cap func_cap;
  431. struct mlx4_init_hca_param hca_param;
  432. int i;
  433. memset(&hca_param, 0, sizeof(hca_param));
  434. err = mlx4_QUERY_HCA(dev, &hca_param);
  435. if (err) {
  436. mlx4_err(dev, "QUERY_HCA command failed, aborting.\n");
  437. return err;
  438. }
  439. /*fail if the hca has an unknown capability */
  440. if ((hca_param.global_caps | HCA_GLOBAL_CAP_MASK) !=
  441. HCA_GLOBAL_CAP_MASK) {
  442. mlx4_err(dev, "Unknown hca global capabilities\n");
  443. return -ENOSYS;
  444. }
  445. mlx4_log_num_mgm_entry_size = hca_param.log_mc_entry_sz;
  446. memset(&dev_cap, 0, sizeof(dev_cap));
  447. dev->caps.max_qp_dest_rdma = 1 << hca_param.log_rd_per_qp;
  448. err = mlx4_dev_cap(dev, &dev_cap);
  449. if (err) {
  450. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  451. return err;
  452. }
  453. err = mlx4_QUERY_FW(dev);
  454. if (err)
  455. mlx4_err(dev, "QUERY_FW command failed: could not get FW version.\n");
  456. page_size = ~dev->caps.page_size_cap + 1;
  457. mlx4_warn(dev, "HCA minimum page size:%d\n", page_size);
  458. if (page_size > PAGE_SIZE) {
  459. mlx4_err(dev, "HCA minimum page size of %d bigger than "
  460. "kernel PAGE_SIZE of %ld, aborting.\n",
  461. page_size, PAGE_SIZE);
  462. return -ENODEV;
  463. }
  464. /* slave gets uar page size from QUERY_HCA fw command */
  465. dev->caps.uar_page_size = 1 << (hca_param.uar_page_sz + 12);
  466. /* TODO: relax this assumption */
  467. if (dev->caps.uar_page_size != PAGE_SIZE) {
  468. mlx4_err(dev, "UAR size:%d != kernel PAGE_SIZE of %ld\n",
  469. dev->caps.uar_page_size, PAGE_SIZE);
  470. return -ENODEV;
  471. }
  472. memset(&func_cap, 0, sizeof(func_cap));
  473. err = mlx4_QUERY_FUNC_CAP(dev, 0, &func_cap);
  474. if (err) {
  475. mlx4_err(dev, "QUERY_FUNC_CAP general command failed, aborting (%d).\n",
  476. err);
  477. return err;
  478. }
  479. if ((func_cap.pf_context_behaviour | PF_CONTEXT_BEHAVIOUR_MASK) !=
  480. PF_CONTEXT_BEHAVIOUR_MASK) {
  481. mlx4_err(dev, "Unknown pf context behaviour\n");
  482. return -ENOSYS;
  483. }
  484. dev->caps.num_ports = func_cap.num_ports;
  485. dev->caps.num_qps = func_cap.qp_quota;
  486. dev->caps.num_srqs = func_cap.srq_quota;
  487. dev->caps.num_cqs = func_cap.cq_quota;
  488. dev->caps.num_eqs = func_cap.max_eq;
  489. dev->caps.reserved_eqs = func_cap.reserved_eq;
  490. dev->caps.num_mpts = func_cap.mpt_quota;
  491. dev->caps.num_mtts = func_cap.mtt_quota;
  492. dev->caps.num_pds = MLX4_NUM_PDS;
  493. dev->caps.num_mgms = 0;
  494. dev->caps.num_amgms = 0;
  495. if (dev->caps.num_ports > MLX4_MAX_PORTS) {
  496. mlx4_err(dev, "HCA has %d ports, but we only support %d, "
  497. "aborting.\n", dev->caps.num_ports, MLX4_MAX_PORTS);
  498. return -ENODEV;
  499. }
  500. dev->caps.qp0_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
  501. dev->caps.qp0_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
  502. dev->caps.qp1_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
  503. dev->caps.qp1_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
  504. if (!dev->caps.qp0_tunnel || !dev->caps.qp0_proxy ||
  505. !dev->caps.qp1_tunnel || !dev->caps.qp1_proxy) {
  506. err = -ENOMEM;
  507. goto err_mem;
  508. }
  509. for (i = 1; i <= dev->caps.num_ports; ++i) {
  510. err = mlx4_QUERY_FUNC_CAP(dev, (u32) i, &func_cap);
  511. if (err) {
  512. mlx4_err(dev, "QUERY_FUNC_CAP port command failed for"
  513. " port %d, aborting (%d).\n", i, err);
  514. goto err_mem;
  515. }
  516. dev->caps.qp0_tunnel[i - 1] = func_cap.qp0_tunnel_qpn;
  517. dev->caps.qp0_proxy[i - 1] = func_cap.qp0_proxy_qpn;
  518. dev->caps.qp1_tunnel[i - 1] = func_cap.qp1_tunnel_qpn;
  519. dev->caps.qp1_proxy[i - 1] = func_cap.qp1_proxy_qpn;
  520. dev->caps.port_mask[i] = dev->caps.port_type[i];
  521. if (mlx4_get_slave_pkey_gid_tbl_len(dev, i,
  522. &dev->caps.gid_table_len[i],
  523. &dev->caps.pkey_table_len[i]))
  524. goto err_mem;
  525. }
  526. if (dev->caps.uar_page_size * (dev->caps.num_uars -
  527. dev->caps.reserved_uars) >
  528. pci_resource_len(dev->pdev, 2)) {
  529. mlx4_err(dev, "HCA reported UAR region size of 0x%x bigger than "
  530. "PCI resource 2 size of 0x%llx, aborting.\n",
  531. dev->caps.uar_page_size * dev->caps.num_uars,
  532. (unsigned long long) pci_resource_len(dev->pdev, 2));
  533. goto err_mem;
  534. }
  535. if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_64B_EQE_ENABLED) {
  536. dev->caps.eqe_size = 64;
  537. dev->caps.eqe_factor = 1;
  538. } else {
  539. dev->caps.eqe_size = 32;
  540. dev->caps.eqe_factor = 0;
  541. }
  542. if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_64B_CQE_ENABLED) {
  543. dev->caps.cqe_size = 64;
  544. dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_64B_CQE;
  545. } else {
  546. dev->caps.cqe_size = 32;
  547. }
  548. return 0;
  549. err_mem:
  550. kfree(dev->caps.qp0_tunnel);
  551. kfree(dev->caps.qp0_proxy);
  552. kfree(dev->caps.qp1_tunnel);
  553. kfree(dev->caps.qp1_proxy);
  554. dev->caps.qp0_tunnel = dev->caps.qp0_proxy =
  555. dev->caps.qp1_tunnel = dev->caps.qp1_proxy = NULL;
  556. return err;
  557. }
  558. /*
  559. * Change the port configuration of the device.
  560. * Every user of this function must hold the port mutex.
  561. */
  562. int mlx4_change_port_types(struct mlx4_dev *dev,
  563. enum mlx4_port_type *port_types)
  564. {
  565. int err = 0;
  566. int change = 0;
  567. int port;
  568. for (port = 0; port < dev->caps.num_ports; port++) {
  569. /* Change the port type only if the new type is different
  570. * from the current, and not set to Auto */
  571. if (port_types[port] != dev->caps.port_type[port + 1])
  572. change = 1;
  573. }
  574. if (change) {
  575. mlx4_unregister_device(dev);
  576. for (port = 1; port <= dev->caps.num_ports; port++) {
  577. mlx4_CLOSE_PORT(dev, port);
  578. dev->caps.port_type[port] = port_types[port - 1];
  579. err = mlx4_SET_PORT(dev, port, -1);
  580. if (err) {
  581. mlx4_err(dev, "Failed to set port %d, "
  582. "aborting\n", port);
  583. goto out;
  584. }
  585. }
  586. mlx4_set_port_mask(dev);
  587. err = mlx4_register_device(dev);
  588. }
  589. out:
  590. return err;
  591. }
  592. static ssize_t show_port_type(struct device *dev,
  593. struct device_attribute *attr,
  594. char *buf)
  595. {
  596. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  597. port_attr);
  598. struct mlx4_dev *mdev = info->dev;
  599. char type[8];
  600. sprintf(type, "%s",
  601. (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_IB) ?
  602. "ib" : "eth");
  603. if (mdev->caps.possible_type[info->port] == MLX4_PORT_TYPE_AUTO)
  604. sprintf(buf, "auto (%s)\n", type);
  605. else
  606. sprintf(buf, "%s\n", type);
  607. return strlen(buf);
  608. }
  609. static ssize_t set_port_type(struct device *dev,
  610. struct device_attribute *attr,
  611. const char *buf, size_t count)
  612. {
  613. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  614. port_attr);
  615. struct mlx4_dev *mdev = info->dev;
  616. struct mlx4_priv *priv = mlx4_priv(mdev);
  617. enum mlx4_port_type types[MLX4_MAX_PORTS];
  618. enum mlx4_port_type new_types[MLX4_MAX_PORTS];
  619. int i;
  620. int err = 0;
  621. if (!strcmp(buf, "ib\n"))
  622. info->tmp_type = MLX4_PORT_TYPE_IB;
  623. else if (!strcmp(buf, "eth\n"))
  624. info->tmp_type = MLX4_PORT_TYPE_ETH;
  625. else if (!strcmp(buf, "auto\n"))
  626. info->tmp_type = MLX4_PORT_TYPE_AUTO;
  627. else {
  628. mlx4_err(mdev, "%s is not supported port type\n", buf);
  629. return -EINVAL;
  630. }
  631. mlx4_stop_sense(mdev);
  632. mutex_lock(&priv->port_mutex);
  633. /* Possible type is always the one that was delivered */
  634. mdev->caps.possible_type[info->port] = info->tmp_type;
  635. for (i = 0; i < mdev->caps.num_ports; i++) {
  636. types[i] = priv->port[i+1].tmp_type ? priv->port[i+1].tmp_type :
  637. mdev->caps.possible_type[i+1];
  638. if (types[i] == MLX4_PORT_TYPE_AUTO)
  639. types[i] = mdev->caps.port_type[i+1];
  640. }
  641. if (!(mdev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
  642. !(mdev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT)) {
  643. for (i = 1; i <= mdev->caps.num_ports; i++) {
  644. if (mdev->caps.possible_type[i] == MLX4_PORT_TYPE_AUTO) {
  645. mdev->caps.possible_type[i] = mdev->caps.port_type[i];
  646. err = -EINVAL;
  647. }
  648. }
  649. }
  650. if (err) {
  651. mlx4_err(mdev, "Auto sensing is not supported on this HCA. "
  652. "Set only 'eth' or 'ib' for both ports "
  653. "(should be the same)\n");
  654. goto out;
  655. }
  656. mlx4_do_sense_ports(mdev, new_types, types);
  657. err = mlx4_check_port_params(mdev, new_types);
  658. if (err)
  659. goto out;
  660. /* We are about to apply the changes after the configuration
  661. * was verified, no need to remember the temporary types
  662. * any more */
  663. for (i = 0; i < mdev->caps.num_ports; i++)
  664. priv->port[i + 1].tmp_type = 0;
  665. err = mlx4_change_port_types(mdev, new_types);
  666. out:
  667. mlx4_start_sense(mdev);
  668. mutex_unlock(&priv->port_mutex);
  669. return err ? err : count;
  670. }
  671. enum ibta_mtu {
  672. IB_MTU_256 = 1,
  673. IB_MTU_512 = 2,
  674. IB_MTU_1024 = 3,
  675. IB_MTU_2048 = 4,
  676. IB_MTU_4096 = 5
  677. };
  678. static inline int int_to_ibta_mtu(int mtu)
  679. {
  680. switch (mtu) {
  681. case 256: return IB_MTU_256;
  682. case 512: return IB_MTU_512;
  683. case 1024: return IB_MTU_1024;
  684. case 2048: return IB_MTU_2048;
  685. case 4096: return IB_MTU_4096;
  686. default: return -1;
  687. }
  688. }
  689. static inline int ibta_mtu_to_int(enum ibta_mtu mtu)
  690. {
  691. switch (mtu) {
  692. case IB_MTU_256: return 256;
  693. case IB_MTU_512: return 512;
  694. case IB_MTU_1024: return 1024;
  695. case IB_MTU_2048: return 2048;
  696. case IB_MTU_4096: return 4096;
  697. default: return -1;
  698. }
  699. }
  700. static ssize_t show_port_ib_mtu(struct device *dev,
  701. struct device_attribute *attr,
  702. char *buf)
  703. {
  704. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  705. port_mtu_attr);
  706. struct mlx4_dev *mdev = info->dev;
  707. if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH)
  708. mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
  709. sprintf(buf, "%d\n",
  710. ibta_mtu_to_int(mdev->caps.port_ib_mtu[info->port]));
  711. return strlen(buf);
  712. }
  713. static ssize_t set_port_ib_mtu(struct device *dev,
  714. struct device_attribute *attr,
  715. const char *buf, size_t count)
  716. {
  717. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  718. port_mtu_attr);
  719. struct mlx4_dev *mdev = info->dev;
  720. struct mlx4_priv *priv = mlx4_priv(mdev);
  721. int err, port, mtu, ibta_mtu = -1;
  722. if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH) {
  723. mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
  724. return -EINVAL;
  725. }
  726. err = sscanf(buf, "%d", &mtu);
  727. if (err > 0)
  728. ibta_mtu = int_to_ibta_mtu(mtu);
  729. if (err <= 0 || ibta_mtu < 0) {
  730. mlx4_err(mdev, "%s is invalid IBTA mtu\n", buf);
  731. return -EINVAL;
  732. }
  733. mdev->caps.port_ib_mtu[info->port] = ibta_mtu;
  734. mlx4_stop_sense(mdev);
  735. mutex_lock(&priv->port_mutex);
  736. mlx4_unregister_device(mdev);
  737. for (port = 1; port <= mdev->caps.num_ports; port++) {
  738. mlx4_CLOSE_PORT(mdev, port);
  739. err = mlx4_SET_PORT(mdev, port, -1);
  740. if (err) {
  741. mlx4_err(mdev, "Failed to set port %d, "
  742. "aborting\n", port);
  743. goto err_set_port;
  744. }
  745. }
  746. err = mlx4_register_device(mdev);
  747. err_set_port:
  748. mutex_unlock(&priv->port_mutex);
  749. mlx4_start_sense(mdev);
  750. return err ? err : count;
  751. }
  752. static int mlx4_load_fw(struct mlx4_dev *dev)
  753. {
  754. struct mlx4_priv *priv = mlx4_priv(dev);
  755. int err;
  756. priv->fw.fw_icm = mlx4_alloc_icm(dev, priv->fw.fw_pages,
  757. GFP_HIGHUSER | __GFP_NOWARN, 0);
  758. if (!priv->fw.fw_icm) {
  759. mlx4_err(dev, "Couldn't allocate FW area, aborting.\n");
  760. return -ENOMEM;
  761. }
  762. err = mlx4_MAP_FA(dev, priv->fw.fw_icm);
  763. if (err) {
  764. mlx4_err(dev, "MAP_FA command failed, aborting.\n");
  765. goto err_free;
  766. }
  767. err = mlx4_RUN_FW(dev);
  768. if (err) {
  769. mlx4_err(dev, "RUN_FW command failed, aborting.\n");
  770. goto err_unmap_fa;
  771. }
  772. return 0;
  773. err_unmap_fa:
  774. mlx4_UNMAP_FA(dev);
  775. err_free:
  776. mlx4_free_icm(dev, priv->fw.fw_icm, 0);
  777. return err;
  778. }
  779. static int mlx4_init_cmpt_table(struct mlx4_dev *dev, u64 cmpt_base,
  780. int cmpt_entry_sz)
  781. {
  782. struct mlx4_priv *priv = mlx4_priv(dev);
  783. int err;
  784. int num_eqs;
  785. err = mlx4_init_icm_table(dev, &priv->qp_table.cmpt_table,
  786. cmpt_base +
  787. ((u64) (MLX4_CMPT_TYPE_QP *
  788. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  789. cmpt_entry_sz, dev->caps.num_qps,
  790. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  791. 0, 0);
  792. if (err)
  793. goto err;
  794. err = mlx4_init_icm_table(dev, &priv->srq_table.cmpt_table,
  795. cmpt_base +
  796. ((u64) (MLX4_CMPT_TYPE_SRQ *
  797. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  798. cmpt_entry_sz, dev->caps.num_srqs,
  799. dev->caps.reserved_srqs, 0, 0);
  800. if (err)
  801. goto err_qp;
  802. err = mlx4_init_icm_table(dev, &priv->cq_table.cmpt_table,
  803. cmpt_base +
  804. ((u64) (MLX4_CMPT_TYPE_CQ *
  805. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  806. cmpt_entry_sz, dev->caps.num_cqs,
  807. dev->caps.reserved_cqs, 0, 0);
  808. if (err)
  809. goto err_srq;
  810. num_eqs = (mlx4_is_master(dev)) ? dev->phys_caps.num_phys_eqs :
  811. dev->caps.num_eqs;
  812. err = mlx4_init_icm_table(dev, &priv->eq_table.cmpt_table,
  813. cmpt_base +
  814. ((u64) (MLX4_CMPT_TYPE_EQ *
  815. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  816. cmpt_entry_sz, num_eqs, num_eqs, 0, 0);
  817. if (err)
  818. goto err_cq;
  819. return 0;
  820. err_cq:
  821. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  822. err_srq:
  823. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  824. err_qp:
  825. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  826. err:
  827. return err;
  828. }
  829. static int mlx4_init_icm(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap,
  830. struct mlx4_init_hca_param *init_hca, u64 icm_size)
  831. {
  832. struct mlx4_priv *priv = mlx4_priv(dev);
  833. u64 aux_pages;
  834. int num_eqs;
  835. int err;
  836. err = mlx4_SET_ICM_SIZE(dev, icm_size, &aux_pages);
  837. if (err) {
  838. mlx4_err(dev, "SET_ICM_SIZE command failed, aborting.\n");
  839. return err;
  840. }
  841. mlx4_dbg(dev, "%lld KB of HCA context requires %lld KB aux memory.\n",
  842. (unsigned long long) icm_size >> 10,
  843. (unsigned long long) aux_pages << 2);
  844. priv->fw.aux_icm = mlx4_alloc_icm(dev, aux_pages,
  845. GFP_HIGHUSER | __GFP_NOWARN, 0);
  846. if (!priv->fw.aux_icm) {
  847. mlx4_err(dev, "Couldn't allocate aux memory, aborting.\n");
  848. return -ENOMEM;
  849. }
  850. err = mlx4_MAP_ICM_AUX(dev, priv->fw.aux_icm);
  851. if (err) {
  852. mlx4_err(dev, "MAP_ICM_AUX command failed, aborting.\n");
  853. goto err_free_aux;
  854. }
  855. err = mlx4_init_cmpt_table(dev, init_hca->cmpt_base, dev_cap->cmpt_entry_sz);
  856. if (err) {
  857. mlx4_err(dev, "Failed to map cMPT context memory, aborting.\n");
  858. goto err_unmap_aux;
  859. }
  860. num_eqs = (mlx4_is_master(dev)) ? dev->phys_caps.num_phys_eqs :
  861. dev->caps.num_eqs;
  862. err = mlx4_init_icm_table(dev, &priv->eq_table.table,
  863. init_hca->eqc_base, dev_cap->eqc_entry_sz,
  864. num_eqs, num_eqs, 0, 0);
  865. if (err) {
  866. mlx4_err(dev, "Failed to map EQ context memory, aborting.\n");
  867. goto err_unmap_cmpt;
  868. }
  869. /*
  870. * Reserved MTT entries must be aligned up to a cacheline
  871. * boundary, since the FW will write to them, while the driver
  872. * writes to all other MTT entries. (The variable
  873. * dev->caps.mtt_entry_sz below is really the MTT segment
  874. * size, not the raw entry size)
  875. */
  876. dev->caps.reserved_mtts =
  877. ALIGN(dev->caps.reserved_mtts * dev->caps.mtt_entry_sz,
  878. dma_get_cache_alignment()) / dev->caps.mtt_entry_sz;
  879. err = mlx4_init_icm_table(dev, &priv->mr_table.mtt_table,
  880. init_hca->mtt_base,
  881. dev->caps.mtt_entry_sz,
  882. dev->caps.num_mtts,
  883. dev->caps.reserved_mtts, 1, 0);
  884. if (err) {
  885. mlx4_err(dev, "Failed to map MTT context memory, aborting.\n");
  886. goto err_unmap_eq;
  887. }
  888. err = mlx4_init_icm_table(dev, &priv->mr_table.dmpt_table,
  889. init_hca->dmpt_base,
  890. dev_cap->dmpt_entry_sz,
  891. dev->caps.num_mpts,
  892. dev->caps.reserved_mrws, 1, 1);
  893. if (err) {
  894. mlx4_err(dev, "Failed to map dMPT context memory, aborting.\n");
  895. goto err_unmap_mtt;
  896. }
  897. err = mlx4_init_icm_table(dev, &priv->qp_table.qp_table,
  898. init_hca->qpc_base,
  899. dev_cap->qpc_entry_sz,
  900. dev->caps.num_qps,
  901. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  902. 0, 0);
  903. if (err) {
  904. mlx4_err(dev, "Failed to map QP context memory, aborting.\n");
  905. goto err_unmap_dmpt;
  906. }
  907. err = mlx4_init_icm_table(dev, &priv->qp_table.auxc_table,
  908. init_hca->auxc_base,
  909. dev_cap->aux_entry_sz,
  910. dev->caps.num_qps,
  911. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  912. 0, 0);
  913. if (err) {
  914. mlx4_err(dev, "Failed to map AUXC context memory, aborting.\n");
  915. goto err_unmap_qp;
  916. }
  917. err = mlx4_init_icm_table(dev, &priv->qp_table.altc_table,
  918. init_hca->altc_base,
  919. dev_cap->altc_entry_sz,
  920. dev->caps.num_qps,
  921. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  922. 0, 0);
  923. if (err) {
  924. mlx4_err(dev, "Failed to map ALTC context memory, aborting.\n");
  925. goto err_unmap_auxc;
  926. }
  927. err = mlx4_init_icm_table(dev, &priv->qp_table.rdmarc_table,
  928. init_hca->rdmarc_base,
  929. dev_cap->rdmarc_entry_sz << priv->qp_table.rdmarc_shift,
  930. dev->caps.num_qps,
  931. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  932. 0, 0);
  933. if (err) {
  934. mlx4_err(dev, "Failed to map RDMARC context memory, aborting\n");
  935. goto err_unmap_altc;
  936. }
  937. err = mlx4_init_icm_table(dev, &priv->cq_table.table,
  938. init_hca->cqc_base,
  939. dev_cap->cqc_entry_sz,
  940. dev->caps.num_cqs,
  941. dev->caps.reserved_cqs, 0, 0);
  942. if (err) {
  943. mlx4_err(dev, "Failed to map CQ context memory, aborting.\n");
  944. goto err_unmap_rdmarc;
  945. }
  946. err = mlx4_init_icm_table(dev, &priv->srq_table.table,
  947. init_hca->srqc_base,
  948. dev_cap->srq_entry_sz,
  949. dev->caps.num_srqs,
  950. dev->caps.reserved_srqs, 0, 0);
  951. if (err) {
  952. mlx4_err(dev, "Failed to map SRQ context memory, aborting.\n");
  953. goto err_unmap_cq;
  954. }
  955. /*
  956. * For flow steering device managed mode it is required to use
  957. * mlx4_init_icm_table. For B0 steering mode it's not strictly
  958. * required, but for simplicity just map the whole multicast
  959. * group table now. The table isn't very big and it's a lot
  960. * easier than trying to track ref counts.
  961. */
  962. err = mlx4_init_icm_table(dev, &priv->mcg_table.table,
  963. init_hca->mc_base,
  964. mlx4_get_mgm_entry_size(dev),
  965. dev->caps.num_mgms + dev->caps.num_amgms,
  966. dev->caps.num_mgms + dev->caps.num_amgms,
  967. 0, 0);
  968. if (err) {
  969. mlx4_err(dev, "Failed to map MCG context memory, aborting.\n");
  970. goto err_unmap_srq;
  971. }
  972. return 0;
  973. err_unmap_srq:
  974. mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
  975. err_unmap_cq:
  976. mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
  977. err_unmap_rdmarc:
  978. mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
  979. err_unmap_altc:
  980. mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
  981. err_unmap_auxc:
  982. mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
  983. err_unmap_qp:
  984. mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
  985. err_unmap_dmpt:
  986. mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
  987. err_unmap_mtt:
  988. mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
  989. err_unmap_eq:
  990. mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
  991. err_unmap_cmpt:
  992. mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
  993. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  994. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  995. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  996. err_unmap_aux:
  997. mlx4_UNMAP_ICM_AUX(dev);
  998. err_free_aux:
  999. mlx4_free_icm(dev, priv->fw.aux_icm, 0);
  1000. return err;
  1001. }
  1002. static void mlx4_free_icms(struct mlx4_dev *dev)
  1003. {
  1004. struct mlx4_priv *priv = mlx4_priv(dev);
  1005. mlx4_cleanup_icm_table(dev, &priv->mcg_table.table);
  1006. mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
  1007. mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
  1008. mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
  1009. mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
  1010. mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
  1011. mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
  1012. mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
  1013. mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
  1014. mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
  1015. mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
  1016. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  1017. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  1018. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  1019. mlx4_UNMAP_ICM_AUX(dev);
  1020. mlx4_free_icm(dev, priv->fw.aux_icm, 0);
  1021. }
  1022. static void mlx4_slave_exit(struct mlx4_dev *dev)
  1023. {
  1024. struct mlx4_priv *priv = mlx4_priv(dev);
  1025. mutex_lock(&priv->cmd.slave_cmd_mutex);
  1026. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, MLX4_COMM_TIME))
  1027. mlx4_warn(dev, "Failed to close slave function.\n");
  1028. mutex_unlock(&priv->cmd.slave_cmd_mutex);
  1029. }
  1030. static int map_bf_area(struct mlx4_dev *dev)
  1031. {
  1032. struct mlx4_priv *priv = mlx4_priv(dev);
  1033. resource_size_t bf_start;
  1034. resource_size_t bf_len;
  1035. int err = 0;
  1036. if (!dev->caps.bf_reg_size)
  1037. return -ENXIO;
  1038. bf_start = pci_resource_start(dev->pdev, 2) +
  1039. (dev->caps.num_uars << PAGE_SHIFT);
  1040. bf_len = pci_resource_len(dev->pdev, 2) -
  1041. (dev->caps.num_uars << PAGE_SHIFT);
  1042. priv->bf_mapping = io_mapping_create_wc(bf_start, bf_len);
  1043. if (!priv->bf_mapping)
  1044. err = -ENOMEM;
  1045. return err;
  1046. }
  1047. static void unmap_bf_area(struct mlx4_dev *dev)
  1048. {
  1049. if (mlx4_priv(dev)->bf_mapping)
  1050. io_mapping_free(mlx4_priv(dev)->bf_mapping);
  1051. }
  1052. static void mlx4_close_hca(struct mlx4_dev *dev)
  1053. {
  1054. unmap_bf_area(dev);
  1055. if (mlx4_is_slave(dev))
  1056. mlx4_slave_exit(dev);
  1057. else {
  1058. mlx4_CLOSE_HCA(dev, 0);
  1059. mlx4_free_icms(dev);
  1060. mlx4_UNMAP_FA(dev);
  1061. mlx4_free_icm(dev, mlx4_priv(dev)->fw.fw_icm, 0);
  1062. }
  1063. }
  1064. static int mlx4_init_slave(struct mlx4_dev *dev)
  1065. {
  1066. struct mlx4_priv *priv = mlx4_priv(dev);
  1067. u64 dma = (u64) priv->mfunc.vhcr_dma;
  1068. int num_of_reset_retries = NUM_OF_RESET_RETRIES;
  1069. int ret_from_reset = 0;
  1070. u32 slave_read;
  1071. u32 cmd_channel_ver;
  1072. mutex_lock(&priv->cmd.slave_cmd_mutex);
  1073. priv->cmd.max_cmds = 1;
  1074. mlx4_warn(dev, "Sending reset\n");
  1075. ret_from_reset = mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0,
  1076. MLX4_COMM_TIME);
  1077. /* if we are in the middle of flr the slave will try
  1078. * NUM_OF_RESET_RETRIES times before leaving.*/
  1079. if (ret_from_reset) {
  1080. if (MLX4_DELAY_RESET_SLAVE == ret_from_reset) {
  1081. msleep(SLEEP_TIME_IN_RESET);
  1082. while (ret_from_reset && num_of_reset_retries) {
  1083. mlx4_warn(dev, "slave is currently in the"
  1084. "middle of FLR. retrying..."
  1085. "(try num:%d)\n",
  1086. (NUM_OF_RESET_RETRIES -
  1087. num_of_reset_retries + 1));
  1088. ret_from_reset =
  1089. mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET,
  1090. 0, MLX4_COMM_TIME);
  1091. num_of_reset_retries = num_of_reset_retries - 1;
  1092. }
  1093. } else
  1094. goto err;
  1095. }
  1096. /* check the driver version - the slave I/F revision
  1097. * must match the master's */
  1098. slave_read = swab32(readl(&priv->mfunc.comm->slave_read));
  1099. cmd_channel_ver = mlx4_comm_get_version();
  1100. if (MLX4_COMM_GET_IF_REV(cmd_channel_ver) !=
  1101. MLX4_COMM_GET_IF_REV(slave_read)) {
  1102. mlx4_err(dev, "slave driver version is not supported"
  1103. " by the master\n");
  1104. goto err;
  1105. }
  1106. mlx4_warn(dev, "Sending vhcr0\n");
  1107. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR0, dma >> 48,
  1108. MLX4_COMM_TIME))
  1109. goto err;
  1110. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR1, dma >> 32,
  1111. MLX4_COMM_TIME))
  1112. goto err;
  1113. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR2, dma >> 16,
  1114. MLX4_COMM_TIME))
  1115. goto err;
  1116. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR_EN, dma, MLX4_COMM_TIME))
  1117. goto err;
  1118. mutex_unlock(&priv->cmd.slave_cmd_mutex);
  1119. return 0;
  1120. err:
  1121. mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, 0);
  1122. mutex_unlock(&priv->cmd.slave_cmd_mutex);
  1123. return -EIO;
  1124. }
  1125. static void mlx4_parav_master_pf_caps(struct mlx4_dev *dev)
  1126. {
  1127. int i;
  1128. for (i = 1; i <= dev->caps.num_ports; i++) {
  1129. dev->caps.gid_table_len[i] = 1;
  1130. dev->caps.pkey_table_len[i] =
  1131. dev->phys_caps.pkey_phys_table_len[i] - 1;
  1132. }
  1133. }
  1134. static int mlx4_init_hca(struct mlx4_dev *dev)
  1135. {
  1136. struct mlx4_priv *priv = mlx4_priv(dev);
  1137. struct mlx4_adapter adapter;
  1138. struct mlx4_dev_cap dev_cap;
  1139. struct mlx4_mod_stat_cfg mlx4_cfg;
  1140. struct mlx4_profile profile;
  1141. struct mlx4_init_hca_param init_hca;
  1142. u64 icm_size;
  1143. int err;
  1144. if (!mlx4_is_slave(dev)) {
  1145. err = mlx4_QUERY_FW(dev);
  1146. if (err) {
  1147. if (err == -EACCES)
  1148. mlx4_info(dev, "non-primary physical function, skipping.\n");
  1149. else
  1150. mlx4_err(dev, "QUERY_FW command failed, aborting.\n");
  1151. return err;
  1152. }
  1153. err = mlx4_load_fw(dev);
  1154. if (err) {
  1155. mlx4_err(dev, "Failed to start FW, aborting.\n");
  1156. return err;
  1157. }
  1158. mlx4_cfg.log_pg_sz_m = 1;
  1159. mlx4_cfg.log_pg_sz = 0;
  1160. err = mlx4_MOD_STAT_CFG(dev, &mlx4_cfg);
  1161. if (err)
  1162. mlx4_warn(dev, "Failed to override log_pg_sz parameter\n");
  1163. err = mlx4_dev_cap(dev, &dev_cap);
  1164. if (err) {
  1165. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  1166. goto err_stop_fw;
  1167. }
  1168. if (mlx4_is_master(dev))
  1169. mlx4_parav_master_pf_caps(dev);
  1170. priv->fs_hash_mode = MLX4_FS_L2_HASH;
  1171. switch (priv->fs_hash_mode) {
  1172. case MLX4_FS_L2_HASH:
  1173. init_hca.fs_hash_enable_bits = 0;
  1174. break;
  1175. case MLX4_FS_L2_L3_L4_HASH:
  1176. /* Enable flow steering with
  1177. * udp unicast and tcp unicast
  1178. */
  1179. init_hca.fs_hash_enable_bits =
  1180. MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN;
  1181. break;
  1182. }
  1183. profile = default_profile;
  1184. if (dev->caps.steering_mode ==
  1185. MLX4_STEERING_MODE_DEVICE_MANAGED)
  1186. profile.num_mcg = MLX4_FS_NUM_MCG;
  1187. icm_size = mlx4_make_profile(dev, &profile, &dev_cap,
  1188. &init_hca);
  1189. if ((long long) icm_size < 0) {
  1190. err = icm_size;
  1191. goto err_stop_fw;
  1192. }
  1193. dev->caps.max_fmr_maps = (1 << (32 - ilog2(dev->caps.num_mpts))) - 1;
  1194. init_hca.log_uar_sz = ilog2(dev->caps.num_uars);
  1195. init_hca.uar_page_sz = PAGE_SHIFT - 12;
  1196. err = mlx4_init_icm(dev, &dev_cap, &init_hca, icm_size);
  1197. if (err)
  1198. goto err_stop_fw;
  1199. err = mlx4_INIT_HCA(dev, &init_hca);
  1200. if (err) {
  1201. mlx4_err(dev, "INIT_HCA command failed, aborting.\n");
  1202. goto err_free_icm;
  1203. }
  1204. } else {
  1205. err = mlx4_init_slave(dev);
  1206. if (err) {
  1207. mlx4_err(dev, "Failed to initialize slave\n");
  1208. return err;
  1209. }
  1210. err = mlx4_slave_cap(dev);
  1211. if (err) {
  1212. mlx4_err(dev, "Failed to obtain slave caps\n");
  1213. goto err_close;
  1214. }
  1215. }
  1216. if (map_bf_area(dev))
  1217. mlx4_dbg(dev, "Failed to map blue flame area\n");
  1218. /*Only the master set the ports, all the rest got it from it.*/
  1219. if (!mlx4_is_slave(dev))
  1220. mlx4_set_port_mask(dev);
  1221. err = mlx4_QUERY_ADAPTER(dev, &adapter);
  1222. if (err) {
  1223. mlx4_err(dev, "QUERY_ADAPTER command failed, aborting.\n");
  1224. goto unmap_bf;
  1225. }
  1226. priv->eq_table.inta_pin = adapter.inta_pin;
  1227. memcpy(dev->board_id, adapter.board_id, sizeof dev->board_id);
  1228. return 0;
  1229. unmap_bf:
  1230. unmap_bf_area(dev);
  1231. err_close:
  1232. if (mlx4_is_slave(dev))
  1233. mlx4_slave_exit(dev);
  1234. else
  1235. mlx4_CLOSE_HCA(dev, 0);
  1236. err_free_icm:
  1237. if (!mlx4_is_slave(dev))
  1238. mlx4_free_icms(dev);
  1239. err_stop_fw:
  1240. if (!mlx4_is_slave(dev)) {
  1241. mlx4_UNMAP_FA(dev);
  1242. mlx4_free_icm(dev, priv->fw.fw_icm, 0);
  1243. }
  1244. return err;
  1245. }
  1246. static int mlx4_init_counters_table(struct mlx4_dev *dev)
  1247. {
  1248. struct mlx4_priv *priv = mlx4_priv(dev);
  1249. int nent;
  1250. if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
  1251. return -ENOENT;
  1252. nent = dev->caps.max_counters;
  1253. return mlx4_bitmap_init(&priv->counters_bitmap, nent, nent - 1, 0, 0);
  1254. }
  1255. static void mlx4_cleanup_counters_table(struct mlx4_dev *dev)
  1256. {
  1257. mlx4_bitmap_cleanup(&mlx4_priv(dev)->counters_bitmap);
  1258. }
  1259. int __mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
  1260. {
  1261. struct mlx4_priv *priv = mlx4_priv(dev);
  1262. if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
  1263. return -ENOENT;
  1264. *idx = mlx4_bitmap_alloc(&priv->counters_bitmap);
  1265. if (*idx == -1)
  1266. return -ENOMEM;
  1267. return 0;
  1268. }
  1269. int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
  1270. {
  1271. u64 out_param;
  1272. int err;
  1273. if (mlx4_is_mfunc(dev)) {
  1274. err = mlx4_cmd_imm(dev, 0, &out_param, RES_COUNTER,
  1275. RES_OP_RESERVE, MLX4_CMD_ALLOC_RES,
  1276. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  1277. if (!err)
  1278. *idx = get_param_l(&out_param);
  1279. return err;
  1280. }
  1281. return __mlx4_counter_alloc(dev, idx);
  1282. }
  1283. EXPORT_SYMBOL_GPL(mlx4_counter_alloc);
  1284. void __mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
  1285. {
  1286. mlx4_bitmap_free(&mlx4_priv(dev)->counters_bitmap, idx);
  1287. return;
  1288. }
  1289. void mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
  1290. {
  1291. u64 in_param;
  1292. if (mlx4_is_mfunc(dev)) {
  1293. set_param_l(&in_param, idx);
  1294. mlx4_cmd(dev, in_param, RES_COUNTER, RES_OP_RESERVE,
  1295. MLX4_CMD_FREE_RES, MLX4_CMD_TIME_CLASS_A,
  1296. MLX4_CMD_WRAPPED);
  1297. return;
  1298. }
  1299. __mlx4_counter_free(dev, idx);
  1300. }
  1301. EXPORT_SYMBOL_GPL(mlx4_counter_free);
  1302. static int mlx4_setup_hca(struct mlx4_dev *dev)
  1303. {
  1304. struct mlx4_priv *priv = mlx4_priv(dev);
  1305. int err;
  1306. int port;
  1307. __be32 ib_port_default_caps;
  1308. err = mlx4_init_uar_table(dev);
  1309. if (err) {
  1310. mlx4_err(dev, "Failed to initialize "
  1311. "user access region table, aborting.\n");
  1312. return err;
  1313. }
  1314. err = mlx4_uar_alloc(dev, &priv->driver_uar);
  1315. if (err) {
  1316. mlx4_err(dev, "Failed to allocate driver access region, "
  1317. "aborting.\n");
  1318. goto err_uar_table_free;
  1319. }
  1320. priv->kar = ioremap((phys_addr_t) priv->driver_uar.pfn << PAGE_SHIFT, PAGE_SIZE);
  1321. if (!priv->kar) {
  1322. mlx4_err(dev, "Couldn't map kernel access region, "
  1323. "aborting.\n");
  1324. err = -ENOMEM;
  1325. goto err_uar_free;
  1326. }
  1327. err = mlx4_init_pd_table(dev);
  1328. if (err) {
  1329. mlx4_err(dev, "Failed to initialize "
  1330. "protection domain table, aborting.\n");
  1331. goto err_kar_unmap;
  1332. }
  1333. err = mlx4_init_xrcd_table(dev);
  1334. if (err) {
  1335. mlx4_err(dev, "Failed to initialize "
  1336. "reliable connection domain table, aborting.\n");
  1337. goto err_pd_table_free;
  1338. }
  1339. err = mlx4_init_mr_table(dev);
  1340. if (err) {
  1341. mlx4_err(dev, "Failed to initialize "
  1342. "memory region table, aborting.\n");
  1343. goto err_xrcd_table_free;
  1344. }
  1345. err = mlx4_init_eq_table(dev);
  1346. if (err) {
  1347. mlx4_err(dev, "Failed to initialize "
  1348. "event queue table, aborting.\n");
  1349. goto err_mr_table_free;
  1350. }
  1351. err = mlx4_cmd_use_events(dev);
  1352. if (err) {
  1353. mlx4_err(dev, "Failed to switch to event-driven "
  1354. "firmware commands, aborting.\n");
  1355. goto err_eq_table_free;
  1356. }
  1357. err = mlx4_NOP(dev);
  1358. if (err) {
  1359. if (dev->flags & MLX4_FLAG_MSI_X) {
  1360. mlx4_warn(dev, "NOP command failed to generate MSI-X "
  1361. "interrupt IRQ %d).\n",
  1362. priv->eq_table.eq[dev->caps.num_comp_vectors].irq);
  1363. mlx4_warn(dev, "Trying again without MSI-X.\n");
  1364. } else {
  1365. mlx4_err(dev, "NOP command failed to generate interrupt "
  1366. "(IRQ %d), aborting.\n",
  1367. priv->eq_table.eq[dev->caps.num_comp_vectors].irq);
  1368. mlx4_err(dev, "BIOS or ACPI interrupt routing problem?\n");
  1369. }
  1370. goto err_cmd_poll;
  1371. }
  1372. mlx4_dbg(dev, "NOP command IRQ test passed\n");
  1373. err = mlx4_init_cq_table(dev);
  1374. if (err) {
  1375. mlx4_err(dev, "Failed to initialize "
  1376. "completion queue table, aborting.\n");
  1377. goto err_cmd_poll;
  1378. }
  1379. err = mlx4_init_srq_table(dev);
  1380. if (err) {
  1381. mlx4_err(dev, "Failed to initialize "
  1382. "shared receive queue table, aborting.\n");
  1383. goto err_cq_table_free;
  1384. }
  1385. err = mlx4_init_qp_table(dev);
  1386. if (err) {
  1387. mlx4_err(dev, "Failed to initialize "
  1388. "queue pair table, aborting.\n");
  1389. goto err_srq_table_free;
  1390. }
  1391. if (!mlx4_is_slave(dev)) {
  1392. err = mlx4_init_mcg_table(dev);
  1393. if (err) {
  1394. mlx4_err(dev, "Failed to initialize "
  1395. "multicast group table, aborting.\n");
  1396. goto err_qp_table_free;
  1397. }
  1398. }
  1399. err = mlx4_init_counters_table(dev);
  1400. if (err && err != -ENOENT) {
  1401. mlx4_err(dev, "Failed to initialize counters table, aborting.\n");
  1402. goto err_mcg_table_free;
  1403. }
  1404. if (!mlx4_is_slave(dev)) {
  1405. for (port = 1; port <= dev->caps.num_ports; port++) {
  1406. ib_port_default_caps = 0;
  1407. err = mlx4_get_port_ib_caps(dev, port,
  1408. &ib_port_default_caps);
  1409. if (err)
  1410. mlx4_warn(dev, "failed to get port %d default "
  1411. "ib capabilities (%d). Continuing "
  1412. "with caps = 0\n", port, err);
  1413. dev->caps.ib_port_def_cap[port] = ib_port_default_caps;
  1414. /* initialize per-slave default ib port capabilities */
  1415. if (mlx4_is_master(dev)) {
  1416. int i;
  1417. for (i = 0; i < dev->num_slaves; i++) {
  1418. if (i == mlx4_master_func_num(dev))
  1419. continue;
  1420. priv->mfunc.master.slave_state[i].ib_cap_mask[port] =
  1421. ib_port_default_caps;
  1422. }
  1423. }
  1424. if (mlx4_is_mfunc(dev))
  1425. dev->caps.port_ib_mtu[port] = IB_MTU_2048;
  1426. else
  1427. dev->caps.port_ib_mtu[port] = IB_MTU_4096;
  1428. err = mlx4_SET_PORT(dev, port, mlx4_is_master(dev) ?
  1429. dev->caps.pkey_table_len[port] : -1);
  1430. if (err) {
  1431. mlx4_err(dev, "Failed to set port %d, aborting\n",
  1432. port);
  1433. goto err_counters_table_free;
  1434. }
  1435. }
  1436. }
  1437. return 0;
  1438. err_counters_table_free:
  1439. mlx4_cleanup_counters_table(dev);
  1440. err_mcg_table_free:
  1441. mlx4_cleanup_mcg_table(dev);
  1442. err_qp_table_free:
  1443. mlx4_cleanup_qp_table(dev);
  1444. err_srq_table_free:
  1445. mlx4_cleanup_srq_table(dev);
  1446. err_cq_table_free:
  1447. mlx4_cleanup_cq_table(dev);
  1448. err_cmd_poll:
  1449. mlx4_cmd_use_polling(dev);
  1450. err_eq_table_free:
  1451. mlx4_cleanup_eq_table(dev);
  1452. err_mr_table_free:
  1453. mlx4_cleanup_mr_table(dev);
  1454. err_xrcd_table_free:
  1455. mlx4_cleanup_xrcd_table(dev);
  1456. err_pd_table_free:
  1457. mlx4_cleanup_pd_table(dev);
  1458. err_kar_unmap:
  1459. iounmap(priv->kar);
  1460. err_uar_free:
  1461. mlx4_uar_free(dev, &priv->driver_uar);
  1462. err_uar_table_free:
  1463. mlx4_cleanup_uar_table(dev);
  1464. return err;
  1465. }
  1466. static void mlx4_enable_msi_x(struct mlx4_dev *dev)
  1467. {
  1468. struct mlx4_priv *priv = mlx4_priv(dev);
  1469. struct msix_entry *entries;
  1470. int nreq = min_t(int, dev->caps.num_ports *
  1471. min_t(int, netif_get_num_default_rss_queues() + 1,
  1472. MAX_MSIX_P_PORT) + MSIX_LEGACY_SZ, MAX_MSIX);
  1473. int err;
  1474. int i;
  1475. if (msi_x) {
  1476. /* In multifunction mode each function gets 2 msi-X vectors
  1477. * one for data path completions anf the other for asynch events
  1478. * or command completions */
  1479. if (mlx4_is_mfunc(dev)) {
  1480. nreq = 2;
  1481. } else {
  1482. nreq = min_t(int, dev->caps.num_eqs -
  1483. dev->caps.reserved_eqs, nreq);
  1484. }
  1485. entries = kcalloc(nreq, sizeof *entries, GFP_KERNEL);
  1486. if (!entries)
  1487. goto no_msi;
  1488. for (i = 0; i < nreq; ++i)
  1489. entries[i].entry = i;
  1490. retry:
  1491. err = pci_enable_msix(dev->pdev, entries, nreq);
  1492. if (err) {
  1493. /* Try again if at least 2 vectors are available */
  1494. if (err > 1) {
  1495. mlx4_info(dev, "Requested %d vectors, "
  1496. "but only %d MSI-X vectors available, "
  1497. "trying again\n", nreq, err);
  1498. nreq = err;
  1499. goto retry;
  1500. }
  1501. kfree(entries);
  1502. goto no_msi;
  1503. }
  1504. if (nreq <
  1505. MSIX_LEGACY_SZ + dev->caps.num_ports * MIN_MSIX_P_PORT) {
  1506. /*Working in legacy mode , all EQ's shared*/
  1507. dev->caps.comp_pool = 0;
  1508. dev->caps.num_comp_vectors = nreq - 1;
  1509. } else {
  1510. dev->caps.comp_pool = nreq - MSIX_LEGACY_SZ;
  1511. dev->caps.num_comp_vectors = MSIX_LEGACY_SZ - 1;
  1512. }
  1513. for (i = 0; i < nreq; ++i)
  1514. priv->eq_table.eq[i].irq = entries[i].vector;
  1515. dev->flags |= MLX4_FLAG_MSI_X;
  1516. kfree(entries);
  1517. return;
  1518. }
  1519. no_msi:
  1520. dev->caps.num_comp_vectors = 1;
  1521. dev->caps.comp_pool = 0;
  1522. for (i = 0; i < 2; ++i)
  1523. priv->eq_table.eq[i].irq = dev->pdev->irq;
  1524. }
  1525. static int mlx4_init_port_info(struct mlx4_dev *dev, int port)
  1526. {
  1527. struct mlx4_port_info *info = &mlx4_priv(dev)->port[port];
  1528. int err = 0;
  1529. info->dev = dev;
  1530. info->port = port;
  1531. if (!mlx4_is_slave(dev)) {
  1532. INIT_RADIX_TREE(&info->mac_tree, GFP_KERNEL);
  1533. mlx4_init_mac_table(dev, &info->mac_table);
  1534. mlx4_init_vlan_table(dev, &info->vlan_table);
  1535. info->base_qpn =
  1536. dev->caps.reserved_qps_base[MLX4_QP_REGION_ETH_ADDR] +
  1537. (port - 1) * (1 << log_num_mac);
  1538. }
  1539. sprintf(info->dev_name, "mlx4_port%d", port);
  1540. info->port_attr.attr.name = info->dev_name;
  1541. if (mlx4_is_mfunc(dev))
  1542. info->port_attr.attr.mode = S_IRUGO;
  1543. else {
  1544. info->port_attr.attr.mode = S_IRUGO | S_IWUSR;
  1545. info->port_attr.store = set_port_type;
  1546. }
  1547. info->port_attr.show = show_port_type;
  1548. sysfs_attr_init(&info->port_attr.attr);
  1549. err = device_create_file(&dev->pdev->dev, &info->port_attr);
  1550. if (err) {
  1551. mlx4_err(dev, "Failed to create file for port %d\n", port);
  1552. info->port = -1;
  1553. }
  1554. sprintf(info->dev_mtu_name, "mlx4_port%d_mtu", port);
  1555. info->port_mtu_attr.attr.name = info->dev_mtu_name;
  1556. if (mlx4_is_mfunc(dev))
  1557. info->port_mtu_attr.attr.mode = S_IRUGO;
  1558. else {
  1559. info->port_mtu_attr.attr.mode = S_IRUGO | S_IWUSR;
  1560. info->port_mtu_attr.store = set_port_ib_mtu;
  1561. }
  1562. info->port_mtu_attr.show = show_port_ib_mtu;
  1563. sysfs_attr_init(&info->port_mtu_attr.attr);
  1564. err = device_create_file(&dev->pdev->dev, &info->port_mtu_attr);
  1565. if (err) {
  1566. mlx4_err(dev, "Failed to create mtu file for port %d\n", port);
  1567. device_remove_file(&info->dev->pdev->dev, &info->port_attr);
  1568. info->port = -1;
  1569. }
  1570. return err;
  1571. }
  1572. static void mlx4_cleanup_port_info(struct mlx4_port_info *info)
  1573. {
  1574. if (info->port < 0)
  1575. return;
  1576. device_remove_file(&info->dev->pdev->dev, &info->port_attr);
  1577. device_remove_file(&info->dev->pdev->dev, &info->port_mtu_attr);
  1578. }
  1579. static int mlx4_init_steering(struct mlx4_dev *dev)
  1580. {
  1581. struct mlx4_priv *priv = mlx4_priv(dev);
  1582. int num_entries = dev->caps.num_ports;
  1583. int i, j;
  1584. priv->steer = kzalloc(sizeof(struct mlx4_steer) * num_entries, GFP_KERNEL);
  1585. if (!priv->steer)
  1586. return -ENOMEM;
  1587. for (i = 0; i < num_entries; i++)
  1588. for (j = 0; j < MLX4_NUM_STEERS; j++) {
  1589. INIT_LIST_HEAD(&priv->steer[i].promisc_qps[j]);
  1590. INIT_LIST_HEAD(&priv->steer[i].steer_entries[j]);
  1591. }
  1592. return 0;
  1593. }
  1594. static void mlx4_clear_steering(struct mlx4_dev *dev)
  1595. {
  1596. struct mlx4_priv *priv = mlx4_priv(dev);
  1597. struct mlx4_steer_index *entry, *tmp_entry;
  1598. struct mlx4_promisc_qp *pqp, *tmp_pqp;
  1599. int num_entries = dev->caps.num_ports;
  1600. int i, j;
  1601. for (i = 0; i < num_entries; i++) {
  1602. for (j = 0; j < MLX4_NUM_STEERS; j++) {
  1603. list_for_each_entry_safe(pqp, tmp_pqp,
  1604. &priv->steer[i].promisc_qps[j],
  1605. list) {
  1606. list_del(&pqp->list);
  1607. kfree(pqp);
  1608. }
  1609. list_for_each_entry_safe(entry, tmp_entry,
  1610. &priv->steer[i].steer_entries[j],
  1611. list) {
  1612. list_del(&entry->list);
  1613. list_for_each_entry_safe(pqp, tmp_pqp,
  1614. &entry->duplicates,
  1615. list) {
  1616. list_del(&pqp->list);
  1617. kfree(pqp);
  1618. }
  1619. kfree(entry);
  1620. }
  1621. }
  1622. }
  1623. kfree(priv->steer);
  1624. }
  1625. static int extended_func_num(struct pci_dev *pdev)
  1626. {
  1627. return PCI_SLOT(pdev->devfn) * 8 + PCI_FUNC(pdev->devfn);
  1628. }
  1629. #define MLX4_OWNER_BASE 0x8069c
  1630. #define MLX4_OWNER_SIZE 4
  1631. static int mlx4_get_ownership(struct mlx4_dev *dev)
  1632. {
  1633. void __iomem *owner;
  1634. u32 ret;
  1635. if (pci_channel_offline(dev->pdev))
  1636. return -EIO;
  1637. owner = ioremap(pci_resource_start(dev->pdev, 0) + MLX4_OWNER_BASE,
  1638. MLX4_OWNER_SIZE);
  1639. if (!owner) {
  1640. mlx4_err(dev, "Failed to obtain ownership bit\n");
  1641. return -ENOMEM;
  1642. }
  1643. ret = readl(owner);
  1644. iounmap(owner);
  1645. return (int) !!ret;
  1646. }
  1647. static void mlx4_free_ownership(struct mlx4_dev *dev)
  1648. {
  1649. void __iomem *owner;
  1650. if (pci_channel_offline(dev->pdev))
  1651. return;
  1652. owner = ioremap(pci_resource_start(dev->pdev, 0) + MLX4_OWNER_BASE,
  1653. MLX4_OWNER_SIZE);
  1654. if (!owner) {
  1655. mlx4_err(dev, "Failed to obtain ownership bit\n");
  1656. return;
  1657. }
  1658. writel(0, owner);
  1659. msleep(1000);
  1660. iounmap(owner);
  1661. }
  1662. static int __mlx4_init_one(struct pci_dev *pdev, int pci_dev_data)
  1663. {
  1664. struct mlx4_priv *priv;
  1665. struct mlx4_dev *dev;
  1666. int err;
  1667. int port;
  1668. pr_info(DRV_NAME ": Initializing %s\n", pci_name(pdev));
  1669. err = pci_enable_device(pdev);
  1670. if (err) {
  1671. dev_err(&pdev->dev, "Cannot enable PCI device, "
  1672. "aborting.\n");
  1673. return err;
  1674. }
  1675. if (num_vfs > MLX4_MAX_NUM_VF) {
  1676. printk(KERN_ERR "There are more VF's (%d) than allowed(%d)\n",
  1677. num_vfs, MLX4_MAX_NUM_VF);
  1678. return -EINVAL;
  1679. }
  1680. /*
  1681. * Check for BARs.
  1682. */
  1683. if (!(pci_dev_data & MLX4_PCI_DEV_IS_VF) &&
  1684. !(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  1685. dev_err(&pdev->dev, "Missing DCS, aborting."
  1686. "(driver_data: 0x%x, pci_resource_flags(pdev, 0):0x%lx)\n",
  1687. pci_dev_data, pci_resource_flags(pdev, 0));
  1688. err = -ENODEV;
  1689. goto err_disable_pdev;
  1690. }
  1691. if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  1692. dev_err(&pdev->dev, "Missing UAR, aborting.\n");
  1693. err = -ENODEV;
  1694. goto err_disable_pdev;
  1695. }
  1696. err = pci_request_regions(pdev, DRV_NAME);
  1697. if (err) {
  1698. dev_err(&pdev->dev, "Couldn't get PCI resources, aborting\n");
  1699. goto err_disable_pdev;
  1700. }
  1701. pci_set_master(pdev);
  1702. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
  1703. if (err) {
  1704. dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask.\n");
  1705. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  1706. if (err) {
  1707. dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting.\n");
  1708. goto err_release_regions;
  1709. }
  1710. }
  1711. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  1712. if (err) {
  1713. dev_warn(&pdev->dev, "Warning: couldn't set 64-bit "
  1714. "consistent PCI DMA mask.\n");
  1715. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  1716. if (err) {
  1717. dev_err(&pdev->dev, "Can't set consistent PCI DMA mask, "
  1718. "aborting.\n");
  1719. goto err_release_regions;
  1720. }
  1721. }
  1722. /* Allow large DMA segments, up to the firmware limit of 1 GB */
  1723. dma_set_max_seg_size(&pdev->dev, 1024 * 1024 * 1024);
  1724. priv = kzalloc(sizeof *priv, GFP_KERNEL);
  1725. if (!priv) {
  1726. dev_err(&pdev->dev, "Device struct alloc failed, "
  1727. "aborting.\n");
  1728. err = -ENOMEM;
  1729. goto err_release_regions;
  1730. }
  1731. dev = &priv->dev;
  1732. dev->pdev = pdev;
  1733. INIT_LIST_HEAD(&priv->ctx_list);
  1734. spin_lock_init(&priv->ctx_lock);
  1735. mutex_init(&priv->port_mutex);
  1736. INIT_LIST_HEAD(&priv->pgdir_list);
  1737. mutex_init(&priv->pgdir_mutex);
  1738. INIT_LIST_HEAD(&priv->bf_list);
  1739. mutex_init(&priv->bf_mutex);
  1740. dev->rev_id = pdev->revision;
  1741. /* Detect if this device is a virtual function */
  1742. if (pci_dev_data & MLX4_PCI_DEV_IS_VF) {
  1743. /* When acting as pf, we normally skip vfs unless explicitly
  1744. * requested to probe them. */
  1745. if (num_vfs && extended_func_num(pdev) > probe_vf) {
  1746. mlx4_warn(dev, "Skipping virtual function:%d\n",
  1747. extended_func_num(pdev));
  1748. err = -ENODEV;
  1749. goto err_free_dev;
  1750. }
  1751. mlx4_warn(dev, "Detected virtual function - running in slave mode\n");
  1752. dev->flags |= MLX4_FLAG_SLAVE;
  1753. } else {
  1754. /* We reset the device and enable SRIOV only for physical
  1755. * devices. Try to claim ownership on the device;
  1756. * if already taken, skip -- do not allow multiple PFs */
  1757. err = mlx4_get_ownership(dev);
  1758. if (err) {
  1759. if (err < 0)
  1760. goto err_free_dev;
  1761. else {
  1762. mlx4_warn(dev, "Multiple PFs not yet supported."
  1763. " Skipping PF.\n");
  1764. err = -EINVAL;
  1765. goto err_free_dev;
  1766. }
  1767. }
  1768. if (num_vfs) {
  1769. mlx4_warn(dev, "Enabling SR-IOV with %d VFs\n", num_vfs);
  1770. err = pci_enable_sriov(pdev, num_vfs);
  1771. if (err) {
  1772. mlx4_err(dev, "Failed to enable SR-IOV, continuing without SR-IOV (err = %d).\n",
  1773. err);
  1774. err = 0;
  1775. } else {
  1776. mlx4_warn(dev, "Running in master mode\n");
  1777. dev->flags |= MLX4_FLAG_SRIOV |
  1778. MLX4_FLAG_MASTER;
  1779. dev->num_vfs = num_vfs;
  1780. }
  1781. }
  1782. /*
  1783. * Now reset the HCA before we touch the PCI capabilities or
  1784. * attempt a firmware command, since a boot ROM may have left
  1785. * the HCA in an undefined state.
  1786. */
  1787. err = mlx4_reset(dev);
  1788. if (err) {
  1789. mlx4_err(dev, "Failed to reset HCA, aborting.\n");
  1790. goto err_rel_own;
  1791. }
  1792. }
  1793. slave_start:
  1794. err = mlx4_cmd_init(dev);
  1795. if (err) {
  1796. mlx4_err(dev, "Failed to init command interface, aborting.\n");
  1797. goto err_sriov;
  1798. }
  1799. /* In slave functions, the communication channel must be initialized
  1800. * before posting commands. Also, init num_slaves before calling
  1801. * mlx4_init_hca */
  1802. if (mlx4_is_mfunc(dev)) {
  1803. if (mlx4_is_master(dev))
  1804. dev->num_slaves = MLX4_MAX_NUM_SLAVES;
  1805. else {
  1806. dev->num_slaves = 0;
  1807. if (mlx4_multi_func_init(dev)) {
  1808. mlx4_err(dev, "Failed to init slave mfunc"
  1809. " interface, aborting.\n");
  1810. goto err_cmd;
  1811. }
  1812. }
  1813. }
  1814. err = mlx4_init_hca(dev);
  1815. if (err) {
  1816. if (err == -EACCES) {
  1817. /* Not primary Physical function
  1818. * Running in slave mode */
  1819. mlx4_cmd_cleanup(dev);
  1820. dev->flags |= MLX4_FLAG_SLAVE;
  1821. dev->flags &= ~MLX4_FLAG_MASTER;
  1822. goto slave_start;
  1823. } else
  1824. goto err_mfunc;
  1825. }
  1826. /* In master functions, the communication channel must be initialized
  1827. * after obtaining its address from fw */
  1828. if (mlx4_is_master(dev)) {
  1829. if (mlx4_multi_func_init(dev)) {
  1830. mlx4_err(dev, "Failed to init master mfunc"
  1831. "interface, aborting.\n");
  1832. goto err_close;
  1833. }
  1834. }
  1835. err = mlx4_alloc_eq_table(dev);
  1836. if (err)
  1837. goto err_master_mfunc;
  1838. priv->msix_ctl.pool_bm = 0;
  1839. mutex_init(&priv->msix_ctl.pool_lock);
  1840. mlx4_enable_msi_x(dev);
  1841. if ((mlx4_is_mfunc(dev)) &&
  1842. !(dev->flags & MLX4_FLAG_MSI_X)) {
  1843. mlx4_err(dev, "INTx is not supported in multi-function mode."
  1844. " aborting.\n");
  1845. goto err_free_eq;
  1846. }
  1847. if (!mlx4_is_slave(dev)) {
  1848. err = mlx4_init_steering(dev);
  1849. if (err)
  1850. goto err_free_eq;
  1851. }
  1852. err = mlx4_setup_hca(dev);
  1853. if (err == -EBUSY && (dev->flags & MLX4_FLAG_MSI_X) &&
  1854. !mlx4_is_mfunc(dev)) {
  1855. dev->flags &= ~MLX4_FLAG_MSI_X;
  1856. dev->caps.num_comp_vectors = 1;
  1857. dev->caps.comp_pool = 0;
  1858. pci_disable_msix(pdev);
  1859. err = mlx4_setup_hca(dev);
  1860. }
  1861. if (err)
  1862. goto err_steer;
  1863. for (port = 1; port <= dev->caps.num_ports; port++) {
  1864. err = mlx4_init_port_info(dev, port);
  1865. if (err)
  1866. goto err_port;
  1867. }
  1868. err = mlx4_register_device(dev);
  1869. if (err)
  1870. goto err_port;
  1871. mlx4_sense_init(dev);
  1872. mlx4_start_sense(dev);
  1873. priv->pci_dev_data = pci_dev_data;
  1874. pci_set_drvdata(pdev, dev);
  1875. return 0;
  1876. err_port:
  1877. for (--port; port >= 1; --port)
  1878. mlx4_cleanup_port_info(&priv->port[port]);
  1879. mlx4_cleanup_counters_table(dev);
  1880. mlx4_cleanup_mcg_table(dev);
  1881. mlx4_cleanup_qp_table(dev);
  1882. mlx4_cleanup_srq_table(dev);
  1883. mlx4_cleanup_cq_table(dev);
  1884. mlx4_cmd_use_polling(dev);
  1885. mlx4_cleanup_eq_table(dev);
  1886. mlx4_cleanup_mr_table(dev);
  1887. mlx4_cleanup_xrcd_table(dev);
  1888. mlx4_cleanup_pd_table(dev);
  1889. mlx4_cleanup_uar_table(dev);
  1890. err_steer:
  1891. if (!mlx4_is_slave(dev))
  1892. mlx4_clear_steering(dev);
  1893. err_free_eq:
  1894. mlx4_free_eq_table(dev);
  1895. err_master_mfunc:
  1896. if (mlx4_is_master(dev))
  1897. mlx4_multi_func_cleanup(dev);
  1898. err_close:
  1899. if (dev->flags & MLX4_FLAG_MSI_X)
  1900. pci_disable_msix(pdev);
  1901. mlx4_close_hca(dev);
  1902. err_mfunc:
  1903. if (mlx4_is_slave(dev))
  1904. mlx4_multi_func_cleanup(dev);
  1905. err_cmd:
  1906. mlx4_cmd_cleanup(dev);
  1907. err_sriov:
  1908. if (dev->flags & MLX4_FLAG_SRIOV)
  1909. pci_disable_sriov(pdev);
  1910. err_rel_own:
  1911. if (!mlx4_is_slave(dev))
  1912. mlx4_free_ownership(dev);
  1913. err_free_dev:
  1914. kfree(priv);
  1915. err_release_regions:
  1916. pci_release_regions(pdev);
  1917. err_disable_pdev:
  1918. pci_disable_device(pdev);
  1919. pci_set_drvdata(pdev, NULL);
  1920. return err;
  1921. }
  1922. static int mlx4_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  1923. {
  1924. printk_once(KERN_INFO "%s", mlx4_version);
  1925. return __mlx4_init_one(pdev, id->driver_data);
  1926. }
  1927. static void mlx4_remove_one(struct pci_dev *pdev)
  1928. {
  1929. struct mlx4_dev *dev = pci_get_drvdata(pdev);
  1930. struct mlx4_priv *priv = mlx4_priv(dev);
  1931. int p;
  1932. if (dev) {
  1933. /* in SRIOV it is not allowed to unload the pf's
  1934. * driver while there are alive vf's */
  1935. if (mlx4_is_master(dev)) {
  1936. if (mlx4_how_many_lives_vf(dev))
  1937. printk(KERN_ERR "Removing PF when there are assigned VF's !!!\n");
  1938. }
  1939. mlx4_stop_sense(dev);
  1940. mlx4_unregister_device(dev);
  1941. for (p = 1; p <= dev->caps.num_ports; p++) {
  1942. mlx4_cleanup_port_info(&priv->port[p]);
  1943. mlx4_CLOSE_PORT(dev, p);
  1944. }
  1945. if (mlx4_is_master(dev))
  1946. mlx4_free_resource_tracker(dev,
  1947. RES_TR_FREE_SLAVES_ONLY);
  1948. mlx4_cleanup_counters_table(dev);
  1949. mlx4_cleanup_mcg_table(dev);
  1950. mlx4_cleanup_qp_table(dev);
  1951. mlx4_cleanup_srq_table(dev);
  1952. mlx4_cleanup_cq_table(dev);
  1953. mlx4_cmd_use_polling(dev);
  1954. mlx4_cleanup_eq_table(dev);
  1955. mlx4_cleanup_mr_table(dev);
  1956. mlx4_cleanup_xrcd_table(dev);
  1957. mlx4_cleanup_pd_table(dev);
  1958. if (mlx4_is_master(dev))
  1959. mlx4_free_resource_tracker(dev,
  1960. RES_TR_FREE_STRUCTS_ONLY);
  1961. iounmap(priv->kar);
  1962. mlx4_uar_free(dev, &priv->driver_uar);
  1963. mlx4_cleanup_uar_table(dev);
  1964. if (!mlx4_is_slave(dev))
  1965. mlx4_clear_steering(dev);
  1966. mlx4_free_eq_table(dev);
  1967. if (mlx4_is_master(dev))
  1968. mlx4_multi_func_cleanup(dev);
  1969. mlx4_close_hca(dev);
  1970. if (mlx4_is_slave(dev))
  1971. mlx4_multi_func_cleanup(dev);
  1972. mlx4_cmd_cleanup(dev);
  1973. if (dev->flags & MLX4_FLAG_MSI_X)
  1974. pci_disable_msix(pdev);
  1975. if (dev->flags & MLX4_FLAG_SRIOV) {
  1976. mlx4_warn(dev, "Disabling SR-IOV\n");
  1977. pci_disable_sriov(pdev);
  1978. }
  1979. if (!mlx4_is_slave(dev))
  1980. mlx4_free_ownership(dev);
  1981. kfree(dev->caps.qp0_tunnel);
  1982. kfree(dev->caps.qp0_proxy);
  1983. kfree(dev->caps.qp1_tunnel);
  1984. kfree(dev->caps.qp1_proxy);
  1985. kfree(priv);
  1986. pci_release_regions(pdev);
  1987. pci_disable_device(pdev);
  1988. pci_set_drvdata(pdev, NULL);
  1989. }
  1990. }
  1991. int mlx4_restart_one(struct pci_dev *pdev)
  1992. {
  1993. struct mlx4_dev *dev = pci_get_drvdata(pdev);
  1994. struct mlx4_priv *priv = mlx4_priv(dev);
  1995. int pci_dev_data;
  1996. pci_dev_data = priv->pci_dev_data;
  1997. mlx4_remove_one(pdev);
  1998. return __mlx4_init_one(pdev, pci_dev_data);
  1999. }
  2000. static DEFINE_PCI_DEVICE_TABLE(mlx4_pci_table) = {
  2001. /* MT25408 "Hermon" SDR */
  2002. { PCI_VDEVICE(MELLANOX, 0x6340), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2003. /* MT25408 "Hermon" DDR */
  2004. { PCI_VDEVICE(MELLANOX, 0x634a), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2005. /* MT25408 "Hermon" QDR */
  2006. { PCI_VDEVICE(MELLANOX, 0x6354), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2007. /* MT25408 "Hermon" DDR PCIe gen2 */
  2008. { PCI_VDEVICE(MELLANOX, 0x6732), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2009. /* MT25408 "Hermon" QDR PCIe gen2 */
  2010. { PCI_VDEVICE(MELLANOX, 0x673c), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2011. /* MT25408 "Hermon" EN 10GigE */
  2012. { PCI_VDEVICE(MELLANOX, 0x6368), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2013. /* MT25408 "Hermon" EN 10GigE PCIe gen2 */
  2014. { PCI_VDEVICE(MELLANOX, 0x6750), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2015. /* MT25458 ConnectX EN 10GBASE-T 10GigE */
  2016. { PCI_VDEVICE(MELLANOX, 0x6372), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2017. /* MT25458 ConnectX EN 10GBASE-T+Gen2 10GigE */
  2018. { PCI_VDEVICE(MELLANOX, 0x675a), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2019. /* MT26468 ConnectX EN 10GigE PCIe gen2*/
  2020. { PCI_VDEVICE(MELLANOX, 0x6764), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2021. /* MT26438 ConnectX EN 40GigE PCIe gen2 5GT/s */
  2022. { PCI_VDEVICE(MELLANOX, 0x6746), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2023. /* MT26478 ConnectX2 40GigE PCIe gen2 */
  2024. { PCI_VDEVICE(MELLANOX, 0x676e), MLX4_PCI_DEV_FORCE_SENSE_PORT },
  2025. /* MT25400 Family [ConnectX-2 Virtual Function] */
  2026. { PCI_VDEVICE(MELLANOX, 0x1002), MLX4_PCI_DEV_IS_VF },
  2027. /* MT27500 Family [ConnectX-3] */
  2028. { PCI_VDEVICE(MELLANOX, 0x1003), 0 },
  2029. /* MT27500 Family [ConnectX-3 Virtual Function] */
  2030. { PCI_VDEVICE(MELLANOX, 0x1004), MLX4_PCI_DEV_IS_VF },
  2031. { PCI_VDEVICE(MELLANOX, 0x1005), 0 }, /* MT27510 Family */
  2032. { PCI_VDEVICE(MELLANOX, 0x1006), 0 }, /* MT27511 Family */
  2033. { PCI_VDEVICE(MELLANOX, 0x1007), 0 }, /* MT27520 Family */
  2034. { PCI_VDEVICE(MELLANOX, 0x1008), 0 }, /* MT27521 Family */
  2035. { PCI_VDEVICE(MELLANOX, 0x1009), 0 }, /* MT27530 Family */
  2036. { PCI_VDEVICE(MELLANOX, 0x100a), 0 }, /* MT27531 Family */
  2037. { PCI_VDEVICE(MELLANOX, 0x100b), 0 }, /* MT27540 Family */
  2038. { PCI_VDEVICE(MELLANOX, 0x100c), 0 }, /* MT27541 Family */
  2039. { PCI_VDEVICE(MELLANOX, 0x100d), 0 }, /* MT27550 Family */
  2040. { PCI_VDEVICE(MELLANOX, 0x100e), 0 }, /* MT27551 Family */
  2041. { PCI_VDEVICE(MELLANOX, 0x100f), 0 }, /* MT27560 Family */
  2042. { PCI_VDEVICE(MELLANOX, 0x1010), 0 }, /* MT27561 Family */
  2043. { 0, }
  2044. };
  2045. MODULE_DEVICE_TABLE(pci, mlx4_pci_table);
  2046. static pci_ers_result_t mlx4_pci_err_detected(struct pci_dev *pdev,
  2047. pci_channel_state_t state)
  2048. {
  2049. mlx4_remove_one(pdev);
  2050. return state == pci_channel_io_perm_failure ?
  2051. PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_NEED_RESET;
  2052. }
  2053. static pci_ers_result_t mlx4_pci_slot_reset(struct pci_dev *pdev)
  2054. {
  2055. int ret = __mlx4_init_one(pdev, 0);
  2056. return ret ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
  2057. }
  2058. static const struct pci_error_handlers mlx4_err_handler = {
  2059. .error_detected = mlx4_pci_err_detected,
  2060. .slot_reset = mlx4_pci_slot_reset,
  2061. };
  2062. static struct pci_driver mlx4_driver = {
  2063. .name = DRV_NAME,
  2064. .id_table = mlx4_pci_table,
  2065. .probe = mlx4_init_one,
  2066. .remove = mlx4_remove_one,
  2067. .err_handler = &mlx4_err_handler,
  2068. };
  2069. static int __init mlx4_verify_params(void)
  2070. {
  2071. if ((log_num_mac < 0) || (log_num_mac > 7)) {
  2072. pr_warning("mlx4_core: bad num_mac: %d\n", log_num_mac);
  2073. return -1;
  2074. }
  2075. if (log_num_vlan != 0)
  2076. pr_warning("mlx4_core: log_num_vlan - obsolete module param, using %d\n",
  2077. MLX4_LOG_NUM_VLANS);
  2078. if ((log_mtts_per_seg < 1) || (log_mtts_per_seg > 7)) {
  2079. pr_warning("mlx4_core: bad log_mtts_per_seg: %d\n", log_mtts_per_seg);
  2080. return -1;
  2081. }
  2082. /* Check if module param for ports type has legal combination */
  2083. if (port_type_array[0] == false && port_type_array[1] == true) {
  2084. printk(KERN_WARNING "Module parameter configuration ETH/IB is not supported. Switching to default configuration IB/IB\n");
  2085. port_type_array[0] = true;
  2086. }
  2087. return 0;
  2088. }
  2089. static int __init mlx4_init(void)
  2090. {
  2091. int ret;
  2092. if (mlx4_verify_params())
  2093. return -EINVAL;
  2094. mlx4_catas_init();
  2095. mlx4_wq = create_singlethread_workqueue("mlx4");
  2096. if (!mlx4_wq)
  2097. return -ENOMEM;
  2098. ret = pci_register_driver(&mlx4_driver);
  2099. return ret < 0 ? ret : 0;
  2100. }
  2101. static void __exit mlx4_cleanup(void)
  2102. {
  2103. pci_unregister_driver(&mlx4_driver);
  2104. destroy_workqueue(mlx4_wq);
  2105. }
  2106. module_init(mlx4_init);
  2107. module_exit(mlx4_cleanup);