omap4.dtsi 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688
  1. /*
  2. * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #include <dt-bindings/gpio/gpio.h>
  9. #include <dt-bindings/interrupt-controller/arm-gic.h>
  10. #include <dt-bindings/pinctrl/omap.h>
  11. #include "skeleton.dtsi"
  12. / {
  13. compatible = "ti,omap4430", "ti,omap4";
  14. interrupt-parent = <&gic>;
  15. aliases {
  16. serial0 = &uart1;
  17. serial1 = &uart2;
  18. serial2 = &uart3;
  19. serial3 = &uart4;
  20. };
  21. cpus {
  22. #address-cells = <1>;
  23. #size-cells = <0>;
  24. cpu@0 {
  25. compatible = "arm,cortex-a9";
  26. device_type = "cpu";
  27. next-level-cache = <&L2>;
  28. reg = <0x0>;
  29. };
  30. cpu@1 {
  31. compatible = "arm,cortex-a9";
  32. device_type = "cpu";
  33. next-level-cache = <&L2>;
  34. reg = <0x1>;
  35. };
  36. };
  37. gic: interrupt-controller@48241000 {
  38. compatible = "arm,cortex-a9-gic";
  39. interrupt-controller;
  40. #interrupt-cells = <3>;
  41. reg = <0x48241000 0x1000>,
  42. <0x48240100 0x0100>;
  43. };
  44. L2: l2-cache-controller@48242000 {
  45. compatible = "arm,pl310-cache";
  46. reg = <0x48242000 0x1000>;
  47. cache-unified;
  48. cache-level = <2>;
  49. };
  50. local-timer@48240600 {
  51. compatible = "arm,cortex-a9-twd-timer";
  52. reg = <0x48240600 0x20>;
  53. interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_HIGH)>;
  54. };
  55. /*
  56. * The soc node represents the soc top level view. It is uses for IPs
  57. * that are not memory mapped in the MPU view or for the MPU itself.
  58. */
  59. soc {
  60. compatible = "ti,omap-infra";
  61. mpu {
  62. compatible = "ti,omap4-mpu";
  63. ti,hwmods = "mpu";
  64. };
  65. dsp {
  66. compatible = "ti,omap3-c64";
  67. ti,hwmods = "dsp";
  68. };
  69. iva {
  70. compatible = "ti,ivahd";
  71. ti,hwmods = "iva";
  72. };
  73. };
  74. /*
  75. * XXX: Use a flat representation of the OMAP4 interconnect.
  76. * The real OMAP interconnect network is quite complex.
  77. * Since that will not bring real advantage to represent that in DT for
  78. * the moment, just use a fake OCP bus entry to represent the whole bus
  79. * hierarchy.
  80. */
  81. ocp {
  82. compatible = "ti,omap4-l3-noc", "simple-bus";
  83. #address-cells = <1>;
  84. #size-cells = <1>;
  85. ranges;
  86. ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
  87. reg = <0x44000000 0x1000>,
  88. <0x44800000 0x2000>,
  89. <0x45000000 0x1000>;
  90. interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
  91. <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
  92. counter32k: counter@4a304000 {
  93. compatible = "ti,omap-counter32k";
  94. reg = <0x4a304000 0x20>;
  95. ti,hwmods = "counter_32k";
  96. };
  97. omap4_pmx_core: pinmux@4a100040 {
  98. compatible = "ti,omap4-padconf", "pinctrl-single";
  99. reg = <0x4a100040 0x0196>;
  100. #address-cells = <1>;
  101. #size-cells = <0>;
  102. pinctrl-single,register-width = <16>;
  103. pinctrl-single,function-mask = <0x7fff>;
  104. };
  105. omap4_pmx_wkup: pinmux@4a31e040 {
  106. compatible = "ti,omap4-padconf", "pinctrl-single";
  107. reg = <0x4a31e040 0x0038>;
  108. #address-cells = <1>;
  109. #size-cells = <0>;
  110. pinctrl-single,register-width = <16>;
  111. pinctrl-single,function-mask = <0x7fff>;
  112. };
  113. sdma: dma-controller@4a056000 {
  114. compatible = "ti,omap4430-sdma";
  115. reg = <0x4a056000 0x1000>;
  116. interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
  117. <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
  118. <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
  119. <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
  120. #dma-cells = <1>;
  121. #dma-channels = <32>;
  122. #dma-requests = <127>;
  123. };
  124. gpio1: gpio@4a310000 {
  125. compatible = "ti,omap4-gpio";
  126. reg = <0x4a310000 0x200>;
  127. interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
  128. ti,hwmods = "gpio1";
  129. ti,gpio-always-on;
  130. gpio-controller;
  131. #gpio-cells = <2>;
  132. interrupt-controller;
  133. #interrupt-cells = <2>;
  134. };
  135. gpio2: gpio@48055000 {
  136. compatible = "ti,omap4-gpio";
  137. reg = <0x48055000 0x200>;
  138. interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
  139. ti,hwmods = "gpio2";
  140. gpio-controller;
  141. #gpio-cells = <2>;
  142. interrupt-controller;
  143. #interrupt-cells = <2>;
  144. };
  145. gpio3: gpio@48057000 {
  146. compatible = "ti,omap4-gpio";
  147. reg = <0x48057000 0x200>;
  148. interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
  149. ti,hwmods = "gpio3";
  150. gpio-controller;
  151. #gpio-cells = <2>;
  152. interrupt-controller;
  153. #interrupt-cells = <2>;
  154. };
  155. gpio4: gpio@48059000 {
  156. compatible = "ti,omap4-gpio";
  157. reg = <0x48059000 0x200>;
  158. interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
  159. ti,hwmods = "gpio4";
  160. gpio-controller;
  161. #gpio-cells = <2>;
  162. interrupt-controller;
  163. #interrupt-cells = <2>;
  164. };
  165. gpio5: gpio@4805b000 {
  166. compatible = "ti,omap4-gpio";
  167. reg = <0x4805b000 0x200>;
  168. interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
  169. ti,hwmods = "gpio5";
  170. gpio-controller;
  171. #gpio-cells = <2>;
  172. interrupt-controller;
  173. #interrupt-cells = <2>;
  174. };
  175. gpio6: gpio@4805d000 {
  176. compatible = "ti,omap4-gpio";
  177. reg = <0x4805d000 0x200>;
  178. interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
  179. ti,hwmods = "gpio6";
  180. gpio-controller;
  181. #gpio-cells = <2>;
  182. interrupt-controller;
  183. #interrupt-cells = <2>;
  184. };
  185. gpmc: gpmc@50000000 {
  186. compatible = "ti,omap4430-gpmc";
  187. reg = <0x50000000 0x1000>;
  188. #address-cells = <2>;
  189. #size-cells = <1>;
  190. interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
  191. gpmc,num-cs = <8>;
  192. gpmc,num-waitpins = <4>;
  193. ti,hwmods = "gpmc";
  194. ti,no-idle-on-init;
  195. };
  196. uart1: serial@4806a000 {
  197. compatible = "ti,omap4-uart";
  198. reg = <0x4806a000 0x100>;
  199. interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
  200. ti,hwmods = "uart1";
  201. clock-frequency = <48000000>;
  202. };
  203. uart2: serial@4806c000 {
  204. compatible = "ti,omap4-uart";
  205. reg = <0x4806c000 0x100>;
  206. interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
  207. ti,hwmods = "uart2";
  208. clock-frequency = <48000000>;
  209. };
  210. uart3: serial@48020000 {
  211. compatible = "ti,omap4-uart";
  212. reg = <0x48020000 0x100>;
  213. interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
  214. ti,hwmods = "uart3";
  215. clock-frequency = <48000000>;
  216. };
  217. uart4: serial@4806e000 {
  218. compatible = "ti,omap4-uart";
  219. reg = <0x4806e000 0x100>;
  220. interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
  221. ti,hwmods = "uart4";
  222. clock-frequency = <48000000>;
  223. };
  224. i2c1: i2c@48070000 {
  225. compatible = "ti,omap4-i2c";
  226. reg = <0x48070000 0x100>;
  227. interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
  228. #address-cells = <1>;
  229. #size-cells = <0>;
  230. ti,hwmods = "i2c1";
  231. };
  232. i2c2: i2c@48072000 {
  233. compatible = "ti,omap4-i2c";
  234. reg = <0x48072000 0x100>;
  235. interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
  236. #address-cells = <1>;
  237. #size-cells = <0>;
  238. ti,hwmods = "i2c2";
  239. };
  240. i2c3: i2c@48060000 {
  241. compatible = "ti,omap4-i2c";
  242. reg = <0x48060000 0x100>;
  243. interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
  244. #address-cells = <1>;
  245. #size-cells = <0>;
  246. ti,hwmods = "i2c3";
  247. };
  248. i2c4: i2c@48350000 {
  249. compatible = "ti,omap4-i2c";
  250. reg = <0x48350000 0x100>;
  251. interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
  252. #address-cells = <1>;
  253. #size-cells = <0>;
  254. ti,hwmods = "i2c4";
  255. };
  256. mcspi1: spi@48098000 {
  257. compatible = "ti,omap4-mcspi";
  258. reg = <0x48098000 0x200>;
  259. interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
  260. #address-cells = <1>;
  261. #size-cells = <0>;
  262. ti,hwmods = "mcspi1";
  263. ti,spi-num-cs = <4>;
  264. dmas = <&sdma 35>,
  265. <&sdma 36>,
  266. <&sdma 37>,
  267. <&sdma 38>,
  268. <&sdma 39>,
  269. <&sdma 40>,
  270. <&sdma 41>,
  271. <&sdma 42>;
  272. dma-names = "tx0", "rx0", "tx1", "rx1",
  273. "tx2", "rx2", "tx3", "rx3";
  274. };
  275. mcspi2: spi@4809a000 {
  276. compatible = "ti,omap4-mcspi";
  277. reg = <0x4809a000 0x200>;
  278. interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
  279. #address-cells = <1>;
  280. #size-cells = <0>;
  281. ti,hwmods = "mcspi2";
  282. ti,spi-num-cs = <2>;
  283. dmas = <&sdma 43>,
  284. <&sdma 44>,
  285. <&sdma 45>,
  286. <&sdma 46>;
  287. dma-names = "tx0", "rx0", "tx1", "rx1";
  288. };
  289. mcspi3: spi@480b8000 {
  290. compatible = "ti,omap4-mcspi";
  291. reg = <0x480b8000 0x200>;
  292. interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
  293. #address-cells = <1>;
  294. #size-cells = <0>;
  295. ti,hwmods = "mcspi3";
  296. ti,spi-num-cs = <2>;
  297. dmas = <&sdma 15>, <&sdma 16>;
  298. dma-names = "tx0", "rx0";
  299. };
  300. mcspi4: spi@480ba000 {
  301. compatible = "ti,omap4-mcspi";
  302. reg = <0x480ba000 0x200>;
  303. interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
  304. #address-cells = <1>;
  305. #size-cells = <0>;
  306. ti,hwmods = "mcspi4";
  307. ti,spi-num-cs = <1>;
  308. dmas = <&sdma 70>, <&sdma 71>;
  309. dma-names = "tx0", "rx0";
  310. };
  311. mmc1: mmc@4809c000 {
  312. compatible = "ti,omap4-hsmmc";
  313. reg = <0x4809c000 0x400>;
  314. interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
  315. ti,hwmods = "mmc1";
  316. ti,dual-volt;
  317. ti,needs-special-reset;
  318. dmas = <&sdma 61>, <&sdma 62>;
  319. dma-names = "tx", "rx";
  320. };
  321. mmc2: mmc@480b4000 {
  322. compatible = "ti,omap4-hsmmc";
  323. reg = <0x480b4000 0x400>;
  324. interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
  325. ti,hwmods = "mmc2";
  326. ti,needs-special-reset;
  327. dmas = <&sdma 47>, <&sdma 48>;
  328. dma-names = "tx", "rx";
  329. };
  330. mmc3: mmc@480ad000 {
  331. compatible = "ti,omap4-hsmmc";
  332. reg = <0x480ad000 0x400>;
  333. interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
  334. ti,hwmods = "mmc3";
  335. ti,needs-special-reset;
  336. dmas = <&sdma 77>, <&sdma 78>;
  337. dma-names = "tx", "rx";
  338. };
  339. mmc4: mmc@480d1000 {
  340. compatible = "ti,omap4-hsmmc";
  341. reg = <0x480d1000 0x400>;
  342. interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
  343. ti,hwmods = "mmc4";
  344. ti,needs-special-reset;
  345. dmas = <&sdma 57>, <&sdma 58>;
  346. dma-names = "tx", "rx";
  347. };
  348. mmc5: mmc@480d5000 {
  349. compatible = "ti,omap4-hsmmc";
  350. reg = <0x480d5000 0x400>;
  351. interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
  352. ti,hwmods = "mmc5";
  353. ti,needs-special-reset;
  354. dmas = <&sdma 59>, <&sdma 60>;
  355. dma-names = "tx", "rx";
  356. };
  357. wdt2: wdt@4a314000 {
  358. compatible = "ti,omap4-wdt", "ti,omap3-wdt";
  359. reg = <0x4a314000 0x80>;
  360. interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
  361. ti,hwmods = "wd_timer2";
  362. };
  363. mcpdm: mcpdm@40132000 {
  364. compatible = "ti,omap4-mcpdm";
  365. reg = <0x40132000 0x7f>, /* MPU private access */
  366. <0x49032000 0x7f>; /* L3 Interconnect */
  367. reg-names = "mpu", "dma";
  368. interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
  369. ti,hwmods = "mcpdm";
  370. dmas = <&sdma 65>,
  371. <&sdma 66>;
  372. dma-names = "up_link", "dn_link";
  373. };
  374. dmic: dmic@4012e000 {
  375. compatible = "ti,omap4-dmic";
  376. reg = <0x4012e000 0x7f>, /* MPU private access */
  377. <0x4902e000 0x7f>; /* L3 Interconnect */
  378. reg-names = "mpu", "dma";
  379. interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
  380. ti,hwmods = "dmic";
  381. dmas = <&sdma 67>;
  382. dma-names = "up_link";
  383. };
  384. mcbsp1: mcbsp@40122000 {
  385. compatible = "ti,omap4-mcbsp";
  386. reg = <0x40122000 0xff>, /* MPU private access */
  387. <0x49022000 0xff>; /* L3 Interconnect */
  388. reg-names = "mpu", "dma";
  389. interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
  390. interrupt-names = "common";
  391. ti,buffer-size = <128>;
  392. ti,hwmods = "mcbsp1";
  393. dmas = <&sdma 33>,
  394. <&sdma 34>;
  395. dma-names = "tx", "rx";
  396. };
  397. mcbsp2: mcbsp@40124000 {
  398. compatible = "ti,omap4-mcbsp";
  399. reg = <0x40124000 0xff>, /* MPU private access */
  400. <0x49024000 0xff>; /* L3 Interconnect */
  401. reg-names = "mpu", "dma";
  402. interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
  403. interrupt-names = "common";
  404. ti,buffer-size = <128>;
  405. ti,hwmods = "mcbsp2";
  406. dmas = <&sdma 17>,
  407. <&sdma 18>;
  408. dma-names = "tx", "rx";
  409. };
  410. mcbsp3: mcbsp@40126000 {
  411. compatible = "ti,omap4-mcbsp";
  412. reg = <0x40126000 0xff>, /* MPU private access */
  413. <0x49026000 0xff>; /* L3 Interconnect */
  414. reg-names = "mpu", "dma";
  415. interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
  416. interrupt-names = "common";
  417. ti,buffer-size = <128>;
  418. ti,hwmods = "mcbsp3";
  419. dmas = <&sdma 19>,
  420. <&sdma 20>;
  421. dma-names = "tx", "rx";
  422. };
  423. mcbsp4: mcbsp@48096000 {
  424. compatible = "ti,omap4-mcbsp";
  425. reg = <0x48096000 0xff>; /* L4 Interconnect */
  426. reg-names = "mpu";
  427. interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
  428. interrupt-names = "common";
  429. ti,buffer-size = <128>;
  430. ti,hwmods = "mcbsp4";
  431. dmas = <&sdma 31>,
  432. <&sdma 32>;
  433. dma-names = "tx", "rx";
  434. };
  435. keypad: keypad@4a31c000 {
  436. compatible = "ti,omap4-keypad";
  437. reg = <0x4a31c000 0x80>;
  438. interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
  439. reg-names = "mpu";
  440. ti,hwmods = "kbd";
  441. };
  442. emif1: emif@4c000000 {
  443. compatible = "ti,emif-4d";
  444. reg = <0x4c000000 0x100>;
  445. interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
  446. ti,hwmods = "emif1";
  447. ti,no-idle-on-init;
  448. phy-type = <1>;
  449. hw-caps-read-idle-ctrl;
  450. hw-caps-ll-interface;
  451. hw-caps-temp-alert;
  452. };
  453. emif2: emif@4d000000 {
  454. compatible = "ti,emif-4d";
  455. reg = <0x4d000000 0x100>;
  456. interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
  457. ti,hwmods = "emif2";
  458. ti,no-idle-on-init;
  459. phy-type = <1>;
  460. hw-caps-read-idle-ctrl;
  461. hw-caps-ll-interface;
  462. hw-caps-temp-alert;
  463. };
  464. ocp2scp@4a0ad000 {
  465. compatible = "ti,omap-ocp2scp";
  466. reg = <0x4a0ad000 0x1f>;
  467. #address-cells = <1>;
  468. #size-cells = <1>;
  469. ranges;
  470. ti,hwmods = "ocp2scp_usb_phy";
  471. usb2_phy: usb2phy@4a0ad080 {
  472. compatible = "ti,omap-usb2";
  473. reg = <0x4a0ad080 0x58>;
  474. ctrl-module = <&omap_control_usb>;
  475. };
  476. };
  477. timer1: timer@4a318000 {
  478. compatible = "ti,omap3430-timer";
  479. reg = <0x4a318000 0x80>;
  480. interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
  481. ti,hwmods = "timer1";
  482. ti,timer-alwon;
  483. };
  484. timer2: timer@48032000 {
  485. compatible = "ti,omap3430-timer";
  486. reg = <0x48032000 0x80>;
  487. interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
  488. ti,hwmods = "timer2";
  489. };
  490. timer3: timer@48034000 {
  491. compatible = "ti,omap4430-timer";
  492. reg = <0x48034000 0x80>;
  493. interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
  494. ti,hwmods = "timer3";
  495. };
  496. timer4: timer@48036000 {
  497. compatible = "ti,omap4430-timer";
  498. reg = <0x48036000 0x80>;
  499. interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
  500. ti,hwmods = "timer4";
  501. };
  502. timer5: timer@40138000 {
  503. compatible = "ti,omap4430-timer";
  504. reg = <0x40138000 0x80>,
  505. <0x49038000 0x80>;
  506. interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
  507. ti,hwmods = "timer5";
  508. ti,timer-dsp;
  509. };
  510. timer6: timer@4013a000 {
  511. compatible = "ti,omap4430-timer";
  512. reg = <0x4013a000 0x80>,
  513. <0x4903a000 0x80>;
  514. interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
  515. ti,hwmods = "timer6";
  516. ti,timer-dsp;
  517. };
  518. timer7: timer@4013c000 {
  519. compatible = "ti,omap4430-timer";
  520. reg = <0x4013c000 0x80>,
  521. <0x4903c000 0x80>;
  522. interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
  523. ti,hwmods = "timer7";
  524. ti,timer-dsp;
  525. };
  526. timer8: timer@4013e000 {
  527. compatible = "ti,omap4430-timer";
  528. reg = <0x4013e000 0x80>,
  529. <0x4903e000 0x80>;
  530. interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
  531. ti,hwmods = "timer8";
  532. ti,timer-pwm;
  533. ti,timer-dsp;
  534. };
  535. timer9: timer@4803e000 {
  536. compatible = "ti,omap4430-timer";
  537. reg = <0x4803e000 0x80>;
  538. interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
  539. ti,hwmods = "timer9";
  540. ti,timer-pwm;
  541. };
  542. timer10: timer@48086000 {
  543. compatible = "ti,omap3430-timer";
  544. reg = <0x48086000 0x80>;
  545. interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
  546. ti,hwmods = "timer10";
  547. ti,timer-pwm;
  548. };
  549. timer11: timer@48088000 {
  550. compatible = "ti,omap4430-timer";
  551. reg = <0x48088000 0x80>;
  552. interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
  553. ti,hwmods = "timer11";
  554. ti,timer-pwm;
  555. };
  556. usbhstll: usbhstll@4a062000 {
  557. compatible = "ti,usbhs-tll";
  558. reg = <0x4a062000 0x1000>;
  559. interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
  560. ti,hwmods = "usb_tll_hs";
  561. };
  562. usbhshost: usbhshost@4a064000 {
  563. compatible = "ti,usbhs-host";
  564. reg = <0x4a064000 0x800>;
  565. ti,hwmods = "usb_host_hs";
  566. #address-cells = <1>;
  567. #size-cells = <1>;
  568. ranges;
  569. usbhsohci: ohci@4a064800 {
  570. compatible = "ti,ohci-omap3", "usb-ohci";
  571. reg = <0x4a064800 0x400>;
  572. interrupt-parent = <&gic>;
  573. interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
  574. };
  575. usbhsehci: ehci@4a064c00 {
  576. compatible = "ti,ehci-omap", "usb-ehci";
  577. reg = <0x4a064c00 0x400>;
  578. interrupt-parent = <&gic>;
  579. interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
  580. };
  581. };
  582. omap_control_usb: omap-control-usb@4a002300 {
  583. compatible = "ti,omap-control-usb";
  584. reg = <0x4a002300 0x4>,
  585. <0x4a00233c 0x4>;
  586. reg-names = "control_dev_conf", "otghs_control";
  587. ti,type = <1>;
  588. };
  589. usb_otg_hs: usb_otg_hs@4a0ab000 {
  590. compatible = "ti,omap4-musb";
  591. reg = <0x4a0ab000 0x7ff>;
  592. interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
  593. interrupt-names = "mc", "dma";
  594. ti,hwmods = "usb_otg_hs";
  595. usb-phy = <&usb2_phy>;
  596. multipoint = <1>;
  597. num-eps = <16>;
  598. ram-bits = <12>;
  599. ti,has-mailbox;
  600. };
  601. aes: aes@4b501000 {
  602. compatible = "ti,omap4-aes";
  603. ti,hwmods = "aes";
  604. reg = <0x4b501000 0xa0>;
  605. interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
  606. dmas = <&sdma 111>, <&sdma 110>;
  607. dma-names = "tx", "rx";
  608. };
  609. des: des@480a5000 {
  610. compatible = "ti,omap4-des";
  611. ti,hwmods = "des";
  612. reg = <0x480a5000 0xa0>;
  613. interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
  614. dmas = <&sdma 117>, <&sdma 116>;
  615. dma-names = "tx", "rx";
  616. };
  617. };
  618. };