x86.c 80 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * derived from drivers/kvm/kvm_main.c
  5. *
  6. * Copyright (C) 2006 Qumranet, Inc.
  7. *
  8. * Authors:
  9. * Avi Kivity <avi@qumranet.com>
  10. * Yaniv Kamay <yaniv@qumranet.com>
  11. *
  12. * This work is licensed under the terms of the GNU GPL, version 2. See
  13. * the COPYING file in the top-level directory.
  14. *
  15. */
  16. #include <linux/kvm_host.h>
  17. #include "irq.h"
  18. #include "mmu.h"
  19. #include <linux/clocksource.h>
  20. #include <linux/kvm.h>
  21. #include <linux/fs.h>
  22. #include <linux/vmalloc.h>
  23. #include <linux/module.h>
  24. #include <linux/mman.h>
  25. #include <linux/highmem.h>
  26. #include <asm/uaccess.h>
  27. #include <asm/msr.h>
  28. #include <asm/desc.h>
  29. #define MAX_IO_MSRS 256
  30. #define CR0_RESERVED_BITS \
  31. (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
  32. | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
  33. | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
  34. #define CR4_RESERVED_BITS \
  35. (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
  36. | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
  37. | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR \
  38. | X86_CR4_OSXMMEXCPT | X86_CR4_VMXE))
  39. #define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
  40. /* EFER defaults:
  41. * - enable syscall per default because its emulated by KVM
  42. * - enable LME and LMA per default on 64 bit KVM
  43. */
  44. #ifdef CONFIG_X86_64
  45. static u64 __read_mostly efer_reserved_bits = 0xfffffffffffffafeULL;
  46. #else
  47. static u64 __read_mostly efer_reserved_bits = 0xfffffffffffffffeULL;
  48. #endif
  49. #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
  50. #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
  51. static int kvm_dev_ioctl_get_supported_cpuid(struct kvm_cpuid2 *cpuid,
  52. struct kvm_cpuid_entry2 __user *entries);
  53. struct kvm_x86_ops *kvm_x86_ops;
  54. struct kvm_stats_debugfs_item debugfs_entries[] = {
  55. { "pf_fixed", VCPU_STAT(pf_fixed) },
  56. { "pf_guest", VCPU_STAT(pf_guest) },
  57. { "tlb_flush", VCPU_STAT(tlb_flush) },
  58. { "invlpg", VCPU_STAT(invlpg) },
  59. { "exits", VCPU_STAT(exits) },
  60. { "io_exits", VCPU_STAT(io_exits) },
  61. { "mmio_exits", VCPU_STAT(mmio_exits) },
  62. { "signal_exits", VCPU_STAT(signal_exits) },
  63. { "irq_window", VCPU_STAT(irq_window_exits) },
  64. { "halt_exits", VCPU_STAT(halt_exits) },
  65. { "halt_wakeup", VCPU_STAT(halt_wakeup) },
  66. { "hypercalls", VCPU_STAT(hypercalls) },
  67. { "request_irq", VCPU_STAT(request_irq_exits) },
  68. { "irq_exits", VCPU_STAT(irq_exits) },
  69. { "host_state_reload", VCPU_STAT(host_state_reload) },
  70. { "efer_reload", VCPU_STAT(efer_reload) },
  71. { "fpu_reload", VCPU_STAT(fpu_reload) },
  72. { "insn_emulation", VCPU_STAT(insn_emulation) },
  73. { "insn_emulation_fail", VCPU_STAT(insn_emulation_fail) },
  74. { "mmu_shadow_zapped", VM_STAT(mmu_shadow_zapped) },
  75. { "mmu_pte_write", VM_STAT(mmu_pte_write) },
  76. { "mmu_pte_updated", VM_STAT(mmu_pte_updated) },
  77. { "mmu_pde_zapped", VM_STAT(mmu_pde_zapped) },
  78. { "mmu_flooded", VM_STAT(mmu_flooded) },
  79. { "mmu_recycled", VM_STAT(mmu_recycled) },
  80. { "mmu_cache_miss", VM_STAT(mmu_cache_miss) },
  81. { "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
  82. { NULL }
  83. };
  84. unsigned long segment_base(u16 selector)
  85. {
  86. struct descriptor_table gdt;
  87. struct desc_struct *d;
  88. unsigned long table_base;
  89. unsigned long v;
  90. if (selector == 0)
  91. return 0;
  92. asm("sgdt %0" : "=m"(gdt));
  93. table_base = gdt.base;
  94. if (selector & 4) { /* from ldt */
  95. u16 ldt_selector;
  96. asm("sldt %0" : "=g"(ldt_selector));
  97. table_base = segment_base(ldt_selector);
  98. }
  99. d = (struct desc_struct *)(table_base + (selector & ~7));
  100. v = d->base0 | ((unsigned long)d->base1 << 16) |
  101. ((unsigned long)d->base2 << 24);
  102. #ifdef CONFIG_X86_64
  103. if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
  104. v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
  105. #endif
  106. return v;
  107. }
  108. EXPORT_SYMBOL_GPL(segment_base);
  109. u64 kvm_get_apic_base(struct kvm_vcpu *vcpu)
  110. {
  111. if (irqchip_in_kernel(vcpu->kvm))
  112. return vcpu->arch.apic_base;
  113. else
  114. return vcpu->arch.apic_base;
  115. }
  116. EXPORT_SYMBOL_GPL(kvm_get_apic_base);
  117. void kvm_set_apic_base(struct kvm_vcpu *vcpu, u64 data)
  118. {
  119. /* TODO: reserve bits check */
  120. if (irqchip_in_kernel(vcpu->kvm))
  121. kvm_lapic_set_base(vcpu, data);
  122. else
  123. vcpu->arch.apic_base = data;
  124. }
  125. EXPORT_SYMBOL_GPL(kvm_set_apic_base);
  126. void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr)
  127. {
  128. WARN_ON(vcpu->arch.exception.pending);
  129. vcpu->arch.exception.pending = true;
  130. vcpu->arch.exception.has_error_code = false;
  131. vcpu->arch.exception.nr = nr;
  132. }
  133. EXPORT_SYMBOL_GPL(kvm_queue_exception);
  134. void kvm_inject_page_fault(struct kvm_vcpu *vcpu, unsigned long addr,
  135. u32 error_code)
  136. {
  137. ++vcpu->stat.pf_guest;
  138. if (vcpu->arch.exception.pending && vcpu->arch.exception.nr == PF_VECTOR) {
  139. printk(KERN_DEBUG "kvm: inject_page_fault:"
  140. " double fault 0x%lx\n", addr);
  141. vcpu->arch.exception.nr = DF_VECTOR;
  142. vcpu->arch.exception.error_code = 0;
  143. return;
  144. }
  145. vcpu->arch.cr2 = addr;
  146. kvm_queue_exception_e(vcpu, PF_VECTOR, error_code);
  147. }
  148. void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
  149. {
  150. WARN_ON(vcpu->arch.exception.pending);
  151. vcpu->arch.exception.pending = true;
  152. vcpu->arch.exception.has_error_code = true;
  153. vcpu->arch.exception.nr = nr;
  154. vcpu->arch.exception.error_code = error_code;
  155. }
  156. EXPORT_SYMBOL_GPL(kvm_queue_exception_e);
  157. static void __queue_exception(struct kvm_vcpu *vcpu)
  158. {
  159. kvm_x86_ops->queue_exception(vcpu, vcpu->arch.exception.nr,
  160. vcpu->arch.exception.has_error_code,
  161. vcpu->arch.exception.error_code);
  162. }
  163. /*
  164. * Load the pae pdptrs. Return true is they are all valid.
  165. */
  166. int load_pdptrs(struct kvm_vcpu *vcpu, unsigned long cr3)
  167. {
  168. gfn_t pdpt_gfn = cr3 >> PAGE_SHIFT;
  169. unsigned offset = ((cr3 & (PAGE_SIZE-1)) >> 5) << 2;
  170. int i;
  171. int ret;
  172. u64 pdpte[ARRAY_SIZE(vcpu->arch.pdptrs)];
  173. down_read(&vcpu->kvm->slots_lock);
  174. ret = kvm_read_guest_page(vcpu->kvm, pdpt_gfn, pdpte,
  175. offset * sizeof(u64), sizeof(pdpte));
  176. if (ret < 0) {
  177. ret = 0;
  178. goto out;
  179. }
  180. for (i = 0; i < ARRAY_SIZE(pdpte); ++i) {
  181. if ((pdpte[i] & 1) && (pdpte[i] & 0xfffffff0000001e6ull)) {
  182. ret = 0;
  183. goto out;
  184. }
  185. }
  186. ret = 1;
  187. memcpy(vcpu->arch.pdptrs, pdpte, sizeof(vcpu->arch.pdptrs));
  188. out:
  189. up_read(&vcpu->kvm->slots_lock);
  190. return ret;
  191. }
  192. EXPORT_SYMBOL_GPL(load_pdptrs);
  193. static bool pdptrs_changed(struct kvm_vcpu *vcpu)
  194. {
  195. u64 pdpte[ARRAY_SIZE(vcpu->arch.pdptrs)];
  196. bool changed = true;
  197. int r;
  198. if (is_long_mode(vcpu) || !is_pae(vcpu))
  199. return false;
  200. down_read(&vcpu->kvm->slots_lock);
  201. r = kvm_read_guest(vcpu->kvm, vcpu->arch.cr3 & ~31u, pdpte, sizeof(pdpte));
  202. if (r < 0)
  203. goto out;
  204. changed = memcmp(pdpte, vcpu->arch.pdptrs, sizeof(pdpte)) != 0;
  205. out:
  206. up_read(&vcpu->kvm->slots_lock);
  207. return changed;
  208. }
  209. void set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  210. {
  211. if (cr0 & CR0_RESERVED_BITS) {
  212. printk(KERN_DEBUG "set_cr0: 0x%lx #GP, reserved bits 0x%lx\n",
  213. cr0, vcpu->arch.cr0);
  214. kvm_inject_gp(vcpu, 0);
  215. return;
  216. }
  217. if ((cr0 & X86_CR0_NW) && !(cr0 & X86_CR0_CD)) {
  218. printk(KERN_DEBUG "set_cr0: #GP, CD == 0 && NW == 1\n");
  219. kvm_inject_gp(vcpu, 0);
  220. return;
  221. }
  222. if ((cr0 & X86_CR0_PG) && !(cr0 & X86_CR0_PE)) {
  223. printk(KERN_DEBUG "set_cr0: #GP, set PG flag "
  224. "and a clear PE flag\n");
  225. kvm_inject_gp(vcpu, 0);
  226. return;
  227. }
  228. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
  229. #ifdef CONFIG_X86_64
  230. if ((vcpu->arch.shadow_efer & EFER_LME)) {
  231. int cs_db, cs_l;
  232. if (!is_pae(vcpu)) {
  233. printk(KERN_DEBUG "set_cr0: #GP, start paging "
  234. "in long mode while PAE is disabled\n");
  235. kvm_inject_gp(vcpu, 0);
  236. return;
  237. }
  238. kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
  239. if (cs_l) {
  240. printk(KERN_DEBUG "set_cr0: #GP, start paging "
  241. "in long mode while CS.L == 1\n");
  242. kvm_inject_gp(vcpu, 0);
  243. return;
  244. }
  245. } else
  246. #endif
  247. if (is_pae(vcpu) && !load_pdptrs(vcpu, vcpu->arch.cr3)) {
  248. printk(KERN_DEBUG "set_cr0: #GP, pdptrs "
  249. "reserved bits\n");
  250. kvm_inject_gp(vcpu, 0);
  251. return;
  252. }
  253. }
  254. kvm_x86_ops->set_cr0(vcpu, cr0);
  255. vcpu->arch.cr0 = cr0;
  256. kvm_mmu_reset_context(vcpu);
  257. return;
  258. }
  259. EXPORT_SYMBOL_GPL(set_cr0);
  260. void lmsw(struct kvm_vcpu *vcpu, unsigned long msw)
  261. {
  262. set_cr0(vcpu, (vcpu->arch.cr0 & ~0x0ful) | (msw & 0x0f));
  263. }
  264. EXPORT_SYMBOL_GPL(lmsw);
  265. void set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  266. {
  267. if (cr4 & CR4_RESERVED_BITS) {
  268. printk(KERN_DEBUG "set_cr4: #GP, reserved bits\n");
  269. kvm_inject_gp(vcpu, 0);
  270. return;
  271. }
  272. if (is_long_mode(vcpu)) {
  273. if (!(cr4 & X86_CR4_PAE)) {
  274. printk(KERN_DEBUG "set_cr4: #GP, clearing PAE while "
  275. "in long mode\n");
  276. kvm_inject_gp(vcpu, 0);
  277. return;
  278. }
  279. } else if (is_paging(vcpu) && !is_pae(vcpu) && (cr4 & X86_CR4_PAE)
  280. && !load_pdptrs(vcpu, vcpu->arch.cr3)) {
  281. printk(KERN_DEBUG "set_cr4: #GP, pdptrs reserved bits\n");
  282. kvm_inject_gp(vcpu, 0);
  283. return;
  284. }
  285. if (cr4 & X86_CR4_VMXE) {
  286. printk(KERN_DEBUG "set_cr4: #GP, setting VMXE\n");
  287. kvm_inject_gp(vcpu, 0);
  288. return;
  289. }
  290. kvm_x86_ops->set_cr4(vcpu, cr4);
  291. vcpu->arch.cr4 = cr4;
  292. kvm_mmu_reset_context(vcpu);
  293. }
  294. EXPORT_SYMBOL_GPL(set_cr4);
  295. void set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  296. {
  297. if (cr3 == vcpu->arch.cr3 && !pdptrs_changed(vcpu)) {
  298. kvm_mmu_flush_tlb(vcpu);
  299. return;
  300. }
  301. if (is_long_mode(vcpu)) {
  302. if (cr3 & CR3_L_MODE_RESERVED_BITS) {
  303. printk(KERN_DEBUG "set_cr3: #GP, reserved bits\n");
  304. kvm_inject_gp(vcpu, 0);
  305. return;
  306. }
  307. } else {
  308. if (is_pae(vcpu)) {
  309. if (cr3 & CR3_PAE_RESERVED_BITS) {
  310. printk(KERN_DEBUG
  311. "set_cr3: #GP, reserved bits\n");
  312. kvm_inject_gp(vcpu, 0);
  313. return;
  314. }
  315. if (is_paging(vcpu) && !load_pdptrs(vcpu, cr3)) {
  316. printk(KERN_DEBUG "set_cr3: #GP, pdptrs "
  317. "reserved bits\n");
  318. kvm_inject_gp(vcpu, 0);
  319. return;
  320. }
  321. }
  322. /*
  323. * We don't check reserved bits in nonpae mode, because
  324. * this isn't enforced, and VMware depends on this.
  325. */
  326. }
  327. down_read(&vcpu->kvm->slots_lock);
  328. /*
  329. * Does the new cr3 value map to physical memory? (Note, we
  330. * catch an invalid cr3 even in real-mode, because it would
  331. * cause trouble later on when we turn on paging anyway.)
  332. *
  333. * A real CPU would silently accept an invalid cr3 and would
  334. * attempt to use it - with largely undefined (and often hard
  335. * to debug) behavior on the guest side.
  336. */
  337. if (unlikely(!gfn_to_memslot(vcpu->kvm, cr3 >> PAGE_SHIFT)))
  338. kvm_inject_gp(vcpu, 0);
  339. else {
  340. vcpu->arch.cr3 = cr3;
  341. vcpu->arch.mmu.new_cr3(vcpu);
  342. }
  343. up_read(&vcpu->kvm->slots_lock);
  344. }
  345. EXPORT_SYMBOL_GPL(set_cr3);
  346. void set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8)
  347. {
  348. if (cr8 & CR8_RESERVED_BITS) {
  349. printk(KERN_DEBUG "set_cr8: #GP, reserved bits 0x%lx\n", cr8);
  350. kvm_inject_gp(vcpu, 0);
  351. return;
  352. }
  353. if (irqchip_in_kernel(vcpu->kvm))
  354. kvm_lapic_set_tpr(vcpu, cr8);
  355. else
  356. vcpu->arch.cr8 = cr8;
  357. }
  358. EXPORT_SYMBOL_GPL(set_cr8);
  359. unsigned long get_cr8(struct kvm_vcpu *vcpu)
  360. {
  361. if (irqchip_in_kernel(vcpu->kvm))
  362. return kvm_lapic_get_cr8(vcpu);
  363. else
  364. return vcpu->arch.cr8;
  365. }
  366. EXPORT_SYMBOL_GPL(get_cr8);
  367. /*
  368. * List of msr numbers which we expose to userspace through KVM_GET_MSRS
  369. * and KVM_SET_MSRS, and KVM_GET_MSR_INDEX_LIST.
  370. *
  371. * This list is modified at module load time to reflect the
  372. * capabilities of the host cpu.
  373. */
  374. static u32 msrs_to_save[] = {
  375. MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
  376. MSR_K6_STAR,
  377. #ifdef CONFIG_X86_64
  378. MSR_CSTAR, MSR_KERNEL_GS_BASE, MSR_SYSCALL_MASK, MSR_LSTAR,
  379. #endif
  380. MSR_IA32_TIME_STAMP_COUNTER, MSR_KVM_SYSTEM_TIME, MSR_KVM_WALL_CLOCK,
  381. };
  382. static unsigned num_msrs_to_save;
  383. static u32 emulated_msrs[] = {
  384. MSR_IA32_MISC_ENABLE,
  385. };
  386. static void set_efer(struct kvm_vcpu *vcpu, u64 efer)
  387. {
  388. if (efer & efer_reserved_bits) {
  389. printk(KERN_DEBUG "set_efer: 0x%llx #GP, reserved bits\n",
  390. efer);
  391. kvm_inject_gp(vcpu, 0);
  392. return;
  393. }
  394. if (is_paging(vcpu)
  395. && (vcpu->arch.shadow_efer & EFER_LME) != (efer & EFER_LME)) {
  396. printk(KERN_DEBUG "set_efer: #GP, change LME while paging\n");
  397. kvm_inject_gp(vcpu, 0);
  398. return;
  399. }
  400. kvm_x86_ops->set_efer(vcpu, efer);
  401. efer &= ~EFER_LMA;
  402. efer |= vcpu->arch.shadow_efer & EFER_LMA;
  403. vcpu->arch.shadow_efer = efer;
  404. }
  405. void kvm_enable_efer_bits(u64 mask)
  406. {
  407. efer_reserved_bits &= ~mask;
  408. }
  409. EXPORT_SYMBOL_GPL(kvm_enable_efer_bits);
  410. /*
  411. * Writes msr value into into the appropriate "register".
  412. * Returns 0 on success, non-0 otherwise.
  413. * Assumes vcpu_load() was already called.
  414. */
  415. int kvm_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  416. {
  417. return kvm_x86_ops->set_msr(vcpu, msr_index, data);
  418. }
  419. /*
  420. * Adapt set_msr() to msr_io()'s calling convention
  421. */
  422. static int do_set_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
  423. {
  424. return kvm_set_msr(vcpu, index, *data);
  425. }
  426. static void kvm_write_wall_clock(struct kvm *kvm, gpa_t wall_clock)
  427. {
  428. static int version;
  429. struct kvm_wall_clock wc;
  430. struct timespec wc_ts;
  431. if (!wall_clock)
  432. return;
  433. version++;
  434. down_read(&kvm->slots_lock);
  435. kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
  436. wc_ts = current_kernel_time();
  437. wc.wc_sec = wc_ts.tv_sec;
  438. wc.wc_nsec = wc_ts.tv_nsec;
  439. wc.wc_version = version;
  440. kvm_write_guest(kvm, wall_clock, &wc, sizeof(wc));
  441. version++;
  442. kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
  443. up_read(&kvm->slots_lock);
  444. }
  445. static void kvm_write_guest_time(struct kvm_vcpu *v)
  446. {
  447. struct timespec ts;
  448. unsigned long flags;
  449. struct kvm_vcpu_arch *vcpu = &v->arch;
  450. void *shared_kaddr;
  451. if ((!vcpu->time_page))
  452. return;
  453. /* Keep irq disabled to prevent changes to the clock */
  454. local_irq_save(flags);
  455. kvm_get_msr(v, MSR_IA32_TIME_STAMP_COUNTER,
  456. &vcpu->hv_clock.tsc_timestamp);
  457. ktime_get_ts(&ts);
  458. local_irq_restore(flags);
  459. /* With all the info we got, fill in the values */
  460. vcpu->hv_clock.system_time = ts.tv_nsec +
  461. (NSEC_PER_SEC * (u64)ts.tv_sec);
  462. /*
  463. * The interface expects us to write an even number signaling that the
  464. * update is finished. Since the guest won't see the intermediate
  465. * state, we just write "2" at the end
  466. */
  467. vcpu->hv_clock.version = 2;
  468. shared_kaddr = kmap_atomic(vcpu->time_page, KM_USER0);
  469. memcpy(shared_kaddr + vcpu->time_offset, &vcpu->hv_clock,
  470. sizeof(vcpu->hv_clock));
  471. kunmap_atomic(shared_kaddr, KM_USER0);
  472. mark_page_dirty(v->kvm, vcpu->time >> PAGE_SHIFT);
  473. }
  474. int kvm_set_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  475. {
  476. switch (msr) {
  477. case MSR_EFER:
  478. set_efer(vcpu, data);
  479. break;
  480. case MSR_IA32_MC0_STATUS:
  481. pr_unimpl(vcpu, "%s: MSR_IA32_MC0_STATUS 0x%llx, nop\n",
  482. __FUNCTION__, data);
  483. break;
  484. case MSR_IA32_MCG_STATUS:
  485. pr_unimpl(vcpu, "%s: MSR_IA32_MCG_STATUS 0x%llx, nop\n",
  486. __FUNCTION__, data);
  487. break;
  488. case MSR_IA32_MCG_CTL:
  489. pr_unimpl(vcpu, "%s: MSR_IA32_MCG_CTL 0x%llx, nop\n",
  490. __FUNCTION__, data);
  491. break;
  492. case MSR_IA32_UCODE_REV:
  493. case MSR_IA32_UCODE_WRITE:
  494. case 0x200 ... 0x2ff: /* MTRRs */
  495. break;
  496. case MSR_IA32_APICBASE:
  497. kvm_set_apic_base(vcpu, data);
  498. break;
  499. case MSR_IA32_MISC_ENABLE:
  500. vcpu->arch.ia32_misc_enable_msr = data;
  501. break;
  502. case MSR_KVM_WALL_CLOCK:
  503. vcpu->kvm->arch.wall_clock = data;
  504. kvm_write_wall_clock(vcpu->kvm, data);
  505. break;
  506. case MSR_KVM_SYSTEM_TIME: {
  507. if (vcpu->arch.time_page) {
  508. kvm_release_page_dirty(vcpu->arch.time_page);
  509. vcpu->arch.time_page = NULL;
  510. }
  511. vcpu->arch.time = data;
  512. /* we verify if the enable bit is set... */
  513. if (!(data & 1))
  514. break;
  515. /* ...but clean it before doing the actual write */
  516. vcpu->arch.time_offset = data & ~(PAGE_MASK | 1);
  517. vcpu->arch.hv_clock.tsc_to_system_mul =
  518. clocksource_khz2mult(tsc_khz, 22);
  519. vcpu->arch.hv_clock.tsc_shift = 22;
  520. down_read(&current->mm->mmap_sem);
  521. down_read(&vcpu->kvm->slots_lock);
  522. vcpu->arch.time_page =
  523. gfn_to_page(vcpu->kvm, data >> PAGE_SHIFT);
  524. up_read(&vcpu->kvm->slots_lock);
  525. up_read(&current->mm->mmap_sem);
  526. if (is_error_page(vcpu->arch.time_page)) {
  527. kvm_release_page_clean(vcpu->arch.time_page);
  528. vcpu->arch.time_page = NULL;
  529. }
  530. kvm_write_guest_time(vcpu);
  531. break;
  532. }
  533. default:
  534. pr_unimpl(vcpu, "unhandled wrmsr: 0x%x data %llx\n", msr, data);
  535. return 1;
  536. }
  537. return 0;
  538. }
  539. EXPORT_SYMBOL_GPL(kvm_set_msr_common);
  540. /*
  541. * Reads an msr value (of 'msr_index') into 'pdata'.
  542. * Returns 0 on success, non-0 otherwise.
  543. * Assumes vcpu_load() was already called.
  544. */
  545. int kvm_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  546. {
  547. return kvm_x86_ops->get_msr(vcpu, msr_index, pdata);
  548. }
  549. int kvm_get_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  550. {
  551. u64 data;
  552. switch (msr) {
  553. case 0xc0010010: /* SYSCFG */
  554. case 0xc0010015: /* HWCR */
  555. case MSR_IA32_PLATFORM_ID:
  556. case MSR_IA32_P5_MC_ADDR:
  557. case MSR_IA32_P5_MC_TYPE:
  558. case MSR_IA32_MC0_CTL:
  559. case MSR_IA32_MCG_STATUS:
  560. case MSR_IA32_MCG_CAP:
  561. case MSR_IA32_MCG_CTL:
  562. case MSR_IA32_MC0_MISC:
  563. case MSR_IA32_MC0_MISC+4:
  564. case MSR_IA32_MC0_MISC+8:
  565. case MSR_IA32_MC0_MISC+12:
  566. case MSR_IA32_MC0_MISC+16:
  567. case MSR_IA32_UCODE_REV:
  568. case MSR_IA32_PERF_STATUS:
  569. case MSR_IA32_EBL_CR_POWERON:
  570. /* MTRR registers */
  571. case 0xfe:
  572. case 0x200 ... 0x2ff:
  573. data = 0;
  574. break;
  575. case 0xcd: /* fsb frequency */
  576. data = 3;
  577. break;
  578. case MSR_IA32_APICBASE:
  579. data = kvm_get_apic_base(vcpu);
  580. break;
  581. case MSR_IA32_MISC_ENABLE:
  582. data = vcpu->arch.ia32_misc_enable_msr;
  583. break;
  584. case MSR_EFER:
  585. data = vcpu->arch.shadow_efer;
  586. break;
  587. case MSR_KVM_WALL_CLOCK:
  588. data = vcpu->kvm->arch.wall_clock;
  589. break;
  590. case MSR_KVM_SYSTEM_TIME:
  591. data = vcpu->arch.time;
  592. break;
  593. default:
  594. pr_unimpl(vcpu, "unhandled rdmsr: 0x%x\n", msr);
  595. return 1;
  596. }
  597. *pdata = data;
  598. return 0;
  599. }
  600. EXPORT_SYMBOL_GPL(kvm_get_msr_common);
  601. /*
  602. * Read or write a bunch of msrs. All parameters are kernel addresses.
  603. *
  604. * @return number of msrs set successfully.
  605. */
  606. static int __msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs *msrs,
  607. struct kvm_msr_entry *entries,
  608. int (*do_msr)(struct kvm_vcpu *vcpu,
  609. unsigned index, u64 *data))
  610. {
  611. int i;
  612. vcpu_load(vcpu);
  613. for (i = 0; i < msrs->nmsrs; ++i)
  614. if (do_msr(vcpu, entries[i].index, &entries[i].data))
  615. break;
  616. vcpu_put(vcpu);
  617. return i;
  618. }
  619. /*
  620. * Read or write a bunch of msrs. Parameters are user addresses.
  621. *
  622. * @return number of msrs set successfully.
  623. */
  624. static int msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs __user *user_msrs,
  625. int (*do_msr)(struct kvm_vcpu *vcpu,
  626. unsigned index, u64 *data),
  627. int writeback)
  628. {
  629. struct kvm_msrs msrs;
  630. struct kvm_msr_entry *entries;
  631. int r, n;
  632. unsigned size;
  633. r = -EFAULT;
  634. if (copy_from_user(&msrs, user_msrs, sizeof msrs))
  635. goto out;
  636. r = -E2BIG;
  637. if (msrs.nmsrs >= MAX_IO_MSRS)
  638. goto out;
  639. r = -ENOMEM;
  640. size = sizeof(struct kvm_msr_entry) * msrs.nmsrs;
  641. entries = vmalloc(size);
  642. if (!entries)
  643. goto out;
  644. r = -EFAULT;
  645. if (copy_from_user(entries, user_msrs->entries, size))
  646. goto out_free;
  647. r = n = __msr_io(vcpu, &msrs, entries, do_msr);
  648. if (r < 0)
  649. goto out_free;
  650. r = -EFAULT;
  651. if (writeback && copy_to_user(user_msrs->entries, entries, size))
  652. goto out_free;
  653. r = n;
  654. out_free:
  655. vfree(entries);
  656. out:
  657. return r;
  658. }
  659. /*
  660. * Make sure that a cpu that is being hot-unplugged does not have any vcpus
  661. * cached on it.
  662. */
  663. void decache_vcpus_on_cpu(int cpu)
  664. {
  665. struct kvm *vm;
  666. struct kvm_vcpu *vcpu;
  667. int i;
  668. spin_lock(&kvm_lock);
  669. list_for_each_entry(vm, &vm_list, vm_list)
  670. for (i = 0; i < KVM_MAX_VCPUS; ++i) {
  671. vcpu = vm->vcpus[i];
  672. if (!vcpu)
  673. continue;
  674. /*
  675. * If the vcpu is locked, then it is running on some
  676. * other cpu and therefore it is not cached on the
  677. * cpu in question.
  678. *
  679. * If it's not locked, check the last cpu it executed
  680. * on.
  681. */
  682. if (mutex_trylock(&vcpu->mutex)) {
  683. if (vcpu->cpu == cpu) {
  684. kvm_x86_ops->vcpu_decache(vcpu);
  685. vcpu->cpu = -1;
  686. }
  687. mutex_unlock(&vcpu->mutex);
  688. }
  689. }
  690. spin_unlock(&kvm_lock);
  691. }
  692. int kvm_dev_ioctl_check_extension(long ext)
  693. {
  694. int r;
  695. switch (ext) {
  696. case KVM_CAP_IRQCHIP:
  697. case KVM_CAP_HLT:
  698. case KVM_CAP_MMU_SHADOW_CACHE_CONTROL:
  699. case KVM_CAP_USER_MEMORY:
  700. case KVM_CAP_SET_TSS_ADDR:
  701. case KVM_CAP_EXT_CPUID:
  702. case KVM_CAP_CLOCKSOURCE:
  703. r = 1;
  704. break;
  705. case KVM_CAP_VAPIC:
  706. r = !kvm_x86_ops->cpu_has_accelerated_tpr();
  707. break;
  708. case KVM_CAP_NR_VCPUS:
  709. r = KVM_MAX_VCPUS;
  710. break;
  711. case KVM_CAP_NR_MEMSLOTS:
  712. r = KVM_MEMORY_SLOTS;
  713. break;
  714. default:
  715. r = 0;
  716. break;
  717. }
  718. return r;
  719. }
  720. long kvm_arch_dev_ioctl(struct file *filp,
  721. unsigned int ioctl, unsigned long arg)
  722. {
  723. void __user *argp = (void __user *)arg;
  724. long r;
  725. switch (ioctl) {
  726. case KVM_GET_MSR_INDEX_LIST: {
  727. struct kvm_msr_list __user *user_msr_list = argp;
  728. struct kvm_msr_list msr_list;
  729. unsigned n;
  730. r = -EFAULT;
  731. if (copy_from_user(&msr_list, user_msr_list, sizeof msr_list))
  732. goto out;
  733. n = msr_list.nmsrs;
  734. msr_list.nmsrs = num_msrs_to_save + ARRAY_SIZE(emulated_msrs);
  735. if (copy_to_user(user_msr_list, &msr_list, sizeof msr_list))
  736. goto out;
  737. r = -E2BIG;
  738. if (n < num_msrs_to_save)
  739. goto out;
  740. r = -EFAULT;
  741. if (copy_to_user(user_msr_list->indices, &msrs_to_save,
  742. num_msrs_to_save * sizeof(u32)))
  743. goto out;
  744. if (copy_to_user(user_msr_list->indices
  745. + num_msrs_to_save * sizeof(u32),
  746. &emulated_msrs,
  747. ARRAY_SIZE(emulated_msrs) * sizeof(u32)))
  748. goto out;
  749. r = 0;
  750. break;
  751. }
  752. case KVM_GET_SUPPORTED_CPUID: {
  753. struct kvm_cpuid2 __user *cpuid_arg = argp;
  754. struct kvm_cpuid2 cpuid;
  755. r = -EFAULT;
  756. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  757. goto out;
  758. r = kvm_dev_ioctl_get_supported_cpuid(&cpuid,
  759. cpuid_arg->entries);
  760. if (r)
  761. goto out;
  762. r = -EFAULT;
  763. if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
  764. goto out;
  765. r = 0;
  766. break;
  767. }
  768. default:
  769. r = -EINVAL;
  770. }
  771. out:
  772. return r;
  773. }
  774. void kvm_arch_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  775. {
  776. kvm_x86_ops->vcpu_load(vcpu, cpu);
  777. kvm_write_guest_time(vcpu);
  778. }
  779. void kvm_arch_vcpu_put(struct kvm_vcpu *vcpu)
  780. {
  781. kvm_x86_ops->vcpu_put(vcpu);
  782. kvm_put_guest_fpu(vcpu);
  783. }
  784. static int is_efer_nx(void)
  785. {
  786. u64 efer;
  787. rdmsrl(MSR_EFER, efer);
  788. return efer & EFER_NX;
  789. }
  790. static void cpuid_fix_nx_cap(struct kvm_vcpu *vcpu)
  791. {
  792. int i;
  793. struct kvm_cpuid_entry2 *e, *entry;
  794. entry = NULL;
  795. for (i = 0; i < vcpu->arch.cpuid_nent; ++i) {
  796. e = &vcpu->arch.cpuid_entries[i];
  797. if (e->function == 0x80000001) {
  798. entry = e;
  799. break;
  800. }
  801. }
  802. if (entry && (entry->edx & (1 << 20)) && !is_efer_nx()) {
  803. entry->edx &= ~(1 << 20);
  804. printk(KERN_INFO "kvm: guest NX capability removed\n");
  805. }
  806. }
  807. /* when an old userspace process fills a new kernel module */
  808. static int kvm_vcpu_ioctl_set_cpuid(struct kvm_vcpu *vcpu,
  809. struct kvm_cpuid *cpuid,
  810. struct kvm_cpuid_entry __user *entries)
  811. {
  812. int r, i;
  813. struct kvm_cpuid_entry *cpuid_entries;
  814. r = -E2BIG;
  815. if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
  816. goto out;
  817. r = -ENOMEM;
  818. cpuid_entries = vmalloc(sizeof(struct kvm_cpuid_entry) * cpuid->nent);
  819. if (!cpuid_entries)
  820. goto out;
  821. r = -EFAULT;
  822. if (copy_from_user(cpuid_entries, entries,
  823. cpuid->nent * sizeof(struct kvm_cpuid_entry)))
  824. goto out_free;
  825. for (i = 0; i < cpuid->nent; i++) {
  826. vcpu->arch.cpuid_entries[i].function = cpuid_entries[i].function;
  827. vcpu->arch.cpuid_entries[i].eax = cpuid_entries[i].eax;
  828. vcpu->arch.cpuid_entries[i].ebx = cpuid_entries[i].ebx;
  829. vcpu->arch.cpuid_entries[i].ecx = cpuid_entries[i].ecx;
  830. vcpu->arch.cpuid_entries[i].edx = cpuid_entries[i].edx;
  831. vcpu->arch.cpuid_entries[i].index = 0;
  832. vcpu->arch.cpuid_entries[i].flags = 0;
  833. vcpu->arch.cpuid_entries[i].padding[0] = 0;
  834. vcpu->arch.cpuid_entries[i].padding[1] = 0;
  835. vcpu->arch.cpuid_entries[i].padding[2] = 0;
  836. }
  837. vcpu->arch.cpuid_nent = cpuid->nent;
  838. cpuid_fix_nx_cap(vcpu);
  839. r = 0;
  840. out_free:
  841. vfree(cpuid_entries);
  842. out:
  843. return r;
  844. }
  845. static int kvm_vcpu_ioctl_set_cpuid2(struct kvm_vcpu *vcpu,
  846. struct kvm_cpuid2 *cpuid,
  847. struct kvm_cpuid_entry2 __user *entries)
  848. {
  849. int r;
  850. r = -E2BIG;
  851. if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
  852. goto out;
  853. r = -EFAULT;
  854. if (copy_from_user(&vcpu->arch.cpuid_entries, entries,
  855. cpuid->nent * sizeof(struct kvm_cpuid_entry2)))
  856. goto out;
  857. vcpu->arch.cpuid_nent = cpuid->nent;
  858. return 0;
  859. out:
  860. return r;
  861. }
  862. static int kvm_vcpu_ioctl_get_cpuid2(struct kvm_vcpu *vcpu,
  863. struct kvm_cpuid2 *cpuid,
  864. struct kvm_cpuid_entry2 __user *entries)
  865. {
  866. int r;
  867. r = -E2BIG;
  868. if (cpuid->nent < vcpu->arch.cpuid_nent)
  869. goto out;
  870. r = -EFAULT;
  871. if (copy_to_user(entries, &vcpu->arch.cpuid_entries,
  872. vcpu->arch.cpuid_nent * sizeof(struct kvm_cpuid_entry2)))
  873. goto out;
  874. return 0;
  875. out:
  876. cpuid->nent = vcpu->arch.cpuid_nent;
  877. return r;
  878. }
  879. static inline u32 bit(int bitno)
  880. {
  881. return 1 << (bitno & 31);
  882. }
  883. static void do_cpuid_1_ent(struct kvm_cpuid_entry2 *entry, u32 function,
  884. u32 index)
  885. {
  886. entry->function = function;
  887. entry->index = index;
  888. cpuid_count(entry->function, entry->index,
  889. &entry->eax, &entry->ebx, &entry->ecx, &entry->edx);
  890. entry->flags = 0;
  891. }
  892. static void do_cpuid_ent(struct kvm_cpuid_entry2 *entry, u32 function,
  893. u32 index, int *nent, int maxnent)
  894. {
  895. const u32 kvm_supported_word0_x86_features = bit(X86_FEATURE_FPU) |
  896. bit(X86_FEATURE_VME) | bit(X86_FEATURE_DE) |
  897. bit(X86_FEATURE_PSE) | bit(X86_FEATURE_TSC) |
  898. bit(X86_FEATURE_MSR) | bit(X86_FEATURE_PAE) |
  899. bit(X86_FEATURE_CX8) | bit(X86_FEATURE_APIC) |
  900. bit(X86_FEATURE_SEP) | bit(X86_FEATURE_PGE) |
  901. bit(X86_FEATURE_CMOV) | bit(X86_FEATURE_PSE36) |
  902. bit(X86_FEATURE_CLFLSH) | bit(X86_FEATURE_MMX) |
  903. bit(X86_FEATURE_FXSR) | bit(X86_FEATURE_XMM) |
  904. bit(X86_FEATURE_XMM2) | bit(X86_FEATURE_SELFSNOOP);
  905. const u32 kvm_supported_word1_x86_features = bit(X86_FEATURE_FPU) |
  906. bit(X86_FEATURE_VME) | bit(X86_FEATURE_DE) |
  907. bit(X86_FEATURE_PSE) | bit(X86_FEATURE_TSC) |
  908. bit(X86_FEATURE_MSR) | bit(X86_FEATURE_PAE) |
  909. bit(X86_FEATURE_CX8) | bit(X86_FEATURE_APIC) |
  910. bit(X86_FEATURE_PGE) |
  911. bit(X86_FEATURE_CMOV) | bit(X86_FEATURE_PSE36) |
  912. bit(X86_FEATURE_MMX) | bit(X86_FEATURE_FXSR) |
  913. bit(X86_FEATURE_SYSCALL) |
  914. (bit(X86_FEATURE_NX) && is_efer_nx()) |
  915. #ifdef CONFIG_X86_64
  916. bit(X86_FEATURE_LM) |
  917. #endif
  918. bit(X86_FEATURE_MMXEXT) |
  919. bit(X86_FEATURE_3DNOWEXT) |
  920. bit(X86_FEATURE_3DNOW);
  921. const u32 kvm_supported_word3_x86_features =
  922. bit(X86_FEATURE_XMM3) | bit(X86_FEATURE_CX16);
  923. const u32 kvm_supported_word6_x86_features =
  924. bit(X86_FEATURE_LAHF_LM) | bit(X86_FEATURE_CMP_LEGACY);
  925. /* all func 2 cpuid_count() should be called on the same cpu */
  926. get_cpu();
  927. do_cpuid_1_ent(entry, function, index);
  928. ++*nent;
  929. switch (function) {
  930. case 0:
  931. entry->eax = min(entry->eax, (u32)0xb);
  932. break;
  933. case 1:
  934. entry->edx &= kvm_supported_word0_x86_features;
  935. entry->ecx &= kvm_supported_word3_x86_features;
  936. break;
  937. /* function 2 entries are STATEFUL. That is, repeated cpuid commands
  938. * may return different values. This forces us to get_cpu() before
  939. * issuing the first command, and also to emulate this annoying behavior
  940. * in kvm_emulate_cpuid() using KVM_CPUID_FLAG_STATE_READ_NEXT */
  941. case 2: {
  942. int t, times = entry->eax & 0xff;
  943. entry->flags |= KVM_CPUID_FLAG_STATEFUL_FUNC;
  944. for (t = 1; t < times && *nent < maxnent; ++t) {
  945. do_cpuid_1_ent(&entry[t], function, 0);
  946. entry[t].flags |= KVM_CPUID_FLAG_STATEFUL_FUNC;
  947. ++*nent;
  948. }
  949. break;
  950. }
  951. /* function 4 and 0xb have additional index. */
  952. case 4: {
  953. int index, cache_type;
  954. entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  955. /* read more entries until cache_type is zero */
  956. for (index = 1; *nent < maxnent; ++index) {
  957. cache_type = entry[index - 1].eax & 0x1f;
  958. if (!cache_type)
  959. break;
  960. do_cpuid_1_ent(&entry[index], function, index);
  961. entry[index].flags |=
  962. KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  963. ++*nent;
  964. }
  965. break;
  966. }
  967. case 0xb: {
  968. int index, level_type;
  969. entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  970. /* read more entries until level_type is zero */
  971. for (index = 1; *nent < maxnent; ++index) {
  972. level_type = entry[index - 1].ecx & 0xff;
  973. if (!level_type)
  974. break;
  975. do_cpuid_1_ent(&entry[index], function, index);
  976. entry[index].flags |=
  977. KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  978. ++*nent;
  979. }
  980. break;
  981. }
  982. case 0x80000000:
  983. entry->eax = min(entry->eax, 0x8000001a);
  984. break;
  985. case 0x80000001:
  986. entry->edx &= kvm_supported_word1_x86_features;
  987. entry->ecx &= kvm_supported_word6_x86_features;
  988. break;
  989. }
  990. put_cpu();
  991. }
  992. static int kvm_dev_ioctl_get_supported_cpuid(struct kvm_cpuid2 *cpuid,
  993. struct kvm_cpuid_entry2 __user *entries)
  994. {
  995. struct kvm_cpuid_entry2 *cpuid_entries;
  996. int limit, nent = 0, r = -E2BIG;
  997. u32 func;
  998. if (cpuid->nent < 1)
  999. goto out;
  1000. r = -ENOMEM;
  1001. cpuid_entries = vmalloc(sizeof(struct kvm_cpuid_entry2) * cpuid->nent);
  1002. if (!cpuid_entries)
  1003. goto out;
  1004. do_cpuid_ent(&cpuid_entries[0], 0, 0, &nent, cpuid->nent);
  1005. limit = cpuid_entries[0].eax;
  1006. for (func = 1; func <= limit && nent < cpuid->nent; ++func)
  1007. do_cpuid_ent(&cpuid_entries[nent], func, 0,
  1008. &nent, cpuid->nent);
  1009. r = -E2BIG;
  1010. if (nent >= cpuid->nent)
  1011. goto out_free;
  1012. do_cpuid_ent(&cpuid_entries[nent], 0x80000000, 0, &nent, cpuid->nent);
  1013. limit = cpuid_entries[nent - 1].eax;
  1014. for (func = 0x80000001; func <= limit && nent < cpuid->nent; ++func)
  1015. do_cpuid_ent(&cpuid_entries[nent], func, 0,
  1016. &nent, cpuid->nent);
  1017. r = -EFAULT;
  1018. if (copy_to_user(entries, cpuid_entries,
  1019. nent * sizeof(struct kvm_cpuid_entry2)))
  1020. goto out_free;
  1021. cpuid->nent = nent;
  1022. r = 0;
  1023. out_free:
  1024. vfree(cpuid_entries);
  1025. out:
  1026. return r;
  1027. }
  1028. static int kvm_vcpu_ioctl_get_lapic(struct kvm_vcpu *vcpu,
  1029. struct kvm_lapic_state *s)
  1030. {
  1031. vcpu_load(vcpu);
  1032. memcpy(s->regs, vcpu->arch.apic->regs, sizeof *s);
  1033. vcpu_put(vcpu);
  1034. return 0;
  1035. }
  1036. static int kvm_vcpu_ioctl_set_lapic(struct kvm_vcpu *vcpu,
  1037. struct kvm_lapic_state *s)
  1038. {
  1039. vcpu_load(vcpu);
  1040. memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
  1041. kvm_apic_post_state_restore(vcpu);
  1042. vcpu_put(vcpu);
  1043. return 0;
  1044. }
  1045. static int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
  1046. struct kvm_interrupt *irq)
  1047. {
  1048. if (irq->irq < 0 || irq->irq >= 256)
  1049. return -EINVAL;
  1050. if (irqchip_in_kernel(vcpu->kvm))
  1051. return -ENXIO;
  1052. vcpu_load(vcpu);
  1053. set_bit(irq->irq, vcpu->arch.irq_pending);
  1054. set_bit(irq->irq / BITS_PER_LONG, &vcpu->arch.irq_summary);
  1055. vcpu_put(vcpu);
  1056. return 0;
  1057. }
  1058. static int vcpu_ioctl_tpr_access_reporting(struct kvm_vcpu *vcpu,
  1059. struct kvm_tpr_access_ctl *tac)
  1060. {
  1061. if (tac->flags)
  1062. return -EINVAL;
  1063. vcpu->arch.tpr_access_reporting = !!tac->enabled;
  1064. return 0;
  1065. }
  1066. long kvm_arch_vcpu_ioctl(struct file *filp,
  1067. unsigned int ioctl, unsigned long arg)
  1068. {
  1069. struct kvm_vcpu *vcpu = filp->private_data;
  1070. void __user *argp = (void __user *)arg;
  1071. int r;
  1072. switch (ioctl) {
  1073. case KVM_GET_LAPIC: {
  1074. struct kvm_lapic_state lapic;
  1075. memset(&lapic, 0, sizeof lapic);
  1076. r = kvm_vcpu_ioctl_get_lapic(vcpu, &lapic);
  1077. if (r)
  1078. goto out;
  1079. r = -EFAULT;
  1080. if (copy_to_user(argp, &lapic, sizeof lapic))
  1081. goto out;
  1082. r = 0;
  1083. break;
  1084. }
  1085. case KVM_SET_LAPIC: {
  1086. struct kvm_lapic_state lapic;
  1087. r = -EFAULT;
  1088. if (copy_from_user(&lapic, argp, sizeof lapic))
  1089. goto out;
  1090. r = kvm_vcpu_ioctl_set_lapic(vcpu, &lapic);;
  1091. if (r)
  1092. goto out;
  1093. r = 0;
  1094. break;
  1095. }
  1096. case KVM_INTERRUPT: {
  1097. struct kvm_interrupt irq;
  1098. r = -EFAULT;
  1099. if (copy_from_user(&irq, argp, sizeof irq))
  1100. goto out;
  1101. r = kvm_vcpu_ioctl_interrupt(vcpu, &irq);
  1102. if (r)
  1103. goto out;
  1104. r = 0;
  1105. break;
  1106. }
  1107. case KVM_SET_CPUID: {
  1108. struct kvm_cpuid __user *cpuid_arg = argp;
  1109. struct kvm_cpuid cpuid;
  1110. r = -EFAULT;
  1111. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1112. goto out;
  1113. r = kvm_vcpu_ioctl_set_cpuid(vcpu, &cpuid, cpuid_arg->entries);
  1114. if (r)
  1115. goto out;
  1116. break;
  1117. }
  1118. case KVM_SET_CPUID2: {
  1119. struct kvm_cpuid2 __user *cpuid_arg = argp;
  1120. struct kvm_cpuid2 cpuid;
  1121. r = -EFAULT;
  1122. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1123. goto out;
  1124. r = kvm_vcpu_ioctl_set_cpuid2(vcpu, &cpuid,
  1125. cpuid_arg->entries);
  1126. if (r)
  1127. goto out;
  1128. break;
  1129. }
  1130. case KVM_GET_CPUID2: {
  1131. struct kvm_cpuid2 __user *cpuid_arg = argp;
  1132. struct kvm_cpuid2 cpuid;
  1133. r = -EFAULT;
  1134. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1135. goto out;
  1136. r = kvm_vcpu_ioctl_get_cpuid2(vcpu, &cpuid,
  1137. cpuid_arg->entries);
  1138. if (r)
  1139. goto out;
  1140. r = -EFAULT;
  1141. if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
  1142. goto out;
  1143. r = 0;
  1144. break;
  1145. }
  1146. case KVM_GET_MSRS:
  1147. r = msr_io(vcpu, argp, kvm_get_msr, 1);
  1148. break;
  1149. case KVM_SET_MSRS:
  1150. r = msr_io(vcpu, argp, do_set_msr, 0);
  1151. break;
  1152. case KVM_TPR_ACCESS_REPORTING: {
  1153. struct kvm_tpr_access_ctl tac;
  1154. r = -EFAULT;
  1155. if (copy_from_user(&tac, argp, sizeof tac))
  1156. goto out;
  1157. r = vcpu_ioctl_tpr_access_reporting(vcpu, &tac);
  1158. if (r)
  1159. goto out;
  1160. r = -EFAULT;
  1161. if (copy_to_user(argp, &tac, sizeof tac))
  1162. goto out;
  1163. r = 0;
  1164. break;
  1165. };
  1166. case KVM_SET_VAPIC_ADDR: {
  1167. struct kvm_vapic_addr va;
  1168. r = -EINVAL;
  1169. if (!irqchip_in_kernel(vcpu->kvm))
  1170. goto out;
  1171. r = -EFAULT;
  1172. if (copy_from_user(&va, argp, sizeof va))
  1173. goto out;
  1174. r = 0;
  1175. kvm_lapic_set_vapic_addr(vcpu, va.vapic_addr);
  1176. break;
  1177. }
  1178. default:
  1179. r = -EINVAL;
  1180. }
  1181. out:
  1182. return r;
  1183. }
  1184. static int kvm_vm_ioctl_set_tss_addr(struct kvm *kvm, unsigned long addr)
  1185. {
  1186. int ret;
  1187. if (addr > (unsigned int)(-3 * PAGE_SIZE))
  1188. return -1;
  1189. ret = kvm_x86_ops->set_tss_addr(kvm, addr);
  1190. return ret;
  1191. }
  1192. static int kvm_vm_ioctl_set_nr_mmu_pages(struct kvm *kvm,
  1193. u32 kvm_nr_mmu_pages)
  1194. {
  1195. if (kvm_nr_mmu_pages < KVM_MIN_ALLOC_MMU_PAGES)
  1196. return -EINVAL;
  1197. down_write(&kvm->slots_lock);
  1198. kvm_mmu_change_mmu_pages(kvm, kvm_nr_mmu_pages);
  1199. kvm->arch.n_requested_mmu_pages = kvm_nr_mmu_pages;
  1200. up_write(&kvm->slots_lock);
  1201. return 0;
  1202. }
  1203. static int kvm_vm_ioctl_get_nr_mmu_pages(struct kvm *kvm)
  1204. {
  1205. return kvm->arch.n_alloc_mmu_pages;
  1206. }
  1207. gfn_t unalias_gfn(struct kvm *kvm, gfn_t gfn)
  1208. {
  1209. int i;
  1210. struct kvm_mem_alias *alias;
  1211. for (i = 0; i < kvm->arch.naliases; ++i) {
  1212. alias = &kvm->arch.aliases[i];
  1213. if (gfn >= alias->base_gfn
  1214. && gfn < alias->base_gfn + alias->npages)
  1215. return alias->target_gfn + gfn - alias->base_gfn;
  1216. }
  1217. return gfn;
  1218. }
  1219. /*
  1220. * Set a new alias region. Aliases map a portion of physical memory into
  1221. * another portion. This is useful for memory windows, for example the PC
  1222. * VGA region.
  1223. */
  1224. static int kvm_vm_ioctl_set_memory_alias(struct kvm *kvm,
  1225. struct kvm_memory_alias *alias)
  1226. {
  1227. int r, n;
  1228. struct kvm_mem_alias *p;
  1229. r = -EINVAL;
  1230. /* General sanity checks */
  1231. if (alias->memory_size & (PAGE_SIZE - 1))
  1232. goto out;
  1233. if (alias->guest_phys_addr & (PAGE_SIZE - 1))
  1234. goto out;
  1235. if (alias->slot >= KVM_ALIAS_SLOTS)
  1236. goto out;
  1237. if (alias->guest_phys_addr + alias->memory_size
  1238. < alias->guest_phys_addr)
  1239. goto out;
  1240. if (alias->target_phys_addr + alias->memory_size
  1241. < alias->target_phys_addr)
  1242. goto out;
  1243. down_write(&kvm->slots_lock);
  1244. p = &kvm->arch.aliases[alias->slot];
  1245. p->base_gfn = alias->guest_phys_addr >> PAGE_SHIFT;
  1246. p->npages = alias->memory_size >> PAGE_SHIFT;
  1247. p->target_gfn = alias->target_phys_addr >> PAGE_SHIFT;
  1248. for (n = KVM_ALIAS_SLOTS; n > 0; --n)
  1249. if (kvm->arch.aliases[n - 1].npages)
  1250. break;
  1251. kvm->arch.naliases = n;
  1252. kvm_mmu_zap_all(kvm);
  1253. up_write(&kvm->slots_lock);
  1254. return 0;
  1255. out:
  1256. return r;
  1257. }
  1258. static int kvm_vm_ioctl_get_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
  1259. {
  1260. int r;
  1261. r = 0;
  1262. switch (chip->chip_id) {
  1263. case KVM_IRQCHIP_PIC_MASTER:
  1264. memcpy(&chip->chip.pic,
  1265. &pic_irqchip(kvm)->pics[0],
  1266. sizeof(struct kvm_pic_state));
  1267. break;
  1268. case KVM_IRQCHIP_PIC_SLAVE:
  1269. memcpy(&chip->chip.pic,
  1270. &pic_irqchip(kvm)->pics[1],
  1271. sizeof(struct kvm_pic_state));
  1272. break;
  1273. case KVM_IRQCHIP_IOAPIC:
  1274. memcpy(&chip->chip.ioapic,
  1275. ioapic_irqchip(kvm),
  1276. sizeof(struct kvm_ioapic_state));
  1277. break;
  1278. default:
  1279. r = -EINVAL;
  1280. break;
  1281. }
  1282. return r;
  1283. }
  1284. static int kvm_vm_ioctl_set_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
  1285. {
  1286. int r;
  1287. r = 0;
  1288. switch (chip->chip_id) {
  1289. case KVM_IRQCHIP_PIC_MASTER:
  1290. memcpy(&pic_irqchip(kvm)->pics[0],
  1291. &chip->chip.pic,
  1292. sizeof(struct kvm_pic_state));
  1293. break;
  1294. case KVM_IRQCHIP_PIC_SLAVE:
  1295. memcpy(&pic_irqchip(kvm)->pics[1],
  1296. &chip->chip.pic,
  1297. sizeof(struct kvm_pic_state));
  1298. break;
  1299. case KVM_IRQCHIP_IOAPIC:
  1300. memcpy(ioapic_irqchip(kvm),
  1301. &chip->chip.ioapic,
  1302. sizeof(struct kvm_ioapic_state));
  1303. break;
  1304. default:
  1305. r = -EINVAL;
  1306. break;
  1307. }
  1308. kvm_pic_update_irq(pic_irqchip(kvm));
  1309. return r;
  1310. }
  1311. /*
  1312. * Get (and clear) the dirty memory log for a memory slot.
  1313. */
  1314. int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm,
  1315. struct kvm_dirty_log *log)
  1316. {
  1317. int r;
  1318. int n;
  1319. struct kvm_memory_slot *memslot;
  1320. int is_dirty = 0;
  1321. down_write(&kvm->slots_lock);
  1322. r = kvm_get_dirty_log(kvm, log, &is_dirty);
  1323. if (r)
  1324. goto out;
  1325. /* If nothing is dirty, don't bother messing with page tables. */
  1326. if (is_dirty) {
  1327. kvm_mmu_slot_remove_write_access(kvm, log->slot);
  1328. kvm_flush_remote_tlbs(kvm);
  1329. memslot = &kvm->memslots[log->slot];
  1330. n = ALIGN(memslot->npages, BITS_PER_LONG) / 8;
  1331. memset(memslot->dirty_bitmap, 0, n);
  1332. }
  1333. r = 0;
  1334. out:
  1335. up_write(&kvm->slots_lock);
  1336. return r;
  1337. }
  1338. long kvm_arch_vm_ioctl(struct file *filp,
  1339. unsigned int ioctl, unsigned long arg)
  1340. {
  1341. struct kvm *kvm = filp->private_data;
  1342. void __user *argp = (void __user *)arg;
  1343. int r = -EINVAL;
  1344. switch (ioctl) {
  1345. case KVM_SET_TSS_ADDR:
  1346. r = kvm_vm_ioctl_set_tss_addr(kvm, arg);
  1347. if (r < 0)
  1348. goto out;
  1349. break;
  1350. case KVM_SET_MEMORY_REGION: {
  1351. struct kvm_memory_region kvm_mem;
  1352. struct kvm_userspace_memory_region kvm_userspace_mem;
  1353. r = -EFAULT;
  1354. if (copy_from_user(&kvm_mem, argp, sizeof kvm_mem))
  1355. goto out;
  1356. kvm_userspace_mem.slot = kvm_mem.slot;
  1357. kvm_userspace_mem.flags = kvm_mem.flags;
  1358. kvm_userspace_mem.guest_phys_addr = kvm_mem.guest_phys_addr;
  1359. kvm_userspace_mem.memory_size = kvm_mem.memory_size;
  1360. r = kvm_vm_ioctl_set_memory_region(kvm, &kvm_userspace_mem, 0);
  1361. if (r)
  1362. goto out;
  1363. break;
  1364. }
  1365. case KVM_SET_NR_MMU_PAGES:
  1366. r = kvm_vm_ioctl_set_nr_mmu_pages(kvm, arg);
  1367. if (r)
  1368. goto out;
  1369. break;
  1370. case KVM_GET_NR_MMU_PAGES:
  1371. r = kvm_vm_ioctl_get_nr_mmu_pages(kvm);
  1372. break;
  1373. case KVM_SET_MEMORY_ALIAS: {
  1374. struct kvm_memory_alias alias;
  1375. r = -EFAULT;
  1376. if (copy_from_user(&alias, argp, sizeof alias))
  1377. goto out;
  1378. r = kvm_vm_ioctl_set_memory_alias(kvm, &alias);
  1379. if (r)
  1380. goto out;
  1381. break;
  1382. }
  1383. case KVM_CREATE_IRQCHIP:
  1384. r = -ENOMEM;
  1385. kvm->arch.vpic = kvm_create_pic(kvm);
  1386. if (kvm->arch.vpic) {
  1387. r = kvm_ioapic_init(kvm);
  1388. if (r) {
  1389. kfree(kvm->arch.vpic);
  1390. kvm->arch.vpic = NULL;
  1391. goto out;
  1392. }
  1393. } else
  1394. goto out;
  1395. break;
  1396. case KVM_IRQ_LINE: {
  1397. struct kvm_irq_level irq_event;
  1398. r = -EFAULT;
  1399. if (copy_from_user(&irq_event, argp, sizeof irq_event))
  1400. goto out;
  1401. if (irqchip_in_kernel(kvm)) {
  1402. mutex_lock(&kvm->lock);
  1403. if (irq_event.irq < 16)
  1404. kvm_pic_set_irq(pic_irqchip(kvm),
  1405. irq_event.irq,
  1406. irq_event.level);
  1407. kvm_ioapic_set_irq(kvm->arch.vioapic,
  1408. irq_event.irq,
  1409. irq_event.level);
  1410. mutex_unlock(&kvm->lock);
  1411. r = 0;
  1412. }
  1413. break;
  1414. }
  1415. case KVM_GET_IRQCHIP: {
  1416. /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
  1417. struct kvm_irqchip chip;
  1418. r = -EFAULT;
  1419. if (copy_from_user(&chip, argp, sizeof chip))
  1420. goto out;
  1421. r = -ENXIO;
  1422. if (!irqchip_in_kernel(kvm))
  1423. goto out;
  1424. r = kvm_vm_ioctl_get_irqchip(kvm, &chip);
  1425. if (r)
  1426. goto out;
  1427. r = -EFAULT;
  1428. if (copy_to_user(argp, &chip, sizeof chip))
  1429. goto out;
  1430. r = 0;
  1431. break;
  1432. }
  1433. case KVM_SET_IRQCHIP: {
  1434. /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
  1435. struct kvm_irqchip chip;
  1436. r = -EFAULT;
  1437. if (copy_from_user(&chip, argp, sizeof chip))
  1438. goto out;
  1439. r = -ENXIO;
  1440. if (!irqchip_in_kernel(kvm))
  1441. goto out;
  1442. r = kvm_vm_ioctl_set_irqchip(kvm, &chip);
  1443. if (r)
  1444. goto out;
  1445. r = 0;
  1446. break;
  1447. }
  1448. default:
  1449. ;
  1450. }
  1451. out:
  1452. return r;
  1453. }
  1454. static void kvm_init_msr_list(void)
  1455. {
  1456. u32 dummy[2];
  1457. unsigned i, j;
  1458. for (i = j = 0; i < ARRAY_SIZE(msrs_to_save); i++) {
  1459. if (rdmsr_safe(msrs_to_save[i], &dummy[0], &dummy[1]) < 0)
  1460. continue;
  1461. if (j < i)
  1462. msrs_to_save[j] = msrs_to_save[i];
  1463. j++;
  1464. }
  1465. num_msrs_to_save = j;
  1466. }
  1467. /*
  1468. * Only apic need an MMIO device hook, so shortcut now..
  1469. */
  1470. static struct kvm_io_device *vcpu_find_pervcpu_dev(struct kvm_vcpu *vcpu,
  1471. gpa_t addr)
  1472. {
  1473. struct kvm_io_device *dev;
  1474. if (vcpu->arch.apic) {
  1475. dev = &vcpu->arch.apic->dev;
  1476. if (dev->in_range(dev, addr))
  1477. return dev;
  1478. }
  1479. return NULL;
  1480. }
  1481. static struct kvm_io_device *vcpu_find_mmio_dev(struct kvm_vcpu *vcpu,
  1482. gpa_t addr)
  1483. {
  1484. struct kvm_io_device *dev;
  1485. dev = vcpu_find_pervcpu_dev(vcpu, addr);
  1486. if (dev == NULL)
  1487. dev = kvm_io_bus_find_dev(&vcpu->kvm->mmio_bus, addr);
  1488. return dev;
  1489. }
  1490. int emulator_read_std(unsigned long addr,
  1491. void *val,
  1492. unsigned int bytes,
  1493. struct kvm_vcpu *vcpu)
  1494. {
  1495. void *data = val;
  1496. int r = X86EMUL_CONTINUE;
  1497. down_read(&vcpu->kvm->slots_lock);
  1498. while (bytes) {
  1499. gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  1500. unsigned offset = addr & (PAGE_SIZE-1);
  1501. unsigned tocopy = min(bytes, (unsigned)PAGE_SIZE - offset);
  1502. int ret;
  1503. if (gpa == UNMAPPED_GVA) {
  1504. r = X86EMUL_PROPAGATE_FAULT;
  1505. goto out;
  1506. }
  1507. ret = kvm_read_guest(vcpu->kvm, gpa, data, tocopy);
  1508. if (ret < 0) {
  1509. r = X86EMUL_UNHANDLEABLE;
  1510. goto out;
  1511. }
  1512. bytes -= tocopy;
  1513. data += tocopy;
  1514. addr += tocopy;
  1515. }
  1516. out:
  1517. up_read(&vcpu->kvm->slots_lock);
  1518. return r;
  1519. }
  1520. EXPORT_SYMBOL_GPL(emulator_read_std);
  1521. static int emulator_read_emulated(unsigned long addr,
  1522. void *val,
  1523. unsigned int bytes,
  1524. struct kvm_vcpu *vcpu)
  1525. {
  1526. struct kvm_io_device *mmio_dev;
  1527. gpa_t gpa;
  1528. if (vcpu->mmio_read_completed) {
  1529. memcpy(val, vcpu->mmio_data, bytes);
  1530. vcpu->mmio_read_completed = 0;
  1531. return X86EMUL_CONTINUE;
  1532. }
  1533. down_read(&vcpu->kvm->slots_lock);
  1534. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  1535. up_read(&vcpu->kvm->slots_lock);
  1536. /* For APIC access vmexit */
  1537. if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  1538. goto mmio;
  1539. if (emulator_read_std(addr, val, bytes, vcpu)
  1540. == X86EMUL_CONTINUE)
  1541. return X86EMUL_CONTINUE;
  1542. if (gpa == UNMAPPED_GVA)
  1543. return X86EMUL_PROPAGATE_FAULT;
  1544. mmio:
  1545. /*
  1546. * Is this MMIO handled locally?
  1547. */
  1548. mutex_lock(&vcpu->kvm->lock);
  1549. mmio_dev = vcpu_find_mmio_dev(vcpu, gpa);
  1550. if (mmio_dev) {
  1551. kvm_iodevice_read(mmio_dev, gpa, bytes, val);
  1552. mutex_unlock(&vcpu->kvm->lock);
  1553. return X86EMUL_CONTINUE;
  1554. }
  1555. mutex_unlock(&vcpu->kvm->lock);
  1556. vcpu->mmio_needed = 1;
  1557. vcpu->mmio_phys_addr = gpa;
  1558. vcpu->mmio_size = bytes;
  1559. vcpu->mmio_is_write = 0;
  1560. return X86EMUL_UNHANDLEABLE;
  1561. }
  1562. static int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
  1563. const void *val, int bytes)
  1564. {
  1565. int ret;
  1566. down_read(&vcpu->kvm->slots_lock);
  1567. ret = kvm_write_guest(vcpu->kvm, gpa, val, bytes);
  1568. if (ret < 0) {
  1569. up_read(&vcpu->kvm->slots_lock);
  1570. return 0;
  1571. }
  1572. kvm_mmu_pte_write(vcpu, gpa, val, bytes);
  1573. up_read(&vcpu->kvm->slots_lock);
  1574. return 1;
  1575. }
  1576. static int emulator_write_emulated_onepage(unsigned long addr,
  1577. const void *val,
  1578. unsigned int bytes,
  1579. struct kvm_vcpu *vcpu)
  1580. {
  1581. struct kvm_io_device *mmio_dev;
  1582. gpa_t gpa;
  1583. down_read(&vcpu->kvm->slots_lock);
  1584. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  1585. up_read(&vcpu->kvm->slots_lock);
  1586. if (gpa == UNMAPPED_GVA) {
  1587. kvm_inject_page_fault(vcpu, addr, 2);
  1588. return X86EMUL_PROPAGATE_FAULT;
  1589. }
  1590. /* For APIC access vmexit */
  1591. if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  1592. goto mmio;
  1593. if (emulator_write_phys(vcpu, gpa, val, bytes))
  1594. return X86EMUL_CONTINUE;
  1595. mmio:
  1596. /*
  1597. * Is this MMIO handled locally?
  1598. */
  1599. mutex_lock(&vcpu->kvm->lock);
  1600. mmio_dev = vcpu_find_mmio_dev(vcpu, gpa);
  1601. if (mmio_dev) {
  1602. kvm_iodevice_write(mmio_dev, gpa, bytes, val);
  1603. mutex_unlock(&vcpu->kvm->lock);
  1604. return X86EMUL_CONTINUE;
  1605. }
  1606. mutex_unlock(&vcpu->kvm->lock);
  1607. vcpu->mmio_needed = 1;
  1608. vcpu->mmio_phys_addr = gpa;
  1609. vcpu->mmio_size = bytes;
  1610. vcpu->mmio_is_write = 1;
  1611. memcpy(vcpu->mmio_data, val, bytes);
  1612. return X86EMUL_CONTINUE;
  1613. }
  1614. int emulator_write_emulated(unsigned long addr,
  1615. const void *val,
  1616. unsigned int bytes,
  1617. struct kvm_vcpu *vcpu)
  1618. {
  1619. /* Crossing a page boundary? */
  1620. if (((addr + bytes - 1) ^ addr) & PAGE_MASK) {
  1621. int rc, now;
  1622. now = -addr & ~PAGE_MASK;
  1623. rc = emulator_write_emulated_onepage(addr, val, now, vcpu);
  1624. if (rc != X86EMUL_CONTINUE)
  1625. return rc;
  1626. addr += now;
  1627. val += now;
  1628. bytes -= now;
  1629. }
  1630. return emulator_write_emulated_onepage(addr, val, bytes, vcpu);
  1631. }
  1632. EXPORT_SYMBOL_GPL(emulator_write_emulated);
  1633. static int emulator_cmpxchg_emulated(unsigned long addr,
  1634. const void *old,
  1635. const void *new,
  1636. unsigned int bytes,
  1637. struct kvm_vcpu *vcpu)
  1638. {
  1639. static int reported;
  1640. if (!reported) {
  1641. reported = 1;
  1642. printk(KERN_WARNING "kvm: emulating exchange as write\n");
  1643. }
  1644. #ifndef CONFIG_X86_64
  1645. /* guests cmpxchg8b have to be emulated atomically */
  1646. if (bytes == 8) {
  1647. gpa_t gpa;
  1648. struct page *page;
  1649. char *kaddr;
  1650. u64 val;
  1651. down_read(&vcpu->kvm->slots_lock);
  1652. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  1653. if (gpa == UNMAPPED_GVA ||
  1654. (gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  1655. goto emul_write;
  1656. if (((gpa + bytes - 1) & PAGE_MASK) != (gpa & PAGE_MASK))
  1657. goto emul_write;
  1658. val = *(u64 *)new;
  1659. down_read(&current->mm->mmap_sem);
  1660. page = gfn_to_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  1661. up_read(&current->mm->mmap_sem);
  1662. kaddr = kmap_atomic(page, KM_USER0);
  1663. set_64bit((u64 *)(kaddr + offset_in_page(gpa)), val);
  1664. kunmap_atomic(kaddr, KM_USER0);
  1665. kvm_release_page_dirty(page);
  1666. emul_write:
  1667. up_read(&vcpu->kvm->slots_lock);
  1668. }
  1669. #endif
  1670. return emulator_write_emulated(addr, new, bytes, vcpu);
  1671. }
  1672. static unsigned long get_segment_base(struct kvm_vcpu *vcpu, int seg)
  1673. {
  1674. return kvm_x86_ops->get_segment_base(vcpu, seg);
  1675. }
  1676. int emulate_invlpg(struct kvm_vcpu *vcpu, gva_t address)
  1677. {
  1678. return X86EMUL_CONTINUE;
  1679. }
  1680. int emulate_clts(struct kvm_vcpu *vcpu)
  1681. {
  1682. kvm_x86_ops->set_cr0(vcpu, vcpu->arch.cr0 & ~X86_CR0_TS);
  1683. return X86EMUL_CONTINUE;
  1684. }
  1685. int emulator_get_dr(struct x86_emulate_ctxt *ctxt, int dr, unsigned long *dest)
  1686. {
  1687. struct kvm_vcpu *vcpu = ctxt->vcpu;
  1688. switch (dr) {
  1689. case 0 ... 3:
  1690. *dest = kvm_x86_ops->get_dr(vcpu, dr);
  1691. return X86EMUL_CONTINUE;
  1692. default:
  1693. pr_unimpl(vcpu, "%s: unexpected dr %u\n", __FUNCTION__, dr);
  1694. return X86EMUL_UNHANDLEABLE;
  1695. }
  1696. }
  1697. int emulator_set_dr(struct x86_emulate_ctxt *ctxt, int dr, unsigned long value)
  1698. {
  1699. unsigned long mask = (ctxt->mode == X86EMUL_MODE_PROT64) ? ~0ULL : ~0U;
  1700. int exception;
  1701. kvm_x86_ops->set_dr(ctxt->vcpu, dr, value & mask, &exception);
  1702. if (exception) {
  1703. /* FIXME: better handling */
  1704. return X86EMUL_UNHANDLEABLE;
  1705. }
  1706. return X86EMUL_CONTINUE;
  1707. }
  1708. void kvm_report_emulation_failure(struct kvm_vcpu *vcpu, const char *context)
  1709. {
  1710. static int reported;
  1711. u8 opcodes[4];
  1712. unsigned long rip = vcpu->arch.rip;
  1713. unsigned long rip_linear;
  1714. rip_linear = rip + get_segment_base(vcpu, VCPU_SREG_CS);
  1715. if (reported)
  1716. return;
  1717. emulator_read_std(rip_linear, (void *)opcodes, 4, vcpu);
  1718. printk(KERN_ERR "emulation failed (%s) rip %lx %02x %02x %02x %02x\n",
  1719. context, rip, opcodes[0], opcodes[1], opcodes[2], opcodes[3]);
  1720. reported = 1;
  1721. }
  1722. EXPORT_SYMBOL_GPL(kvm_report_emulation_failure);
  1723. struct x86_emulate_ops emulate_ops = {
  1724. .read_std = emulator_read_std,
  1725. .read_emulated = emulator_read_emulated,
  1726. .write_emulated = emulator_write_emulated,
  1727. .cmpxchg_emulated = emulator_cmpxchg_emulated,
  1728. };
  1729. int emulate_instruction(struct kvm_vcpu *vcpu,
  1730. struct kvm_run *run,
  1731. unsigned long cr2,
  1732. u16 error_code,
  1733. int emulation_type)
  1734. {
  1735. int r;
  1736. struct decode_cache *c;
  1737. vcpu->arch.mmio_fault_cr2 = cr2;
  1738. kvm_x86_ops->cache_regs(vcpu);
  1739. vcpu->mmio_is_write = 0;
  1740. vcpu->arch.pio.string = 0;
  1741. if (!(emulation_type & EMULTYPE_NO_DECODE)) {
  1742. int cs_db, cs_l;
  1743. kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
  1744. vcpu->arch.emulate_ctxt.vcpu = vcpu;
  1745. vcpu->arch.emulate_ctxt.eflags = kvm_x86_ops->get_rflags(vcpu);
  1746. vcpu->arch.emulate_ctxt.mode =
  1747. (vcpu->arch.emulate_ctxt.eflags & X86_EFLAGS_VM)
  1748. ? X86EMUL_MODE_REAL : cs_l
  1749. ? X86EMUL_MODE_PROT64 : cs_db
  1750. ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
  1751. if (vcpu->arch.emulate_ctxt.mode == X86EMUL_MODE_PROT64) {
  1752. vcpu->arch.emulate_ctxt.cs_base = 0;
  1753. vcpu->arch.emulate_ctxt.ds_base = 0;
  1754. vcpu->arch.emulate_ctxt.es_base = 0;
  1755. vcpu->arch.emulate_ctxt.ss_base = 0;
  1756. } else {
  1757. vcpu->arch.emulate_ctxt.cs_base =
  1758. get_segment_base(vcpu, VCPU_SREG_CS);
  1759. vcpu->arch.emulate_ctxt.ds_base =
  1760. get_segment_base(vcpu, VCPU_SREG_DS);
  1761. vcpu->arch.emulate_ctxt.es_base =
  1762. get_segment_base(vcpu, VCPU_SREG_ES);
  1763. vcpu->arch.emulate_ctxt.ss_base =
  1764. get_segment_base(vcpu, VCPU_SREG_SS);
  1765. }
  1766. vcpu->arch.emulate_ctxt.gs_base =
  1767. get_segment_base(vcpu, VCPU_SREG_GS);
  1768. vcpu->arch.emulate_ctxt.fs_base =
  1769. get_segment_base(vcpu, VCPU_SREG_FS);
  1770. r = x86_decode_insn(&vcpu->arch.emulate_ctxt, &emulate_ops);
  1771. /* Reject the instructions other than VMCALL/VMMCALL when
  1772. * try to emulate invalid opcode */
  1773. c = &vcpu->arch.emulate_ctxt.decode;
  1774. if ((emulation_type & EMULTYPE_TRAP_UD) &&
  1775. (!(c->twobyte && c->b == 0x01 &&
  1776. (c->modrm_reg == 0 || c->modrm_reg == 3) &&
  1777. c->modrm_mod == 3 && c->modrm_rm == 1)))
  1778. return EMULATE_FAIL;
  1779. ++vcpu->stat.insn_emulation;
  1780. if (r) {
  1781. ++vcpu->stat.insn_emulation_fail;
  1782. if (kvm_mmu_unprotect_page_virt(vcpu, cr2))
  1783. return EMULATE_DONE;
  1784. return EMULATE_FAIL;
  1785. }
  1786. }
  1787. r = x86_emulate_insn(&vcpu->arch.emulate_ctxt, &emulate_ops);
  1788. if (vcpu->arch.pio.string)
  1789. return EMULATE_DO_MMIO;
  1790. if ((r || vcpu->mmio_is_write) && run) {
  1791. run->exit_reason = KVM_EXIT_MMIO;
  1792. run->mmio.phys_addr = vcpu->mmio_phys_addr;
  1793. memcpy(run->mmio.data, vcpu->mmio_data, 8);
  1794. run->mmio.len = vcpu->mmio_size;
  1795. run->mmio.is_write = vcpu->mmio_is_write;
  1796. }
  1797. if (r) {
  1798. if (kvm_mmu_unprotect_page_virt(vcpu, cr2))
  1799. return EMULATE_DONE;
  1800. if (!vcpu->mmio_needed) {
  1801. kvm_report_emulation_failure(vcpu, "mmio");
  1802. return EMULATE_FAIL;
  1803. }
  1804. return EMULATE_DO_MMIO;
  1805. }
  1806. kvm_x86_ops->decache_regs(vcpu);
  1807. kvm_x86_ops->set_rflags(vcpu, vcpu->arch.emulate_ctxt.eflags);
  1808. if (vcpu->mmio_is_write) {
  1809. vcpu->mmio_needed = 0;
  1810. return EMULATE_DO_MMIO;
  1811. }
  1812. return EMULATE_DONE;
  1813. }
  1814. EXPORT_SYMBOL_GPL(emulate_instruction);
  1815. static void free_pio_guest_pages(struct kvm_vcpu *vcpu)
  1816. {
  1817. int i;
  1818. for (i = 0; i < ARRAY_SIZE(vcpu->arch.pio.guest_pages); ++i)
  1819. if (vcpu->arch.pio.guest_pages[i]) {
  1820. kvm_release_page_dirty(vcpu->arch.pio.guest_pages[i]);
  1821. vcpu->arch.pio.guest_pages[i] = NULL;
  1822. }
  1823. }
  1824. static int pio_copy_data(struct kvm_vcpu *vcpu)
  1825. {
  1826. void *p = vcpu->arch.pio_data;
  1827. void *q;
  1828. unsigned bytes;
  1829. int nr_pages = vcpu->arch.pio.guest_pages[1] ? 2 : 1;
  1830. q = vmap(vcpu->arch.pio.guest_pages, nr_pages, VM_READ|VM_WRITE,
  1831. PAGE_KERNEL);
  1832. if (!q) {
  1833. free_pio_guest_pages(vcpu);
  1834. return -ENOMEM;
  1835. }
  1836. q += vcpu->arch.pio.guest_page_offset;
  1837. bytes = vcpu->arch.pio.size * vcpu->arch.pio.cur_count;
  1838. if (vcpu->arch.pio.in)
  1839. memcpy(q, p, bytes);
  1840. else
  1841. memcpy(p, q, bytes);
  1842. q -= vcpu->arch.pio.guest_page_offset;
  1843. vunmap(q);
  1844. free_pio_guest_pages(vcpu);
  1845. return 0;
  1846. }
  1847. int complete_pio(struct kvm_vcpu *vcpu)
  1848. {
  1849. struct kvm_pio_request *io = &vcpu->arch.pio;
  1850. long delta;
  1851. int r;
  1852. kvm_x86_ops->cache_regs(vcpu);
  1853. if (!io->string) {
  1854. if (io->in)
  1855. memcpy(&vcpu->arch.regs[VCPU_REGS_RAX], vcpu->arch.pio_data,
  1856. io->size);
  1857. } else {
  1858. if (io->in) {
  1859. r = pio_copy_data(vcpu);
  1860. if (r) {
  1861. kvm_x86_ops->cache_regs(vcpu);
  1862. return r;
  1863. }
  1864. }
  1865. delta = 1;
  1866. if (io->rep) {
  1867. delta *= io->cur_count;
  1868. /*
  1869. * The size of the register should really depend on
  1870. * current address size.
  1871. */
  1872. vcpu->arch.regs[VCPU_REGS_RCX] -= delta;
  1873. }
  1874. if (io->down)
  1875. delta = -delta;
  1876. delta *= io->size;
  1877. if (io->in)
  1878. vcpu->arch.regs[VCPU_REGS_RDI] += delta;
  1879. else
  1880. vcpu->arch.regs[VCPU_REGS_RSI] += delta;
  1881. }
  1882. kvm_x86_ops->decache_regs(vcpu);
  1883. io->count -= io->cur_count;
  1884. io->cur_count = 0;
  1885. return 0;
  1886. }
  1887. static void kernel_pio(struct kvm_io_device *pio_dev,
  1888. struct kvm_vcpu *vcpu,
  1889. void *pd)
  1890. {
  1891. /* TODO: String I/O for in kernel device */
  1892. mutex_lock(&vcpu->kvm->lock);
  1893. if (vcpu->arch.pio.in)
  1894. kvm_iodevice_read(pio_dev, vcpu->arch.pio.port,
  1895. vcpu->arch.pio.size,
  1896. pd);
  1897. else
  1898. kvm_iodevice_write(pio_dev, vcpu->arch.pio.port,
  1899. vcpu->arch.pio.size,
  1900. pd);
  1901. mutex_unlock(&vcpu->kvm->lock);
  1902. }
  1903. static void pio_string_write(struct kvm_io_device *pio_dev,
  1904. struct kvm_vcpu *vcpu)
  1905. {
  1906. struct kvm_pio_request *io = &vcpu->arch.pio;
  1907. void *pd = vcpu->arch.pio_data;
  1908. int i;
  1909. mutex_lock(&vcpu->kvm->lock);
  1910. for (i = 0; i < io->cur_count; i++) {
  1911. kvm_iodevice_write(pio_dev, io->port,
  1912. io->size,
  1913. pd);
  1914. pd += io->size;
  1915. }
  1916. mutex_unlock(&vcpu->kvm->lock);
  1917. }
  1918. static struct kvm_io_device *vcpu_find_pio_dev(struct kvm_vcpu *vcpu,
  1919. gpa_t addr)
  1920. {
  1921. return kvm_io_bus_find_dev(&vcpu->kvm->pio_bus, addr);
  1922. }
  1923. int kvm_emulate_pio(struct kvm_vcpu *vcpu, struct kvm_run *run, int in,
  1924. int size, unsigned port)
  1925. {
  1926. struct kvm_io_device *pio_dev;
  1927. vcpu->run->exit_reason = KVM_EXIT_IO;
  1928. vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
  1929. vcpu->run->io.size = vcpu->arch.pio.size = size;
  1930. vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
  1931. vcpu->run->io.count = vcpu->arch.pio.count = vcpu->arch.pio.cur_count = 1;
  1932. vcpu->run->io.port = vcpu->arch.pio.port = port;
  1933. vcpu->arch.pio.in = in;
  1934. vcpu->arch.pio.string = 0;
  1935. vcpu->arch.pio.down = 0;
  1936. vcpu->arch.pio.guest_page_offset = 0;
  1937. vcpu->arch.pio.rep = 0;
  1938. kvm_x86_ops->cache_regs(vcpu);
  1939. memcpy(vcpu->arch.pio_data, &vcpu->arch.regs[VCPU_REGS_RAX], 4);
  1940. kvm_x86_ops->decache_regs(vcpu);
  1941. kvm_x86_ops->skip_emulated_instruction(vcpu);
  1942. pio_dev = vcpu_find_pio_dev(vcpu, port);
  1943. if (pio_dev) {
  1944. kernel_pio(pio_dev, vcpu, vcpu->arch.pio_data);
  1945. complete_pio(vcpu);
  1946. return 1;
  1947. }
  1948. return 0;
  1949. }
  1950. EXPORT_SYMBOL_GPL(kvm_emulate_pio);
  1951. int kvm_emulate_pio_string(struct kvm_vcpu *vcpu, struct kvm_run *run, int in,
  1952. int size, unsigned long count, int down,
  1953. gva_t address, int rep, unsigned port)
  1954. {
  1955. unsigned now, in_page;
  1956. int i, ret = 0;
  1957. int nr_pages = 1;
  1958. struct page *page;
  1959. struct kvm_io_device *pio_dev;
  1960. vcpu->run->exit_reason = KVM_EXIT_IO;
  1961. vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
  1962. vcpu->run->io.size = vcpu->arch.pio.size = size;
  1963. vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
  1964. vcpu->run->io.count = vcpu->arch.pio.count = vcpu->arch.pio.cur_count = count;
  1965. vcpu->run->io.port = vcpu->arch.pio.port = port;
  1966. vcpu->arch.pio.in = in;
  1967. vcpu->arch.pio.string = 1;
  1968. vcpu->arch.pio.down = down;
  1969. vcpu->arch.pio.guest_page_offset = offset_in_page(address);
  1970. vcpu->arch.pio.rep = rep;
  1971. if (!count) {
  1972. kvm_x86_ops->skip_emulated_instruction(vcpu);
  1973. return 1;
  1974. }
  1975. if (!down)
  1976. in_page = PAGE_SIZE - offset_in_page(address);
  1977. else
  1978. in_page = offset_in_page(address) + size;
  1979. now = min(count, (unsigned long)in_page / size);
  1980. if (!now) {
  1981. /*
  1982. * String I/O straddles page boundary. Pin two guest pages
  1983. * so that we satisfy atomicity constraints. Do just one
  1984. * transaction to avoid complexity.
  1985. */
  1986. nr_pages = 2;
  1987. now = 1;
  1988. }
  1989. if (down) {
  1990. /*
  1991. * String I/O in reverse. Yuck. Kill the guest, fix later.
  1992. */
  1993. pr_unimpl(vcpu, "guest string pio down\n");
  1994. kvm_inject_gp(vcpu, 0);
  1995. return 1;
  1996. }
  1997. vcpu->run->io.count = now;
  1998. vcpu->arch.pio.cur_count = now;
  1999. if (vcpu->arch.pio.cur_count == vcpu->arch.pio.count)
  2000. kvm_x86_ops->skip_emulated_instruction(vcpu);
  2001. for (i = 0; i < nr_pages; ++i) {
  2002. down_read(&vcpu->kvm->slots_lock);
  2003. page = gva_to_page(vcpu, address + i * PAGE_SIZE);
  2004. vcpu->arch.pio.guest_pages[i] = page;
  2005. up_read(&vcpu->kvm->slots_lock);
  2006. if (!page) {
  2007. kvm_inject_gp(vcpu, 0);
  2008. free_pio_guest_pages(vcpu);
  2009. return 1;
  2010. }
  2011. }
  2012. pio_dev = vcpu_find_pio_dev(vcpu, port);
  2013. if (!vcpu->arch.pio.in) {
  2014. /* string PIO write */
  2015. ret = pio_copy_data(vcpu);
  2016. if (ret >= 0 && pio_dev) {
  2017. pio_string_write(pio_dev, vcpu);
  2018. complete_pio(vcpu);
  2019. if (vcpu->arch.pio.count == 0)
  2020. ret = 1;
  2021. }
  2022. } else if (pio_dev)
  2023. pr_unimpl(vcpu, "no string pio read support yet, "
  2024. "port %x size %d count %ld\n",
  2025. port, size, count);
  2026. return ret;
  2027. }
  2028. EXPORT_SYMBOL_GPL(kvm_emulate_pio_string);
  2029. int kvm_arch_init(void *opaque)
  2030. {
  2031. int r;
  2032. struct kvm_x86_ops *ops = (struct kvm_x86_ops *)opaque;
  2033. if (kvm_x86_ops) {
  2034. printk(KERN_ERR "kvm: already loaded the other module\n");
  2035. r = -EEXIST;
  2036. goto out;
  2037. }
  2038. if (!ops->cpu_has_kvm_support()) {
  2039. printk(KERN_ERR "kvm: no hardware support\n");
  2040. r = -EOPNOTSUPP;
  2041. goto out;
  2042. }
  2043. if (ops->disabled_by_bios()) {
  2044. printk(KERN_ERR "kvm: disabled by bios\n");
  2045. r = -EOPNOTSUPP;
  2046. goto out;
  2047. }
  2048. r = kvm_mmu_module_init();
  2049. if (r)
  2050. goto out;
  2051. kvm_init_msr_list();
  2052. kvm_x86_ops = ops;
  2053. kvm_mmu_set_nonpresent_ptes(0ull, 0ull);
  2054. return 0;
  2055. out:
  2056. return r;
  2057. }
  2058. void kvm_arch_exit(void)
  2059. {
  2060. kvm_x86_ops = NULL;
  2061. kvm_mmu_module_exit();
  2062. }
  2063. int kvm_emulate_halt(struct kvm_vcpu *vcpu)
  2064. {
  2065. ++vcpu->stat.halt_exits;
  2066. if (irqchip_in_kernel(vcpu->kvm)) {
  2067. vcpu->arch.mp_state = VCPU_MP_STATE_HALTED;
  2068. kvm_vcpu_block(vcpu);
  2069. if (vcpu->arch.mp_state != VCPU_MP_STATE_RUNNABLE)
  2070. return -EINTR;
  2071. return 1;
  2072. } else {
  2073. vcpu->run->exit_reason = KVM_EXIT_HLT;
  2074. return 0;
  2075. }
  2076. }
  2077. EXPORT_SYMBOL_GPL(kvm_emulate_halt);
  2078. int kvm_emulate_hypercall(struct kvm_vcpu *vcpu)
  2079. {
  2080. unsigned long nr, a0, a1, a2, a3, ret;
  2081. kvm_x86_ops->cache_regs(vcpu);
  2082. nr = vcpu->arch.regs[VCPU_REGS_RAX];
  2083. a0 = vcpu->arch.regs[VCPU_REGS_RBX];
  2084. a1 = vcpu->arch.regs[VCPU_REGS_RCX];
  2085. a2 = vcpu->arch.regs[VCPU_REGS_RDX];
  2086. a3 = vcpu->arch.regs[VCPU_REGS_RSI];
  2087. if (!is_long_mode(vcpu)) {
  2088. nr &= 0xFFFFFFFF;
  2089. a0 &= 0xFFFFFFFF;
  2090. a1 &= 0xFFFFFFFF;
  2091. a2 &= 0xFFFFFFFF;
  2092. a3 &= 0xFFFFFFFF;
  2093. }
  2094. switch (nr) {
  2095. case KVM_HC_VAPIC_POLL_IRQ:
  2096. ret = 0;
  2097. break;
  2098. default:
  2099. ret = -KVM_ENOSYS;
  2100. break;
  2101. }
  2102. vcpu->arch.regs[VCPU_REGS_RAX] = ret;
  2103. kvm_x86_ops->decache_regs(vcpu);
  2104. ++vcpu->stat.hypercalls;
  2105. return 0;
  2106. }
  2107. EXPORT_SYMBOL_GPL(kvm_emulate_hypercall);
  2108. int kvm_fix_hypercall(struct kvm_vcpu *vcpu)
  2109. {
  2110. char instruction[3];
  2111. int ret = 0;
  2112. /*
  2113. * Blow out the MMU to ensure that no other VCPU has an active mapping
  2114. * to ensure that the updated hypercall appears atomically across all
  2115. * VCPUs.
  2116. */
  2117. kvm_mmu_zap_all(vcpu->kvm);
  2118. kvm_x86_ops->cache_regs(vcpu);
  2119. kvm_x86_ops->patch_hypercall(vcpu, instruction);
  2120. if (emulator_write_emulated(vcpu->arch.rip, instruction, 3, vcpu)
  2121. != X86EMUL_CONTINUE)
  2122. ret = -EFAULT;
  2123. return ret;
  2124. }
  2125. static u64 mk_cr_64(u64 curr_cr, u32 new_val)
  2126. {
  2127. return (curr_cr & ~((1ULL << 32) - 1)) | new_val;
  2128. }
  2129. void realmode_lgdt(struct kvm_vcpu *vcpu, u16 limit, unsigned long base)
  2130. {
  2131. struct descriptor_table dt = { limit, base };
  2132. kvm_x86_ops->set_gdt(vcpu, &dt);
  2133. }
  2134. void realmode_lidt(struct kvm_vcpu *vcpu, u16 limit, unsigned long base)
  2135. {
  2136. struct descriptor_table dt = { limit, base };
  2137. kvm_x86_ops->set_idt(vcpu, &dt);
  2138. }
  2139. void realmode_lmsw(struct kvm_vcpu *vcpu, unsigned long msw,
  2140. unsigned long *rflags)
  2141. {
  2142. lmsw(vcpu, msw);
  2143. *rflags = kvm_x86_ops->get_rflags(vcpu);
  2144. }
  2145. unsigned long realmode_get_cr(struct kvm_vcpu *vcpu, int cr)
  2146. {
  2147. kvm_x86_ops->decache_cr4_guest_bits(vcpu);
  2148. switch (cr) {
  2149. case 0:
  2150. return vcpu->arch.cr0;
  2151. case 2:
  2152. return vcpu->arch.cr2;
  2153. case 3:
  2154. return vcpu->arch.cr3;
  2155. case 4:
  2156. return vcpu->arch.cr4;
  2157. case 8:
  2158. return get_cr8(vcpu);
  2159. default:
  2160. vcpu_printf(vcpu, "%s: unexpected cr %u\n", __FUNCTION__, cr);
  2161. return 0;
  2162. }
  2163. }
  2164. void realmode_set_cr(struct kvm_vcpu *vcpu, int cr, unsigned long val,
  2165. unsigned long *rflags)
  2166. {
  2167. switch (cr) {
  2168. case 0:
  2169. set_cr0(vcpu, mk_cr_64(vcpu->arch.cr0, val));
  2170. *rflags = kvm_x86_ops->get_rflags(vcpu);
  2171. break;
  2172. case 2:
  2173. vcpu->arch.cr2 = val;
  2174. break;
  2175. case 3:
  2176. set_cr3(vcpu, val);
  2177. break;
  2178. case 4:
  2179. set_cr4(vcpu, mk_cr_64(vcpu->arch.cr4, val));
  2180. break;
  2181. case 8:
  2182. set_cr8(vcpu, val & 0xfUL);
  2183. break;
  2184. default:
  2185. vcpu_printf(vcpu, "%s: unexpected cr %u\n", __FUNCTION__, cr);
  2186. }
  2187. }
  2188. static int move_to_next_stateful_cpuid_entry(struct kvm_vcpu *vcpu, int i)
  2189. {
  2190. struct kvm_cpuid_entry2 *e = &vcpu->arch.cpuid_entries[i];
  2191. int j, nent = vcpu->arch.cpuid_nent;
  2192. e->flags &= ~KVM_CPUID_FLAG_STATE_READ_NEXT;
  2193. /* when no next entry is found, the current entry[i] is reselected */
  2194. for (j = i + 1; j == i; j = (j + 1) % nent) {
  2195. struct kvm_cpuid_entry2 *ej = &vcpu->arch.cpuid_entries[j];
  2196. if (ej->function == e->function) {
  2197. ej->flags |= KVM_CPUID_FLAG_STATE_READ_NEXT;
  2198. return j;
  2199. }
  2200. }
  2201. return 0; /* silence gcc, even though control never reaches here */
  2202. }
  2203. /* find an entry with matching function, matching index (if needed), and that
  2204. * should be read next (if it's stateful) */
  2205. static int is_matching_cpuid_entry(struct kvm_cpuid_entry2 *e,
  2206. u32 function, u32 index)
  2207. {
  2208. if (e->function != function)
  2209. return 0;
  2210. if ((e->flags & KVM_CPUID_FLAG_SIGNIFCANT_INDEX) && e->index != index)
  2211. return 0;
  2212. if ((e->flags & KVM_CPUID_FLAG_STATEFUL_FUNC) &&
  2213. !(e->flags & KVM_CPUID_FLAG_STATE_READ_NEXT))
  2214. return 0;
  2215. return 1;
  2216. }
  2217. void kvm_emulate_cpuid(struct kvm_vcpu *vcpu)
  2218. {
  2219. int i;
  2220. u32 function, index;
  2221. struct kvm_cpuid_entry2 *e, *best;
  2222. kvm_x86_ops->cache_regs(vcpu);
  2223. function = vcpu->arch.regs[VCPU_REGS_RAX];
  2224. index = vcpu->arch.regs[VCPU_REGS_RCX];
  2225. vcpu->arch.regs[VCPU_REGS_RAX] = 0;
  2226. vcpu->arch.regs[VCPU_REGS_RBX] = 0;
  2227. vcpu->arch.regs[VCPU_REGS_RCX] = 0;
  2228. vcpu->arch.regs[VCPU_REGS_RDX] = 0;
  2229. best = NULL;
  2230. for (i = 0; i < vcpu->arch.cpuid_nent; ++i) {
  2231. e = &vcpu->arch.cpuid_entries[i];
  2232. if (is_matching_cpuid_entry(e, function, index)) {
  2233. if (e->flags & KVM_CPUID_FLAG_STATEFUL_FUNC)
  2234. move_to_next_stateful_cpuid_entry(vcpu, i);
  2235. best = e;
  2236. break;
  2237. }
  2238. /*
  2239. * Both basic or both extended?
  2240. */
  2241. if (((e->function ^ function) & 0x80000000) == 0)
  2242. if (!best || e->function > best->function)
  2243. best = e;
  2244. }
  2245. if (best) {
  2246. vcpu->arch.regs[VCPU_REGS_RAX] = best->eax;
  2247. vcpu->arch.regs[VCPU_REGS_RBX] = best->ebx;
  2248. vcpu->arch.regs[VCPU_REGS_RCX] = best->ecx;
  2249. vcpu->arch.regs[VCPU_REGS_RDX] = best->edx;
  2250. }
  2251. kvm_x86_ops->decache_regs(vcpu);
  2252. kvm_x86_ops->skip_emulated_instruction(vcpu);
  2253. }
  2254. EXPORT_SYMBOL_GPL(kvm_emulate_cpuid);
  2255. /*
  2256. * Check if userspace requested an interrupt window, and that the
  2257. * interrupt window is open.
  2258. *
  2259. * No need to exit to userspace if we already have an interrupt queued.
  2260. */
  2261. static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu,
  2262. struct kvm_run *kvm_run)
  2263. {
  2264. return (!vcpu->arch.irq_summary &&
  2265. kvm_run->request_interrupt_window &&
  2266. vcpu->arch.interrupt_window_open &&
  2267. (kvm_x86_ops->get_rflags(vcpu) & X86_EFLAGS_IF));
  2268. }
  2269. static void post_kvm_run_save(struct kvm_vcpu *vcpu,
  2270. struct kvm_run *kvm_run)
  2271. {
  2272. kvm_run->if_flag = (kvm_x86_ops->get_rflags(vcpu) & X86_EFLAGS_IF) != 0;
  2273. kvm_run->cr8 = get_cr8(vcpu);
  2274. kvm_run->apic_base = kvm_get_apic_base(vcpu);
  2275. if (irqchip_in_kernel(vcpu->kvm))
  2276. kvm_run->ready_for_interrupt_injection = 1;
  2277. else
  2278. kvm_run->ready_for_interrupt_injection =
  2279. (vcpu->arch.interrupt_window_open &&
  2280. vcpu->arch.irq_summary == 0);
  2281. }
  2282. static void vapic_enter(struct kvm_vcpu *vcpu)
  2283. {
  2284. struct kvm_lapic *apic = vcpu->arch.apic;
  2285. struct page *page;
  2286. if (!apic || !apic->vapic_addr)
  2287. return;
  2288. down_read(&current->mm->mmap_sem);
  2289. page = gfn_to_page(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
  2290. up_read(&current->mm->mmap_sem);
  2291. vcpu->arch.apic->vapic_page = page;
  2292. }
  2293. static void vapic_exit(struct kvm_vcpu *vcpu)
  2294. {
  2295. struct kvm_lapic *apic = vcpu->arch.apic;
  2296. if (!apic || !apic->vapic_addr)
  2297. return;
  2298. kvm_release_page_dirty(apic->vapic_page);
  2299. mark_page_dirty(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
  2300. }
  2301. static int __vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2302. {
  2303. int r;
  2304. if (unlikely(vcpu->arch.mp_state == VCPU_MP_STATE_SIPI_RECEIVED)) {
  2305. pr_debug("vcpu %d received sipi with vector # %x\n",
  2306. vcpu->vcpu_id, vcpu->arch.sipi_vector);
  2307. kvm_lapic_reset(vcpu);
  2308. r = kvm_x86_ops->vcpu_reset(vcpu);
  2309. if (r)
  2310. return r;
  2311. vcpu->arch.mp_state = VCPU_MP_STATE_RUNNABLE;
  2312. }
  2313. vapic_enter(vcpu);
  2314. preempted:
  2315. if (vcpu->guest_debug.enabled)
  2316. kvm_x86_ops->guest_debug_pre(vcpu);
  2317. again:
  2318. r = kvm_mmu_reload(vcpu);
  2319. if (unlikely(r))
  2320. goto out;
  2321. if (vcpu->requests) {
  2322. if (test_and_clear_bit(KVM_REQ_MIGRATE_TIMER, &vcpu->requests))
  2323. __kvm_migrate_apic_timer(vcpu);
  2324. if (test_and_clear_bit(KVM_REQ_REPORT_TPR_ACCESS,
  2325. &vcpu->requests)) {
  2326. kvm_run->exit_reason = KVM_EXIT_TPR_ACCESS;
  2327. r = 0;
  2328. goto out;
  2329. }
  2330. }
  2331. kvm_inject_pending_timer_irqs(vcpu);
  2332. preempt_disable();
  2333. kvm_x86_ops->prepare_guest_switch(vcpu);
  2334. kvm_load_guest_fpu(vcpu);
  2335. local_irq_disable();
  2336. if (need_resched()) {
  2337. local_irq_enable();
  2338. preempt_enable();
  2339. r = 1;
  2340. goto out;
  2341. }
  2342. if (signal_pending(current)) {
  2343. local_irq_enable();
  2344. preempt_enable();
  2345. r = -EINTR;
  2346. kvm_run->exit_reason = KVM_EXIT_INTR;
  2347. ++vcpu->stat.signal_exits;
  2348. goto out;
  2349. }
  2350. if (vcpu->arch.exception.pending)
  2351. __queue_exception(vcpu);
  2352. else if (irqchip_in_kernel(vcpu->kvm))
  2353. kvm_x86_ops->inject_pending_irq(vcpu);
  2354. else
  2355. kvm_x86_ops->inject_pending_vectors(vcpu, kvm_run);
  2356. kvm_lapic_sync_to_vapic(vcpu);
  2357. vcpu->guest_mode = 1;
  2358. kvm_guest_enter();
  2359. if (vcpu->requests)
  2360. if (test_and_clear_bit(KVM_REQ_TLB_FLUSH, &vcpu->requests))
  2361. kvm_x86_ops->tlb_flush(vcpu);
  2362. kvm_x86_ops->run(vcpu, kvm_run);
  2363. vcpu->guest_mode = 0;
  2364. local_irq_enable();
  2365. ++vcpu->stat.exits;
  2366. /*
  2367. * We must have an instruction between local_irq_enable() and
  2368. * kvm_guest_exit(), so the timer interrupt isn't delayed by
  2369. * the interrupt shadow. The stat.exits increment will do nicely.
  2370. * But we need to prevent reordering, hence this barrier():
  2371. */
  2372. barrier();
  2373. kvm_guest_exit();
  2374. preempt_enable();
  2375. /*
  2376. * Profile KVM exit RIPs:
  2377. */
  2378. if (unlikely(prof_on == KVM_PROFILING)) {
  2379. kvm_x86_ops->cache_regs(vcpu);
  2380. profile_hit(KVM_PROFILING, (void *)vcpu->arch.rip);
  2381. }
  2382. if (vcpu->arch.exception.pending && kvm_x86_ops->exception_injected(vcpu))
  2383. vcpu->arch.exception.pending = false;
  2384. kvm_lapic_sync_from_vapic(vcpu);
  2385. r = kvm_x86_ops->handle_exit(kvm_run, vcpu);
  2386. if (r > 0) {
  2387. if (dm_request_for_irq_injection(vcpu, kvm_run)) {
  2388. r = -EINTR;
  2389. kvm_run->exit_reason = KVM_EXIT_INTR;
  2390. ++vcpu->stat.request_irq_exits;
  2391. goto out;
  2392. }
  2393. if (!need_resched())
  2394. goto again;
  2395. }
  2396. out:
  2397. if (r > 0) {
  2398. kvm_resched(vcpu);
  2399. goto preempted;
  2400. }
  2401. post_kvm_run_save(vcpu, kvm_run);
  2402. vapic_exit(vcpu);
  2403. return r;
  2404. }
  2405. int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2406. {
  2407. int r;
  2408. sigset_t sigsaved;
  2409. vcpu_load(vcpu);
  2410. if (unlikely(vcpu->arch.mp_state == VCPU_MP_STATE_UNINITIALIZED)) {
  2411. kvm_vcpu_block(vcpu);
  2412. vcpu_put(vcpu);
  2413. return -EAGAIN;
  2414. }
  2415. if (vcpu->sigset_active)
  2416. sigprocmask(SIG_SETMASK, &vcpu->sigset, &sigsaved);
  2417. /* re-sync apic's tpr */
  2418. if (!irqchip_in_kernel(vcpu->kvm))
  2419. set_cr8(vcpu, kvm_run->cr8);
  2420. if (vcpu->arch.pio.cur_count) {
  2421. r = complete_pio(vcpu);
  2422. if (r)
  2423. goto out;
  2424. }
  2425. #if CONFIG_HAS_IOMEM
  2426. if (vcpu->mmio_needed) {
  2427. memcpy(vcpu->mmio_data, kvm_run->mmio.data, 8);
  2428. vcpu->mmio_read_completed = 1;
  2429. vcpu->mmio_needed = 0;
  2430. r = emulate_instruction(vcpu, kvm_run,
  2431. vcpu->arch.mmio_fault_cr2, 0,
  2432. EMULTYPE_NO_DECODE);
  2433. if (r == EMULATE_DO_MMIO) {
  2434. /*
  2435. * Read-modify-write. Back to userspace.
  2436. */
  2437. r = 0;
  2438. goto out;
  2439. }
  2440. }
  2441. #endif
  2442. if (kvm_run->exit_reason == KVM_EXIT_HYPERCALL) {
  2443. kvm_x86_ops->cache_regs(vcpu);
  2444. vcpu->arch.regs[VCPU_REGS_RAX] = kvm_run->hypercall.ret;
  2445. kvm_x86_ops->decache_regs(vcpu);
  2446. }
  2447. r = __vcpu_run(vcpu, kvm_run);
  2448. out:
  2449. if (vcpu->sigset_active)
  2450. sigprocmask(SIG_SETMASK, &sigsaved, NULL);
  2451. vcpu_put(vcpu);
  2452. return r;
  2453. }
  2454. int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  2455. {
  2456. vcpu_load(vcpu);
  2457. kvm_x86_ops->cache_regs(vcpu);
  2458. regs->rax = vcpu->arch.regs[VCPU_REGS_RAX];
  2459. regs->rbx = vcpu->arch.regs[VCPU_REGS_RBX];
  2460. regs->rcx = vcpu->arch.regs[VCPU_REGS_RCX];
  2461. regs->rdx = vcpu->arch.regs[VCPU_REGS_RDX];
  2462. regs->rsi = vcpu->arch.regs[VCPU_REGS_RSI];
  2463. regs->rdi = vcpu->arch.regs[VCPU_REGS_RDI];
  2464. regs->rsp = vcpu->arch.regs[VCPU_REGS_RSP];
  2465. regs->rbp = vcpu->arch.regs[VCPU_REGS_RBP];
  2466. #ifdef CONFIG_X86_64
  2467. regs->r8 = vcpu->arch.regs[VCPU_REGS_R8];
  2468. regs->r9 = vcpu->arch.regs[VCPU_REGS_R9];
  2469. regs->r10 = vcpu->arch.regs[VCPU_REGS_R10];
  2470. regs->r11 = vcpu->arch.regs[VCPU_REGS_R11];
  2471. regs->r12 = vcpu->arch.regs[VCPU_REGS_R12];
  2472. regs->r13 = vcpu->arch.regs[VCPU_REGS_R13];
  2473. regs->r14 = vcpu->arch.regs[VCPU_REGS_R14];
  2474. regs->r15 = vcpu->arch.regs[VCPU_REGS_R15];
  2475. #endif
  2476. regs->rip = vcpu->arch.rip;
  2477. regs->rflags = kvm_x86_ops->get_rflags(vcpu);
  2478. /*
  2479. * Don't leak debug flags in case they were set for guest debugging
  2480. */
  2481. if (vcpu->guest_debug.enabled && vcpu->guest_debug.singlestep)
  2482. regs->rflags &= ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
  2483. vcpu_put(vcpu);
  2484. return 0;
  2485. }
  2486. int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  2487. {
  2488. vcpu_load(vcpu);
  2489. vcpu->arch.regs[VCPU_REGS_RAX] = regs->rax;
  2490. vcpu->arch.regs[VCPU_REGS_RBX] = regs->rbx;
  2491. vcpu->arch.regs[VCPU_REGS_RCX] = regs->rcx;
  2492. vcpu->arch.regs[VCPU_REGS_RDX] = regs->rdx;
  2493. vcpu->arch.regs[VCPU_REGS_RSI] = regs->rsi;
  2494. vcpu->arch.regs[VCPU_REGS_RDI] = regs->rdi;
  2495. vcpu->arch.regs[VCPU_REGS_RSP] = regs->rsp;
  2496. vcpu->arch.regs[VCPU_REGS_RBP] = regs->rbp;
  2497. #ifdef CONFIG_X86_64
  2498. vcpu->arch.regs[VCPU_REGS_R8] = regs->r8;
  2499. vcpu->arch.regs[VCPU_REGS_R9] = regs->r9;
  2500. vcpu->arch.regs[VCPU_REGS_R10] = regs->r10;
  2501. vcpu->arch.regs[VCPU_REGS_R11] = regs->r11;
  2502. vcpu->arch.regs[VCPU_REGS_R12] = regs->r12;
  2503. vcpu->arch.regs[VCPU_REGS_R13] = regs->r13;
  2504. vcpu->arch.regs[VCPU_REGS_R14] = regs->r14;
  2505. vcpu->arch.regs[VCPU_REGS_R15] = regs->r15;
  2506. #endif
  2507. vcpu->arch.rip = regs->rip;
  2508. kvm_x86_ops->set_rflags(vcpu, regs->rflags);
  2509. kvm_x86_ops->decache_regs(vcpu);
  2510. vcpu_put(vcpu);
  2511. return 0;
  2512. }
  2513. static void get_segment(struct kvm_vcpu *vcpu,
  2514. struct kvm_segment *var, int seg)
  2515. {
  2516. return kvm_x86_ops->get_segment(vcpu, var, seg);
  2517. }
  2518. void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  2519. {
  2520. struct kvm_segment cs;
  2521. get_segment(vcpu, &cs, VCPU_SREG_CS);
  2522. *db = cs.db;
  2523. *l = cs.l;
  2524. }
  2525. EXPORT_SYMBOL_GPL(kvm_get_cs_db_l_bits);
  2526. int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
  2527. struct kvm_sregs *sregs)
  2528. {
  2529. struct descriptor_table dt;
  2530. int pending_vec;
  2531. vcpu_load(vcpu);
  2532. get_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
  2533. get_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
  2534. get_segment(vcpu, &sregs->es, VCPU_SREG_ES);
  2535. get_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
  2536. get_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
  2537. get_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
  2538. get_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
  2539. get_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
  2540. kvm_x86_ops->get_idt(vcpu, &dt);
  2541. sregs->idt.limit = dt.limit;
  2542. sregs->idt.base = dt.base;
  2543. kvm_x86_ops->get_gdt(vcpu, &dt);
  2544. sregs->gdt.limit = dt.limit;
  2545. sregs->gdt.base = dt.base;
  2546. kvm_x86_ops->decache_cr4_guest_bits(vcpu);
  2547. sregs->cr0 = vcpu->arch.cr0;
  2548. sregs->cr2 = vcpu->arch.cr2;
  2549. sregs->cr3 = vcpu->arch.cr3;
  2550. sregs->cr4 = vcpu->arch.cr4;
  2551. sregs->cr8 = get_cr8(vcpu);
  2552. sregs->efer = vcpu->arch.shadow_efer;
  2553. sregs->apic_base = kvm_get_apic_base(vcpu);
  2554. if (irqchip_in_kernel(vcpu->kvm)) {
  2555. memset(sregs->interrupt_bitmap, 0,
  2556. sizeof sregs->interrupt_bitmap);
  2557. pending_vec = kvm_x86_ops->get_irq(vcpu);
  2558. if (pending_vec >= 0)
  2559. set_bit(pending_vec,
  2560. (unsigned long *)sregs->interrupt_bitmap);
  2561. } else
  2562. memcpy(sregs->interrupt_bitmap, vcpu->arch.irq_pending,
  2563. sizeof sregs->interrupt_bitmap);
  2564. vcpu_put(vcpu);
  2565. return 0;
  2566. }
  2567. static void set_segment(struct kvm_vcpu *vcpu,
  2568. struct kvm_segment *var, int seg)
  2569. {
  2570. return kvm_x86_ops->set_segment(vcpu, var, seg);
  2571. }
  2572. int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
  2573. struct kvm_sregs *sregs)
  2574. {
  2575. int mmu_reset_needed = 0;
  2576. int i, pending_vec, max_bits;
  2577. struct descriptor_table dt;
  2578. vcpu_load(vcpu);
  2579. dt.limit = sregs->idt.limit;
  2580. dt.base = sregs->idt.base;
  2581. kvm_x86_ops->set_idt(vcpu, &dt);
  2582. dt.limit = sregs->gdt.limit;
  2583. dt.base = sregs->gdt.base;
  2584. kvm_x86_ops->set_gdt(vcpu, &dt);
  2585. vcpu->arch.cr2 = sregs->cr2;
  2586. mmu_reset_needed |= vcpu->arch.cr3 != sregs->cr3;
  2587. vcpu->arch.cr3 = sregs->cr3;
  2588. set_cr8(vcpu, sregs->cr8);
  2589. mmu_reset_needed |= vcpu->arch.shadow_efer != sregs->efer;
  2590. kvm_x86_ops->set_efer(vcpu, sregs->efer);
  2591. kvm_set_apic_base(vcpu, sregs->apic_base);
  2592. kvm_x86_ops->decache_cr4_guest_bits(vcpu);
  2593. mmu_reset_needed |= vcpu->arch.cr0 != sregs->cr0;
  2594. kvm_x86_ops->set_cr0(vcpu, sregs->cr0);
  2595. vcpu->arch.cr0 = sregs->cr0;
  2596. mmu_reset_needed |= vcpu->arch.cr4 != sregs->cr4;
  2597. kvm_x86_ops->set_cr4(vcpu, sregs->cr4);
  2598. if (!is_long_mode(vcpu) && is_pae(vcpu))
  2599. load_pdptrs(vcpu, vcpu->arch.cr3);
  2600. if (mmu_reset_needed)
  2601. kvm_mmu_reset_context(vcpu);
  2602. if (!irqchip_in_kernel(vcpu->kvm)) {
  2603. memcpy(vcpu->arch.irq_pending, sregs->interrupt_bitmap,
  2604. sizeof vcpu->arch.irq_pending);
  2605. vcpu->arch.irq_summary = 0;
  2606. for (i = 0; i < ARRAY_SIZE(vcpu->arch.irq_pending); ++i)
  2607. if (vcpu->arch.irq_pending[i])
  2608. __set_bit(i, &vcpu->arch.irq_summary);
  2609. } else {
  2610. max_bits = (sizeof sregs->interrupt_bitmap) << 3;
  2611. pending_vec = find_first_bit(
  2612. (const unsigned long *)sregs->interrupt_bitmap,
  2613. max_bits);
  2614. /* Only pending external irq is handled here */
  2615. if (pending_vec < max_bits) {
  2616. kvm_x86_ops->set_irq(vcpu, pending_vec);
  2617. pr_debug("Set back pending irq %d\n",
  2618. pending_vec);
  2619. }
  2620. }
  2621. set_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
  2622. set_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
  2623. set_segment(vcpu, &sregs->es, VCPU_SREG_ES);
  2624. set_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
  2625. set_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
  2626. set_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
  2627. set_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
  2628. set_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
  2629. vcpu_put(vcpu);
  2630. return 0;
  2631. }
  2632. int kvm_arch_vcpu_ioctl_debug_guest(struct kvm_vcpu *vcpu,
  2633. struct kvm_debug_guest *dbg)
  2634. {
  2635. int r;
  2636. vcpu_load(vcpu);
  2637. r = kvm_x86_ops->set_guest_debug(vcpu, dbg);
  2638. vcpu_put(vcpu);
  2639. return r;
  2640. }
  2641. /*
  2642. * fxsave fpu state. Taken from x86_64/processor.h. To be killed when
  2643. * we have asm/x86/processor.h
  2644. */
  2645. struct fxsave {
  2646. u16 cwd;
  2647. u16 swd;
  2648. u16 twd;
  2649. u16 fop;
  2650. u64 rip;
  2651. u64 rdp;
  2652. u32 mxcsr;
  2653. u32 mxcsr_mask;
  2654. u32 st_space[32]; /* 8*16 bytes for each FP-reg = 128 bytes */
  2655. #ifdef CONFIG_X86_64
  2656. u32 xmm_space[64]; /* 16*16 bytes for each XMM-reg = 256 bytes */
  2657. #else
  2658. u32 xmm_space[32]; /* 8*16 bytes for each XMM-reg = 128 bytes */
  2659. #endif
  2660. };
  2661. /*
  2662. * Translate a guest virtual address to a guest physical address.
  2663. */
  2664. int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
  2665. struct kvm_translation *tr)
  2666. {
  2667. unsigned long vaddr = tr->linear_address;
  2668. gpa_t gpa;
  2669. vcpu_load(vcpu);
  2670. down_read(&vcpu->kvm->slots_lock);
  2671. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, vaddr);
  2672. up_read(&vcpu->kvm->slots_lock);
  2673. tr->physical_address = gpa;
  2674. tr->valid = gpa != UNMAPPED_GVA;
  2675. tr->writeable = 1;
  2676. tr->usermode = 0;
  2677. vcpu_put(vcpu);
  2678. return 0;
  2679. }
  2680. int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  2681. {
  2682. struct fxsave *fxsave = (struct fxsave *)&vcpu->arch.guest_fx_image;
  2683. vcpu_load(vcpu);
  2684. memcpy(fpu->fpr, fxsave->st_space, 128);
  2685. fpu->fcw = fxsave->cwd;
  2686. fpu->fsw = fxsave->swd;
  2687. fpu->ftwx = fxsave->twd;
  2688. fpu->last_opcode = fxsave->fop;
  2689. fpu->last_ip = fxsave->rip;
  2690. fpu->last_dp = fxsave->rdp;
  2691. memcpy(fpu->xmm, fxsave->xmm_space, sizeof fxsave->xmm_space);
  2692. vcpu_put(vcpu);
  2693. return 0;
  2694. }
  2695. int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  2696. {
  2697. struct fxsave *fxsave = (struct fxsave *)&vcpu->arch.guest_fx_image;
  2698. vcpu_load(vcpu);
  2699. memcpy(fxsave->st_space, fpu->fpr, 128);
  2700. fxsave->cwd = fpu->fcw;
  2701. fxsave->swd = fpu->fsw;
  2702. fxsave->twd = fpu->ftwx;
  2703. fxsave->fop = fpu->last_opcode;
  2704. fxsave->rip = fpu->last_ip;
  2705. fxsave->rdp = fpu->last_dp;
  2706. memcpy(fxsave->xmm_space, fpu->xmm, sizeof fxsave->xmm_space);
  2707. vcpu_put(vcpu);
  2708. return 0;
  2709. }
  2710. void fx_init(struct kvm_vcpu *vcpu)
  2711. {
  2712. unsigned after_mxcsr_mask;
  2713. /* Initialize guest FPU by resetting ours and saving into guest's */
  2714. preempt_disable();
  2715. fx_save(&vcpu->arch.host_fx_image);
  2716. fpu_init();
  2717. fx_save(&vcpu->arch.guest_fx_image);
  2718. fx_restore(&vcpu->arch.host_fx_image);
  2719. preempt_enable();
  2720. vcpu->arch.cr0 |= X86_CR0_ET;
  2721. after_mxcsr_mask = offsetof(struct i387_fxsave_struct, st_space);
  2722. vcpu->arch.guest_fx_image.mxcsr = 0x1f80;
  2723. memset((void *)&vcpu->arch.guest_fx_image + after_mxcsr_mask,
  2724. 0, sizeof(struct i387_fxsave_struct) - after_mxcsr_mask);
  2725. }
  2726. EXPORT_SYMBOL_GPL(fx_init);
  2727. void kvm_load_guest_fpu(struct kvm_vcpu *vcpu)
  2728. {
  2729. if (!vcpu->fpu_active || vcpu->guest_fpu_loaded)
  2730. return;
  2731. vcpu->guest_fpu_loaded = 1;
  2732. fx_save(&vcpu->arch.host_fx_image);
  2733. fx_restore(&vcpu->arch.guest_fx_image);
  2734. }
  2735. EXPORT_SYMBOL_GPL(kvm_load_guest_fpu);
  2736. void kvm_put_guest_fpu(struct kvm_vcpu *vcpu)
  2737. {
  2738. if (!vcpu->guest_fpu_loaded)
  2739. return;
  2740. vcpu->guest_fpu_loaded = 0;
  2741. fx_save(&vcpu->arch.guest_fx_image);
  2742. fx_restore(&vcpu->arch.host_fx_image);
  2743. ++vcpu->stat.fpu_reload;
  2744. }
  2745. EXPORT_SYMBOL_GPL(kvm_put_guest_fpu);
  2746. void kvm_arch_vcpu_free(struct kvm_vcpu *vcpu)
  2747. {
  2748. kvm_x86_ops->vcpu_free(vcpu);
  2749. }
  2750. struct kvm_vcpu *kvm_arch_vcpu_create(struct kvm *kvm,
  2751. unsigned int id)
  2752. {
  2753. return kvm_x86_ops->vcpu_create(kvm, id);
  2754. }
  2755. int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
  2756. {
  2757. int r;
  2758. /* We do fxsave: this must be aligned. */
  2759. BUG_ON((unsigned long)&vcpu->arch.host_fx_image & 0xF);
  2760. vcpu_load(vcpu);
  2761. r = kvm_arch_vcpu_reset(vcpu);
  2762. if (r == 0)
  2763. r = kvm_mmu_setup(vcpu);
  2764. vcpu_put(vcpu);
  2765. if (r < 0)
  2766. goto free_vcpu;
  2767. return 0;
  2768. free_vcpu:
  2769. kvm_x86_ops->vcpu_free(vcpu);
  2770. return r;
  2771. }
  2772. void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
  2773. {
  2774. vcpu_load(vcpu);
  2775. kvm_mmu_unload(vcpu);
  2776. vcpu_put(vcpu);
  2777. kvm_x86_ops->vcpu_free(vcpu);
  2778. }
  2779. int kvm_arch_vcpu_reset(struct kvm_vcpu *vcpu)
  2780. {
  2781. return kvm_x86_ops->vcpu_reset(vcpu);
  2782. }
  2783. void kvm_arch_hardware_enable(void *garbage)
  2784. {
  2785. kvm_x86_ops->hardware_enable(garbage);
  2786. }
  2787. void kvm_arch_hardware_disable(void *garbage)
  2788. {
  2789. kvm_x86_ops->hardware_disable(garbage);
  2790. }
  2791. int kvm_arch_hardware_setup(void)
  2792. {
  2793. return kvm_x86_ops->hardware_setup();
  2794. }
  2795. void kvm_arch_hardware_unsetup(void)
  2796. {
  2797. kvm_x86_ops->hardware_unsetup();
  2798. }
  2799. void kvm_arch_check_processor_compat(void *rtn)
  2800. {
  2801. kvm_x86_ops->check_processor_compatibility(rtn);
  2802. }
  2803. int kvm_arch_vcpu_init(struct kvm_vcpu *vcpu)
  2804. {
  2805. struct page *page;
  2806. struct kvm *kvm;
  2807. int r;
  2808. BUG_ON(vcpu->kvm == NULL);
  2809. kvm = vcpu->kvm;
  2810. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  2811. if (!irqchip_in_kernel(kvm) || vcpu->vcpu_id == 0)
  2812. vcpu->arch.mp_state = VCPU_MP_STATE_RUNNABLE;
  2813. else
  2814. vcpu->arch.mp_state = VCPU_MP_STATE_UNINITIALIZED;
  2815. page = alloc_page(GFP_KERNEL | __GFP_ZERO);
  2816. if (!page) {
  2817. r = -ENOMEM;
  2818. goto fail;
  2819. }
  2820. vcpu->arch.pio_data = page_address(page);
  2821. r = kvm_mmu_create(vcpu);
  2822. if (r < 0)
  2823. goto fail_free_pio_data;
  2824. if (irqchip_in_kernel(kvm)) {
  2825. r = kvm_create_lapic(vcpu);
  2826. if (r < 0)
  2827. goto fail_mmu_destroy;
  2828. }
  2829. return 0;
  2830. fail_mmu_destroy:
  2831. kvm_mmu_destroy(vcpu);
  2832. fail_free_pio_data:
  2833. free_page((unsigned long)vcpu->arch.pio_data);
  2834. fail:
  2835. return r;
  2836. }
  2837. void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu)
  2838. {
  2839. kvm_free_lapic(vcpu);
  2840. kvm_mmu_destroy(vcpu);
  2841. free_page((unsigned long)vcpu->arch.pio_data);
  2842. }
  2843. struct kvm *kvm_arch_create_vm(void)
  2844. {
  2845. struct kvm *kvm = kzalloc(sizeof(struct kvm), GFP_KERNEL);
  2846. if (!kvm)
  2847. return ERR_PTR(-ENOMEM);
  2848. INIT_LIST_HEAD(&kvm->arch.active_mmu_pages);
  2849. return kvm;
  2850. }
  2851. static void kvm_unload_vcpu_mmu(struct kvm_vcpu *vcpu)
  2852. {
  2853. vcpu_load(vcpu);
  2854. kvm_mmu_unload(vcpu);
  2855. vcpu_put(vcpu);
  2856. }
  2857. static void kvm_free_vcpus(struct kvm *kvm)
  2858. {
  2859. unsigned int i;
  2860. /*
  2861. * Unpin any mmu pages first.
  2862. */
  2863. for (i = 0; i < KVM_MAX_VCPUS; ++i)
  2864. if (kvm->vcpus[i])
  2865. kvm_unload_vcpu_mmu(kvm->vcpus[i]);
  2866. for (i = 0; i < KVM_MAX_VCPUS; ++i) {
  2867. if (kvm->vcpus[i]) {
  2868. kvm_arch_vcpu_free(kvm->vcpus[i]);
  2869. kvm->vcpus[i] = NULL;
  2870. }
  2871. }
  2872. }
  2873. void kvm_arch_destroy_vm(struct kvm *kvm)
  2874. {
  2875. kfree(kvm->arch.vpic);
  2876. kfree(kvm->arch.vioapic);
  2877. kvm_free_vcpus(kvm);
  2878. kvm_free_physmem(kvm);
  2879. kfree(kvm);
  2880. }
  2881. int kvm_arch_set_memory_region(struct kvm *kvm,
  2882. struct kvm_userspace_memory_region *mem,
  2883. struct kvm_memory_slot old,
  2884. int user_alloc)
  2885. {
  2886. int npages = mem->memory_size >> PAGE_SHIFT;
  2887. struct kvm_memory_slot *memslot = &kvm->memslots[mem->slot];
  2888. /*To keep backward compatibility with older userspace,
  2889. *x86 needs to hanlde !user_alloc case.
  2890. */
  2891. if (!user_alloc) {
  2892. if (npages && !old.rmap) {
  2893. down_write(&current->mm->mmap_sem);
  2894. memslot->userspace_addr = do_mmap(NULL, 0,
  2895. npages * PAGE_SIZE,
  2896. PROT_READ | PROT_WRITE,
  2897. MAP_SHARED | MAP_ANONYMOUS,
  2898. 0);
  2899. up_write(&current->mm->mmap_sem);
  2900. if (IS_ERR((void *)memslot->userspace_addr))
  2901. return PTR_ERR((void *)memslot->userspace_addr);
  2902. } else {
  2903. if (!old.user_alloc && old.rmap) {
  2904. int ret;
  2905. down_write(&current->mm->mmap_sem);
  2906. ret = do_munmap(current->mm, old.userspace_addr,
  2907. old.npages * PAGE_SIZE);
  2908. up_write(&current->mm->mmap_sem);
  2909. if (ret < 0)
  2910. printk(KERN_WARNING
  2911. "kvm_vm_ioctl_set_memory_region: "
  2912. "failed to munmap memory\n");
  2913. }
  2914. }
  2915. }
  2916. if (!kvm->arch.n_requested_mmu_pages) {
  2917. unsigned int nr_mmu_pages = kvm_mmu_calculate_mmu_pages(kvm);
  2918. kvm_mmu_change_mmu_pages(kvm, nr_mmu_pages);
  2919. }
  2920. kvm_mmu_slot_remove_write_access(kvm, mem->slot);
  2921. kvm_flush_remote_tlbs(kvm);
  2922. return 0;
  2923. }
  2924. int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
  2925. {
  2926. return vcpu->arch.mp_state == VCPU_MP_STATE_RUNNABLE
  2927. || vcpu->arch.mp_state == VCPU_MP_STATE_SIPI_RECEIVED;
  2928. }
  2929. static void vcpu_kick_intr(void *info)
  2930. {
  2931. #ifdef DEBUG
  2932. struct kvm_vcpu *vcpu = (struct kvm_vcpu *)info;
  2933. printk(KERN_DEBUG "vcpu_kick_intr %p \n", vcpu);
  2934. #endif
  2935. }
  2936. void kvm_vcpu_kick(struct kvm_vcpu *vcpu)
  2937. {
  2938. int ipi_pcpu = vcpu->cpu;
  2939. if (waitqueue_active(&vcpu->wq)) {
  2940. wake_up_interruptible(&vcpu->wq);
  2941. ++vcpu->stat.halt_wakeup;
  2942. }
  2943. if (vcpu->guest_mode)
  2944. smp_call_function_single(ipi_pcpu, vcpu_kick_intr, vcpu, 0, 0);
  2945. }