hda_intel.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750
  1. /*
  2. *
  3. * hda_intel.c - Implementation of primary alsa driver code base for Intel HD Audio.
  4. *
  5. * Copyright(c) 2004 Intel Corporation. All rights reserved.
  6. *
  7. * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
  8. * PeiSen Hou <pshou@realtek.com.tw>
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the Free
  12. * Software Foundation; either version 2 of the License, or (at your option)
  13. * any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful, but WITHOUT
  16. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  17. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  18. * more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along with
  21. * this program; if not, write to the Free Software Foundation, Inc., 59
  22. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  23. *
  24. * CONTACTS:
  25. *
  26. * Matt Jared matt.jared@intel.com
  27. * Andy Kopp andy.kopp@intel.com
  28. * Dan Kogan dan.d.kogan@intel.com
  29. *
  30. * CHANGES:
  31. *
  32. * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
  33. *
  34. */
  35. #include <sound/driver.h>
  36. #include <asm/io.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/kernel.h>
  40. #include <linux/module.h>
  41. #include <linux/moduleparam.h>
  42. #include <linux/init.h>
  43. #include <linux/slab.h>
  44. #include <linux/pci.h>
  45. #include <linux/mutex.h>
  46. #include <sound/core.h>
  47. #include <sound/initval.h>
  48. #include "hda_codec.h"
  49. static int index = SNDRV_DEFAULT_IDX1;
  50. static char *id = SNDRV_DEFAULT_STR1;
  51. static char *model;
  52. static int position_fix;
  53. static int probe_mask = -1;
  54. static int single_cmd;
  55. static int disable_msi;
  56. module_param(index, int, 0444);
  57. MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
  58. module_param(id, charp, 0444);
  59. MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
  60. module_param(model, charp, 0444);
  61. MODULE_PARM_DESC(model, "Use the given board model.");
  62. module_param(position_fix, int, 0444);
  63. MODULE_PARM_DESC(position_fix, "Fix DMA pointer (0 = auto, 1 = none, 2 = POSBUF, 3 = FIFO size).");
  64. module_param(probe_mask, int, 0444);
  65. MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
  66. module_param(single_cmd, bool, 0444);
  67. MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs (for debugging only).");
  68. module_param(disable_msi, int, 0);
  69. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  70. /* just for backward compatibility */
  71. static int enable;
  72. module_param(enable, bool, 0444);
  73. MODULE_LICENSE("GPL");
  74. MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
  75. "{Intel, ICH6M},"
  76. "{Intel, ICH7},"
  77. "{Intel, ESB2},"
  78. "{Intel, ICH8},"
  79. "{ATI, SB450},"
  80. "{ATI, SB600},"
  81. "{ATI, RS600},"
  82. "{ATI, RS690},"
  83. "{VIA, VT8251},"
  84. "{VIA, VT8237A},"
  85. "{SiS, SIS966},"
  86. "{ULI, M5461}}");
  87. MODULE_DESCRIPTION("Intel HDA driver");
  88. #define SFX "hda-intel: "
  89. /*
  90. * registers
  91. */
  92. #define ICH6_REG_GCAP 0x00
  93. #define ICH6_REG_VMIN 0x02
  94. #define ICH6_REG_VMAJ 0x03
  95. #define ICH6_REG_OUTPAY 0x04
  96. #define ICH6_REG_INPAY 0x06
  97. #define ICH6_REG_GCTL 0x08
  98. #define ICH6_REG_WAKEEN 0x0c
  99. #define ICH6_REG_STATESTS 0x0e
  100. #define ICH6_REG_GSTS 0x10
  101. #define ICH6_REG_INTCTL 0x20
  102. #define ICH6_REG_INTSTS 0x24
  103. #define ICH6_REG_WALCLK 0x30
  104. #define ICH6_REG_SYNC 0x34
  105. #define ICH6_REG_CORBLBASE 0x40
  106. #define ICH6_REG_CORBUBASE 0x44
  107. #define ICH6_REG_CORBWP 0x48
  108. #define ICH6_REG_CORBRP 0x4A
  109. #define ICH6_REG_CORBCTL 0x4c
  110. #define ICH6_REG_CORBSTS 0x4d
  111. #define ICH6_REG_CORBSIZE 0x4e
  112. #define ICH6_REG_RIRBLBASE 0x50
  113. #define ICH6_REG_RIRBUBASE 0x54
  114. #define ICH6_REG_RIRBWP 0x58
  115. #define ICH6_REG_RINTCNT 0x5a
  116. #define ICH6_REG_RIRBCTL 0x5c
  117. #define ICH6_REG_RIRBSTS 0x5d
  118. #define ICH6_REG_RIRBSIZE 0x5e
  119. #define ICH6_REG_IC 0x60
  120. #define ICH6_REG_IR 0x64
  121. #define ICH6_REG_IRS 0x68
  122. #define ICH6_IRS_VALID (1<<1)
  123. #define ICH6_IRS_BUSY (1<<0)
  124. #define ICH6_REG_DPLBASE 0x70
  125. #define ICH6_REG_DPUBASE 0x74
  126. #define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
  127. /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  128. enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
  129. /* stream register offsets from stream base */
  130. #define ICH6_REG_SD_CTL 0x00
  131. #define ICH6_REG_SD_STS 0x03
  132. #define ICH6_REG_SD_LPIB 0x04
  133. #define ICH6_REG_SD_CBL 0x08
  134. #define ICH6_REG_SD_LVI 0x0c
  135. #define ICH6_REG_SD_FIFOW 0x0e
  136. #define ICH6_REG_SD_FIFOSIZE 0x10
  137. #define ICH6_REG_SD_FORMAT 0x12
  138. #define ICH6_REG_SD_BDLPL 0x18
  139. #define ICH6_REG_SD_BDLPU 0x1c
  140. /* PCI space */
  141. #define ICH6_PCIREG_TCSEL 0x44
  142. /*
  143. * other constants
  144. */
  145. /* max number of SDs */
  146. /* ICH, ATI and VIA have 4 playback and 4 capture */
  147. #define ICH6_CAPTURE_INDEX 0
  148. #define ICH6_NUM_CAPTURE 4
  149. #define ICH6_PLAYBACK_INDEX 4
  150. #define ICH6_NUM_PLAYBACK 4
  151. /* ULI has 6 playback and 5 capture */
  152. #define ULI_CAPTURE_INDEX 0
  153. #define ULI_NUM_CAPTURE 5
  154. #define ULI_PLAYBACK_INDEX 5
  155. #define ULI_NUM_PLAYBACK 6
  156. /* ATI HDMI has 1 playback and 0 capture */
  157. #define ATIHDMI_CAPTURE_INDEX 0
  158. #define ATIHDMI_NUM_CAPTURE 0
  159. #define ATIHDMI_PLAYBACK_INDEX 0
  160. #define ATIHDMI_NUM_PLAYBACK 1
  161. /* this number is statically defined for simplicity */
  162. #define MAX_AZX_DEV 16
  163. /* max number of fragments - we may use more if allocating more pages for BDL */
  164. #define BDL_SIZE PAGE_ALIGN(8192)
  165. #define AZX_MAX_FRAG (BDL_SIZE / (MAX_AZX_DEV * 16))
  166. /* max buffer size - no h/w limit, you can increase as you like */
  167. #define AZX_MAX_BUF_SIZE (1024*1024*1024)
  168. /* max number of PCM devics per card */
  169. #define AZX_MAX_AUDIO_PCMS 6
  170. #define AZX_MAX_MODEM_PCMS 2
  171. #define AZX_MAX_PCMS (AZX_MAX_AUDIO_PCMS + AZX_MAX_MODEM_PCMS)
  172. /* RIRB int mask: overrun[2], response[0] */
  173. #define RIRB_INT_RESPONSE 0x01
  174. #define RIRB_INT_OVERRUN 0x04
  175. #define RIRB_INT_MASK 0x05
  176. /* STATESTS int mask: SD2,SD1,SD0 */
  177. #define STATESTS_INT_MASK 0x07
  178. #define AZX_MAX_CODECS 4
  179. /* SD_CTL bits */
  180. #define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
  181. #define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
  182. #define SD_CTL_STREAM_TAG_MASK (0xf << 20)
  183. #define SD_CTL_STREAM_TAG_SHIFT 20
  184. /* SD_CTL and SD_STS */
  185. #define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
  186. #define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
  187. #define SD_INT_COMPLETE 0x04 /* completion interrupt */
  188. #define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|SD_INT_COMPLETE)
  189. /* SD_STS */
  190. #define SD_STS_FIFO_READY 0x20 /* FIFO ready */
  191. /* INTCTL and INTSTS */
  192. #define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
  193. #define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
  194. #define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
  195. /* GCTL unsolicited response enable bit */
  196. #define ICH6_GCTL_UREN (1<<8)
  197. /* GCTL reset bit */
  198. #define ICH6_GCTL_RESET (1<<0)
  199. /* CORB/RIRB control, read/write pointer */
  200. #define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
  201. #define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
  202. #define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
  203. /* below are so far hardcoded - should read registers in future */
  204. #define ICH6_MAX_CORB_ENTRIES 256
  205. #define ICH6_MAX_RIRB_ENTRIES 256
  206. /* position fix mode */
  207. enum {
  208. POS_FIX_AUTO,
  209. POS_FIX_NONE,
  210. POS_FIX_POSBUF,
  211. POS_FIX_FIFO,
  212. };
  213. /* Defines for ATI HD Audio support in SB450 south bridge */
  214. #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
  215. #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
  216. /* Defines for Nvidia HDA support */
  217. #define NVIDIA_HDA_TRANSREG_ADDR 0x4e
  218. #define NVIDIA_HDA_ENABLE_COHBITS 0x0f
  219. /*
  220. */
  221. struct azx_dev {
  222. u32 *bdl; /* virtual address of the BDL */
  223. dma_addr_t bdl_addr; /* physical address of the BDL */
  224. u32 *posbuf; /* position buffer pointer */
  225. unsigned int bufsize; /* size of the play buffer in bytes */
  226. unsigned int fragsize; /* size of each period in bytes */
  227. unsigned int frags; /* number for period in the play buffer */
  228. unsigned int fifo_size; /* FIFO size */
  229. void __iomem *sd_addr; /* stream descriptor pointer */
  230. u32 sd_int_sta_mask; /* stream int status mask */
  231. /* pcm support */
  232. struct snd_pcm_substream *substream; /* assigned substream, set in PCM open */
  233. unsigned int format_val; /* format value to be set in the controller and the codec */
  234. unsigned char stream_tag; /* assigned stream */
  235. unsigned char index; /* stream index */
  236. /* for sanity check of position buffer */
  237. unsigned int period_intr;
  238. unsigned int opened :1;
  239. unsigned int running :1;
  240. };
  241. /* CORB/RIRB */
  242. struct azx_rb {
  243. u32 *buf; /* CORB/RIRB buffer
  244. * Each CORB entry is 4byte, RIRB is 8byte
  245. */
  246. dma_addr_t addr; /* physical address of CORB/RIRB buffer */
  247. /* for RIRB */
  248. unsigned short rp, wp; /* read/write pointers */
  249. int cmds; /* number of pending requests */
  250. u32 res; /* last read value */
  251. };
  252. struct azx {
  253. struct snd_card *card;
  254. struct pci_dev *pci;
  255. /* chip type specific */
  256. int driver_type;
  257. int playback_streams;
  258. int playback_index_offset;
  259. int capture_streams;
  260. int capture_index_offset;
  261. int num_streams;
  262. /* pci resources */
  263. unsigned long addr;
  264. void __iomem *remap_addr;
  265. int irq;
  266. /* locks */
  267. spinlock_t reg_lock;
  268. struct mutex open_mutex;
  269. /* streams (x num_streams) */
  270. struct azx_dev *azx_dev;
  271. /* PCM */
  272. unsigned int pcm_devs;
  273. struct snd_pcm *pcm[AZX_MAX_PCMS];
  274. /* HD codec */
  275. unsigned short codec_mask;
  276. struct hda_bus *bus;
  277. /* CORB/RIRB */
  278. struct azx_rb corb;
  279. struct azx_rb rirb;
  280. /* BDL, CORB/RIRB and position buffers */
  281. struct snd_dma_buffer bdl;
  282. struct snd_dma_buffer rb;
  283. struct snd_dma_buffer posbuf;
  284. /* flags */
  285. int position_fix;
  286. unsigned int initialized :1;
  287. unsigned int single_cmd :1;
  288. unsigned int polling_mode :1;
  289. unsigned int msi :1;
  290. };
  291. /* driver types */
  292. enum {
  293. AZX_DRIVER_ICH,
  294. AZX_DRIVER_ATI,
  295. AZX_DRIVER_ATIHDMI,
  296. AZX_DRIVER_VIA,
  297. AZX_DRIVER_SIS,
  298. AZX_DRIVER_ULI,
  299. AZX_DRIVER_NVIDIA,
  300. };
  301. static char *driver_short_names[] __devinitdata = {
  302. [AZX_DRIVER_ICH] = "HDA Intel",
  303. [AZX_DRIVER_ATI] = "HDA ATI SB",
  304. [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
  305. [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
  306. [AZX_DRIVER_SIS] = "HDA SIS966",
  307. [AZX_DRIVER_ULI] = "HDA ULI M5461",
  308. [AZX_DRIVER_NVIDIA] = "HDA NVidia",
  309. };
  310. /*
  311. * macros for easy use
  312. */
  313. #define azx_writel(chip,reg,value) \
  314. writel(value, (chip)->remap_addr + ICH6_REG_##reg)
  315. #define azx_readl(chip,reg) \
  316. readl((chip)->remap_addr + ICH6_REG_##reg)
  317. #define azx_writew(chip,reg,value) \
  318. writew(value, (chip)->remap_addr + ICH6_REG_##reg)
  319. #define azx_readw(chip,reg) \
  320. readw((chip)->remap_addr + ICH6_REG_##reg)
  321. #define azx_writeb(chip,reg,value) \
  322. writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
  323. #define azx_readb(chip,reg) \
  324. readb((chip)->remap_addr + ICH6_REG_##reg)
  325. #define azx_sd_writel(dev,reg,value) \
  326. writel(value, (dev)->sd_addr + ICH6_REG_##reg)
  327. #define azx_sd_readl(dev,reg) \
  328. readl((dev)->sd_addr + ICH6_REG_##reg)
  329. #define azx_sd_writew(dev,reg,value) \
  330. writew(value, (dev)->sd_addr + ICH6_REG_##reg)
  331. #define azx_sd_readw(dev,reg) \
  332. readw((dev)->sd_addr + ICH6_REG_##reg)
  333. #define azx_sd_writeb(dev,reg,value) \
  334. writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
  335. #define azx_sd_readb(dev,reg) \
  336. readb((dev)->sd_addr + ICH6_REG_##reg)
  337. /* for pcm support */
  338. #define get_azx_dev(substream) (substream->runtime->private_data)
  339. /* Get the upper 32bit of the given dma_addr_t
  340. * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
  341. */
  342. #define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
  343. static int azx_acquire_irq(struct azx *chip, int do_disconnect);
  344. /*
  345. * Interface for HD codec
  346. */
  347. /*
  348. * CORB / RIRB interface
  349. */
  350. static int azx_alloc_cmd_io(struct azx *chip)
  351. {
  352. int err;
  353. /* single page (at least 4096 bytes) must suffice for both ringbuffes */
  354. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  355. PAGE_SIZE, &chip->rb);
  356. if (err < 0) {
  357. snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
  358. return err;
  359. }
  360. return 0;
  361. }
  362. static void azx_init_cmd_io(struct azx *chip)
  363. {
  364. /* CORB set up */
  365. chip->corb.addr = chip->rb.addr;
  366. chip->corb.buf = (u32 *)chip->rb.area;
  367. azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
  368. azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
  369. /* set the corb size to 256 entries (ULI requires explicitly) */
  370. azx_writeb(chip, CORBSIZE, 0x02);
  371. /* set the corb write pointer to 0 */
  372. azx_writew(chip, CORBWP, 0);
  373. /* reset the corb hw read pointer */
  374. azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
  375. /* enable corb dma */
  376. azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
  377. /* RIRB set up */
  378. chip->rirb.addr = chip->rb.addr + 2048;
  379. chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
  380. azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
  381. azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
  382. /* set the rirb size to 256 entries (ULI requires explicitly) */
  383. azx_writeb(chip, RIRBSIZE, 0x02);
  384. /* reset the rirb hw write pointer */
  385. azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
  386. /* set N=1, get RIRB response interrupt for new entry */
  387. azx_writew(chip, RINTCNT, 1);
  388. /* enable rirb dma and response irq */
  389. azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
  390. chip->rirb.rp = chip->rirb.cmds = 0;
  391. }
  392. static void azx_free_cmd_io(struct azx *chip)
  393. {
  394. /* disable ringbuffer DMAs */
  395. azx_writeb(chip, RIRBCTL, 0);
  396. azx_writeb(chip, CORBCTL, 0);
  397. }
  398. /* send a command */
  399. static int azx_corb_send_cmd(struct hda_codec *codec, hda_nid_t nid, int direct,
  400. unsigned int verb, unsigned int para)
  401. {
  402. struct azx *chip = codec->bus->private_data;
  403. unsigned int wp;
  404. u32 val;
  405. val = (u32)(codec->addr & 0x0f) << 28;
  406. val |= (u32)direct << 27;
  407. val |= (u32)nid << 20;
  408. val |= verb << 8;
  409. val |= para;
  410. /* add command to corb */
  411. wp = azx_readb(chip, CORBWP);
  412. wp++;
  413. wp %= ICH6_MAX_CORB_ENTRIES;
  414. spin_lock_irq(&chip->reg_lock);
  415. chip->rirb.cmds++;
  416. chip->corb.buf[wp] = cpu_to_le32(val);
  417. azx_writel(chip, CORBWP, wp);
  418. spin_unlock_irq(&chip->reg_lock);
  419. return 0;
  420. }
  421. #define ICH6_RIRB_EX_UNSOL_EV (1<<4)
  422. /* retrieve RIRB entry - called from interrupt handler */
  423. static void azx_update_rirb(struct azx *chip)
  424. {
  425. unsigned int rp, wp;
  426. u32 res, res_ex;
  427. wp = azx_readb(chip, RIRBWP);
  428. if (wp == chip->rirb.wp)
  429. return;
  430. chip->rirb.wp = wp;
  431. while (chip->rirb.rp != wp) {
  432. chip->rirb.rp++;
  433. chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
  434. rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
  435. res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
  436. res = le32_to_cpu(chip->rirb.buf[rp]);
  437. if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
  438. snd_hda_queue_unsol_event(chip->bus, res, res_ex);
  439. else if (chip->rirb.cmds) {
  440. chip->rirb.cmds--;
  441. chip->rirb.res = res;
  442. }
  443. }
  444. }
  445. /* receive a response */
  446. static unsigned int azx_rirb_get_response(struct hda_codec *codec)
  447. {
  448. struct azx *chip = codec->bus->private_data;
  449. unsigned long timeout;
  450. again:
  451. timeout = jiffies + msecs_to_jiffies(1000);
  452. do {
  453. if (chip->polling_mode) {
  454. spin_lock_irq(&chip->reg_lock);
  455. azx_update_rirb(chip);
  456. spin_unlock_irq(&chip->reg_lock);
  457. }
  458. if (! chip->rirb.cmds)
  459. return chip->rirb.res; /* the last value */
  460. schedule_timeout_interruptible(1);
  461. } while (time_after_eq(timeout, jiffies));
  462. if (chip->msi) {
  463. snd_printk(KERN_WARNING "hda_intel: No response from codec, "
  464. "disabling MSI...\n");
  465. free_irq(chip->irq, chip);
  466. chip->irq = -1;
  467. pci_disable_msi(chip->pci);
  468. chip->msi = 0;
  469. if (azx_acquire_irq(chip, 1) < 0)
  470. return -1;
  471. goto again;
  472. }
  473. if (!chip->polling_mode) {
  474. snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
  475. "switching to polling mode...\n");
  476. chip->polling_mode = 1;
  477. goto again;
  478. }
  479. snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
  480. "switching to single_cmd mode...\n");
  481. chip->rirb.rp = azx_readb(chip, RIRBWP);
  482. chip->rirb.cmds = 0;
  483. /* switch to single_cmd mode */
  484. chip->single_cmd = 1;
  485. azx_free_cmd_io(chip);
  486. return -1;
  487. }
  488. /*
  489. * Use the single immediate command instead of CORB/RIRB for simplicity
  490. *
  491. * Note: according to Intel, this is not preferred use. The command was
  492. * intended for the BIOS only, and may get confused with unsolicited
  493. * responses. So, we shouldn't use it for normal operation from the
  494. * driver.
  495. * I left the codes, however, for debugging/testing purposes.
  496. */
  497. /* send a command */
  498. static int azx_single_send_cmd(struct hda_codec *codec, hda_nid_t nid,
  499. int direct, unsigned int verb,
  500. unsigned int para)
  501. {
  502. struct azx *chip = codec->bus->private_data;
  503. u32 val;
  504. int timeout = 50;
  505. val = (u32)(codec->addr & 0x0f) << 28;
  506. val |= (u32)direct << 27;
  507. val |= (u32)nid << 20;
  508. val |= verb << 8;
  509. val |= para;
  510. while (timeout--) {
  511. /* check ICB busy bit */
  512. if (! (azx_readw(chip, IRS) & ICH6_IRS_BUSY)) {
  513. /* Clear IRV valid bit */
  514. azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_VALID);
  515. azx_writel(chip, IC, val);
  516. azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_BUSY);
  517. return 0;
  518. }
  519. udelay(1);
  520. }
  521. snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n", azx_readw(chip, IRS), val);
  522. return -EIO;
  523. }
  524. /* receive a response */
  525. static unsigned int azx_single_get_response(struct hda_codec *codec)
  526. {
  527. struct azx *chip = codec->bus->private_data;
  528. int timeout = 50;
  529. while (timeout--) {
  530. /* check IRV busy bit */
  531. if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
  532. return azx_readl(chip, IR);
  533. udelay(1);
  534. }
  535. snd_printd(SFX "get_response timeout: IRS=0x%x\n", azx_readw(chip, IRS));
  536. return (unsigned int)-1;
  537. }
  538. /*
  539. * The below are the main callbacks from hda_codec.
  540. *
  541. * They are just the skeleton to call sub-callbacks according to the
  542. * current setting of chip->single_cmd.
  543. */
  544. /* send a command */
  545. static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
  546. int direct, unsigned int verb,
  547. unsigned int para)
  548. {
  549. struct azx *chip = codec->bus->private_data;
  550. if (chip->single_cmd)
  551. return azx_single_send_cmd(codec, nid, direct, verb, para);
  552. else
  553. return azx_corb_send_cmd(codec, nid, direct, verb, para);
  554. }
  555. /* get a response */
  556. static unsigned int azx_get_response(struct hda_codec *codec)
  557. {
  558. struct azx *chip = codec->bus->private_data;
  559. if (chip->single_cmd)
  560. return azx_single_get_response(codec);
  561. else
  562. return azx_rirb_get_response(codec);
  563. }
  564. /* reset codec link */
  565. static int azx_reset(struct azx *chip)
  566. {
  567. int count;
  568. /* reset controller */
  569. azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
  570. count = 50;
  571. while (azx_readb(chip, GCTL) && --count)
  572. msleep(1);
  573. /* delay for >= 100us for codec PLL to settle per spec
  574. * Rev 0.9 section 5.5.1
  575. */
  576. msleep(1);
  577. /* Bring controller out of reset */
  578. azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
  579. count = 50;
  580. while (!azx_readb(chip, GCTL) && --count)
  581. msleep(1);
  582. /* Brent Chartrand said to wait >= 540us for codecs to initialize */
  583. msleep(1);
  584. /* check to see if controller is ready */
  585. if (!azx_readb(chip, GCTL)) {
  586. snd_printd("azx_reset: controller not ready!\n");
  587. return -EBUSY;
  588. }
  589. /* Accept unsolicited responses */
  590. azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
  591. /* detect codecs */
  592. if (!chip->codec_mask) {
  593. chip->codec_mask = azx_readw(chip, STATESTS);
  594. snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
  595. }
  596. return 0;
  597. }
  598. /*
  599. * Lowlevel interface
  600. */
  601. /* enable interrupts */
  602. static void azx_int_enable(struct azx *chip)
  603. {
  604. /* enable controller CIE and GIE */
  605. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
  606. ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
  607. }
  608. /* disable interrupts */
  609. static void azx_int_disable(struct azx *chip)
  610. {
  611. int i;
  612. /* disable interrupts in stream descriptor */
  613. for (i = 0; i < chip->num_streams; i++) {
  614. struct azx_dev *azx_dev = &chip->azx_dev[i];
  615. azx_sd_writeb(azx_dev, SD_CTL,
  616. azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
  617. }
  618. /* disable SIE for all streams */
  619. azx_writeb(chip, INTCTL, 0);
  620. /* disable controller CIE and GIE */
  621. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
  622. ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
  623. }
  624. /* clear interrupts */
  625. static void azx_int_clear(struct azx *chip)
  626. {
  627. int i;
  628. /* clear stream status */
  629. for (i = 0; i < chip->num_streams; i++) {
  630. struct azx_dev *azx_dev = &chip->azx_dev[i];
  631. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  632. }
  633. /* clear STATESTS */
  634. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  635. /* clear rirb status */
  636. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  637. /* clear int status */
  638. azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
  639. }
  640. /* start a stream */
  641. static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
  642. {
  643. /* enable SIE */
  644. azx_writeb(chip, INTCTL,
  645. azx_readb(chip, INTCTL) | (1 << azx_dev->index));
  646. /* set DMA start and interrupt mask */
  647. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  648. SD_CTL_DMA_START | SD_INT_MASK);
  649. }
  650. /* stop a stream */
  651. static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
  652. {
  653. /* stop DMA */
  654. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  655. ~(SD_CTL_DMA_START | SD_INT_MASK));
  656. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
  657. /* disable SIE */
  658. azx_writeb(chip, INTCTL,
  659. azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
  660. }
  661. /*
  662. * initialize the chip
  663. */
  664. static void azx_init_chip(struct azx *chip)
  665. {
  666. unsigned char reg;
  667. /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
  668. * TCSEL == Traffic Class Select Register, which sets PCI express QOS
  669. * Ensuring these bits are 0 clears playback static on some HD Audio codecs
  670. */
  671. pci_read_config_byte (chip->pci, ICH6_PCIREG_TCSEL, &reg);
  672. pci_write_config_byte(chip->pci, ICH6_PCIREG_TCSEL, reg & 0xf8);
  673. /* reset controller */
  674. azx_reset(chip);
  675. /* initialize interrupts */
  676. azx_int_clear(chip);
  677. azx_int_enable(chip);
  678. /* initialize the codec command I/O */
  679. if (!chip->single_cmd)
  680. azx_init_cmd_io(chip);
  681. /* program the position buffer */
  682. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
  683. azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
  684. switch (chip->driver_type) {
  685. case AZX_DRIVER_ATI:
  686. /* For ATI SB450 azalia HD audio, we need to enable snoop */
  687. pci_read_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  688. &reg);
  689. pci_write_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  690. (reg & 0xf8) | ATI_SB450_HDAUDIO_ENABLE_SNOOP);
  691. break;
  692. case AZX_DRIVER_NVIDIA:
  693. /* For NVIDIA HDA, enable snoop */
  694. pci_read_config_byte(chip->pci,NVIDIA_HDA_TRANSREG_ADDR, &reg);
  695. pci_write_config_byte(chip->pci,NVIDIA_HDA_TRANSREG_ADDR,
  696. (reg & 0xf0) | NVIDIA_HDA_ENABLE_COHBITS);
  697. break;
  698. }
  699. }
  700. /*
  701. * interrupt handler
  702. */
  703. static irqreturn_t azx_interrupt(int irq, void *dev_id)
  704. {
  705. struct azx *chip = dev_id;
  706. struct azx_dev *azx_dev;
  707. u32 status;
  708. int i;
  709. spin_lock(&chip->reg_lock);
  710. status = azx_readl(chip, INTSTS);
  711. if (status == 0) {
  712. spin_unlock(&chip->reg_lock);
  713. return IRQ_NONE;
  714. }
  715. for (i = 0; i < chip->num_streams; i++) {
  716. azx_dev = &chip->azx_dev[i];
  717. if (status & azx_dev->sd_int_sta_mask) {
  718. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  719. if (azx_dev->substream && azx_dev->running) {
  720. azx_dev->period_intr++;
  721. spin_unlock(&chip->reg_lock);
  722. snd_pcm_period_elapsed(azx_dev->substream);
  723. spin_lock(&chip->reg_lock);
  724. }
  725. }
  726. }
  727. /* clear rirb int */
  728. status = azx_readb(chip, RIRBSTS);
  729. if (status & RIRB_INT_MASK) {
  730. if (! chip->single_cmd && (status & RIRB_INT_RESPONSE))
  731. azx_update_rirb(chip);
  732. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  733. }
  734. #if 0
  735. /* clear state status int */
  736. if (azx_readb(chip, STATESTS) & 0x04)
  737. azx_writeb(chip, STATESTS, 0x04);
  738. #endif
  739. spin_unlock(&chip->reg_lock);
  740. return IRQ_HANDLED;
  741. }
  742. /*
  743. * set up BDL entries
  744. */
  745. static void azx_setup_periods(struct azx_dev *azx_dev)
  746. {
  747. u32 *bdl = azx_dev->bdl;
  748. dma_addr_t dma_addr = azx_dev->substream->runtime->dma_addr;
  749. int idx;
  750. /* reset BDL address */
  751. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  752. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  753. /* program the initial BDL entries */
  754. for (idx = 0; idx < azx_dev->frags; idx++) {
  755. unsigned int off = idx << 2; /* 4 dword step */
  756. dma_addr_t addr = dma_addr + idx * azx_dev->fragsize;
  757. /* program the address field of the BDL entry */
  758. bdl[off] = cpu_to_le32((u32)addr);
  759. bdl[off+1] = cpu_to_le32(upper_32bit(addr));
  760. /* program the size field of the BDL entry */
  761. bdl[off+2] = cpu_to_le32(azx_dev->fragsize);
  762. /* program the IOC to enable interrupt when buffer completes */
  763. bdl[off+3] = cpu_to_le32(0x01);
  764. }
  765. }
  766. /*
  767. * set up the SD for streaming
  768. */
  769. static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
  770. {
  771. unsigned char val;
  772. int timeout;
  773. /* make sure the run bit is zero for SD */
  774. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) & ~SD_CTL_DMA_START);
  775. /* reset stream */
  776. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) | SD_CTL_STREAM_RESET);
  777. udelay(3);
  778. timeout = 300;
  779. while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  780. --timeout)
  781. ;
  782. val &= ~SD_CTL_STREAM_RESET;
  783. azx_sd_writeb(azx_dev, SD_CTL, val);
  784. udelay(3);
  785. timeout = 300;
  786. /* waiting for hardware to report that the stream is out of reset */
  787. while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  788. --timeout)
  789. ;
  790. /* program the stream_tag */
  791. azx_sd_writel(azx_dev, SD_CTL,
  792. (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK) |
  793. (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
  794. /* program the length of samples in cyclic buffer */
  795. azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
  796. /* program the stream format */
  797. /* this value needs to be the same as the one programmed */
  798. azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
  799. /* program the stream LVI (last valid index) of the BDL */
  800. azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
  801. /* program the BDL address */
  802. /* lower BDL address */
  803. azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl_addr);
  804. /* upper BDL address */
  805. azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl_addr));
  806. /* enable the position buffer */
  807. if (! (azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
  808. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
  809. /* set the interrupt enable bits in the descriptor control register */
  810. azx_sd_writel(azx_dev, SD_CTL, azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
  811. return 0;
  812. }
  813. /*
  814. * Codec initialization
  815. */
  816. static int __devinit azx_codec_create(struct azx *chip, const char *model)
  817. {
  818. struct hda_bus_template bus_temp;
  819. int c, codecs, err;
  820. memset(&bus_temp, 0, sizeof(bus_temp));
  821. bus_temp.private_data = chip;
  822. bus_temp.modelname = model;
  823. bus_temp.pci = chip->pci;
  824. bus_temp.ops.command = azx_send_cmd;
  825. bus_temp.ops.get_response = azx_get_response;
  826. if ((err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus)) < 0)
  827. return err;
  828. codecs = 0;
  829. for (c = 0; c < AZX_MAX_CODECS; c++) {
  830. if ((chip->codec_mask & (1 << c)) & probe_mask) {
  831. err = snd_hda_codec_new(chip->bus, c, NULL);
  832. if (err < 0)
  833. continue;
  834. codecs++;
  835. }
  836. }
  837. if (! codecs) {
  838. snd_printk(KERN_ERR SFX "no codecs initialized\n");
  839. return -ENXIO;
  840. }
  841. return 0;
  842. }
  843. /*
  844. * PCM support
  845. */
  846. /* assign a stream for the PCM */
  847. static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
  848. {
  849. int dev, i, nums;
  850. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  851. dev = chip->playback_index_offset;
  852. nums = chip->playback_streams;
  853. } else {
  854. dev = chip->capture_index_offset;
  855. nums = chip->capture_streams;
  856. }
  857. for (i = 0; i < nums; i++, dev++)
  858. if (! chip->azx_dev[dev].opened) {
  859. chip->azx_dev[dev].opened = 1;
  860. return &chip->azx_dev[dev];
  861. }
  862. return NULL;
  863. }
  864. /* release the assigned stream */
  865. static inline void azx_release_device(struct azx_dev *azx_dev)
  866. {
  867. azx_dev->opened = 0;
  868. }
  869. static struct snd_pcm_hardware azx_pcm_hw = {
  870. .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
  871. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  872. SNDRV_PCM_INFO_MMAP_VALID |
  873. /* No full-resume yet implemented */
  874. /* SNDRV_PCM_INFO_RESUME |*/
  875. SNDRV_PCM_INFO_PAUSE),
  876. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  877. .rates = SNDRV_PCM_RATE_48000,
  878. .rate_min = 48000,
  879. .rate_max = 48000,
  880. .channels_min = 2,
  881. .channels_max = 2,
  882. .buffer_bytes_max = AZX_MAX_BUF_SIZE,
  883. .period_bytes_min = 128,
  884. .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
  885. .periods_min = 2,
  886. .periods_max = AZX_MAX_FRAG,
  887. .fifo_size = 0,
  888. };
  889. struct azx_pcm {
  890. struct azx *chip;
  891. struct hda_codec *codec;
  892. struct hda_pcm_stream *hinfo[2];
  893. };
  894. static int azx_pcm_open(struct snd_pcm_substream *substream)
  895. {
  896. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  897. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  898. struct azx *chip = apcm->chip;
  899. struct azx_dev *azx_dev;
  900. struct snd_pcm_runtime *runtime = substream->runtime;
  901. unsigned long flags;
  902. int err;
  903. mutex_lock(&chip->open_mutex);
  904. azx_dev = azx_assign_device(chip, substream->stream);
  905. if (azx_dev == NULL) {
  906. mutex_unlock(&chip->open_mutex);
  907. return -EBUSY;
  908. }
  909. runtime->hw = azx_pcm_hw;
  910. runtime->hw.channels_min = hinfo->channels_min;
  911. runtime->hw.channels_max = hinfo->channels_max;
  912. runtime->hw.formats = hinfo->formats;
  913. runtime->hw.rates = hinfo->rates;
  914. snd_pcm_limit_hw_rates(runtime);
  915. snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
  916. if ((err = hinfo->ops.open(hinfo, apcm->codec, substream)) < 0) {
  917. azx_release_device(azx_dev);
  918. mutex_unlock(&chip->open_mutex);
  919. return err;
  920. }
  921. spin_lock_irqsave(&chip->reg_lock, flags);
  922. azx_dev->substream = substream;
  923. azx_dev->running = 0;
  924. spin_unlock_irqrestore(&chip->reg_lock, flags);
  925. runtime->private_data = azx_dev;
  926. mutex_unlock(&chip->open_mutex);
  927. return 0;
  928. }
  929. static int azx_pcm_close(struct snd_pcm_substream *substream)
  930. {
  931. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  932. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  933. struct azx *chip = apcm->chip;
  934. struct azx_dev *azx_dev = get_azx_dev(substream);
  935. unsigned long flags;
  936. mutex_lock(&chip->open_mutex);
  937. spin_lock_irqsave(&chip->reg_lock, flags);
  938. azx_dev->substream = NULL;
  939. azx_dev->running = 0;
  940. spin_unlock_irqrestore(&chip->reg_lock, flags);
  941. azx_release_device(azx_dev);
  942. hinfo->ops.close(hinfo, apcm->codec, substream);
  943. mutex_unlock(&chip->open_mutex);
  944. return 0;
  945. }
  946. static int azx_pcm_hw_params(struct snd_pcm_substream *substream, struct snd_pcm_hw_params *hw_params)
  947. {
  948. return snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params));
  949. }
  950. static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
  951. {
  952. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  953. struct azx_dev *azx_dev = get_azx_dev(substream);
  954. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  955. /* reset BDL address */
  956. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  957. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  958. azx_sd_writel(azx_dev, SD_CTL, 0);
  959. hinfo->ops.cleanup(hinfo, apcm->codec, substream);
  960. return snd_pcm_lib_free_pages(substream);
  961. }
  962. static int azx_pcm_prepare(struct snd_pcm_substream *substream)
  963. {
  964. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  965. struct azx *chip = apcm->chip;
  966. struct azx_dev *azx_dev = get_azx_dev(substream);
  967. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  968. struct snd_pcm_runtime *runtime = substream->runtime;
  969. azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
  970. azx_dev->fragsize = snd_pcm_lib_period_bytes(substream);
  971. azx_dev->frags = azx_dev->bufsize / azx_dev->fragsize;
  972. azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
  973. runtime->channels,
  974. runtime->format,
  975. hinfo->maxbps);
  976. if (! azx_dev->format_val) {
  977. snd_printk(KERN_ERR SFX "invalid format_val, rate=%d, ch=%d, format=%d\n",
  978. runtime->rate, runtime->channels, runtime->format);
  979. return -EINVAL;
  980. }
  981. snd_printdd("azx_pcm_prepare: bufsize=0x%x, fragsize=0x%x, format=0x%x\n",
  982. azx_dev->bufsize, azx_dev->fragsize, azx_dev->format_val);
  983. azx_setup_periods(azx_dev);
  984. azx_setup_controller(chip, azx_dev);
  985. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  986. azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
  987. else
  988. azx_dev->fifo_size = 0;
  989. return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
  990. azx_dev->format_val, substream);
  991. }
  992. static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
  993. {
  994. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  995. struct azx_dev *azx_dev = get_azx_dev(substream);
  996. struct azx *chip = apcm->chip;
  997. int err = 0;
  998. spin_lock(&chip->reg_lock);
  999. switch (cmd) {
  1000. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1001. case SNDRV_PCM_TRIGGER_RESUME:
  1002. case SNDRV_PCM_TRIGGER_START:
  1003. azx_stream_start(chip, azx_dev);
  1004. azx_dev->running = 1;
  1005. break;
  1006. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1007. case SNDRV_PCM_TRIGGER_SUSPEND:
  1008. case SNDRV_PCM_TRIGGER_STOP:
  1009. azx_stream_stop(chip, azx_dev);
  1010. azx_dev->running = 0;
  1011. break;
  1012. default:
  1013. err = -EINVAL;
  1014. }
  1015. spin_unlock(&chip->reg_lock);
  1016. if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH ||
  1017. cmd == SNDRV_PCM_TRIGGER_SUSPEND ||
  1018. cmd == SNDRV_PCM_TRIGGER_STOP) {
  1019. int timeout = 5000;
  1020. while (azx_sd_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START && --timeout)
  1021. ;
  1022. }
  1023. return err;
  1024. }
  1025. static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
  1026. {
  1027. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1028. struct azx *chip = apcm->chip;
  1029. struct azx_dev *azx_dev = get_azx_dev(substream);
  1030. unsigned int pos;
  1031. if (chip->position_fix == POS_FIX_POSBUF ||
  1032. chip->position_fix == POS_FIX_AUTO) {
  1033. /* use the position buffer */
  1034. pos = le32_to_cpu(*azx_dev->posbuf);
  1035. if (chip->position_fix == POS_FIX_AUTO &&
  1036. azx_dev->period_intr == 1 && ! pos) {
  1037. printk(KERN_WARNING
  1038. "hda-intel: Invalid position buffer, "
  1039. "using LPIB read method instead.\n");
  1040. chip->position_fix = POS_FIX_NONE;
  1041. goto read_lpib;
  1042. }
  1043. } else {
  1044. read_lpib:
  1045. /* read LPIB */
  1046. pos = azx_sd_readl(azx_dev, SD_LPIB);
  1047. if (chip->position_fix == POS_FIX_FIFO)
  1048. pos += azx_dev->fifo_size;
  1049. }
  1050. if (pos >= azx_dev->bufsize)
  1051. pos = 0;
  1052. return bytes_to_frames(substream->runtime, pos);
  1053. }
  1054. static struct snd_pcm_ops azx_pcm_ops = {
  1055. .open = azx_pcm_open,
  1056. .close = azx_pcm_close,
  1057. .ioctl = snd_pcm_lib_ioctl,
  1058. .hw_params = azx_pcm_hw_params,
  1059. .hw_free = azx_pcm_hw_free,
  1060. .prepare = azx_pcm_prepare,
  1061. .trigger = azx_pcm_trigger,
  1062. .pointer = azx_pcm_pointer,
  1063. };
  1064. static void azx_pcm_free(struct snd_pcm *pcm)
  1065. {
  1066. kfree(pcm->private_data);
  1067. }
  1068. static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
  1069. struct hda_pcm *cpcm, int pcm_dev)
  1070. {
  1071. int err;
  1072. struct snd_pcm *pcm;
  1073. struct azx_pcm *apcm;
  1074. /* if no substreams are defined for both playback and capture,
  1075. * it's just a placeholder. ignore it.
  1076. */
  1077. if (!cpcm->stream[0].substreams && !cpcm->stream[1].substreams)
  1078. return 0;
  1079. snd_assert(cpcm->name, return -EINVAL);
  1080. err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
  1081. cpcm->stream[0].substreams, cpcm->stream[1].substreams,
  1082. &pcm);
  1083. if (err < 0)
  1084. return err;
  1085. strcpy(pcm->name, cpcm->name);
  1086. apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
  1087. if (apcm == NULL)
  1088. return -ENOMEM;
  1089. apcm->chip = chip;
  1090. apcm->codec = codec;
  1091. apcm->hinfo[0] = &cpcm->stream[0];
  1092. apcm->hinfo[1] = &cpcm->stream[1];
  1093. pcm->private_data = apcm;
  1094. pcm->private_free = azx_pcm_free;
  1095. if (cpcm->stream[0].substreams)
  1096. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
  1097. if (cpcm->stream[1].substreams)
  1098. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
  1099. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
  1100. snd_dma_pci_data(chip->pci),
  1101. 1024 * 64, 1024 * 128);
  1102. chip->pcm[pcm_dev] = pcm;
  1103. if (chip->pcm_devs < pcm_dev + 1)
  1104. chip->pcm_devs = pcm_dev + 1;
  1105. return 0;
  1106. }
  1107. static int __devinit azx_pcm_create(struct azx *chip)
  1108. {
  1109. struct list_head *p;
  1110. struct hda_codec *codec;
  1111. int c, err;
  1112. int pcm_dev;
  1113. if ((err = snd_hda_build_pcms(chip->bus)) < 0)
  1114. return err;
  1115. /* create audio PCMs */
  1116. pcm_dev = 0;
  1117. list_for_each(p, &chip->bus->codec_list) {
  1118. codec = list_entry(p, struct hda_codec, list);
  1119. for (c = 0; c < codec->num_pcms; c++) {
  1120. if (codec->pcm_info[c].is_modem)
  1121. continue; /* create later */
  1122. if (pcm_dev >= AZX_MAX_AUDIO_PCMS) {
  1123. snd_printk(KERN_ERR SFX "Too many audio PCMs\n");
  1124. return -EINVAL;
  1125. }
  1126. err = create_codec_pcm(chip, codec, &codec->pcm_info[c], pcm_dev);
  1127. if (err < 0)
  1128. return err;
  1129. pcm_dev++;
  1130. }
  1131. }
  1132. /* create modem PCMs */
  1133. pcm_dev = AZX_MAX_AUDIO_PCMS;
  1134. list_for_each(p, &chip->bus->codec_list) {
  1135. codec = list_entry(p, struct hda_codec, list);
  1136. for (c = 0; c < codec->num_pcms; c++) {
  1137. if (! codec->pcm_info[c].is_modem)
  1138. continue; /* already created */
  1139. if (pcm_dev >= AZX_MAX_PCMS) {
  1140. snd_printk(KERN_ERR SFX "Too many modem PCMs\n");
  1141. return -EINVAL;
  1142. }
  1143. err = create_codec_pcm(chip, codec, &codec->pcm_info[c], pcm_dev);
  1144. if (err < 0)
  1145. return err;
  1146. chip->pcm[pcm_dev]->dev_class = SNDRV_PCM_CLASS_MODEM;
  1147. pcm_dev++;
  1148. }
  1149. }
  1150. return 0;
  1151. }
  1152. /*
  1153. * mixer creation - all stuff is implemented in hda module
  1154. */
  1155. static int __devinit azx_mixer_create(struct azx *chip)
  1156. {
  1157. return snd_hda_build_controls(chip->bus);
  1158. }
  1159. /*
  1160. * initialize SD streams
  1161. */
  1162. static int __devinit azx_init_stream(struct azx *chip)
  1163. {
  1164. int i;
  1165. /* initialize each stream (aka device)
  1166. * assign the starting bdl address to each stream (device) and initialize
  1167. */
  1168. for (i = 0; i < chip->num_streams; i++) {
  1169. unsigned int off = sizeof(u32) * (i * AZX_MAX_FRAG * 4);
  1170. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1171. azx_dev->bdl = (u32 *)(chip->bdl.area + off);
  1172. azx_dev->bdl_addr = chip->bdl.addr + off;
  1173. azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
  1174. /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  1175. azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
  1176. /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
  1177. azx_dev->sd_int_sta_mask = 1 << i;
  1178. /* stream tag: must be non-zero and unique */
  1179. azx_dev->index = i;
  1180. azx_dev->stream_tag = i + 1;
  1181. }
  1182. return 0;
  1183. }
  1184. static int azx_acquire_irq(struct azx *chip, int do_disconnect)
  1185. {
  1186. if (request_irq(chip->pci->irq, azx_interrupt, IRQF_DISABLED|IRQF_SHARED,
  1187. "HDA Intel", chip)) {
  1188. printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
  1189. "disabling device\n", chip->pci->irq);
  1190. if (do_disconnect)
  1191. snd_card_disconnect(chip->card);
  1192. return -1;
  1193. }
  1194. chip->irq = chip->pci->irq;
  1195. return 0;
  1196. }
  1197. #ifdef CONFIG_PM
  1198. /*
  1199. * power management
  1200. */
  1201. static int azx_suspend(struct pci_dev *pci, pm_message_t state)
  1202. {
  1203. struct snd_card *card = pci_get_drvdata(pci);
  1204. struct azx *chip = card->private_data;
  1205. int i;
  1206. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  1207. for (i = 0; i < chip->pcm_devs; i++)
  1208. snd_pcm_suspend_all(chip->pcm[i]);
  1209. snd_hda_suspend(chip->bus, state);
  1210. azx_free_cmd_io(chip);
  1211. if (chip->irq >= 0) {
  1212. synchronize_irq(chip->irq);
  1213. free_irq(chip->irq, chip);
  1214. chip->irq = -1;
  1215. }
  1216. if (chip->msi)
  1217. pci_disable_msi(chip->pci);
  1218. pci_disable_device(pci);
  1219. pci_save_state(pci);
  1220. pci_set_power_state(pci, pci_choose_state(pci, state));
  1221. return 0;
  1222. }
  1223. static int azx_resume(struct pci_dev *pci)
  1224. {
  1225. struct snd_card *card = pci_get_drvdata(pci);
  1226. struct azx *chip = card->private_data;
  1227. pci_set_power_state(pci, PCI_D0);
  1228. pci_restore_state(pci);
  1229. if (pci_enable_device(pci) < 0) {
  1230. printk(KERN_ERR "hda-intel: pci_enable_device failed, "
  1231. "disabling device\n");
  1232. snd_card_disconnect(card);
  1233. return -EIO;
  1234. }
  1235. pci_set_master(pci);
  1236. if (chip->msi)
  1237. if (pci_enable_msi(pci) < 0)
  1238. chip->msi = 0;
  1239. if (azx_acquire_irq(chip, 1) < 0)
  1240. return -EIO;
  1241. azx_init_chip(chip);
  1242. snd_hda_resume(chip->bus);
  1243. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  1244. return 0;
  1245. }
  1246. #endif /* CONFIG_PM */
  1247. /*
  1248. * destructor
  1249. */
  1250. static int azx_free(struct azx *chip)
  1251. {
  1252. if (chip->initialized) {
  1253. int i;
  1254. for (i = 0; i < chip->num_streams; i++)
  1255. azx_stream_stop(chip, &chip->azx_dev[i]);
  1256. /* disable interrupts */
  1257. azx_int_disable(chip);
  1258. azx_int_clear(chip);
  1259. /* disable CORB/RIRB */
  1260. azx_free_cmd_io(chip);
  1261. /* disable position buffer */
  1262. azx_writel(chip, DPLBASE, 0);
  1263. azx_writel(chip, DPUBASE, 0);
  1264. }
  1265. if (chip->irq >= 0) {
  1266. synchronize_irq(chip->irq);
  1267. free_irq(chip->irq, (void*)chip);
  1268. }
  1269. if (chip->msi)
  1270. pci_disable_msi(chip->pci);
  1271. if (chip->remap_addr)
  1272. iounmap(chip->remap_addr);
  1273. if (chip->bdl.area)
  1274. snd_dma_free_pages(&chip->bdl);
  1275. if (chip->rb.area)
  1276. snd_dma_free_pages(&chip->rb);
  1277. if (chip->posbuf.area)
  1278. snd_dma_free_pages(&chip->posbuf);
  1279. pci_release_regions(chip->pci);
  1280. pci_disable_device(chip->pci);
  1281. kfree(chip->azx_dev);
  1282. kfree(chip);
  1283. return 0;
  1284. }
  1285. static int azx_dev_free(struct snd_device *device)
  1286. {
  1287. return azx_free(device->device_data);
  1288. }
  1289. /*
  1290. * constructor
  1291. */
  1292. static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
  1293. int driver_type,
  1294. struct azx **rchip)
  1295. {
  1296. struct azx *chip;
  1297. int err;
  1298. static struct snd_device_ops ops = {
  1299. .dev_free = azx_dev_free,
  1300. };
  1301. *rchip = NULL;
  1302. err = pci_enable_device(pci);
  1303. if (err < 0)
  1304. return err;
  1305. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  1306. if (!chip) {
  1307. snd_printk(KERN_ERR SFX "cannot allocate chip\n");
  1308. pci_disable_device(pci);
  1309. return -ENOMEM;
  1310. }
  1311. spin_lock_init(&chip->reg_lock);
  1312. mutex_init(&chip->open_mutex);
  1313. chip->card = card;
  1314. chip->pci = pci;
  1315. chip->irq = -1;
  1316. chip->driver_type = driver_type;
  1317. chip->msi = !disable_msi;
  1318. chip->position_fix = position_fix;
  1319. chip->single_cmd = single_cmd;
  1320. #if BITS_PER_LONG != 64
  1321. /* Fix up base address on ULI M5461 */
  1322. if (chip->driver_type == AZX_DRIVER_ULI) {
  1323. u16 tmp3;
  1324. pci_read_config_word(pci, 0x40, &tmp3);
  1325. pci_write_config_word(pci, 0x40, tmp3 | 0x10);
  1326. pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
  1327. }
  1328. #endif
  1329. err = pci_request_regions(pci, "ICH HD audio");
  1330. if (err < 0) {
  1331. kfree(chip);
  1332. pci_disable_device(pci);
  1333. return err;
  1334. }
  1335. chip->addr = pci_resource_start(pci, 0);
  1336. chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
  1337. if (chip->remap_addr == NULL) {
  1338. snd_printk(KERN_ERR SFX "ioremap error\n");
  1339. err = -ENXIO;
  1340. goto errout;
  1341. }
  1342. if (chip->msi)
  1343. if (pci_enable_msi(pci) < 0)
  1344. chip->msi = 0;
  1345. if (azx_acquire_irq(chip, 0) < 0) {
  1346. err = -EBUSY;
  1347. goto errout;
  1348. }
  1349. pci_set_master(pci);
  1350. synchronize_irq(chip->irq);
  1351. switch (chip->driver_type) {
  1352. case AZX_DRIVER_ULI:
  1353. chip->playback_streams = ULI_NUM_PLAYBACK;
  1354. chip->capture_streams = ULI_NUM_CAPTURE;
  1355. chip->playback_index_offset = ULI_PLAYBACK_INDEX;
  1356. chip->capture_index_offset = ULI_CAPTURE_INDEX;
  1357. break;
  1358. case AZX_DRIVER_ATIHDMI:
  1359. chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
  1360. chip->capture_streams = ATIHDMI_NUM_CAPTURE;
  1361. chip->playback_index_offset = ATIHDMI_PLAYBACK_INDEX;
  1362. chip->capture_index_offset = ATIHDMI_CAPTURE_INDEX;
  1363. break;
  1364. default:
  1365. chip->playback_streams = ICH6_NUM_PLAYBACK;
  1366. chip->capture_streams = ICH6_NUM_CAPTURE;
  1367. chip->playback_index_offset = ICH6_PLAYBACK_INDEX;
  1368. chip->capture_index_offset = ICH6_CAPTURE_INDEX;
  1369. break;
  1370. }
  1371. chip->num_streams = chip->playback_streams + chip->capture_streams;
  1372. chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev), GFP_KERNEL);
  1373. if (!chip->azx_dev) {
  1374. snd_printk(KERN_ERR "cannot malloc azx_dev\n");
  1375. goto errout;
  1376. }
  1377. /* allocate memory for the BDL for each stream */
  1378. if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  1379. BDL_SIZE, &chip->bdl)) < 0) {
  1380. snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
  1381. goto errout;
  1382. }
  1383. /* allocate memory for the position buffer */
  1384. if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  1385. chip->num_streams * 8, &chip->posbuf)) < 0) {
  1386. snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
  1387. goto errout;
  1388. }
  1389. /* allocate CORB/RIRB */
  1390. if (! chip->single_cmd)
  1391. if ((err = azx_alloc_cmd_io(chip)) < 0)
  1392. goto errout;
  1393. /* initialize streams */
  1394. azx_init_stream(chip);
  1395. /* initialize chip */
  1396. azx_init_chip(chip);
  1397. chip->initialized = 1;
  1398. /* codec detection */
  1399. if (!chip->codec_mask) {
  1400. snd_printk(KERN_ERR SFX "no codecs found!\n");
  1401. err = -ENODEV;
  1402. goto errout;
  1403. }
  1404. if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) <0) {
  1405. snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
  1406. goto errout;
  1407. }
  1408. strcpy(card->driver, "HDA-Intel");
  1409. strcpy(card->shortname, driver_short_names[chip->driver_type]);
  1410. sprintf(card->longname, "%s at 0x%lx irq %i", card->shortname, chip->addr, chip->irq);
  1411. *rchip = chip;
  1412. return 0;
  1413. errout:
  1414. azx_free(chip);
  1415. return err;
  1416. }
  1417. static int __devinit azx_probe(struct pci_dev *pci, const struct pci_device_id *pci_id)
  1418. {
  1419. struct snd_card *card;
  1420. struct azx *chip;
  1421. int err;
  1422. card = snd_card_new(index, id, THIS_MODULE, 0);
  1423. if (!card) {
  1424. snd_printk(KERN_ERR SFX "Error creating card!\n");
  1425. return -ENOMEM;
  1426. }
  1427. err = azx_create(card, pci, pci_id->driver_data, &chip);
  1428. if (err < 0) {
  1429. snd_card_free(card);
  1430. return err;
  1431. }
  1432. card->private_data = chip;
  1433. /* create codec instances */
  1434. if ((err = azx_codec_create(chip, model)) < 0) {
  1435. snd_card_free(card);
  1436. return err;
  1437. }
  1438. /* create PCM streams */
  1439. if ((err = azx_pcm_create(chip)) < 0) {
  1440. snd_card_free(card);
  1441. return err;
  1442. }
  1443. /* create mixer controls */
  1444. if ((err = azx_mixer_create(chip)) < 0) {
  1445. snd_card_free(card);
  1446. return err;
  1447. }
  1448. snd_card_set_dev(card, &pci->dev);
  1449. if ((err = snd_card_register(card)) < 0) {
  1450. snd_card_free(card);
  1451. return err;
  1452. }
  1453. pci_set_drvdata(pci, card);
  1454. return err;
  1455. }
  1456. static void __devexit azx_remove(struct pci_dev *pci)
  1457. {
  1458. snd_card_free(pci_get_drvdata(pci));
  1459. pci_set_drvdata(pci, NULL);
  1460. }
  1461. /* PCI IDs */
  1462. static struct pci_device_id azx_ids[] = {
  1463. { 0x8086, 0x2668, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH6 */
  1464. { 0x8086, 0x27d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH7 */
  1465. { 0x8086, 0x269a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ESB2 */
  1466. { 0x8086, 0x284b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH8 */
  1467. { 0x1002, 0x437b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB450 */
  1468. { 0x1002, 0x4383, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB600 */
  1469. { 0x1002, 0x793b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS600 HDMI */
  1470. { 0x1002, 0x7919, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS690 HDMI */
  1471. { 0x1106, 0x3288, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_VIA }, /* VIA VT8251/VT8237A */
  1472. { 0x1039, 0x7502, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SIS }, /* SIS966 */
  1473. { 0x10b9, 0x5461, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ULI }, /* ULI M5461 */
  1474. { 0x10de, 0x026c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA 026c */
  1475. { 0x10de, 0x0371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA 0371 */
  1476. { 0x10de, 0x03f0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA 03f0 */
  1477. { 0, }
  1478. };
  1479. MODULE_DEVICE_TABLE(pci, azx_ids);
  1480. /* pci_driver definition */
  1481. static struct pci_driver driver = {
  1482. .name = "HDA Intel",
  1483. .id_table = azx_ids,
  1484. .probe = azx_probe,
  1485. .remove = __devexit_p(azx_remove),
  1486. #ifdef CONFIG_PM
  1487. .suspend = azx_suspend,
  1488. .resume = azx_resume,
  1489. #endif
  1490. };
  1491. static int __init alsa_card_azx_init(void)
  1492. {
  1493. return pci_register_driver(&driver);
  1494. }
  1495. static void __exit alsa_card_azx_exit(void)
  1496. {
  1497. pci_unregister_driver(&driver);
  1498. }
  1499. module_init(alsa_card_azx_init)
  1500. module_exit(alsa_card_azx_exit)