aic79xx_pci.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993
  1. /*
  2. * Product specific probe and attach routines for:
  3. * aic7901 and aic7902 SCSI controllers
  4. *
  5. * Copyright (c) 1994-2001 Justin T. Gibbs.
  6. * Copyright (c) 2000-2002 Adaptec Inc.
  7. * All rights reserved.
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions
  11. * are met:
  12. * 1. Redistributions of source code must retain the above copyright
  13. * notice, this list of conditions, and the following disclaimer,
  14. * without modification.
  15. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  16. * substantially similar to the "NO WARRANTY" disclaimer below
  17. * ("Disclaimer") and any redistribution must be conditioned upon
  18. * including a substantially similar Disclaimer requirement for further
  19. * binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
  32. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  33. * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  34. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
  35. * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  36. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
  37. * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
  38. * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  39. * POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. * $Id: //depot/aic7xxx/aic7xxx/aic79xx_pci.c#92 $
  42. */
  43. #ifdef __linux__
  44. #include "aic79xx_osm.h"
  45. #include "aic79xx_inline.h"
  46. #else
  47. #include <dev/aic7xxx/aic79xx_osm.h>
  48. #include <dev/aic7xxx/aic79xx_inline.h>
  49. #endif
  50. #include "aic79xx_pci.h"
  51. static __inline uint64_t
  52. ahd_compose_id(u_int device, u_int vendor, u_int subdevice, u_int subvendor)
  53. {
  54. uint64_t id;
  55. id = subvendor
  56. | (subdevice << 16)
  57. | ((uint64_t)vendor << 32)
  58. | ((uint64_t)device << 48);
  59. return (id);
  60. }
  61. #define ID_AIC7902_PCI_REV_A4 0x3
  62. #define ID_AIC7902_PCI_REV_B0 0x10
  63. #define SUBID_HP 0x0E11
  64. #define DEVID_9005_HOSTRAID(id) ((id) & 0x80)
  65. #define DEVID_9005_TYPE(id) ((id) & 0xF)
  66. #define DEVID_9005_TYPE_HBA 0x0 /* Standard Card */
  67. #define DEVID_9005_TYPE_HBA_2EXT 0x1 /* 2 External Ports */
  68. #define DEVID_9005_TYPE_IROC 0x8 /* Raid(0,1,10) Card */
  69. #define DEVID_9005_TYPE_MB 0xF /* On Motherboard */
  70. #define DEVID_9005_MFUNC(id) ((id) & 0x10)
  71. #define DEVID_9005_PACKETIZED(id) ((id) & 0x8000)
  72. #define SUBID_9005_TYPE(id) ((id) & 0xF)
  73. #define SUBID_9005_TYPE_HBA 0x0 /* Standard Card */
  74. #define SUBID_9005_TYPE_MB 0xF /* On Motherboard */
  75. #define SUBID_9005_AUTOTERM(id) (((id) & 0x10) == 0)
  76. #define SUBID_9005_LEGACYCONN_FUNC(id) ((id) & 0x20)
  77. #define SUBID_9005_SEEPTYPE(id) ((id) & 0x0C0) >> 6)
  78. #define SUBID_9005_SEEPTYPE_NONE 0x0
  79. #define SUBID_9005_SEEPTYPE_4K 0x1
  80. static ahd_device_setup_t ahd_aic7901_setup;
  81. static ahd_device_setup_t ahd_aic7901A_setup;
  82. static ahd_device_setup_t ahd_aic7902_setup;
  83. static ahd_device_setup_t ahd_aic790X_setup;
  84. static struct ahd_pci_identity ahd_pci_ident_table [] =
  85. {
  86. /* aic7901 based controllers */
  87. {
  88. ID_AHA_29320A,
  89. ID_ALL_MASK,
  90. "Adaptec 29320A Ultra320 SCSI adapter",
  91. ahd_aic7901_setup
  92. },
  93. {
  94. ID_AHA_29320ALP,
  95. ID_ALL_MASK,
  96. "Adaptec 29320ALP Ultra320 SCSI adapter",
  97. ahd_aic7901_setup
  98. },
  99. /* aic7901A based controllers */
  100. {
  101. ID_AHA_29320LP,
  102. ID_ALL_MASK,
  103. "Adaptec 29320LP Ultra320 SCSI adapter",
  104. ahd_aic7901A_setup
  105. },
  106. /* aic7902 based controllers */
  107. {
  108. ID_AHA_29320,
  109. ID_ALL_MASK,
  110. "Adaptec 29320 Ultra320 SCSI adapter",
  111. ahd_aic7902_setup
  112. },
  113. {
  114. ID_AHA_29320B,
  115. ID_ALL_MASK,
  116. "Adaptec 29320B Ultra320 SCSI adapter",
  117. ahd_aic7902_setup
  118. },
  119. {
  120. ID_AHA_39320,
  121. ID_ALL_MASK,
  122. "Adaptec 39320 Ultra320 SCSI adapter",
  123. ahd_aic7902_setup
  124. },
  125. {
  126. ID_AHA_39320_B,
  127. ID_ALL_MASK,
  128. "Adaptec 39320 Ultra320 SCSI adapter",
  129. ahd_aic7902_setup
  130. },
  131. {
  132. ID_AHA_39320_B_DELL,
  133. ID_ALL_MASK,
  134. "Adaptec (Dell OEM) 39320 Ultra320 SCSI adapter",
  135. ahd_aic7902_setup
  136. },
  137. {
  138. ID_AHA_39320A,
  139. ID_ALL_MASK,
  140. "Adaptec 39320A Ultra320 SCSI adapter",
  141. ahd_aic7902_setup
  142. },
  143. {
  144. ID_AHA_39320D,
  145. ID_ALL_MASK,
  146. "Adaptec 39320D Ultra320 SCSI adapter",
  147. ahd_aic7902_setup
  148. },
  149. {
  150. ID_AHA_39320D_HP,
  151. ID_ALL_MASK,
  152. "Adaptec (HP OEM) 39320D Ultra320 SCSI adapter",
  153. ahd_aic7902_setup
  154. },
  155. {
  156. ID_AHA_39320D_B,
  157. ID_ALL_MASK,
  158. "Adaptec 39320D Ultra320 SCSI adapter",
  159. ahd_aic7902_setup
  160. },
  161. {
  162. ID_AHA_39320D_B_HP,
  163. ID_ALL_MASK,
  164. "Adaptec (HP OEM) 39320D Ultra320 SCSI adapter",
  165. ahd_aic7902_setup
  166. },
  167. /* Generic chip probes for devices we don't know 'exactly' */
  168. {
  169. ID_AIC7901 & ID_9005_GENERIC_MASK,
  170. ID_9005_GENERIC_MASK,
  171. "Adaptec AIC7901 Ultra320 SCSI adapter",
  172. ahd_aic7901_setup
  173. },
  174. {
  175. ID_AIC7901A & ID_DEV_VENDOR_MASK,
  176. ID_DEV_VENDOR_MASK,
  177. "Adaptec AIC7901A Ultra320 SCSI adapter",
  178. ahd_aic7901A_setup
  179. },
  180. {
  181. ID_AIC7902 & ID_9005_GENERIC_MASK,
  182. ID_9005_GENERIC_MASK,
  183. "Adaptec AIC7902 Ultra320 SCSI adapter",
  184. ahd_aic7902_setup
  185. }
  186. };
  187. static const u_int ahd_num_pci_devs = ARRAY_SIZE(ahd_pci_ident_table);
  188. #define DEVCONFIG 0x40
  189. #define PCIXINITPAT 0x0000E000ul
  190. #define PCIXINIT_PCI33_66 0x0000E000ul
  191. #define PCIXINIT_PCIX50_66 0x0000C000ul
  192. #define PCIXINIT_PCIX66_100 0x0000A000ul
  193. #define PCIXINIT_PCIX100_133 0x00008000ul
  194. #define PCI_BUS_MODES_INDEX(devconfig) \
  195. (((devconfig) & PCIXINITPAT) >> 13)
  196. static const char *pci_bus_modes[] =
  197. {
  198. "PCI bus mode unknown",
  199. "PCI bus mode unknown",
  200. "PCI bus mode unknown",
  201. "PCI bus mode unknown",
  202. "PCI-X 101-133Mhz",
  203. "PCI-X 67-100Mhz",
  204. "PCI-X 50-66Mhz",
  205. "PCI 33 or 66Mhz"
  206. };
  207. #define TESTMODE 0x00000800ul
  208. #define IRDY_RST 0x00000200ul
  209. #define FRAME_RST 0x00000100ul
  210. #define PCI64BIT 0x00000080ul
  211. #define MRDCEN 0x00000040ul
  212. #define ENDIANSEL 0x00000020ul
  213. #define MIXQWENDIANEN 0x00000008ul
  214. #define DACEN 0x00000004ul
  215. #define STPWLEVEL 0x00000002ul
  216. #define QWENDIANSEL 0x00000001ul
  217. #define DEVCONFIG1 0x44
  218. #define PREQDIS 0x01
  219. #define CSIZE_LATTIME 0x0c
  220. #define CACHESIZE 0x000000fful
  221. #define LATTIME 0x0000ff00ul
  222. static int ahd_check_extport(struct ahd_softc *ahd);
  223. static void ahd_configure_termination(struct ahd_softc *ahd,
  224. u_int adapter_control);
  225. static void ahd_pci_split_intr(struct ahd_softc *ahd, u_int intstat);
  226. static void ahd_pci_intr(struct ahd_softc *ahd);
  227. struct ahd_pci_identity *
  228. ahd_find_pci_device(ahd_dev_softc_t pci)
  229. {
  230. uint64_t full_id;
  231. uint16_t device;
  232. uint16_t vendor;
  233. uint16_t subdevice;
  234. uint16_t subvendor;
  235. struct ahd_pci_identity *entry;
  236. u_int i;
  237. vendor = ahd_pci_read_config(pci, PCIR_DEVVENDOR, /*bytes*/2);
  238. device = ahd_pci_read_config(pci, PCIR_DEVICE, /*bytes*/2);
  239. subvendor = ahd_pci_read_config(pci, PCIR_SUBVEND_0, /*bytes*/2);
  240. subdevice = ahd_pci_read_config(pci, PCIR_SUBDEV_0, /*bytes*/2);
  241. full_id = ahd_compose_id(device,
  242. vendor,
  243. subdevice,
  244. subvendor);
  245. /*
  246. * Controllers, mask out the IROC/HostRAID bit
  247. */
  248. full_id &= ID_ALL_IROC_MASK;
  249. for (i = 0; i < ahd_num_pci_devs; i++) {
  250. entry = &ahd_pci_ident_table[i];
  251. if (entry->full_id == (full_id & entry->id_mask)) {
  252. /* Honor exclusion entries. */
  253. if (entry->name == NULL)
  254. return (NULL);
  255. return (entry);
  256. }
  257. }
  258. return (NULL);
  259. }
  260. int
  261. ahd_pci_config(struct ahd_softc *ahd, struct ahd_pci_identity *entry)
  262. {
  263. struct scb_data *shared_scb_data;
  264. u_int command;
  265. uint32_t devconfig;
  266. uint16_t subvendor;
  267. int error;
  268. shared_scb_data = NULL;
  269. ahd->description = entry->name;
  270. /*
  271. * Record if this is an HP board.
  272. */
  273. subvendor = ahd_pci_read_config(ahd->dev_softc,
  274. PCIR_SUBVEND_0, /*bytes*/2);
  275. if (subvendor == SUBID_HP)
  276. ahd->flags |= AHD_HP_BOARD;
  277. error = entry->setup(ahd);
  278. if (error != 0)
  279. return (error);
  280. devconfig = ahd_pci_read_config(ahd->dev_softc, DEVCONFIG, /*bytes*/4);
  281. if ((devconfig & PCIXINITPAT) == PCIXINIT_PCI33_66) {
  282. ahd->chip |= AHD_PCI;
  283. /* Disable PCIX workarounds when running in PCI mode. */
  284. ahd->bugs &= ~AHD_PCIX_BUG_MASK;
  285. } else {
  286. ahd->chip |= AHD_PCIX;
  287. }
  288. ahd->bus_description = pci_bus_modes[PCI_BUS_MODES_INDEX(devconfig)];
  289. ahd_power_state_change(ahd, AHD_POWER_STATE_D0);
  290. error = ahd_pci_map_registers(ahd);
  291. if (error != 0)
  292. return (error);
  293. /*
  294. * If we need to support high memory, enable dual
  295. * address cycles. This bit must be set to enable
  296. * high address bit generation even if we are on a
  297. * 64bit bus (PCI64BIT set in devconfig).
  298. */
  299. if ((ahd->flags & (AHD_39BIT_ADDRESSING|AHD_64BIT_ADDRESSING)) != 0) {
  300. uint32_t devconfig;
  301. if (bootverbose)
  302. printf("%s: Enabling 39Bit Addressing\n",
  303. ahd_name(ahd));
  304. devconfig = ahd_pci_read_config(ahd->dev_softc,
  305. DEVCONFIG, /*bytes*/4);
  306. devconfig |= DACEN;
  307. ahd_pci_write_config(ahd->dev_softc, DEVCONFIG,
  308. devconfig, /*bytes*/4);
  309. }
  310. /* Ensure busmastering is enabled */
  311. command = ahd_pci_read_config(ahd->dev_softc, PCIR_COMMAND, /*bytes*/2);
  312. command |= PCIM_CMD_BUSMASTEREN;
  313. ahd_pci_write_config(ahd->dev_softc, PCIR_COMMAND, command, /*bytes*/2);
  314. error = ahd_softc_init(ahd);
  315. if (error != 0)
  316. return (error);
  317. ahd->bus_intr = ahd_pci_intr;
  318. error = ahd_reset(ahd, /*reinit*/FALSE);
  319. if (error != 0)
  320. return (ENXIO);
  321. ahd->pci_cachesize =
  322. ahd_pci_read_config(ahd->dev_softc, CSIZE_LATTIME,
  323. /*bytes*/1) & CACHESIZE;
  324. ahd->pci_cachesize *= 4;
  325. ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI);
  326. /* See if we have a SEEPROM and perform auto-term */
  327. error = ahd_check_extport(ahd);
  328. if (error != 0)
  329. return (error);
  330. /* Core initialization */
  331. error = ahd_init(ahd);
  332. if (error != 0)
  333. return (error);
  334. /*
  335. * Allow interrupts now that we are completely setup.
  336. */
  337. error = ahd_pci_map_int(ahd);
  338. if (!error)
  339. ahd->init_level++;
  340. return error;
  341. }
  342. /*
  343. * Perform some simple tests that should catch situations where
  344. * our registers are invalidly mapped.
  345. */
  346. int
  347. ahd_pci_test_register_access(struct ahd_softc *ahd)
  348. {
  349. uint32_t cmd;
  350. u_int targpcistat;
  351. u_int pci_status1;
  352. int error;
  353. uint8_t hcntrl;
  354. error = EIO;
  355. /*
  356. * Enable PCI error interrupt status, but suppress NMIs
  357. * generated by SERR raised due to target aborts.
  358. */
  359. cmd = ahd_pci_read_config(ahd->dev_softc, PCIR_COMMAND, /*bytes*/2);
  360. ahd_pci_write_config(ahd->dev_softc, PCIR_COMMAND,
  361. cmd & ~PCIM_CMD_SERRESPEN, /*bytes*/2);
  362. /*
  363. * First a simple test to see if any
  364. * registers can be read. Reading
  365. * HCNTRL has no side effects and has
  366. * at least one bit that is guaranteed to
  367. * be zero so it is a good register to
  368. * use for this test.
  369. */
  370. hcntrl = ahd_inb(ahd, HCNTRL);
  371. if (hcntrl == 0xFF)
  372. goto fail;
  373. /*
  374. * Next create a situation where write combining
  375. * or read prefetching could be initiated by the
  376. * CPU or host bridge. Our device does not support
  377. * either, so look for data corruption and/or flaged
  378. * PCI errors. First pause without causing another
  379. * chip reset.
  380. */
  381. hcntrl &= ~CHIPRST;
  382. ahd_outb(ahd, HCNTRL, hcntrl|PAUSE);
  383. while (ahd_is_paused(ahd) == 0)
  384. ;
  385. /* Clear any PCI errors that occurred before our driver attached. */
  386. ahd_set_modes(ahd, AHD_MODE_CFG, AHD_MODE_CFG);
  387. targpcistat = ahd_inb(ahd, TARGPCISTAT);
  388. ahd_outb(ahd, TARGPCISTAT, targpcistat);
  389. pci_status1 = ahd_pci_read_config(ahd->dev_softc,
  390. PCIR_STATUS + 1, /*bytes*/1);
  391. ahd_pci_write_config(ahd->dev_softc, PCIR_STATUS + 1,
  392. pci_status1, /*bytes*/1);
  393. ahd_set_modes(ahd, AHD_MODE_SCSI, AHD_MODE_SCSI);
  394. ahd_outb(ahd, CLRINT, CLRPCIINT);
  395. ahd_outb(ahd, SEQCTL0, PERRORDIS);
  396. ahd_outl(ahd, SRAM_BASE, 0x5aa555aa);
  397. if (ahd_inl(ahd, SRAM_BASE) != 0x5aa555aa)
  398. goto fail;
  399. if ((ahd_inb(ahd, INTSTAT) & PCIINT) != 0) {
  400. u_int targpcistat;
  401. ahd_set_modes(ahd, AHD_MODE_CFG, AHD_MODE_CFG);
  402. targpcistat = ahd_inb(ahd, TARGPCISTAT);
  403. if ((targpcistat & STA) != 0)
  404. goto fail;
  405. }
  406. error = 0;
  407. fail:
  408. if ((ahd_inb(ahd, INTSTAT) & PCIINT) != 0) {
  409. ahd_set_modes(ahd, AHD_MODE_CFG, AHD_MODE_CFG);
  410. targpcistat = ahd_inb(ahd, TARGPCISTAT);
  411. /* Silently clear any latched errors. */
  412. ahd_outb(ahd, TARGPCISTAT, targpcistat);
  413. pci_status1 = ahd_pci_read_config(ahd->dev_softc,
  414. PCIR_STATUS + 1, /*bytes*/1);
  415. ahd_pci_write_config(ahd->dev_softc, PCIR_STATUS + 1,
  416. pci_status1, /*bytes*/1);
  417. ahd_outb(ahd, CLRINT, CLRPCIINT);
  418. }
  419. ahd_outb(ahd, SEQCTL0, PERRORDIS|FAILDIS);
  420. ahd_pci_write_config(ahd->dev_softc, PCIR_COMMAND, cmd, /*bytes*/2);
  421. return (error);
  422. }
  423. /*
  424. * Check the external port logic for a serial eeprom
  425. * and termination/cable detection contrls.
  426. */
  427. static int
  428. ahd_check_extport(struct ahd_softc *ahd)
  429. {
  430. struct vpd_config vpd;
  431. struct seeprom_config *sc;
  432. u_int adapter_control;
  433. int have_seeprom;
  434. int error;
  435. sc = ahd->seep_config;
  436. have_seeprom = ahd_acquire_seeprom(ahd);
  437. if (have_seeprom) {
  438. u_int start_addr;
  439. /*
  440. * Fetch VPD for this function and parse it.
  441. */
  442. if (bootverbose)
  443. printf("%s: Reading VPD from SEEPROM...",
  444. ahd_name(ahd));
  445. /* Address is always in units of 16bit words */
  446. start_addr = ((2 * sizeof(*sc))
  447. + (sizeof(vpd) * (ahd->channel - 'A'))) / 2;
  448. error = ahd_read_seeprom(ahd, (uint16_t *)&vpd,
  449. start_addr, sizeof(vpd)/2,
  450. /*bytestream*/TRUE);
  451. if (error == 0)
  452. error = ahd_parse_vpddata(ahd, &vpd);
  453. if (bootverbose)
  454. printf("%s: VPD parsing %s\n",
  455. ahd_name(ahd),
  456. error == 0 ? "successful" : "failed");
  457. if (bootverbose)
  458. printf("%s: Reading SEEPROM...", ahd_name(ahd));
  459. /* Address is always in units of 16bit words */
  460. start_addr = (sizeof(*sc) / 2) * (ahd->channel - 'A');
  461. error = ahd_read_seeprom(ahd, (uint16_t *)sc,
  462. start_addr, sizeof(*sc)/2,
  463. /*bytestream*/FALSE);
  464. if (error != 0) {
  465. printf("Unable to read SEEPROM\n");
  466. have_seeprom = 0;
  467. } else {
  468. have_seeprom = ahd_verify_cksum(sc);
  469. if (bootverbose) {
  470. if (have_seeprom == 0)
  471. printf ("checksum error\n");
  472. else
  473. printf ("done.\n");
  474. }
  475. }
  476. ahd_release_seeprom(ahd);
  477. }
  478. if (!have_seeprom) {
  479. u_int nvram_scb;
  480. /*
  481. * Pull scratch ram settings and treat them as
  482. * if they are the contents of an seeprom if
  483. * the 'ADPT', 'BIOS', or 'ASPI' signature is found
  484. * in SCB 0xFF. We manually compose the data as 16bit
  485. * values to avoid endian issues.
  486. */
  487. ahd_set_scbptr(ahd, 0xFF);
  488. nvram_scb = ahd_inb_scbram(ahd, SCB_BASE + NVRAM_SCB_OFFSET);
  489. if (nvram_scb != 0xFF
  490. && ((ahd_inb_scbram(ahd, SCB_BASE + 0) == 'A'
  491. && ahd_inb_scbram(ahd, SCB_BASE + 1) == 'D'
  492. && ahd_inb_scbram(ahd, SCB_BASE + 2) == 'P'
  493. && ahd_inb_scbram(ahd, SCB_BASE + 3) == 'T')
  494. || (ahd_inb_scbram(ahd, SCB_BASE + 0) == 'B'
  495. && ahd_inb_scbram(ahd, SCB_BASE + 1) == 'I'
  496. && ahd_inb_scbram(ahd, SCB_BASE + 2) == 'O'
  497. && ahd_inb_scbram(ahd, SCB_BASE + 3) == 'S')
  498. || (ahd_inb_scbram(ahd, SCB_BASE + 0) == 'A'
  499. && ahd_inb_scbram(ahd, SCB_BASE + 1) == 'S'
  500. && ahd_inb_scbram(ahd, SCB_BASE + 2) == 'P'
  501. && ahd_inb_scbram(ahd, SCB_BASE + 3) == 'I'))) {
  502. uint16_t *sc_data;
  503. int i;
  504. ahd_set_scbptr(ahd, nvram_scb);
  505. sc_data = (uint16_t *)sc;
  506. for (i = 0; i < 64; i += 2)
  507. *sc_data++ = ahd_inw_scbram(ahd, SCB_BASE+i);
  508. have_seeprom = ahd_verify_cksum(sc);
  509. if (have_seeprom)
  510. ahd->flags |= AHD_SCB_CONFIG_USED;
  511. }
  512. }
  513. #ifdef AHD_DEBUG
  514. if (have_seeprom != 0
  515. && (ahd_debug & AHD_DUMP_SEEPROM) != 0) {
  516. uint16_t *sc_data;
  517. int i;
  518. printf("%s: Seeprom Contents:", ahd_name(ahd));
  519. sc_data = (uint16_t *)sc;
  520. for (i = 0; i < (sizeof(*sc)); i += 2)
  521. printf("\n\t0x%.4x", sc_data[i]);
  522. printf("\n");
  523. }
  524. #endif
  525. if (!have_seeprom) {
  526. if (bootverbose)
  527. printf("%s: No SEEPROM available.\n", ahd_name(ahd));
  528. ahd->flags |= AHD_USEDEFAULTS;
  529. error = ahd_default_config(ahd);
  530. adapter_control = CFAUTOTERM|CFSEAUTOTERM;
  531. free(ahd->seep_config, M_DEVBUF);
  532. ahd->seep_config = NULL;
  533. } else {
  534. error = ahd_parse_cfgdata(ahd, sc);
  535. adapter_control = sc->adapter_control;
  536. }
  537. if (error != 0)
  538. return (error);
  539. ahd_configure_termination(ahd, adapter_control);
  540. return (0);
  541. }
  542. static void
  543. ahd_configure_termination(struct ahd_softc *ahd, u_int adapter_control)
  544. {
  545. int error;
  546. u_int sxfrctl1;
  547. uint8_t termctl;
  548. uint32_t devconfig;
  549. devconfig = ahd_pci_read_config(ahd->dev_softc, DEVCONFIG, /*bytes*/4);
  550. devconfig &= ~STPWLEVEL;
  551. if ((ahd->flags & AHD_STPWLEVEL_A) != 0)
  552. devconfig |= STPWLEVEL;
  553. if (bootverbose)
  554. printf("%s: STPWLEVEL is %s\n",
  555. ahd_name(ahd), (devconfig & STPWLEVEL) ? "on" : "off");
  556. ahd_pci_write_config(ahd->dev_softc, DEVCONFIG, devconfig, /*bytes*/4);
  557. /* Make sure current sensing is off. */
  558. if ((ahd->flags & AHD_CURRENT_SENSING) != 0) {
  559. (void)ahd_write_flexport(ahd, FLXADDR_ROMSTAT_CURSENSECTL, 0);
  560. }
  561. /*
  562. * Read to sense. Write to set.
  563. */
  564. error = ahd_read_flexport(ahd, FLXADDR_TERMCTL, &termctl);
  565. if ((adapter_control & CFAUTOTERM) == 0) {
  566. if (bootverbose)
  567. printf("%s: Manual Primary Termination\n",
  568. ahd_name(ahd));
  569. termctl &= ~(FLX_TERMCTL_ENPRILOW|FLX_TERMCTL_ENPRIHIGH);
  570. if ((adapter_control & CFSTERM) != 0)
  571. termctl |= FLX_TERMCTL_ENPRILOW;
  572. if ((adapter_control & CFWSTERM) != 0)
  573. termctl |= FLX_TERMCTL_ENPRIHIGH;
  574. } else if (error != 0) {
  575. printf("%s: Primary Auto-Term Sensing failed! "
  576. "Using Defaults.\n", ahd_name(ahd));
  577. termctl = FLX_TERMCTL_ENPRILOW|FLX_TERMCTL_ENPRIHIGH;
  578. }
  579. if ((adapter_control & CFSEAUTOTERM) == 0) {
  580. if (bootverbose)
  581. printf("%s: Manual Secondary Termination\n",
  582. ahd_name(ahd));
  583. termctl &= ~(FLX_TERMCTL_ENSECLOW|FLX_TERMCTL_ENSECHIGH);
  584. if ((adapter_control & CFSELOWTERM) != 0)
  585. termctl |= FLX_TERMCTL_ENSECLOW;
  586. if ((adapter_control & CFSEHIGHTERM) != 0)
  587. termctl |= FLX_TERMCTL_ENSECHIGH;
  588. } else if (error != 0) {
  589. printf("%s: Secondary Auto-Term Sensing failed! "
  590. "Using Defaults.\n", ahd_name(ahd));
  591. termctl |= FLX_TERMCTL_ENSECLOW|FLX_TERMCTL_ENSECHIGH;
  592. }
  593. /*
  594. * Now set the termination based on what we found.
  595. */
  596. sxfrctl1 = ahd_inb(ahd, SXFRCTL1) & ~STPWEN;
  597. ahd->flags &= ~AHD_TERM_ENB_A;
  598. if ((termctl & FLX_TERMCTL_ENPRILOW) != 0) {
  599. ahd->flags |= AHD_TERM_ENB_A;
  600. sxfrctl1 |= STPWEN;
  601. }
  602. /* Must set the latch once in order to be effective. */
  603. ahd_outb(ahd, SXFRCTL1, sxfrctl1|STPWEN);
  604. ahd_outb(ahd, SXFRCTL1, sxfrctl1);
  605. error = ahd_write_flexport(ahd, FLXADDR_TERMCTL, termctl);
  606. if (error != 0) {
  607. printf("%s: Unable to set termination settings!\n",
  608. ahd_name(ahd));
  609. } else if (bootverbose) {
  610. printf("%s: Primary High byte termination %sabled\n",
  611. ahd_name(ahd),
  612. (termctl & FLX_TERMCTL_ENPRIHIGH) ? "En" : "Dis");
  613. printf("%s: Primary Low byte termination %sabled\n",
  614. ahd_name(ahd),
  615. (termctl & FLX_TERMCTL_ENPRILOW) ? "En" : "Dis");
  616. printf("%s: Secondary High byte termination %sabled\n",
  617. ahd_name(ahd),
  618. (termctl & FLX_TERMCTL_ENSECHIGH) ? "En" : "Dis");
  619. printf("%s: Secondary Low byte termination %sabled\n",
  620. ahd_name(ahd),
  621. (termctl & FLX_TERMCTL_ENSECLOW) ? "En" : "Dis");
  622. }
  623. return;
  624. }
  625. #define DPE 0x80
  626. #define SSE 0x40
  627. #define RMA 0x20
  628. #define RTA 0x10
  629. #define STA 0x08
  630. #define DPR 0x01
  631. static const char *split_status_source[] =
  632. {
  633. "DFF0",
  634. "DFF1",
  635. "OVLY",
  636. "CMC",
  637. };
  638. static const char *pci_status_source[] =
  639. {
  640. "DFF0",
  641. "DFF1",
  642. "SG",
  643. "CMC",
  644. "OVLY",
  645. "NONE",
  646. "MSI",
  647. "TARG"
  648. };
  649. static const char *split_status_strings[] =
  650. {
  651. "%s: Received split response in %s.\n",
  652. "%s: Received split completion error message in %s\n",
  653. "%s: Receive overrun in %s\n",
  654. "%s: Count not complete in %s\n",
  655. "%s: Split completion data bucket in %s\n",
  656. "%s: Split completion address error in %s\n",
  657. "%s: Split completion byte count error in %s\n",
  658. "%s: Signaled Target-abort to early terminate a split in %s\n"
  659. };
  660. static const char *pci_status_strings[] =
  661. {
  662. "%s: Data Parity Error has been reported via PERR# in %s\n",
  663. "%s: Target initial wait state error in %s\n",
  664. "%s: Split completion read data parity error in %s\n",
  665. "%s: Split completion address attribute parity error in %s\n",
  666. "%s: Received a Target Abort in %s\n",
  667. "%s: Received a Master Abort in %s\n",
  668. "%s: Signal System Error Detected in %s\n",
  669. "%s: Address or Write Phase Parity Error Detected in %s.\n"
  670. };
  671. static void
  672. ahd_pci_intr(struct ahd_softc *ahd)
  673. {
  674. uint8_t pci_status[8];
  675. ahd_mode_state saved_modes;
  676. u_int pci_status1;
  677. u_int intstat;
  678. u_int i;
  679. u_int reg;
  680. intstat = ahd_inb(ahd, INTSTAT);
  681. if ((intstat & SPLTINT) != 0)
  682. ahd_pci_split_intr(ahd, intstat);
  683. if ((intstat & PCIINT) == 0)
  684. return;
  685. printf("%s: PCI error Interrupt\n", ahd_name(ahd));
  686. saved_modes = ahd_save_modes(ahd);
  687. ahd_dump_card_state(ahd);
  688. ahd_set_modes(ahd, AHD_MODE_CFG, AHD_MODE_CFG);
  689. for (i = 0, reg = DF0PCISTAT; i < 8; i++, reg++) {
  690. if (i == 5)
  691. continue;
  692. pci_status[i] = ahd_inb(ahd, reg);
  693. /* Clear latched errors. So our interrupt deasserts. */
  694. ahd_outb(ahd, reg, pci_status[i]);
  695. }
  696. for (i = 0; i < 8; i++) {
  697. u_int bit;
  698. if (i == 5)
  699. continue;
  700. for (bit = 0; bit < 8; bit++) {
  701. if ((pci_status[i] & (0x1 << bit)) != 0) {
  702. static const char *s;
  703. s = pci_status_strings[bit];
  704. if (i == 7/*TARG*/ && bit == 3)
  705. s = "%s: Signaled Target Abort\n";
  706. printf(s, ahd_name(ahd), pci_status_source[i]);
  707. }
  708. }
  709. }
  710. pci_status1 = ahd_pci_read_config(ahd->dev_softc,
  711. PCIR_STATUS + 1, /*bytes*/1);
  712. ahd_pci_write_config(ahd->dev_softc, PCIR_STATUS + 1,
  713. pci_status1, /*bytes*/1);
  714. ahd_restore_modes(ahd, saved_modes);
  715. ahd_outb(ahd, CLRINT, CLRPCIINT);
  716. ahd_unpause(ahd);
  717. }
  718. static void
  719. ahd_pci_split_intr(struct ahd_softc *ahd, u_int intstat)
  720. {
  721. uint8_t split_status[4];
  722. uint8_t split_status1[4];
  723. uint8_t sg_split_status[2];
  724. uint8_t sg_split_status1[2];
  725. ahd_mode_state saved_modes;
  726. u_int i;
  727. uint16_t pcix_status;
  728. /*
  729. * Check for splits in all modes. Modes 0 and 1
  730. * additionally have SG engine splits to look at.
  731. */
  732. pcix_status = ahd_pci_read_config(ahd->dev_softc, PCIXR_STATUS,
  733. /*bytes*/2);
  734. printf("%s: PCI Split Interrupt - PCI-X status = 0x%x\n",
  735. ahd_name(ahd), pcix_status);
  736. saved_modes = ahd_save_modes(ahd);
  737. for (i = 0; i < 4; i++) {
  738. ahd_set_modes(ahd, i, i);
  739. split_status[i] = ahd_inb(ahd, DCHSPLTSTAT0);
  740. split_status1[i] = ahd_inb(ahd, DCHSPLTSTAT1);
  741. /* Clear latched errors. So our interrupt deasserts. */
  742. ahd_outb(ahd, DCHSPLTSTAT0, split_status[i]);
  743. ahd_outb(ahd, DCHSPLTSTAT1, split_status1[i]);
  744. if (i > 1)
  745. continue;
  746. sg_split_status[i] = ahd_inb(ahd, SGSPLTSTAT0);
  747. sg_split_status1[i] = ahd_inb(ahd, SGSPLTSTAT1);
  748. /* Clear latched errors. So our interrupt deasserts. */
  749. ahd_outb(ahd, SGSPLTSTAT0, sg_split_status[i]);
  750. ahd_outb(ahd, SGSPLTSTAT1, sg_split_status1[i]);
  751. }
  752. for (i = 0; i < 4; i++) {
  753. u_int bit;
  754. for (bit = 0; bit < 8; bit++) {
  755. if ((split_status[i] & (0x1 << bit)) != 0) {
  756. static const char *s;
  757. s = split_status_strings[bit];
  758. printf(s, ahd_name(ahd),
  759. split_status_source[i]);
  760. }
  761. if (i > 1)
  762. continue;
  763. if ((sg_split_status[i] & (0x1 << bit)) != 0) {
  764. static const char *s;
  765. s = split_status_strings[bit];
  766. printf(s, ahd_name(ahd), "SG");
  767. }
  768. }
  769. }
  770. /*
  771. * Clear PCI-X status bits.
  772. */
  773. ahd_pci_write_config(ahd->dev_softc, PCIXR_STATUS,
  774. pcix_status, /*bytes*/2);
  775. ahd_outb(ahd, CLRINT, CLRSPLTINT);
  776. ahd_restore_modes(ahd, saved_modes);
  777. }
  778. static int
  779. ahd_aic7901_setup(struct ahd_softc *ahd)
  780. {
  781. ahd->chip = AHD_AIC7901;
  782. ahd->features = AHD_AIC7901_FE;
  783. return (ahd_aic790X_setup(ahd));
  784. }
  785. static int
  786. ahd_aic7901A_setup(struct ahd_softc *ahd)
  787. {
  788. ahd->chip = AHD_AIC7901A;
  789. ahd->features = AHD_AIC7901A_FE;
  790. return (ahd_aic790X_setup(ahd));
  791. }
  792. static int
  793. ahd_aic7902_setup(struct ahd_softc *ahd)
  794. {
  795. ahd->chip = AHD_AIC7902;
  796. ahd->features = AHD_AIC7902_FE;
  797. return (ahd_aic790X_setup(ahd));
  798. }
  799. static int
  800. ahd_aic790X_setup(struct ahd_softc *ahd)
  801. {
  802. ahd_dev_softc_t pci;
  803. u_int rev;
  804. pci = ahd->dev_softc;
  805. rev = ahd_pci_read_config(pci, PCIR_REVID, /*bytes*/1);
  806. if (rev < ID_AIC7902_PCI_REV_A4) {
  807. printf("%s: Unable to attach to unsupported chip revision %d\n",
  808. ahd_name(ahd), rev);
  809. ahd_pci_write_config(pci, PCIR_COMMAND, 0, /*bytes*/2);
  810. return (ENXIO);
  811. }
  812. ahd->channel = ahd_get_pci_function(pci) + 'A';
  813. if (rev < ID_AIC7902_PCI_REV_B0) {
  814. /*
  815. * Enable A series workarounds.
  816. */
  817. ahd->bugs |= AHD_SENT_SCB_UPDATE_BUG|AHD_ABORT_LQI_BUG
  818. | AHD_PKT_BITBUCKET_BUG|AHD_LONG_SETIMO_BUG
  819. | AHD_NLQICRC_DELAYED_BUG|AHD_SCSIRST_BUG
  820. | AHD_LQO_ATNO_BUG|AHD_AUTOFLUSH_BUG
  821. | AHD_CLRLQO_AUTOCLR_BUG|AHD_PCIX_MMAPIO_BUG
  822. | AHD_PCIX_CHIPRST_BUG|AHD_PCIX_SCBRAM_RD_BUG
  823. | AHD_PKTIZED_STATUS_BUG|AHD_PKT_LUN_BUG
  824. | AHD_MDFF_WSCBPTR_BUG|AHD_REG_SLOW_SETTLE_BUG
  825. | AHD_SET_MODE_BUG|AHD_BUSFREEREV_BUG
  826. | AHD_NONPACKFIFO_BUG|AHD_PACED_NEGTABLE_BUG
  827. | AHD_FAINT_LED_BUG;
  828. /*
  829. * IO Cell paramter setup.
  830. */
  831. AHD_SET_PRECOMP(ahd, AHD_PRECOMP_CUTBACK_29);
  832. if ((ahd->flags & AHD_HP_BOARD) == 0)
  833. AHD_SET_SLEWRATE(ahd, AHD_SLEWRATE_DEF_REVA);
  834. } else {
  835. /* This is revision B and newer. */
  836. extern uint32_t aic79xx_slowcrc;
  837. u_int devconfig1;
  838. ahd->features |= AHD_RTI|AHD_NEW_IOCELL_OPTS
  839. | AHD_NEW_DFCNTRL_OPTS|AHD_FAST_CDB_DELIVERY
  840. | AHD_BUSFREEREV_BUG;
  841. ahd->bugs |= AHD_LQOOVERRUN_BUG|AHD_EARLY_REQ_BUG;
  842. /* If the user requested the the SLOWCRC bit to be set. */
  843. if (aic79xx_slowcrc)
  844. ahd->features |= AHD_AIC79XXB_SLOWCRC;
  845. /*
  846. * Some issues have been resolved in the 7901B.
  847. */
  848. if ((ahd->features & AHD_MULTI_FUNC) != 0)
  849. ahd->bugs |= AHD_INTCOLLISION_BUG|AHD_ABORT_LQI_BUG;
  850. /*
  851. * IO Cell paramter setup.
  852. */
  853. AHD_SET_PRECOMP(ahd, AHD_PRECOMP_CUTBACK_29);
  854. AHD_SET_SLEWRATE(ahd, AHD_SLEWRATE_DEF_REVB);
  855. AHD_SET_AMPLITUDE(ahd, AHD_AMPLITUDE_DEF);
  856. /*
  857. * Set the PREQDIS bit for H2B which disables some workaround
  858. * that doesn't work on regular PCI busses.
  859. * XXX - Find out exactly what this does from the hardware
  860. * folks!
  861. */
  862. devconfig1 = ahd_pci_read_config(pci, DEVCONFIG1, /*bytes*/1);
  863. ahd_pci_write_config(pci, DEVCONFIG1,
  864. devconfig1|PREQDIS, /*bytes*/1);
  865. devconfig1 = ahd_pci_read_config(pci, DEVCONFIG1, /*bytes*/1);
  866. }
  867. return (0);
  868. }