cpci-irq.c 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151
  1. /*
  2. * Copyright 2002 Momentum Computer
  3. * Author: mdharm@momenco.com
  4. *
  5. * arch/mips/momentum/ocelot_c/cpci-irq.c
  6. * Interrupt routines for cpci. Interrupt numbers are assigned from
  7. * CPCI_IRQ_BASE to CPCI_IRQ_BASE+8 (8 interrupt sources).
  8. *
  9. * Note that the high-level software will need to be careful about using
  10. * these interrupts. If this board is asserting a cPCI interrupt, it will
  11. * also see the asserted interrupt. Care must be taken to avoid an
  12. * interrupt flood.
  13. *
  14. * This program is free software; you can redistribute it and/or modify it
  15. * under the terms of the GNU General Public License as published by the
  16. * Free Software Foundation; either version 2 of the License, or (at your
  17. * option) any later version.
  18. */
  19. #include <linux/module.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/irq.h>
  22. #include <linux/kernel.h>
  23. #include <linux/sched.h>
  24. #include <linux/kernel_stat.h>
  25. #include <asm/io.h>
  26. #include "ocelot_c_fpga.h"
  27. #define CPCI_IRQ_BASE 8
  28. static inline int ls1bit8(unsigned int x)
  29. {
  30. int b = 7, s;
  31. s = 4; if (((unsigned char)(x << 4)) == 0) s = 0; b -= s; x <<= s;
  32. s = 2; if (((unsigned char)(x << 2)) == 0) s = 0; b -= s; x <<= s;
  33. s = 1; if (((unsigned char)(x << 1)) == 0) s = 0; b -= s;
  34. return b;
  35. }
  36. /* mask off an interrupt -- 0 is enable, 1 is disable */
  37. static inline void mask_cpci_irq(unsigned int irq)
  38. {
  39. uint32_t value;
  40. value = OCELOT_FPGA_READ(INTMASK);
  41. value |= 1 << (irq - CPCI_IRQ_BASE);
  42. OCELOT_FPGA_WRITE(value, INTMASK);
  43. /* read the value back to assure that it's really been written */
  44. value = OCELOT_FPGA_READ(INTMASK);
  45. }
  46. /* unmask an interrupt -- 0 is enable, 1 is disable */
  47. static inline void unmask_cpci_irq(unsigned int irq)
  48. {
  49. uint32_t value;
  50. value = OCELOT_FPGA_READ(INTMASK);
  51. value &= ~(1 << (irq - CPCI_IRQ_BASE));
  52. OCELOT_FPGA_WRITE(value, INTMASK);
  53. /* read the value back to assure that it's really been written */
  54. value = OCELOT_FPGA_READ(INTMASK);
  55. }
  56. /*
  57. * Enables the IRQ in the FPGA
  58. */
  59. static void enable_cpci_irq(unsigned int irq)
  60. {
  61. unmask_cpci_irq(irq);
  62. }
  63. /*
  64. * Initialize the IRQ in the FPGA
  65. */
  66. static unsigned int startup_cpci_irq(unsigned int irq)
  67. {
  68. unmask_cpci_irq(irq);
  69. return 0;
  70. }
  71. /*
  72. * Disables the IRQ in the FPGA
  73. */
  74. static void disable_cpci_irq(unsigned int irq)
  75. {
  76. mask_cpci_irq(irq);
  77. }
  78. /*
  79. * Masks and ACKs an IRQ
  80. */
  81. static void mask_and_ack_cpci_irq(unsigned int irq)
  82. {
  83. mask_cpci_irq(irq);
  84. }
  85. /*
  86. * End IRQ processing
  87. */
  88. static void end_cpci_irq(unsigned int irq)
  89. {
  90. if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
  91. unmask_cpci_irq(irq);
  92. }
  93. /*
  94. * Interrupt handler for interrupts coming from the FPGA chip.
  95. * It could be built in ethernet ports etc...
  96. */
  97. void ll_cpci_irq(void)
  98. {
  99. unsigned int irq_src, irq_mask;
  100. /* read the interrupt status registers */
  101. irq_src = OCELOT_FPGA_READ(INTSTAT);
  102. irq_mask = OCELOT_FPGA_READ(INTMASK);
  103. /* mask for just the interrupts we want */
  104. irq_src &= ~irq_mask;
  105. do_IRQ(ls1bit8(irq_src) + CPCI_IRQ_BASE);
  106. }
  107. #define shutdown_cpci_irq disable_cpci_irq
  108. struct irq_chip cpci_irq_type = {
  109. .typename = "CPCI/FPGA",
  110. .startup = startup_cpci_irq,
  111. .shutdown = shutdown_cpci_irq,
  112. .enable = enable_cpci_irq,
  113. .disable = disable_cpci_irq,
  114. .ack = mask_and_ack_cpci_irq,
  115. .end = end_cpci_irq,
  116. };
  117. void cpci_irq_init(void)
  118. {
  119. int i;
  120. /* Reset irq handlers pointers to NULL */
  121. for (i = CPCI_IRQ_BASE; i < (CPCI_IRQ_BASE + 8); i++) {
  122. irq_desc[i].status = IRQ_DISABLED;
  123. irq_desc[i].action = 0;
  124. irq_desc[i].depth = 2;
  125. irq_desc[i].chip = &cpci_irq_type;
  126. }
  127. }