time.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466
  1. /*
  2. *
  3. * Copyright (C) 2001 MontaVista Software, ppopov@mvista.com
  4. * Copied and modified Carsten Langgaard's time.c
  5. *
  6. * Carsten Langgaard, carstenl@mips.com
  7. * Copyright (C) 1999,2000 MIPS Technologies, Inc. All rights reserved.
  8. *
  9. * ########################################################################
  10. *
  11. * This program is free software; you can distribute it and/or modify it
  12. * under the terms of the GNU General Public License (Version 2) as
  13. * published by the Free Software Foundation.
  14. *
  15. * This program is distributed in the hope it will be useful, but WITHOUT
  16. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  17. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  18. * for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along
  21. * with this program; if not, write to the Free Software Foundation, Inc.,
  22. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  23. *
  24. * ########################################################################
  25. *
  26. * Setting up the clock on the MIPS boards.
  27. *
  28. * Update. Always configure the kernel with CONFIG_NEW_TIME_C. This
  29. * will use the user interface gettimeofday() functions from the
  30. * arch/mips/kernel/time.c, and we provide the clock interrupt processing
  31. * and the timer offset compute functions. If CONFIG_PM is selected,
  32. * we also ensure the 32KHz timer is available. -- Dan
  33. */
  34. #include <linux/types.h>
  35. #include <linux/init.h>
  36. #include <linux/kernel_stat.h>
  37. #include <linux/sched.h>
  38. #include <linux/spinlock.h>
  39. #include <linux/hardirq.h>
  40. #include <asm/compiler.h>
  41. #include <asm/mipsregs.h>
  42. #include <asm/time.h>
  43. #include <asm/div64.h>
  44. #include <asm/mach-au1x00/au1000.h>
  45. #include <linux/mc146818rtc.h>
  46. #include <linux/timex.h>
  47. static unsigned long r4k_offset; /* Amount to increment compare reg each time */
  48. static unsigned long r4k_cur; /* What counter should be at next timer irq */
  49. int no_au1xxx_32khz;
  50. extern int allow_au1k_wait; /* default off for CP0 Counter */
  51. /* Cycle counter value at the previous timer interrupt.. */
  52. static unsigned int timerhi = 0, timerlo = 0;
  53. #ifdef CONFIG_PM
  54. #if HZ < 100 || HZ > 1000
  55. #error "unsupported HZ value! Must be in [100,1000]"
  56. #endif
  57. #define MATCH20_INC (328*100/HZ) /* magic number 328 is for HZ=100... */
  58. extern void startup_match20_interrupt(irq_handler_t handler);
  59. static unsigned long last_pc0, last_match20;
  60. #endif
  61. static DEFINE_SPINLOCK(time_lock);
  62. static inline void ack_r4ktimer(unsigned long newval)
  63. {
  64. write_c0_compare(newval);
  65. }
  66. /*
  67. * There are a lot of conceptually broken versions of the MIPS timer interrupt
  68. * handler floating around. This one is rather different, but the algorithm
  69. * is provably more robust.
  70. */
  71. unsigned long wtimer;
  72. void mips_timer_interrupt(void)
  73. {
  74. int irq = 63;
  75. unsigned long count;
  76. irq_enter();
  77. kstat_this_cpu.irqs[irq]++;
  78. if (r4k_offset == 0)
  79. goto null;
  80. do {
  81. count = read_c0_count();
  82. timerhi += (count < timerlo); /* Wrap around */
  83. timerlo = count;
  84. kstat_this_cpu.irqs[irq]++;
  85. do_timer(1);
  86. #ifndef CONFIG_SMP
  87. update_process_times(user_mode(get_irq_regs()));
  88. #endif
  89. r4k_cur += r4k_offset;
  90. ack_r4ktimer(r4k_cur);
  91. } while (((unsigned long)read_c0_count()
  92. - r4k_cur) < 0x7fffffff);
  93. irq_exit();
  94. return;
  95. null:
  96. ack_r4ktimer(0);
  97. irq_exit();
  98. }
  99. #ifdef CONFIG_PM
  100. irqreturn_t counter0_irq(int irq, void *dev_id)
  101. {
  102. unsigned long pc0;
  103. int time_elapsed;
  104. static int jiffie_drift = 0;
  105. if (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_M20) {
  106. /* should never happen! */
  107. printk(KERN_WARNING "counter 0 w status error\n");
  108. return IRQ_NONE;
  109. }
  110. pc0 = au_readl(SYS_TOYREAD);
  111. if (pc0 < last_match20) {
  112. /* counter overflowed */
  113. time_elapsed = (0xffffffff - last_match20) + pc0;
  114. }
  115. else {
  116. time_elapsed = pc0 - last_match20;
  117. }
  118. while (time_elapsed > 0) {
  119. do_timer(1);
  120. #ifndef CONFIG_SMP
  121. update_process_times(user_mode(get_irq_regs()));
  122. #endif
  123. time_elapsed -= MATCH20_INC;
  124. last_match20 += MATCH20_INC;
  125. jiffie_drift++;
  126. }
  127. last_pc0 = pc0;
  128. au_writel(last_match20 + MATCH20_INC, SYS_TOYMATCH2);
  129. au_sync();
  130. /* our counter ticks at 10.009765625 ms/tick, we we're running
  131. * almost 10uS too slow per tick.
  132. */
  133. if (jiffie_drift >= 999) {
  134. jiffie_drift -= 999;
  135. do_timer(1); /* increment jiffies by one */
  136. #ifndef CONFIG_SMP
  137. update_process_times(user_mode(get_irq_regs()));
  138. #endif
  139. }
  140. return IRQ_HANDLED;
  141. }
  142. /* When we wakeup from sleep, we have to "catch up" on all of the
  143. * timer ticks we have missed.
  144. */
  145. void
  146. wakeup_counter0_adjust(void)
  147. {
  148. unsigned long pc0;
  149. int time_elapsed;
  150. pc0 = au_readl(SYS_TOYREAD);
  151. if (pc0 < last_match20) {
  152. /* counter overflowed */
  153. time_elapsed = (0xffffffff - last_match20) + pc0;
  154. }
  155. else {
  156. time_elapsed = pc0 - last_match20;
  157. }
  158. while (time_elapsed > 0) {
  159. time_elapsed -= MATCH20_INC;
  160. last_match20 += MATCH20_INC;
  161. }
  162. last_pc0 = pc0;
  163. au_writel(last_match20 + MATCH20_INC, SYS_TOYMATCH2);
  164. au_sync();
  165. }
  166. /* This is just for debugging to set the timer for a sleep delay.
  167. */
  168. void
  169. wakeup_counter0_set(int ticks)
  170. {
  171. unsigned long pc0;
  172. pc0 = au_readl(SYS_TOYREAD);
  173. last_pc0 = pc0;
  174. au_writel(last_match20 + (MATCH20_INC * ticks), SYS_TOYMATCH2);
  175. au_sync();
  176. }
  177. #endif
  178. /* I haven't found anyone that doesn't use a 12 MHz source clock,
  179. * but just in case.....
  180. */
  181. #ifdef CONFIG_AU1000_SRC_CLK
  182. #define AU1000_SRC_CLK CONFIG_AU1000_SRC_CLK
  183. #else
  184. #define AU1000_SRC_CLK 12000000
  185. #endif
  186. /*
  187. * We read the real processor speed from the PLL. This is important
  188. * because it is more accurate than computing it from the 32KHz
  189. * counter, if it exists. If we don't have an accurate processor
  190. * speed, all of the peripherals that derive their clocks based on
  191. * this advertised speed will introduce error and sometimes not work
  192. * properly. This function is futher convoluted to still allow configurations
  193. * to do that in case they have really, really old silicon with a
  194. * write-only PLL register, that we need the 32KHz when power management
  195. * "wait" is enabled, and we need to detect if the 32KHz isn't present
  196. * but requested......got it? :-) -- Dan
  197. */
  198. unsigned long cal_r4koff(void)
  199. {
  200. unsigned long count;
  201. unsigned long cpu_speed;
  202. unsigned long flags;
  203. unsigned long counter;
  204. spin_lock_irqsave(&time_lock, flags);
  205. /* Power management cares if we don't have a 32KHz counter.
  206. */
  207. no_au1xxx_32khz = 0;
  208. counter = au_readl(SYS_COUNTER_CNTRL);
  209. if (counter & SYS_CNTRL_E0) {
  210. int trim_divide = 16;
  211. au_writel(counter | SYS_CNTRL_EN1, SYS_COUNTER_CNTRL);
  212. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_T1S);
  213. /* RTC now ticks at 32.768/16 kHz */
  214. au_writel(trim_divide-1, SYS_RTCTRIM);
  215. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_T1S);
  216. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_C1S);
  217. au_writel (0, SYS_TOYWRITE);
  218. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_C1S);
  219. #if defined(CONFIG_AU1000_USE32K)
  220. {
  221. unsigned long start, end;
  222. start = au_readl(SYS_RTCREAD);
  223. start += 2;
  224. /* wait for the beginning of a new tick
  225. */
  226. while (au_readl(SYS_RTCREAD) < start);
  227. /* Start r4k counter.
  228. */
  229. write_c0_count(0);
  230. /* Wait 0.5 seconds.
  231. */
  232. end = start + (32768 / trim_divide)/2;
  233. while (end > au_readl(SYS_RTCREAD));
  234. count = read_c0_count();
  235. cpu_speed = count * 2;
  236. }
  237. #else
  238. cpu_speed = (au_readl(SYS_CPUPLL) & 0x0000003f) *
  239. AU1000_SRC_CLK;
  240. count = cpu_speed / 2;
  241. #endif
  242. }
  243. else {
  244. /* The 32KHz oscillator isn't running, so assume there
  245. * isn't one and grab the processor speed from the PLL.
  246. * NOTE: some old silicon doesn't allow reading the PLL.
  247. */
  248. cpu_speed = (au_readl(SYS_CPUPLL) & 0x0000003f) * AU1000_SRC_CLK;
  249. count = cpu_speed / 2;
  250. no_au1xxx_32khz = 1;
  251. }
  252. mips_hpt_frequency = count;
  253. // Equation: Baudrate = CPU / (SD * 2 * CLKDIV * 16)
  254. set_au1x00_uart_baud_base(cpu_speed / (2 * ((int)(au_readl(SYS_POWERCTRL)&0x03) + 2) * 16));
  255. spin_unlock_irqrestore(&time_lock, flags);
  256. return (cpu_speed / HZ);
  257. }
  258. /* This is for machines which generate the exact clock. */
  259. #define USECS_PER_JIFFY (1000000/HZ)
  260. #define USECS_PER_JIFFY_FRAC (0x100000000LL*1000000/HZ&0xffffffff)
  261. static unsigned long
  262. div64_32(unsigned long v1, unsigned long v2, unsigned long v3)
  263. {
  264. unsigned long r0;
  265. do_div64_32(r0, v1, v2, v3);
  266. return r0;
  267. }
  268. static unsigned long do_fast_cp0_gettimeoffset(void)
  269. {
  270. u32 count;
  271. unsigned long res, tmp;
  272. unsigned long r0;
  273. /* Last jiffy when do_fast_gettimeoffset() was called. */
  274. static unsigned long last_jiffies=0;
  275. unsigned long quotient;
  276. /*
  277. * Cached "1/(clocks per usec)*2^32" value.
  278. * It has to be recalculated once each jiffy.
  279. */
  280. static unsigned long cached_quotient=0;
  281. tmp = jiffies;
  282. quotient = cached_quotient;
  283. if (tmp && last_jiffies != tmp) {
  284. last_jiffies = tmp;
  285. if (last_jiffies != 0) {
  286. r0 = div64_32(timerhi, timerlo, tmp);
  287. quotient = div64_32(USECS_PER_JIFFY, USECS_PER_JIFFY_FRAC, r0);
  288. cached_quotient = quotient;
  289. }
  290. }
  291. /* Get last timer tick in absolute kernel time */
  292. count = read_c0_count();
  293. /* .. relative to previous jiffy (32 bits is enough) */
  294. count -= timerlo;
  295. __asm__("multu\t%1,%2\n\t"
  296. "mfhi\t%0"
  297. : "=r" (res)
  298. : "r" (count), "r" (quotient)
  299. : "hi", "lo", GCC_REG_ACCUM);
  300. /*
  301. * Due to possible jiffies inconsistencies, we need to check
  302. * the result so that we'll get a timer that is monotonic.
  303. */
  304. if (res >= USECS_PER_JIFFY)
  305. res = USECS_PER_JIFFY-1;
  306. return res;
  307. }
  308. #ifdef CONFIG_PM
  309. static unsigned long do_fast_pm_gettimeoffset(void)
  310. {
  311. unsigned long pc0;
  312. unsigned long offset;
  313. pc0 = au_readl(SYS_TOYREAD);
  314. au_sync();
  315. offset = pc0 - last_pc0;
  316. if (offset > 2*MATCH20_INC) {
  317. printk("huge offset %x, last_pc0 %x last_match20 %x pc0 %x\n",
  318. (unsigned)offset, (unsigned)last_pc0,
  319. (unsigned)last_match20, (unsigned)pc0);
  320. }
  321. offset = (unsigned long)((offset * 305) / 10);
  322. return offset;
  323. }
  324. #endif
  325. void __init plat_timer_setup(struct irqaction *irq)
  326. {
  327. unsigned int est_freq;
  328. printk("calculating r4koff... ");
  329. r4k_offset = cal_r4koff();
  330. printk("%08lx(%d)\n", r4k_offset, (int) r4k_offset);
  331. //est_freq = 2*r4k_offset*HZ;
  332. est_freq = r4k_offset*HZ;
  333. est_freq += 5000; /* round */
  334. est_freq -= est_freq%10000;
  335. printk("CPU frequency %d.%02d MHz\n", est_freq/1000000,
  336. (est_freq%1000000)*100/1000000);
  337. set_au1x00_speed(est_freq);
  338. set_au1x00_lcd_clock(); // program the LCD clock
  339. r4k_cur = (read_c0_count() + r4k_offset);
  340. write_c0_compare(r4k_cur);
  341. #ifdef CONFIG_PM
  342. /*
  343. * setup counter 0, since it keeps ticking after a
  344. * 'wait' instruction has been executed. The CP0 timer and
  345. * counter 1 do NOT continue running after 'wait'
  346. *
  347. * It's too early to call request_irq() here, so we handle
  348. * counter 0 interrupt as a special irq and it doesn't show
  349. * up under /proc/interrupts.
  350. *
  351. * Check to ensure we really have a 32KHz oscillator before
  352. * we do this.
  353. */
  354. if (no_au1xxx_32khz) {
  355. unsigned int c0_status;
  356. printk("WARNING: no 32KHz clock found.\n");
  357. do_gettimeoffset = do_fast_cp0_gettimeoffset;
  358. /* Ensure we get CPO_COUNTER interrupts.
  359. */
  360. c0_status = read_c0_status();
  361. c0_status |= IE_IRQ5;
  362. write_c0_status(c0_status);
  363. }
  364. else {
  365. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_C0S);
  366. au_writel(0, SYS_TOYWRITE);
  367. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_C0S);
  368. au_writel(au_readl(SYS_WAKEMSK) | (1<<8), SYS_WAKEMSK);
  369. au_writel(~0, SYS_WAKESRC);
  370. au_sync();
  371. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_M20);
  372. /* setup match20 to interrupt once every HZ */
  373. last_pc0 = last_match20 = au_readl(SYS_TOYREAD);
  374. au_writel(last_match20 + MATCH20_INC, SYS_TOYMATCH2);
  375. au_sync();
  376. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_M20);
  377. startup_match20_interrupt(counter0_irq);
  378. do_gettimeoffset = do_fast_pm_gettimeoffset;
  379. /* We can use the real 'wait' instruction.
  380. */
  381. allow_au1k_wait = 1;
  382. }
  383. #else
  384. /* We have to do this here instead of in timer_init because
  385. * the generic code in arch/mips/kernel/time.c will write
  386. * over our function pointer.
  387. */
  388. do_gettimeoffset = do_fast_cp0_gettimeoffset;
  389. #endif
  390. }
  391. void __init au1xxx_time_init(void)
  392. {
  393. }