vxge-config.c 130 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054
  1. /******************************************************************************
  2. * This software may be used and distributed according to the terms of
  3. * the GNU General Public License (GPL), incorporated herein by reference.
  4. * Drivers based on or derived from this code fall under the GPL and must
  5. * retain the authorship, copyright and license notice. This file is not
  6. * a complete program and may only be used when the entire operating
  7. * system is licensed under the GPL.
  8. * See the file COPYING in this distribution for more information.
  9. *
  10. * vxge-config.c: Driver for Neterion Inc's X3100 Series 10GbE PCIe I/O
  11. * Virtualized Server Adapter.
  12. * Copyright(c) 2002-2009 Neterion Inc.
  13. ******************************************************************************/
  14. #include <linux/vmalloc.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/pci.h>
  17. #include <linux/pci_hotplug.h>
  18. #include "vxge-traffic.h"
  19. #include "vxge-config.h"
  20. /*
  21. * __vxge_hw_channel_allocate - Allocate memory for channel
  22. * This function allocates required memory for the channel and various arrays
  23. * in the channel
  24. */
  25. struct __vxge_hw_channel*
  26. __vxge_hw_channel_allocate(struct __vxge_hw_vpath_handle *vph,
  27. enum __vxge_hw_channel_type type,
  28. u32 length, u32 per_dtr_space, void *userdata)
  29. {
  30. struct __vxge_hw_channel *channel;
  31. struct __vxge_hw_device *hldev;
  32. int size = 0;
  33. u32 vp_id;
  34. hldev = vph->vpath->hldev;
  35. vp_id = vph->vpath->vp_id;
  36. switch (type) {
  37. case VXGE_HW_CHANNEL_TYPE_FIFO:
  38. size = sizeof(struct __vxge_hw_fifo);
  39. break;
  40. case VXGE_HW_CHANNEL_TYPE_RING:
  41. size = sizeof(struct __vxge_hw_ring);
  42. break;
  43. default:
  44. break;
  45. }
  46. channel = kzalloc(size, GFP_KERNEL);
  47. if (channel == NULL)
  48. goto exit0;
  49. INIT_LIST_HEAD(&channel->item);
  50. channel->common_reg = hldev->common_reg;
  51. channel->first_vp_id = hldev->first_vp_id;
  52. channel->type = type;
  53. channel->devh = hldev;
  54. channel->vph = vph;
  55. channel->userdata = userdata;
  56. channel->per_dtr_space = per_dtr_space;
  57. channel->length = length;
  58. channel->vp_id = vp_id;
  59. channel->work_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  60. if (channel->work_arr == NULL)
  61. goto exit1;
  62. channel->free_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  63. if (channel->free_arr == NULL)
  64. goto exit1;
  65. channel->free_ptr = length;
  66. channel->reserve_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  67. if (channel->reserve_arr == NULL)
  68. goto exit1;
  69. channel->reserve_ptr = length;
  70. channel->reserve_top = 0;
  71. channel->orig_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  72. if (channel->orig_arr == NULL)
  73. goto exit1;
  74. return channel;
  75. exit1:
  76. __vxge_hw_channel_free(channel);
  77. exit0:
  78. return NULL;
  79. }
  80. /*
  81. * __vxge_hw_channel_free - Free memory allocated for channel
  82. * This function deallocates memory from the channel and various arrays
  83. * in the channel
  84. */
  85. void __vxge_hw_channel_free(struct __vxge_hw_channel *channel)
  86. {
  87. kfree(channel->work_arr);
  88. kfree(channel->free_arr);
  89. kfree(channel->reserve_arr);
  90. kfree(channel->orig_arr);
  91. kfree(channel);
  92. }
  93. /*
  94. * __vxge_hw_channel_initialize - Initialize a channel
  95. * This function initializes a channel by properly setting the
  96. * various references
  97. */
  98. enum vxge_hw_status
  99. __vxge_hw_channel_initialize(struct __vxge_hw_channel *channel)
  100. {
  101. u32 i;
  102. struct __vxge_hw_virtualpath *vpath;
  103. vpath = channel->vph->vpath;
  104. if ((channel->reserve_arr != NULL) && (channel->orig_arr != NULL)) {
  105. for (i = 0; i < channel->length; i++)
  106. channel->orig_arr[i] = channel->reserve_arr[i];
  107. }
  108. switch (channel->type) {
  109. case VXGE_HW_CHANNEL_TYPE_FIFO:
  110. vpath->fifoh = (struct __vxge_hw_fifo *)channel;
  111. channel->stats = &((struct __vxge_hw_fifo *)
  112. channel)->stats->common_stats;
  113. break;
  114. case VXGE_HW_CHANNEL_TYPE_RING:
  115. vpath->ringh = (struct __vxge_hw_ring *)channel;
  116. channel->stats = &((struct __vxge_hw_ring *)
  117. channel)->stats->common_stats;
  118. break;
  119. default:
  120. break;
  121. }
  122. return VXGE_HW_OK;
  123. }
  124. /*
  125. * __vxge_hw_channel_reset - Resets a channel
  126. * This function resets a channel by properly setting the various references
  127. */
  128. enum vxge_hw_status
  129. __vxge_hw_channel_reset(struct __vxge_hw_channel *channel)
  130. {
  131. u32 i;
  132. for (i = 0; i < channel->length; i++) {
  133. if (channel->reserve_arr != NULL)
  134. channel->reserve_arr[i] = channel->orig_arr[i];
  135. if (channel->free_arr != NULL)
  136. channel->free_arr[i] = NULL;
  137. if (channel->work_arr != NULL)
  138. channel->work_arr[i] = NULL;
  139. }
  140. channel->free_ptr = channel->length;
  141. channel->reserve_ptr = channel->length;
  142. channel->reserve_top = 0;
  143. channel->post_index = 0;
  144. channel->compl_index = 0;
  145. return VXGE_HW_OK;
  146. }
  147. /*
  148. * __vxge_hw_device_pci_e_init
  149. * Initialize certain PCI/PCI-X configuration registers
  150. * with recommended values. Save config space for future hw resets.
  151. */
  152. void
  153. __vxge_hw_device_pci_e_init(struct __vxge_hw_device *hldev)
  154. {
  155. u16 cmd = 0;
  156. /* Set the PErr Repconse bit and SERR in PCI command register. */
  157. pci_read_config_word(hldev->pdev, PCI_COMMAND, &cmd);
  158. cmd |= 0x140;
  159. pci_write_config_word(hldev->pdev, PCI_COMMAND, cmd);
  160. pci_save_state(hldev->pdev);
  161. return;
  162. }
  163. /*
  164. * __vxge_hw_device_register_poll
  165. * Will poll certain register for specified amount of time.
  166. * Will poll until masked bit is not cleared.
  167. */
  168. enum vxge_hw_status
  169. __vxge_hw_device_register_poll(void __iomem *reg, u64 mask, u32 max_millis)
  170. {
  171. u64 val64;
  172. u32 i = 0;
  173. enum vxge_hw_status ret = VXGE_HW_FAIL;
  174. udelay(10);
  175. do {
  176. val64 = readq(reg);
  177. if (!(val64 & mask))
  178. return VXGE_HW_OK;
  179. udelay(100);
  180. } while (++i <= 9);
  181. i = 0;
  182. do {
  183. val64 = readq(reg);
  184. if (!(val64 & mask))
  185. return VXGE_HW_OK;
  186. mdelay(1);
  187. } while (++i <= max_millis);
  188. return ret;
  189. }
  190. /* __vxge_hw_device_vpath_reset_in_prog_check - Check if vpath reset
  191. * in progress
  192. * This routine checks the vpath reset in progress register is turned zero
  193. */
  194. enum vxge_hw_status
  195. __vxge_hw_device_vpath_reset_in_prog_check(u64 __iomem *vpath_rst_in_prog)
  196. {
  197. enum vxge_hw_status status;
  198. status = __vxge_hw_device_register_poll(vpath_rst_in_prog,
  199. VXGE_HW_VPATH_RST_IN_PROG_VPATH_RST_IN_PROG(0x1ffff),
  200. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  201. return status;
  202. }
  203. /*
  204. * __vxge_hw_device_toc_get
  205. * This routine sets the swapper and reads the toc pointer and returns the
  206. * memory mapped address of the toc
  207. */
  208. struct vxge_hw_toc_reg __iomem *
  209. __vxge_hw_device_toc_get(void __iomem *bar0)
  210. {
  211. u64 val64;
  212. struct vxge_hw_toc_reg __iomem *toc = NULL;
  213. enum vxge_hw_status status;
  214. struct vxge_hw_legacy_reg __iomem *legacy_reg =
  215. (struct vxge_hw_legacy_reg __iomem *)bar0;
  216. status = __vxge_hw_legacy_swapper_set(legacy_reg);
  217. if (status != VXGE_HW_OK)
  218. goto exit;
  219. val64 = readq(&legacy_reg->toc_first_pointer);
  220. toc = (struct vxge_hw_toc_reg __iomem *)(bar0+val64);
  221. exit:
  222. return toc;
  223. }
  224. /*
  225. * __vxge_hw_device_reg_addr_get
  226. * This routine sets the swapper and reads the toc pointer and initializes the
  227. * register location pointers in the device object. It waits until the ric is
  228. * completed initializing registers.
  229. */
  230. enum vxge_hw_status
  231. __vxge_hw_device_reg_addr_get(struct __vxge_hw_device *hldev)
  232. {
  233. u64 val64;
  234. u32 i;
  235. enum vxge_hw_status status = VXGE_HW_OK;
  236. hldev->legacy_reg = (struct vxge_hw_legacy_reg __iomem *)hldev->bar0;
  237. hldev->toc_reg = __vxge_hw_device_toc_get(hldev->bar0);
  238. if (hldev->toc_reg == NULL) {
  239. status = VXGE_HW_FAIL;
  240. goto exit;
  241. }
  242. val64 = readq(&hldev->toc_reg->toc_common_pointer);
  243. hldev->common_reg =
  244. (struct vxge_hw_common_reg __iomem *)(hldev->bar0 + val64);
  245. val64 = readq(&hldev->toc_reg->toc_mrpcim_pointer);
  246. hldev->mrpcim_reg =
  247. (struct vxge_hw_mrpcim_reg __iomem *)(hldev->bar0 + val64);
  248. for (i = 0; i < VXGE_HW_TITAN_SRPCIM_REG_SPACES; i++) {
  249. val64 = readq(&hldev->toc_reg->toc_srpcim_pointer[i]);
  250. hldev->srpcim_reg[i] =
  251. (struct vxge_hw_srpcim_reg __iomem *)
  252. (hldev->bar0 + val64);
  253. }
  254. for (i = 0; i < VXGE_HW_TITAN_VPMGMT_REG_SPACES; i++) {
  255. val64 = readq(&hldev->toc_reg->toc_vpmgmt_pointer[i]);
  256. hldev->vpmgmt_reg[i] =
  257. (struct vxge_hw_vpmgmt_reg __iomem *)(hldev->bar0 + val64);
  258. }
  259. for (i = 0; i < VXGE_HW_TITAN_VPATH_REG_SPACES; i++) {
  260. val64 = readq(&hldev->toc_reg->toc_vpath_pointer[i]);
  261. hldev->vpath_reg[i] =
  262. (struct vxge_hw_vpath_reg __iomem *)
  263. (hldev->bar0 + val64);
  264. }
  265. val64 = readq(&hldev->toc_reg->toc_kdfc);
  266. switch (VXGE_HW_TOC_GET_KDFC_INITIAL_BIR(val64)) {
  267. case 0:
  268. hldev->kdfc = (u8 __iomem *)(hldev->bar0 +
  269. VXGE_HW_TOC_GET_KDFC_INITIAL_OFFSET(val64));
  270. break;
  271. default:
  272. break;
  273. }
  274. status = __vxge_hw_device_vpath_reset_in_prog_check(
  275. (u64 __iomem *)&hldev->common_reg->vpath_rst_in_prog);
  276. exit:
  277. return status;
  278. }
  279. /*
  280. * __vxge_hw_device_id_get
  281. * This routine returns sets the device id and revision numbers into the device
  282. * structure
  283. */
  284. void __vxge_hw_device_id_get(struct __vxge_hw_device *hldev)
  285. {
  286. u64 val64;
  287. val64 = readq(&hldev->common_reg->titan_asic_id);
  288. hldev->device_id =
  289. (u16)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_DEVICE_ID(val64);
  290. hldev->major_revision =
  291. (u8)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_MAJOR_REVISION(val64);
  292. hldev->minor_revision =
  293. (u8)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_MINOR_REVISION(val64);
  294. return;
  295. }
  296. /*
  297. * __vxge_hw_device_access_rights_get: Get Access Rights of the driver
  298. * This routine returns the Access Rights of the driver
  299. */
  300. static u32
  301. __vxge_hw_device_access_rights_get(u32 host_type, u32 func_id)
  302. {
  303. u32 access_rights = VXGE_HW_DEVICE_ACCESS_RIGHT_VPATH;
  304. switch (host_type) {
  305. case VXGE_HW_NO_MR_NO_SR_NORMAL_FUNCTION:
  306. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  307. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  308. break;
  309. case VXGE_HW_MR_NO_SR_VH0_BASE_FUNCTION:
  310. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  311. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  312. break;
  313. case VXGE_HW_NO_MR_SR_VH0_FUNCTION0:
  314. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  315. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  316. break;
  317. case VXGE_HW_NO_MR_SR_VH0_VIRTUAL_FUNCTION:
  318. case VXGE_HW_SR_VH_VIRTUAL_FUNCTION:
  319. case VXGE_HW_MR_SR_VH0_INVALID_CONFIG:
  320. break;
  321. case VXGE_HW_SR_VH_FUNCTION0:
  322. case VXGE_HW_VH_NORMAL_FUNCTION:
  323. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  324. break;
  325. }
  326. return access_rights;
  327. }
  328. /*
  329. * __vxge_hw_device_is_privilaged
  330. * This routine checks if the device function is privilaged or not
  331. */
  332. enum vxge_hw_status
  333. __vxge_hw_device_is_privilaged(u32 host_type, u32 func_id)
  334. {
  335. if (__vxge_hw_device_access_rights_get(host_type,
  336. func_id) &
  337. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)
  338. return VXGE_HW_OK;
  339. else
  340. return VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  341. }
  342. /*
  343. * __vxge_hw_device_host_info_get
  344. * This routine returns the host type assignments
  345. */
  346. void __vxge_hw_device_host_info_get(struct __vxge_hw_device *hldev)
  347. {
  348. u64 val64;
  349. u32 i;
  350. val64 = readq(&hldev->common_reg->host_type_assignments);
  351. hldev->host_type =
  352. (u32)VXGE_HW_HOST_TYPE_ASSIGNMENTS_GET_HOST_TYPE_ASSIGNMENTS(val64);
  353. hldev->vpath_assignments = readq(&hldev->common_reg->vpath_assignments);
  354. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  355. if (!(hldev->vpath_assignments & vxge_mBIT(i)))
  356. continue;
  357. hldev->func_id =
  358. __vxge_hw_vpath_func_id_get(i, hldev->vpmgmt_reg[i]);
  359. hldev->access_rights = __vxge_hw_device_access_rights_get(
  360. hldev->host_type, hldev->func_id);
  361. hldev->first_vp_id = i;
  362. break;
  363. }
  364. return;
  365. }
  366. /*
  367. * __vxge_hw_verify_pci_e_info - Validate the pci-e link parameters such as
  368. * link width and signalling rate.
  369. */
  370. static enum vxge_hw_status
  371. __vxge_hw_verify_pci_e_info(struct __vxge_hw_device *hldev)
  372. {
  373. int exp_cap;
  374. u16 lnk;
  375. /* Get the negotiated link width and speed from PCI config space */
  376. exp_cap = pci_find_capability(hldev->pdev, PCI_CAP_ID_EXP);
  377. pci_read_config_word(hldev->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
  378. if ((lnk & PCI_EXP_LNKSTA_CLS) != 1)
  379. return VXGE_HW_ERR_INVALID_PCI_INFO;
  380. switch ((lnk & PCI_EXP_LNKSTA_NLW) >> 4) {
  381. case PCIE_LNK_WIDTH_RESRV:
  382. case PCIE_LNK_X1:
  383. case PCIE_LNK_X2:
  384. case PCIE_LNK_X4:
  385. case PCIE_LNK_X8:
  386. break;
  387. default:
  388. return VXGE_HW_ERR_INVALID_PCI_INFO;
  389. }
  390. return VXGE_HW_OK;
  391. }
  392. /*
  393. * __vxge_hw_device_initialize
  394. * Initialize Titan-V hardware.
  395. */
  396. enum vxge_hw_status __vxge_hw_device_initialize(struct __vxge_hw_device *hldev)
  397. {
  398. enum vxge_hw_status status = VXGE_HW_OK;
  399. if (VXGE_HW_OK == __vxge_hw_device_is_privilaged(hldev->host_type,
  400. hldev->func_id)) {
  401. /* Validate the pci-e link width and speed */
  402. status = __vxge_hw_verify_pci_e_info(hldev);
  403. if (status != VXGE_HW_OK)
  404. goto exit;
  405. }
  406. exit:
  407. return status;
  408. }
  409. /**
  410. * vxge_hw_device_hw_info_get - Get the hw information
  411. * Returns the vpath mask that has the bits set for each vpath allocated
  412. * for the driver, FW version information and the first mac addresse for
  413. * each vpath
  414. */
  415. enum vxge_hw_status __devinit
  416. vxge_hw_device_hw_info_get(void __iomem *bar0,
  417. struct vxge_hw_device_hw_info *hw_info)
  418. {
  419. u32 i;
  420. u64 val64;
  421. struct vxge_hw_toc_reg __iomem *toc;
  422. struct vxge_hw_mrpcim_reg __iomem *mrpcim_reg;
  423. struct vxge_hw_common_reg __iomem *common_reg;
  424. struct vxge_hw_vpath_reg __iomem *vpath_reg;
  425. struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg;
  426. enum vxge_hw_status status;
  427. memset(hw_info, 0, sizeof(struct vxge_hw_device_hw_info));
  428. toc = __vxge_hw_device_toc_get(bar0);
  429. if (toc == NULL) {
  430. status = VXGE_HW_ERR_CRITICAL;
  431. goto exit;
  432. }
  433. val64 = readq(&toc->toc_common_pointer);
  434. common_reg = (struct vxge_hw_common_reg __iomem *)(bar0 + val64);
  435. status = __vxge_hw_device_vpath_reset_in_prog_check(
  436. (u64 __iomem *)&common_reg->vpath_rst_in_prog);
  437. if (status != VXGE_HW_OK)
  438. goto exit;
  439. hw_info->vpath_mask = readq(&common_reg->vpath_assignments);
  440. val64 = readq(&common_reg->host_type_assignments);
  441. hw_info->host_type =
  442. (u32)VXGE_HW_HOST_TYPE_ASSIGNMENTS_GET_HOST_TYPE_ASSIGNMENTS(val64);
  443. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  444. if (!((hw_info->vpath_mask) & vxge_mBIT(i)))
  445. continue;
  446. val64 = readq(&toc->toc_vpmgmt_pointer[i]);
  447. vpmgmt_reg = (struct vxge_hw_vpmgmt_reg __iomem *)
  448. (bar0 + val64);
  449. hw_info->func_id = __vxge_hw_vpath_func_id_get(i, vpmgmt_reg);
  450. if (__vxge_hw_device_access_rights_get(hw_info->host_type,
  451. hw_info->func_id) &
  452. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM) {
  453. val64 = readq(&toc->toc_mrpcim_pointer);
  454. mrpcim_reg = (struct vxge_hw_mrpcim_reg __iomem *)
  455. (bar0 + val64);
  456. writeq(0, &mrpcim_reg->xgmac_gen_fw_memo_mask);
  457. wmb();
  458. }
  459. val64 = readq(&toc->toc_vpath_pointer[i]);
  460. vpath_reg = (struct vxge_hw_vpath_reg __iomem *)(bar0 + val64);
  461. hw_info->function_mode =
  462. __vxge_hw_vpath_pci_func_mode_get(i, vpath_reg);
  463. status = __vxge_hw_vpath_fw_ver_get(i, vpath_reg, hw_info);
  464. if (status != VXGE_HW_OK)
  465. goto exit;
  466. status = __vxge_hw_vpath_card_info_get(i, vpath_reg, hw_info);
  467. if (status != VXGE_HW_OK)
  468. goto exit;
  469. break;
  470. }
  471. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  472. if (!((hw_info->vpath_mask) & vxge_mBIT(i)))
  473. continue;
  474. val64 = readq(&toc->toc_vpath_pointer[i]);
  475. vpath_reg = (struct vxge_hw_vpath_reg __iomem *)(bar0 + val64);
  476. status = __vxge_hw_vpath_addr_get(i, vpath_reg,
  477. hw_info->mac_addrs[i],
  478. hw_info->mac_addr_masks[i]);
  479. if (status != VXGE_HW_OK)
  480. goto exit;
  481. }
  482. exit:
  483. return status;
  484. }
  485. /*
  486. * vxge_hw_device_initialize - Initialize Titan device.
  487. * Initialize Titan device. Note that all the arguments of this public API
  488. * are 'IN', including @hldev. Driver cooperates with
  489. * OS to find new Titan device, locate its PCI and memory spaces.
  490. *
  491. * When done, the driver allocates sizeof(struct __vxge_hw_device) bytes for HW
  492. * to enable the latter to perform Titan hardware initialization.
  493. */
  494. enum vxge_hw_status __devinit
  495. vxge_hw_device_initialize(
  496. struct __vxge_hw_device **devh,
  497. struct vxge_hw_device_attr *attr,
  498. struct vxge_hw_device_config *device_config)
  499. {
  500. u32 i;
  501. u32 nblocks = 0;
  502. struct __vxge_hw_device *hldev = NULL;
  503. enum vxge_hw_status status = VXGE_HW_OK;
  504. status = __vxge_hw_device_config_check(device_config);
  505. if (status != VXGE_HW_OK)
  506. goto exit;
  507. hldev = (struct __vxge_hw_device *)
  508. vmalloc(sizeof(struct __vxge_hw_device));
  509. if (hldev == NULL) {
  510. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  511. goto exit;
  512. }
  513. memset(hldev, 0, sizeof(struct __vxge_hw_device));
  514. hldev->magic = VXGE_HW_DEVICE_MAGIC;
  515. vxge_hw_device_debug_set(hldev, VXGE_ERR, VXGE_COMPONENT_ALL);
  516. /* apply config */
  517. memcpy(&hldev->config, device_config,
  518. sizeof(struct vxge_hw_device_config));
  519. hldev->bar0 = attr->bar0;
  520. hldev->pdev = attr->pdev;
  521. hldev->uld_callbacks.link_up = attr->uld_callbacks.link_up;
  522. hldev->uld_callbacks.link_down = attr->uld_callbacks.link_down;
  523. hldev->uld_callbacks.crit_err = attr->uld_callbacks.crit_err;
  524. __vxge_hw_device_pci_e_init(hldev);
  525. status = __vxge_hw_device_reg_addr_get(hldev);
  526. if (status != VXGE_HW_OK)
  527. goto exit;
  528. __vxge_hw_device_id_get(hldev);
  529. __vxge_hw_device_host_info_get(hldev);
  530. /* Incrementing for stats blocks */
  531. nblocks++;
  532. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  533. if (!(hldev->vpath_assignments & vxge_mBIT(i)))
  534. continue;
  535. if (device_config->vp_config[i].ring.enable ==
  536. VXGE_HW_RING_ENABLE)
  537. nblocks += device_config->vp_config[i].ring.ring_blocks;
  538. if (device_config->vp_config[i].fifo.enable ==
  539. VXGE_HW_FIFO_ENABLE)
  540. nblocks += device_config->vp_config[i].fifo.fifo_blocks;
  541. nblocks++;
  542. }
  543. if (__vxge_hw_blockpool_create(hldev,
  544. &hldev->block_pool,
  545. device_config->dma_blockpool_initial + nblocks,
  546. device_config->dma_blockpool_max + nblocks) != VXGE_HW_OK) {
  547. vxge_hw_device_terminate(hldev);
  548. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  549. goto exit;
  550. }
  551. status = __vxge_hw_device_initialize(hldev);
  552. if (status != VXGE_HW_OK) {
  553. vxge_hw_device_terminate(hldev);
  554. goto exit;
  555. }
  556. *devh = hldev;
  557. exit:
  558. return status;
  559. }
  560. /*
  561. * vxge_hw_device_terminate - Terminate Titan device.
  562. * Terminate HW device.
  563. */
  564. void
  565. vxge_hw_device_terminate(struct __vxge_hw_device *hldev)
  566. {
  567. vxge_assert(hldev->magic == VXGE_HW_DEVICE_MAGIC);
  568. hldev->magic = VXGE_HW_DEVICE_DEAD;
  569. __vxge_hw_blockpool_destroy(&hldev->block_pool);
  570. vfree(hldev);
  571. }
  572. /*
  573. * vxge_hw_device_stats_get - Get the device hw statistics.
  574. * Returns the vpath h/w stats for the device.
  575. */
  576. enum vxge_hw_status
  577. vxge_hw_device_stats_get(struct __vxge_hw_device *hldev,
  578. struct vxge_hw_device_stats_hw_info *hw_stats)
  579. {
  580. u32 i;
  581. enum vxge_hw_status status = VXGE_HW_OK;
  582. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  583. if (!(hldev->vpaths_deployed & vxge_mBIT(i)) ||
  584. (hldev->virtual_paths[i].vp_open ==
  585. VXGE_HW_VP_NOT_OPEN))
  586. continue;
  587. memcpy(hldev->virtual_paths[i].hw_stats_sav,
  588. hldev->virtual_paths[i].hw_stats,
  589. sizeof(struct vxge_hw_vpath_stats_hw_info));
  590. status = __vxge_hw_vpath_stats_get(
  591. &hldev->virtual_paths[i],
  592. hldev->virtual_paths[i].hw_stats);
  593. }
  594. memcpy(hw_stats, &hldev->stats.hw_dev_info_stats,
  595. sizeof(struct vxge_hw_device_stats_hw_info));
  596. return status;
  597. }
  598. /*
  599. * vxge_hw_driver_stats_get - Get the device sw statistics.
  600. * Returns the vpath s/w stats for the device.
  601. */
  602. enum vxge_hw_status vxge_hw_driver_stats_get(
  603. struct __vxge_hw_device *hldev,
  604. struct vxge_hw_device_stats_sw_info *sw_stats)
  605. {
  606. enum vxge_hw_status status = VXGE_HW_OK;
  607. memcpy(sw_stats, &hldev->stats.sw_dev_info_stats,
  608. sizeof(struct vxge_hw_device_stats_sw_info));
  609. return status;
  610. }
  611. /*
  612. * vxge_hw_mrpcim_stats_access - Access the statistics from the given location
  613. * and offset and perform an operation
  614. * Get the statistics from the given location and offset.
  615. */
  616. enum vxge_hw_status
  617. vxge_hw_mrpcim_stats_access(struct __vxge_hw_device *hldev,
  618. u32 operation, u32 location, u32 offset, u64 *stat)
  619. {
  620. u64 val64;
  621. enum vxge_hw_status status = VXGE_HW_OK;
  622. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  623. hldev->func_id);
  624. if (status != VXGE_HW_OK)
  625. goto exit;
  626. val64 = VXGE_HW_XMAC_STATS_SYS_CMD_OP(operation) |
  627. VXGE_HW_XMAC_STATS_SYS_CMD_STROBE |
  628. VXGE_HW_XMAC_STATS_SYS_CMD_LOC_SEL(location) |
  629. VXGE_HW_XMAC_STATS_SYS_CMD_OFFSET_SEL(offset);
  630. status = __vxge_hw_pio_mem_write64(val64,
  631. &hldev->mrpcim_reg->xmac_stats_sys_cmd,
  632. VXGE_HW_XMAC_STATS_SYS_CMD_STROBE,
  633. hldev->config.device_poll_millis);
  634. if ((status == VXGE_HW_OK) && (operation == VXGE_HW_STATS_OP_READ))
  635. *stat = readq(&hldev->mrpcim_reg->xmac_stats_sys_data);
  636. else
  637. *stat = 0;
  638. exit:
  639. return status;
  640. }
  641. /*
  642. * vxge_hw_device_xmac_aggr_stats_get - Get the Statistics on aggregate port
  643. * Get the Statistics on aggregate port
  644. */
  645. enum vxge_hw_status
  646. vxge_hw_device_xmac_aggr_stats_get(struct __vxge_hw_device *hldev, u32 port,
  647. struct vxge_hw_xmac_aggr_stats *aggr_stats)
  648. {
  649. u64 *val64;
  650. int i;
  651. u32 offset = VXGE_HW_STATS_AGGRn_OFFSET;
  652. enum vxge_hw_status status = VXGE_HW_OK;
  653. val64 = (u64 *)aggr_stats;
  654. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  655. hldev->func_id);
  656. if (status != VXGE_HW_OK)
  657. goto exit;
  658. for (i = 0; i < sizeof(struct vxge_hw_xmac_aggr_stats) / 8; i++) {
  659. status = vxge_hw_mrpcim_stats_access(hldev,
  660. VXGE_HW_STATS_OP_READ,
  661. VXGE_HW_STATS_LOC_AGGR,
  662. ((offset + (104 * port)) >> 3), val64);
  663. if (status != VXGE_HW_OK)
  664. goto exit;
  665. offset += 8;
  666. val64++;
  667. }
  668. exit:
  669. return status;
  670. }
  671. /*
  672. * vxge_hw_device_xmac_port_stats_get - Get the Statistics on a port
  673. * Get the Statistics on port
  674. */
  675. enum vxge_hw_status
  676. vxge_hw_device_xmac_port_stats_get(struct __vxge_hw_device *hldev, u32 port,
  677. struct vxge_hw_xmac_port_stats *port_stats)
  678. {
  679. u64 *val64;
  680. enum vxge_hw_status status = VXGE_HW_OK;
  681. int i;
  682. u32 offset = 0x0;
  683. val64 = (u64 *) port_stats;
  684. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  685. hldev->func_id);
  686. if (status != VXGE_HW_OK)
  687. goto exit;
  688. for (i = 0; i < sizeof(struct vxge_hw_xmac_port_stats) / 8; i++) {
  689. status = vxge_hw_mrpcim_stats_access(hldev,
  690. VXGE_HW_STATS_OP_READ,
  691. VXGE_HW_STATS_LOC_AGGR,
  692. ((offset + (608 * port)) >> 3), val64);
  693. if (status != VXGE_HW_OK)
  694. goto exit;
  695. offset += 8;
  696. val64++;
  697. }
  698. exit:
  699. return status;
  700. }
  701. /*
  702. * vxge_hw_device_xmac_stats_get - Get the XMAC Statistics
  703. * Get the XMAC Statistics
  704. */
  705. enum vxge_hw_status
  706. vxge_hw_device_xmac_stats_get(struct __vxge_hw_device *hldev,
  707. struct vxge_hw_xmac_stats *xmac_stats)
  708. {
  709. enum vxge_hw_status status = VXGE_HW_OK;
  710. u32 i;
  711. status = vxge_hw_device_xmac_aggr_stats_get(hldev,
  712. 0, &xmac_stats->aggr_stats[0]);
  713. if (status != VXGE_HW_OK)
  714. goto exit;
  715. status = vxge_hw_device_xmac_aggr_stats_get(hldev,
  716. 1, &xmac_stats->aggr_stats[1]);
  717. if (status != VXGE_HW_OK)
  718. goto exit;
  719. for (i = 0; i <= VXGE_HW_MAC_MAX_MAC_PORT_ID; i++) {
  720. status = vxge_hw_device_xmac_port_stats_get(hldev,
  721. i, &xmac_stats->port_stats[i]);
  722. if (status != VXGE_HW_OK)
  723. goto exit;
  724. }
  725. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  726. if (!(hldev->vpaths_deployed & vxge_mBIT(i)))
  727. continue;
  728. status = __vxge_hw_vpath_xmac_tx_stats_get(
  729. &hldev->virtual_paths[i],
  730. &xmac_stats->vpath_tx_stats[i]);
  731. if (status != VXGE_HW_OK)
  732. goto exit;
  733. status = __vxge_hw_vpath_xmac_rx_stats_get(
  734. &hldev->virtual_paths[i],
  735. &xmac_stats->vpath_rx_stats[i]);
  736. if (status != VXGE_HW_OK)
  737. goto exit;
  738. }
  739. exit:
  740. return status;
  741. }
  742. /*
  743. * vxge_hw_device_debug_set - Set the debug module, level and timestamp
  744. * This routine is used to dynamically change the debug output
  745. */
  746. void vxge_hw_device_debug_set(struct __vxge_hw_device *hldev,
  747. enum vxge_debug_level level, u32 mask)
  748. {
  749. if (hldev == NULL)
  750. return;
  751. #if defined(VXGE_DEBUG_TRACE_MASK) || \
  752. defined(VXGE_DEBUG_ERR_MASK)
  753. hldev->debug_module_mask = mask;
  754. hldev->debug_level = level;
  755. #endif
  756. #if defined(VXGE_DEBUG_ERR_MASK)
  757. hldev->level_err = level & VXGE_ERR;
  758. #endif
  759. #if defined(VXGE_DEBUG_TRACE_MASK)
  760. hldev->level_trace = level & VXGE_TRACE;
  761. #endif
  762. }
  763. /*
  764. * vxge_hw_device_error_level_get - Get the error level
  765. * This routine returns the current error level set
  766. */
  767. u32 vxge_hw_device_error_level_get(struct __vxge_hw_device *hldev)
  768. {
  769. #if defined(VXGE_DEBUG_ERR_MASK)
  770. if (hldev == NULL)
  771. return VXGE_ERR;
  772. else
  773. return hldev->level_err;
  774. #else
  775. return 0;
  776. #endif
  777. }
  778. /*
  779. * vxge_hw_device_trace_level_get - Get the trace level
  780. * This routine returns the current trace level set
  781. */
  782. u32 vxge_hw_device_trace_level_get(struct __vxge_hw_device *hldev)
  783. {
  784. #if defined(VXGE_DEBUG_TRACE_MASK)
  785. if (hldev == NULL)
  786. return VXGE_TRACE;
  787. else
  788. return hldev->level_trace;
  789. #else
  790. return 0;
  791. #endif
  792. }
  793. /*
  794. * vxge_hw_device_debug_mask_get - Get the debug mask
  795. * This routine returns the current debug mask set
  796. */
  797. u32 vxge_hw_device_debug_mask_get(struct __vxge_hw_device *hldev)
  798. {
  799. #if defined(VXGE_DEBUG_TRACE_MASK) || defined(VXGE_DEBUG_ERR_MASK)
  800. if (hldev == NULL)
  801. return 0;
  802. return hldev->debug_module_mask;
  803. #else
  804. return 0;
  805. #endif
  806. }
  807. /*
  808. * vxge_hw_getpause_data -Pause frame frame generation and reception.
  809. * Returns the Pause frame generation and reception capability of the NIC.
  810. */
  811. enum vxge_hw_status vxge_hw_device_getpause_data(struct __vxge_hw_device *hldev,
  812. u32 port, u32 *tx, u32 *rx)
  813. {
  814. u64 val64;
  815. enum vxge_hw_status status = VXGE_HW_OK;
  816. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  817. status = VXGE_HW_ERR_INVALID_DEVICE;
  818. goto exit;
  819. }
  820. if (port > VXGE_HW_MAC_MAX_MAC_PORT_ID) {
  821. status = VXGE_HW_ERR_INVALID_PORT;
  822. goto exit;
  823. }
  824. if (!(hldev->access_rights & VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  825. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  826. goto exit;
  827. }
  828. val64 = readq(&hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  829. if (val64 & VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN)
  830. *tx = 1;
  831. if (val64 & VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN)
  832. *rx = 1;
  833. exit:
  834. return status;
  835. }
  836. /*
  837. * vxge_hw_device_setpause_data - set/reset pause frame generation.
  838. * It can be used to set or reset Pause frame generation or reception
  839. * support of the NIC.
  840. */
  841. enum vxge_hw_status vxge_hw_device_setpause_data(struct __vxge_hw_device *hldev,
  842. u32 port, u32 tx, u32 rx)
  843. {
  844. u64 val64;
  845. enum vxge_hw_status status = VXGE_HW_OK;
  846. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  847. status = VXGE_HW_ERR_INVALID_DEVICE;
  848. goto exit;
  849. }
  850. if (port > VXGE_HW_MAC_MAX_MAC_PORT_ID) {
  851. status = VXGE_HW_ERR_INVALID_PORT;
  852. goto exit;
  853. }
  854. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  855. hldev->func_id);
  856. if (status != VXGE_HW_OK)
  857. goto exit;
  858. val64 = readq(&hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  859. if (tx)
  860. val64 |= VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN;
  861. else
  862. val64 &= ~VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN;
  863. if (rx)
  864. val64 |= VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN;
  865. else
  866. val64 &= ~VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN;
  867. writeq(val64, &hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  868. exit:
  869. return status;
  870. }
  871. u16 vxge_hw_device_link_width_get(struct __vxge_hw_device *hldev)
  872. {
  873. int link_width, exp_cap;
  874. u16 lnk;
  875. exp_cap = pci_find_capability(hldev->pdev, PCI_CAP_ID_EXP);
  876. pci_read_config_word(hldev->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
  877. link_width = (lnk & VXGE_HW_PCI_EXP_LNKCAP_LNK_WIDTH) >> 4;
  878. return link_width;
  879. }
  880. /*
  881. * __vxge_hw_ring_block_memblock_idx - Return the memblock index
  882. * This function returns the index of memory block
  883. */
  884. static inline u32
  885. __vxge_hw_ring_block_memblock_idx(u8 *block)
  886. {
  887. return (u32)*((u64 *)(block + VXGE_HW_RING_MEMBLOCK_IDX_OFFSET));
  888. }
  889. /*
  890. * __vxge_hw_ring_block_memblock_idx_set - Sets the memblock index
  891. * This function sets index to a memory block
  892. */
  893. static inline void
  894. __vxge_hw_ring_block_memblock_idx_set(u8 *block, u32 memblock_idx)
  895. {
  896. *((u64 *)(block + VXGE_HW_RING_MEMBLOCK_IDX_OFFSET)) = memblock_idx;
  897. }
  898. /*
  899. * __vxge_hw_ring_block_next_pointer_set - Sets the next block pointer
  900. * in RxD block
  901. * Sets the next block pointer in RxD block
  902. */
  903. static inline void
  904. __vxge_hw_ring_block_next_pointer_set(u8 *block, dma_addr_t dma_next)
  905. {
  906. *((u64 *)(block + VXGE_HW_RING_NEXT_BLOCK_POINTER_OFFSET)) = dma_next;
  907. }
  908. /*
  909. * __vxge_hw_ring_first_block_address_get - Returns the dma address of the
  910. * first block
  911. * Returns the dma address of the first RxD block
  912. */
  913. u64 __vxge_hw_ring_first_block_address_get(struct __vxge_hw_ring *ring)
  914. {
  915. struct vxge_hw_mempool_dma *dma_object;
  916. dma_object = ring->mempool->memblocks_dma_arr;
  917. vxge_assert(dma_object != NULL);
  918. return dma_object->addr;
  919. }
  920. /*
  921. * __vxge_hw_ring_item_dma_addr - Return the dma address of an item
  922. * This function returns the dma address of a given item
  923. */
  924. static dma_addr_t __vxge_hw_ring_item_dma_addr(struct vxge_hw_mempool *mempoolh,
  925. void *item)
  926. {
  927. u32 memblock_idx;
  928. void *memblock;
  929. struct vxge_hw_mempool_dma *memblock_dma_object;
  930. ptrdiff_t dma_item_offset;
  931. /* get owner memblock index */
  932. memblock_idx = __vxge_hw_ring_block_memblock_idx(item);
  933. /* get owner memblock by memblock index */
  934. memblock = mempoolh->memblocks_arr[memblock_idx];
  935. /* get memblock DMA object by memblock index */
  936. memblock_dma_object = mempoolh->memblocks_dma_arr + memblock_idx;
  937. /* calculate offset in the memblock of this item */
  938. dma_item_offset = (u8 *)item - (u8 *)memblock;
  939. return memblock_dma_object->addr + dma_item_offset;
  940. }
  941. /*
  942. * __vxge_hw_ring_rxdblock_link - Link the RxD blocks
  943. * This function returns the dma address of a given item
  944. */
  945. static void __vxge_hw_ring_rxdblock_link(struct vxge_hw_mempool *mempoolh,
  946. struct __vxge_hw_ring *ring, u32 from,
  947. u32 to)
  948. {
  949. u8 *to_item , *from_item;
  950. dma_addr_t to_dma;
  951. /* get "from" RxD block */
  952. from_item = mempoolh->items_arr[from];
  953. vxge_assert(from_item);
  954. /* get "to" RxD block */
  955. to_item = mempoolh->items_arr[to];
  956. vxge_assert(to_item);
  957. /* return address of the beginning of previous RxD block */
  958. to_dma = __vxge_hw_ring_item_dma_addr(mempoolh, to_item);
  959. /* set next pointer for this RxD block to point on
  960. * previous item's DMA start address */
  961. __vxge_hw_ring_block_next_pointer_set(from_item, to_dma);
  962. }
  963. /*
  964. * __vxge_hw_ring_mempool_item_alloc - Allocate List blocks for RxD
  965. * block callback
  966. * This function is callback passed to __vxge_hw_mempool_create to create memory
  967. * pool for RxD block
  968. */
  969. static void
  970. __vxge_hw_ring_mempool_item_alloc(struct vxge_hw_mempool *mempoolh,
  971. u32 memblock_index,
  972. struct vxge_hw_mempool_dma *dma_object,
  973. u32 index, u32 is_last)
  974. {
  975. u32 i;
  976. void *item = mempoolh->items_arr[index];
  977. struct __vxge_hw_ring *ring =
  978. (struct __vxge_hw_ring *)mempoolh->userdata;
  979. /* format rxds array */
  980. for (i = 0; i < ring->rxds_per_block; i++) {
  981. void *rxdblock_priv;
  982. void *uld_priv;
  983. struct vxge_hw_ring_rxd_1 *rxdp;
  984. u32 reserve_index = ring->channel.reserve_ptr -
  985. (index * ring->rxds_per_block + i + 1);
  986. u32 memblock_item_idx;
  987. ring->channel.reserve_arr[reserve_index] = ((u8 *)item) +
  988. i * ring->rxd_size;
  989. /* Note: memblock_item_idx is index of the item within
  990. * the memblock. For instance, in case of three RxD-blocks
  991. * per memblock this value can be 0, 1 or 2. */
  992. rxdblock_priv = __vxge_hw_mempool_item_priv(mempoolh,
  993. memblock_index, item,
  994. &memblock_item_idx);
  995. rxdp = (struct vxge_hw_ring_rxd_1 *)
  996. ring->channel.reserve_arr[reserve_index];
  997. uld_priv = ((u8 *)rxdblock_priv + ring->rxd_priv_size * i);
  998. /* pre-format Host_Control */
  999. rxdp->host_control = (u64)(size_t)uld_priv;
  1000. }
  1001. __vxge_hw_ring_block_memblock_idx_set(item, memblock_index);
  1002. if (is_last) {
  1003. /* link last one with first one */
  1004. __vxge_hw_ring_rxdblock_link(mempoolh, ring, index, 0);
  1005. }
  1006. if (index > 0) {
  1007. /* link this RxD block with previous one */
  1008. __vxge_hw_ring_rxdblock_link(mempoolh, ring, index - 1, index);
  1009. }
  1010. return;
  1011. }
  1012. /*
  1013. * __vxge_hw_ring_initial_replenish - Initial replenish of RxDs
  1014. * This function replenishes the RxDs from reserve array to work array
  1015. */
  1016. enum vxge_hw_status
  1017. vxge_hw_ring_replenish(struct __vxge_hw_ring *ring, u16 min_flag)
  1018. {
  1019. void *rxd;
  1020. int i = 0;
  1021. struct __vxge_hw_channel *channel;
  1022. enum vxge_hw_status status = VXGE_HW_OK;
  1023. channel = &ring->channel;
  1024. while (vxge_hw_channel_dtr_count(channel) > 0) {
  1025. status = vxge_hw_ring_rxd_reserve(ring, &rxd);
  1026. vxge_assert(status == VXGE_HW_OK);
  1027. if (ring->rxd_init) {
  1028. status = ring->rxd_init(rxd, channel->userdata);
  1029. if (status != VXGE_HW_OK) {
  1030. vxge_hw_ring_rxd_free(ring, rxd);
  1031. goto exit;
  1032. }
  1033. }
  1034. vxge_hw_ring_rxd_post(ring, rxd);
  1035. if (min_flag) {
  1036. i++;
  1037. if (i == VXGE_HW_RING_MIN_BUFF_ALLOCATION)
  1038. break;
  1039. }
  1040. }
  1041. status = VXGE_HW_OK;
  1042. exit:
  1043. return status;
  1044. }
  1045. /*
  1046. * __vxge_hw_ring_create - Create a Ring
  1047. * This function creates Ring and initializes it.
  1048. *
  1049. */
  1050. enum vxge_hw_status
  1051. __vxge_hw_ring_create(struct __vxge_hw_vpath_handle *vp,
  1052. struct vxge_hw_ring_attr *attr)
  1053. {
  1054. enum vxge_hw_status status = VXGE_HW_OK;
  1055. struct __vxge_hw_ring *ring;
  1056. u32 ring_length;
  1057. struct vxge_hw_ring_config *config;
  1058. struct __vxge_hw_device *hldev;
  1059. u32 vp_id;
  1060. struct vxge_hw_mempool_cbs ring_mp_callback;
  1061. if ((vp == NULL) || (attr == NULL)) {
  1062. status = VXGE_HW_FAIL;
  1063. goto exit;
  1064. }
  1065. hldev = vp->vpath->hldev;
  1066. vp_id = vp->vpath->vp_id;
  1067. config = &hldev->config.vp_config[vp_id].ring;
  1068. ring_length = config->ring_blocks *
  1069. vxge_hw_ring_rxds_per_block_get(config->buffer_mode);
  1070. ring = (struct __vxge_hw_ring *)__vxge_hw_channel_allocate(vp,
  1071. VXGE_HW_CHANNEL_TYPE_RING,
  1072. ring_length,
  1073. attr->per_rxd_space,
  1074. attr->userdata);
  1075. if (ring == NULL) {
  1076. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1077. goto exit;
  1078. }
  1079. vp->vpath->ringh = ring;
  1080. ring->vp_id = vp_id;
  1081. ring->vp_reg = vp->vpath->vp_reg;
  1082. ring->common_reg = hldev->common_reg;
  1083. ring->stats = &vp->vpath->sw_stats->ring_stats;
  1084. ring->config = config;
  1085. ring->callback = attr->callback;
  1086. ring->rxd_init = attr->rxd_init;
  1087. ring->rxd_term = attr->rxd_term;
  1088. ring->buffer_mode = config->buffer_mode;
  1089. ring->rxds_limit = config->rxds_limit;
  1090. ring->rxd_size = vxge_hw_ring_rxd_size_get(config->buffer_mode);
  1091. ring->rxd_priv_size =
  1092. sizeof(struct __vxge_hw_ring_rxd_priv) + attr->per_rxd_space;
  1093. ring->per_rxd_space = attr->per_rxd_space;
  1094. ring->rxd_priv_size =
  1095. ((ring->rxd_priv_size + VXGE_CACHE_LINE_SIZE - 1) /
  1096. VXGE_CACHE_LINE_SIZE) * VXGE_CACHE_LINE_SIZE;
  1097. /* how many RxDs can fit into one block. Depends on configured
  1098. * buffer_mode. */
  1099. ring->rxds_per_block =
  1100. vxge_hw_ring_rxds_per_block_get(config->buffer_mode);
  1101. /* calculate actual RxD block private size */
  1102. ring->rxdblock_priv_size = ring->rxd_priv_size * ring->rxds_per_block;
  1103. ring_mp_callback.item_func_alloc = __vxge_hw_ring_mempool_item_alloc;
  1104. ring->mempool = __vxge_hw_mempool_create(hldev,
  1105. VXGE_HW_BLOCK_SIZE,
  1106. VXGE_HW_BLOCK_SIZE,
  1107. ring->rxdblock_priv_size,
  1108. ring->config->ring_blocks,
  1109. ring->config->ring_blocks,
  1110. &ring_mp_callback,
  1111. ring);
  1112. if (ring->mempool == NULL) {
  1113. __vxge_hw_ring_delete(vp);
  1114. return VXGE_HW_ERR_OUT_OF_MEMORY;
  1115. }
  1116. status = __vxge_hw_channel_initialize(&ring->channel);
  1117. if (status != VXGE_HW_OK) {
  1118. __vxge_hw_ring_delete(vp);
  1119. goto exit;
  1120. }
  1121. /* Note:
  1122. * Specifying rxd_init callback means two things:
  1123. * 1) rxds need to be initialized by driver at channel-open time;
  1124. * 2) rxds need to be posted at channel-open time
  1125. * (that's what the initial_replenish() below does)
  1126. * Currently we don't have a case when the 1) is done without the 2).
  1127. */
  1128. if (ring->rxd_init) {
  1129. status = vxge_hw_ring_replenish(ring, 1);
  1130. if (status != VXGE_HW_OK) {
  1131. __vxge_hw_ring_delete(vp);
  1132. goto exit;
  1133. }
  1134. }
  1135. /* initial replenish will increment the counter in its post() routine,
  1136. * we have to reset it */
  1137. ring->stats->common_stats.usage_cnt = 0;
  1138. exit:
  1139. return status;
  1140. }
  1141. /*
  1142. * __vxge_hw_ring_abort - Returns the RxD
  1143. * This function terminates the RxDs of ring
  1144. */
  1145. enum vxge_hw_status __vxge_hw_ring_abort(struct __vxge_hw_ring *ring)
  1146. {
  1147. void *rxdh;
  1148. struct __vxge_hw_channel *channel;
  1149. channel = &ring->channel;
  1150. for (;;) {
  1151. vxge_hw_channel_dtr_try_complete(channel, &rxdh);
  1152. if (rxdh == NULL)
  1153. break;
  1154. vxge_hw_channel_dtr_complete(channel);
  1155. if (ring->rxd_term)
  1156. ring->rxd_term(rxdh, VXGE_HW_RXD_STATE_POSTED,
  1157. channel->userdata);
  1158. vxge_hw_channel_dtr_free(channel, rxdh);
  1159. }
  1160. return VXGE_HW_OK;
  1161. }
  1162. /*
  1163. * __vxge_hw_ring_reset - Resets the ring
  1164. * This function resets the ring during vpath reset operation
  1165. */
  1166. enum vxge_hw_status __vxge_hw_ring_reset(struct __vxge_hw_ring *ring)
  1167. {
  1168. enum vxge_hw_status status = VXGE_HW_OK;
  1169. struct __vxge_hw_channel *channel;
  1170. channel = &ring->channel;
  1171. __vxge_hw_ring_abort(ring);
  1172. status = __vxge_hw_channel_reset(channel);
  1173. if (status != VXGE_HW_OK)
  1174. goto exit;
  1175. if (ring->rxd_init) {
  1176. status = vxge_hw_ring_replenish(ring, 1);
  1177. if (status != VXGE_HW_OK)
  1178. goto exit;
  1179. }
  1180. exit:
  1181. return status;
  1182. }
  1183. /*
  1184. * __vxge_hw_ring_delete - Removes the ring
  1185. * This function freeup the memory pool and removes the ring
  1186. */
  1187. enum vxge_hw_status __vxge_hw_ring_delete(struct __vxge_hw_vpath_handle *vp)
  1188. {
  1189. struct __vxge_hw_ring *ring = vp->vpath->ringh;
  1190. __vxge_hw_ring_abort(ring);
  1191. if (ring->mempool)
  1192. __vxge_hw_mempool_destroy(ring->mempool);
  1193. vp->vpath->ringh = NULL;
  1194. __vxge_hw_channel_free(&ring->channel);
  1195. return VXGE_HW_OK;
  1196. }
  1197. /*
  1198. * __vxge_hw_mempool_grow
  1199. * Will resize mempool up to %num_allocate value.
  1200. */
  1201. enum vxge_hw_status
  1202. __vxge_hw_mempool_grow(struct vxge_hw_mempool *mempool, u32 num_allocate,
  1203. u32 *num_allocated)
  1204. {
  1205. u32 i, first_time = mempool->memblocks_allocated == 0 ? 1 : 0;
  1206. u32 n_items = mempool->items_per_memblock;
  1207. u32 start_block_idx = mempool->memblocks_allocated;
  1208. u32 end_block_idx = mempool->memblocks_allocated + num_allocate;
  1209. enum vxge_hw_status status = VXGE_HW_OK;
  1210. *num_allocated = 0;
  1211. if (end_block_idx > mempool->memblocks_max) {
  1212. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1213. goto exit;
  1214. }
  1215. for (i = start_block_idx; i < end_block_idx; i++) {
  1216. u32 j;
  1217. u32 is_last = ((end_block_idx - 1) == i);
  1218. struct vxge_hw_mempool_dma *dma_object =
  1219. mempool->memblocks_dma_arr + i;
  1220. void *the_memblock;
  1221. /* allocate memblock's private part. Each DMA memblock
  1222. * has a space allocated for item's private usage upon
  1223. * mempool's user request. Each time mempool grows, it will
  1224. * allocate new memblock and its private part at once.
  1225. * This helps to minimize memory usage a lot. */
  1226. mempool->memblocks_priv_arr[i] =
  1227. vmalloc(mempool->items_priv_size * n_items);
  1228. if (mempool->memblocks_priv_arr[i] == NULL) {
  1229. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1230. goto exit;
  1231. }
  1232. memset(mempool->memblocks_priv_arr[i], 0,
  1233. mempool->items_priv_size * n_items);
  1234. /* allocate DMA-capable memblock */
  1235. mempool->memblocks_arr[i] =
  1236. __vxge_hw_blockpool_malloc(mempool->devh,
  1237. mempool->memblock_size, dma_object);
  1238. if (mempool->memblocks_arr[i] == NULL) {
  1239. vfree(mempool->memblocks_priv_arr[i]);
  1240. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1241. goto exit;
  1242. }
  1243. (*num_allocated)++;
  1244. mempool->memblocks_allocated++;
  1245. memset(mempool->memblocks_arr[i], 0, mempool->memblock_size);
  1246. the_memblock = mempool->memblocks_arr[i];
  1247. /* fill the items hash array */
  1248. for (j = 0; j < n_items; j++) {
  1249. u32 index = i * n_items + j;
  1250. if (first_time && index >= mempool->items_initial)
  1251. break;
  1252. mempool->items_arr[index] =
  1253. ((char *)the_memblock + j*mempool->item_size);
  1254. /* let caller to do more job on each item */
  1255. if (mempool->item_func_alloc != NULL)
  1256. mempool->item_func_alloc(mempool, i,
  1257. dma_object, index, is_last);
  1258. mempool->items_current = index + 1;
  1259. }
  1260. if (first_time && mempool->items_current ==
  1261. mempool->items_initial)
  1262. break;
  1263. }
  1264. exit:
  1265. return status;
  1266. }
  1267. /*
  1268. * vxge_hw_mempool_create
  1269. * This function will create memory pool object. Pool may grow but will
  1270. * never shrink. Pool consists of number of dynamically allocated blocks
  1271. * with size enough to hold %items_initial number of items. Memory is
  1272. * DMA-able but client must map/unmap before interoperating with the device.
  1273. */
  1274. struct vxge_hw_mempool*
  1275. __vxge_hw_mempool_create(
  1276. struct __vxge_hw_device *devh,
  1277. u32 memblock_size,
  1278. u32 item_size,
  1279. u32 items_priv_size,
  1280. u32 items_initial,
  1281. u32 items_max,
  1282. struct vxge_hw_mempool_cbs *mp_callback,
  1283. void *userdata)
  1284. {
  1285. enum vxge_hw_status status = VXGE_HW_OK;
  1286. u32 memblocks_to_allocate;
  1287. struct vxge_hw_mempool *mempool = NULL;
  1288. u32 allocated;
  1289. if (memblock_size < item_size) {
  1290. status = VXGE_HW_FAIL;
  1291. goto exit;
  1292. }
  1293. mempool = (struct vxge_hw_mempool *)
  1294. vmalloc(sizeof(struct vxge_hw_mempool));
  1295. if (mempool == NULL) {
  1296. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1297. goto exit;
  1298. }
  1299. memset(mempool, 0, sizeof(struct vxge_hw_mempool));
  1300. mempool->devh = devh;
  1301. mempool->memblock_size = memblock_size;
  1302. mempool->items_max = items_max;
  1303. mempool->items_initial = items_initial;
  1304. mempool->item_size = item_size;
  1305. mempool->items_priv_size = items_priv_size;
  1306. mempool->item_func_alloc = mp_callback->item_func_alloc;
  1307. mempool->userdata = userdata;
  1308. mempool->memblocks_allocated = 0;
  1309. mempool->items_per_memblock = memblock_size / item_size;
  1310. mempool->memblocks_max = (items_max + mempool->items_per_memblock - 1) /
  1311. mempool->items_per_memblock;
  1312. /* allocate array of memblocks */
  1313. mempool->memblocks_arr =
  1314. (void **) vmalloc(sizeof(void *) * mempool->memblocks_max);
  1315. if (mempool->memblocks_arr == NULL) {
  1316. __vxge_hw_mempool_destroy(mempool);
  1317. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1318. mempool = NULL;
  1319. goto exit;
  1320. }
  1321. memset(mempool->memblocks_arr, 0,
  1322. sizeof(void *) * mempool->memblocks_max);
  1323. /* allocate array of private parts of items per memblocks */
  1324. mempool->memblocks_priv_arr =
  1325. (void **) vmalloc(sizeof(void *) * mempool->memblocks_max);
  1326. if (mempool->memblocks_priv_arr == NULL) {
  1327. __vxge_hw_mempool_destroy(mempool);
  1328. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1329. mempool = NULL;
  1330. goto exit;
  1331. }
  1332. memset(mempool->memblocks_priv_arr, 0,
  1333. sizeof(void *) * mempool->memblocks_max);
  1334. /* allocate array of memblocks DMA objects */
  1335. mempool->memblocks_dma_arr = (struct vxge_hw_mempool_dma *)
  1336. vmalloc(sizeof(struct vxge_hw_mempool_dma) *
  1337. mempool->memblocks_max);
  1338. if (mempool->memblocks_dma_arr == NULL) {
  1339. __vxge_hw_mempool_destroy(mempool);
  1340. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1341. mempool = NULL;
  1342. goto exit;
  1343. }
  1344. memset(mempool->memblocks_dma_arr, 0,
  1345. sizeof(struct vxge_hw_mempool_dma) *
  1346. mempool->memblocks_max);
  1347. /* allocate hash array of items */
  1348. mempool->items_arr =
  1349. (void **) vmalloc(sizeof(void *) * mempool->items_max);
  1350. if (mempool->items_arr == NULL) {
  1351. __vxge_hw_mempool_destroy(mempool);
  1352. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1353. mempool = NULL;
  1354. goto exit;
  1355. }
  1356. memset(mempool->items_arr, 0, sizeof(void *) * mempool->items_max);
  1357. /* calculate initial number of memblocks */
  1358. memblocks_to_allocate = (mempool->items_initial +
  1359. mempool->items_per_memblock - 1) /
  1360. mempool->items_per_memblock;
  1361. /* pre-allocate the mempool */
  1362. status = __vxge_hw_mempool_grow(mempool, memblocks_to_allocate,
  1363. &allocated);
  1364. if (status != VXGE_HW_OK) {
  1365. __vxge_hw_mempool_destroy(mempool);
  1366. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1367. mempool = NULL;
  1368. goto exit;
  1369. }
  1370. exit:
  1371. return mempool;
  1372. }
  1373. /*
  1374. * vxge_hw_mempool_destroy
  1375. */
  1376. void __vxge_hw_mempool_destroy(struct vxge_hw_mempool *mempool)
  1377. {
  1378. u32 i, j;
  1379. struct __vxge_hw_device *devh = mempool->devh;
  1380. for (i = 0; i < mempool->memblocks_allocated; i++) {
  1381. struct vxge_hw_mempool_dma *dma_object;
  1382. vxge_assert(mempool->memblocks_arr[i]);
  1383. vxge_assert(mempool->memblocks_dma_arr + i);
  1384. dma_object = mempool->memblocks_dma_arr + i;
  1385. for (j = 0; j < mempool->items_per_memblock; j++) {
  1386. u32 index = i * mempool->items_per_memblock + j;
  1387. /* to skip last partially filled(if any) memblock */
  1388. if (index >= mempool->items_current)
  1389. break;
  1390. }
  1391. vfree(mempool->memblocks_priv_arr[i]);
  1392. __vxge_hw_blockpool_free(devh, mempool->memblocks_arr[i],
  1393. mempool->memblock_size, dma_object);
  1394. }
  1395. vfree(mempool->items_arr);
  1396. vfree(mempool->memblocks_dma_arr);
  1397. vfree(mempool->memblocks_priv_arr);
  1398. vfree(mempool->memblocks_arr);
  1399. vfree(mempool);
  1400. }
  1401. /*
  1402. * __vxge_hw_device_fifo_config_check - Check fifo configuration.
  1403. * Check the fifo configuration
  1404. */
  1405. enum vxge_hw_status
  1406. __vxge_hw_device_fifo_config_check(struct vxge_hw_fifo_config *fifo_config)
  1407. {
  1408. if ((fifo_config->fifo_blocks < VXGE_HW_MIN_FIFO_BLOCKS) ||
  1409. (fifo_config->fifo_blocks > VXGE_HW_MAX_FIFO_BLOCKS))
  1410. return VXGE_HW_BADCFG_FIFO_BLOCKS;
  1411. return VXGE_HW_OK;
  1412. }
  1413. /*
  1414. * __vxge_hw_device_vpath_config_check - Check vpath configuration.
  1415. * Check the vpath configuration
  1416. */
  1417. enum vxge_hw_status
  1418. __vxge_hw_device_vpath_config_check(struct vxge_hw_vp_config *vp_config)
  1419. {
  1420. enum vxge_hw_status status;
  1421. if ((vp_config->min_bandwidth < VXGE_HW_VPATH_BANDWIDTH_MIN) ||
  1422. (vp_config->min_bandwidth >
  1423. VXGE_HW_VPATH_BANDWIDTH_MAX))
  1424. return VXGE_HW_BADCFG_VPATH_MIN_BANDWIDTH;
  1425. status = __vxge_hw_device_fifo_config_check(&vp_config->fifo);
  1426. if (status != VXGE_HW_OK)
  1427. return status;
  1428. if ((vp_config->mtu != VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU) &&
  1429. ((vp_config->mtu < VXGE_HW_VPATH_MIN_INITIAL_MTU) ||
  1430. (vp_config->mtu > VXGE_HW_VPATH_MAX_INITIAL_MTU)))
  1431. return VXGE_HW_BADCFG_VPATH_MTU;
  1432. if ((vp_config->rpa_strip_vlan_tag !=
  1433. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT) &&
  1434. (vp_config->rpa_strip_vlan_tag !=
  1435. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_ENABLE) &&
  1436. (vp_config->rpa_strip_vlan_tag !=
  1437. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_DISABLE))
  1438. return VXGE_HW_BADCFG_VPATH_RPA_STRIP_VLAN_TAG;
  1439. return VXGE_HW_OK;
  1440. }
  1441. /*
  1442. * __vxge_hw_device_config_check - Check device configuration.
  1443. * Check the device configuration
  1444. */
  1445. enum vxge_hw_status
  1446. __vxge_hw_device_config_check(struct vxge_hw_device_config *new_config)
  1447. {
  1448. u32 i;
  1449. enum vxge_hw_status status;
  1450. if ((new_config->intr_mode != VXGE_HW_INTR_MODE_IRQLINE) &&
  1451. (new_config->intr_mode != VXGE_HW_INTR_MODE_MSIX) &&
  1452. (new_config->intr_mode != VXGE_HW_INTR_MODE_MSIX_ONE_SHOT) &&
  1453. (new_config->intr_mode != VXGE_HW_INTR_MODE_DEF))
  1454. return VXGE_HW_BADCFG_INTR_MODE;
  1455. if ((new_config->rts_mac_en != VXGE_HW_RTS_MAC_DISABLE) &&
  1456. (new_config->rts_mac_en != VXGE_HW_RTS_MAC_ENABLE))
  1457. return VXGE_HW_BADCFG_RTS_MAC_EN;
  1458. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  1459. status = __vxge_hw_device_vpath_config_check(
  1460. &new_config->vp_config[i]);
  1461. if (status != VXGE_HW_OK)
  1462. return status;
  1463. }
  1464. return VXGE_HW_OK;
  1465. }
  1466. /*
  1467. * vxge_hw_device_config_default_get - Initialize device config with defaults.
  1468. * Initialize Titan device config with default values.
  1469. */
  1470. enum vxge_hw_status __devinit
  1471. vxge_hw_device_config_default_get(struct vxge_hw_device_config *device_config)
  1472. {
  1473. u32 i;
  1474. device_config->dma_blockpool_initial =
  1475. VXGE_HW_INITIAL_DMA_BLOCK_POOL_SIZE;
  1476. device_config->dma_blockpool_max = VXGE_HW_MAX_DMA_BLOCK_POOL_SIZE;
  1477. device_config->intr_mode = VXGE_HW_INTR_MODE_DEF;
  1478. device_config->rth_en = VXGE_HW_RTH_DEFAULT;
  1479. device_config->rth_it_type = VXGE_HW_RTH_IT_TYPE_DEFAULT;
  1480. device_config->device_poll_millis = VXGE_HW_DEF_DEVICE_POLL_MILLIS;
  1481. device_config->rts_mac_en = VXGE_HW_RTS_MAC_DEFAULT;
  1482. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  1483. device_config->vp_config[i].vp_id = i;
  1484. device_config->vp_config[i].min_bandwidth =
  1485. VXGE_HW_VPATH_BANDWIDTH_DEFAULT;
  1486. device_config->vp_config[i].ring.enable = VXGE_HW_RING_DEFAULT;
  1487. device_config->vp_config[i].ring.ring_blocks =
  1488. VXGE_HW_DEF_RING_BLOCKS;
  1489. device_config->vp_config[i].ring.buffer_mode =
  1490. VXGE_HW_RING_RXD_BUFFER_MODE_DEFAULT;
  1491. device_config->vp_config[i].ring.scatter_mode =
  1492. VXGE_HW_RING_SCATTER_MODE_USE_FLASH_DEFAULT;
  1493. device_config->vp_config[i].ring.rxds_limit =
  1494. VXGE_HW_DEF_RING_RXDS_LIMIT;
  1495. device_config->vp_config[i].fifo.enable = VXGE_HW_FIFO_ENABLE;
  1496. device_config->vp_config[i].fifo.fifo_blocks =
  1497. VXGE_HW_MIN_FIFO_BLOCKS;
  1498. device_config->vp_config[i].fifo.max_frags =
  1499. VXGE_HW_MAX_FIFO_FRAGS;
  1500. device_config->vp_config[i].fifo.memblock_size =
  1501. VXGE_HW_DEF_FIFO_MEMBLOCK_SIZE;
  1502. device_config->vp_config[i].fifo.alignment_size =
  1503. VXGE_HW_DEF_FIFO_ALIGNMENT_SIZE;
  1504. device_config->vp_config[i].fifo.intr =
  1505. VXGE_HW_FIFO_QUEUE_INTR_DEFAULT;
  1506. device_config->vp_config[i].fifo.no_snoop_bits =
  1507. VXGE_HW_FIFO_NO_SNOOP_DEFAULT;
  1508. device_config->vp_config[i].tti.intr_enable =
  1509. VXGE_HW_TIM_INTR_DEFAULT;
  1510. device_config->vp_config[i].tti.btimer_val =
  1511. VXGE_HW_USE_FLASH_DEFAULT;
  1512. device_config->vp_config[i].tti.timer_ac_en =
  1513. VXGE_HW_USE_FLASH_DEFAULT;
  1514. device_config->vp_config[i].tti.timer_ci_en =
  1515. VXGE_HW_USE_FLASH_DEFAULT;
  1516. device_config->vp_config[i].tti.timer_ri_en =
  1517. VXGE_HW_USE_FLASH_DEFAULT;
  1518. device_config->vp_config[i].tti.rtimer_val =
  1519. VXGE_HW_USE_FLASH_DEFAULT;
  1520. device_config->vp_config[i].tti.util_sel =
  1521. VXGE_HW_USE_FLASH_DEFAULT;
  1522. device_config->vp_config[i].tti.ltimer_val =
  1523. VXGE_HW_USE_FLASH_DEFAULT;
  1524. device_config->vp_config[i].tti.urange_a =
  1525. VXGE_HW_USE_FLASH_DEFAULT;
  1526. device_config->vp_config[i].tti.uec_a =
  1527. VXGE_HW_USE_FLASH_DEFAULT;
  1528. device_config->vp_config[i].tti.urange_b =
  1529. VXGE_HW_USE_FLASH_DEFAULT;
  1530. device_config->vp_config[i].tti.uec_b =
  1531. VXGE_HW_USE_FLASH_DEFAULT;
  1532. device_config->vp_config[i].tti.urange_c =
  1533. VXGE_HW_USE_FLASH_DEFAULT;
  1534. device_config->vp_config[i].tti.uec_c =
  1535. VXGE_HW_USE_FLASH_DEFAULT;
  1536. device_config->vp_config[i].tti.uec_d =
  1537. VXGE_HW_USE_FLASH_DEFAULT;
  1538. device_config->vp_config[i].rti.intr_enable =
  1539. VXGE_HW_TIM_INTR_DEFAULT;
  1540. device_config->vp_config[i].rti.btimer_val =
  1541. VXGE_HW_USE_FLASH_DEFAULT;
  1542. device_config->vp_config[i].rti.timer_ac_en =
  1543. VXGE_HW_USE_FLASH_DEFAULT;
  1544. device_config->vp_config[i].rti.timer_ci_en =
  1545. VXGE_HW_USE_FLASH_DEFAULT;
  1546. device_config->vp_config[i].rti.timer_ri_en =
  1547. VXGE_HW_USE_FLASH_DEFAULT;
  1548. device_config->vp_config[i].rti.rtimer_val =
  1549. VXGE_HW_USE_FLASH_DEFAULT;
  1550. device_config->vp_config[i].rti.util_sel =
  1551. VXGE_HW_USE_FLASH_DEFAULT;
  1552. device_config->vp_config[i].rti.ltimer_val =
  1553. VXGE_HW_USE_FLASH_DEFAULT;
  1554. device_config->vp_config[i].rti.urange_a =
  1555. VXGE_HW_USE_FLASH_DEFAULT;
  1556. device_config->vp_config[i].rti.uec_a =
  1557. VXGE_HW_USE_FLASH_DEFAULT;
  1558. device_config->vp_config[i].rti.urange_b =
  1559. VXGE_HW_USE_FLASH_DEFAULT;
  1560. device_config->vp_config[i].rti.uec_b =
  1561. VXGE_HW_USE_FLASH_DEFAULT;
  1562. device_config->vp_config[i].rti.urange_c =
  1563. VXGE_HW_USE_FLASH_DEFAULT;
  1564. device_config->vp_config[i].rti.uec_c =
  1565. VXGE_HW_USE_FLASH_DEFAULT;
  1566. device_config->vp_config[i].rti.uec_d =
  1567. VXGE_HW_USE_FLASH_DEFAULT;
  1568. device_config->vp_config[i].mtu =
  1569. VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU;
  1570. device_config->vp_config[i].rpa_strip_vlan_tag =
  1571. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT;
  1572. }
  1573. return VXGE_HW_OK;
  1574. }
  1575. /*
  1576. * _hw_legacy_swapper_set - Set the swapper bits for the legacy secion.
  1577. * Set the swapper bits appropriately for the lagacy section.
  1578. */
  1579. enum vxge_hw_status
  1580. __vxge_hw_legacy_swapper_set(struct vxge_hw_legacy_reg __iomem *legacy_reg)
  1581. {
  1582. u64 val64;
  1583. enum vxge_hw_status status = VXGE_HW_OK;
  1584. val64 = readq(&legacy_reg->toc_swapper_fb);
  1585. wmb();
  1586. switch (val64) {
  1587. case VXGE_HW_SWAPPER_INITIAL_VALUE:
  1588. return status;
  1589. case VXGE_HW_SWAPPER_BYTE_SWAPPED_BIT_FLIPPED:
  1590. writeq(VXGE_HW_SWAPPER_READ_BYTE_SWAP_ENABLE,
  1591. &legacy_reg->pifm_rd_swap_en);
  1592. writeq(VXGE_HW_SWAPPER_READ_BIT_FLAP_ENABLE,
  1593. &legacy_reg->pifm_rd_flip_en);
  1594. writeq(VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE,
  1595. &legacy_reg->pifm_wr_swap_en);
  1596. writeq(VXGE_HW_SWAPPER_WRITE_BIT_FLAP_ENABLE,
  1597. &legacy_reg->pifm_wr_flip_en);
  1598. break;
  1599. case VXGE_HW_SWAPPER_BYTE_SWAPPED:
  1600. writeq(VXGE_HW_SWAPPER_READ_BYTE_SWAP_ENABLE,
  1601. &legacy_reg->pifm_rd_swap_en);
  1602. writeq(VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE,
  1603. &legacy_reg->pifm_wr_swap_en);
  1604. break;
  1605. case VXGE_HW_SWAPPER_BIT_FLIPPED:
  1606. writeq(VXGE_HW_SWAPPER_READ_BIT_FLAP_ENABLE,
  1607. &legacy_reg->pifm_rd_flip_en);
  1608. writeq(VXGE_HW_SWAPPER_WRITE_BIT_FLAP_ENABLE,
  1609. &legacy_reg->pifm_wr_flip_en);
  1610. break;
  1611. }
  1612. wmb();
  1613. val64 = readq(&legacy_reg->toc_swapper_fb);
  1614. if (val64 != VXGE_HW_SWAPPER_INITIAL_VALUE)
  1615. status = VXGE_HW_ERR_SWAPPER_CTRL;
  1616. return status;
  1617. }
  1618. /*
  1619. * __vxge_hw_vpath_swapper_set - Set the swapper bits for the vpath.
  1620. * Set the swapper bits appropriately for the vpath.
  1621. */
  1622. enum vxge_hw_status
  1623. __vxge_hw_vpath_swapper_set(struct vxge_hw_vpath_reg __iomem *vpath_reg)
  1624. {
  1625. #ifndef __BIG_ENDIAN
  1626. u64 val64;
  1627. val64 = readq(&vpath_reg->vpath_general_cfg1);
  1628. wmb();
  1629. val64 |= VXGE_HW_VPATH_GENERAL_CFG1_CTL_BYTE_SWAPEN;
  1630. writeq(val64, &vpath_reg->vpath_general_cfg1);
  1631. wmb();
  1632. #endif
  1633. return VXGE_HW_OK;
  1634. }
  1635. /*
  1636. * __vxge_hw_kdfc_swapper_set - Set the swapper bits for the kdfc.
  1637. * Set the swapper bits appropriately for the vpath.
  1638. */
  1639. enum vxge_hw_status
  1640. __vxge_hw_kdfc_swapper_set(
  1641. struct vxge_hw_legacy_reg __iomem *legacy_reg,
  1642. struct vxge_hw_vpath_reg __iomem *vpath_reg)
  1643. {
  1644. u64 val64;
  1645. val64 = readq(&legacy_reg->pifm_wr_swap_en);
  1646. if (val64 == VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE) {
  1647. val64 = readq(&vpath_reg->kdfcctl_cfg0);
  1648. wmb();
  1649. val64 |= VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO0 |
  1650. VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO1 |
  1651. VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO2;
  1652. writeq(val64, &vpath_reg->kdfcctl_cfg0);
  1653. wmb();
  1654. }
  1655. return VXGE_HW_OK;
  1656. }
  1657. /*
  1658. * vxge_hw_mgmt_device_config - Retrieve device configuration.
  1659. * Get device configuration. Permits to retrieve at run-time configuration
  1660. * values that were used to initialize and configure the device.
  1661. */
  1662. enum vxge_hw_status
  1663. vxge_hw_mgmt_device_config(struct __vxge_hw_device *hldev,
  1664. struct vxge_hw_device_config *dev_config, int size)
  1665. {
  1666. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC))
  1667. return VXGE_HW_ERR_INVALID_DEVICE;
  1668. if (size != sizeof(struct vxge_hw_device_config))
  1669. return VXGE_HW_ERR_VERSION_CONFLICT;
  1670. memcpy(dev_config, &hldev->config,
  1671. sizeof(struct vxge_hw_device_config));
  1672. return VXGE_HW_OK;
  1673. }
  1674. /*
  1675. * vxge_hw_mgmt_reg_read - Read Titan register.
  1676. */
  1677. enum vxge_hw_status
  1678. vxge_hw_mgmt_reg_read(struct __vxge_hw_device *hldev,
  1679. enum vxge_hw_mgmt_reg_type type,
  1680. u32 index, u32 offset, u64 *value)
  1681. {
  1682. enum vxge_hw_status status = VXGE_HW_OK;
  1683. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  1684. status = VXGE_HW_ERR_INVALID_DEVICE;
  1685. goto exit;
  1686. }
  1687. switch (type) {
  1688. case vxge_hw_mgmt_reg_type_legacy:
  1689. if (offset > sizeof(struct vxge_hw_legacy_reg) - 8) {
  1690. status = VXGE_HW_ERR_INVALID_OFFSET;
  1691. break;
  1692. }
  1693. *value = readq((void __iomem *)hldev->legacy_reg + offset);
  1694. break;
  1695. case vxge_hw_mgmt_reg_type_toc:
  1696. if (offset > sizeof(struct vxge_hw_toc_reg) - 8) {
  1697. status = VXGE_HW_ERR_INVALID_OFFSET;
  1698. break;
  1699. }
  1700. *value = readq((void __iomem *)hldev->toc_reg + offset);
  1701. break;
  1702. case vxge_hw_mgmt_reg_type_common:
  1703. if (offset > sizeof(struct vxge_hw_common_reg) - 8) {
  1704. status = VXGE_HW_ERR_INVALID_OFFSET;
  1705. break;
  1706. }
  1707. *value = readq((void __iomem *)hldev->common_reg + offset);
  1708. break;
  1709. case vxge_hw_mgmt_reg_type_mrpcim:
  1710. if (!(hldev->access_rights &
  1711. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  1712. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1713. break;
  1714. }
  1715. if (offset > sizeof(struct vxge_hw_mrpcim_reg) - 8) {
  1716. status = VXGE_HW_ERR_INVALID_OFFSET;
  1717. break;
  1718. }
  1719. *value = readq((void __iomem *)hldev->mrpcim_reg + offset);
  1720. break;
  1721. case vxge_hw_mgmt_reg_type_srpcim:
  1722. if (!(hldev->access_rights &
  1723. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM)) {
  1724. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1725. break;
  1726. }
  1727. if (index > VXGE_HW_TITAN_SRPCIM_REG_SPACES - 1) {
  1728. status = VXGE_HW_ERR_INVALID_INDEX;
  1729. break;
  1730. }
  1731. if (offset > sizeof(struct vxge_hw_srpcim_reg) - 8) {
  1732. status = VXGE_HW_ERR_INVALID_OFFSET;
  1733. break;
  1734. }
  1735. *value = readq((void __iomem *)hldev->srpcim_reg[index] +
  1736. offset);
  1737. break;
  1738. case vxge_hw_mgmt_reg_type_vpmgmt:
  1739. if ((index > VXGE_HW_TITAN_VPMGMT_REG_SPACES - 1) ||
  1740. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  1741. status = VXGE_HW_ERR_INVALID_INDEX;
  1742. break;
  1743. }
  1744. if (offset > sizeof(struct vxge_hw_vpmgmt_reg) - 8) {
  1745. status = VXGE_HW_ERR_INVALID_OFFSET;
  1746. break;
  1747. }
  1748. *value = readq((void __iomem *)hldev->vpmgmt_reg[index] +
  1749. offset);
  1750. break;
  1751. case vxge_hw_mgmt_reg_type_vpath:
  1752. if ((index > VXGE_HW_TITAN_VPATH_REG_SPACES - 1) ||
  1753. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  1754. status = VXGE_HW_ERR_INVALID_INDEX;
  1755. break;
  1756. }
  1757. if (index > VXGE_HW_TITAN_VPATH_REG_SPACES - 1) {
  1758. status = VXGE_HW_ERR_INVALID_INDEX;
  1759. break;
  1760. }
  1761. if (offset > sizeof(struct vxge_hw_vpath_reg) - 8) {
  1762. status = VXGE_HW_ERR_INVALID_OFFSET;
  1763. break;
  1764. }
  1765. *value = readq((void __iomem *)hldev->vpath_reg[index] +
  1766. offset);
  1767. break;
  1768. default:
  1769. status = VXGE_HW_ERR_INVALID_TYPE;
  1770. break;
  1771. }
  1772. exit:
  1773. return status;
  1774. }
  1775. /*
  1776. * vxge_hw_mgmt_reg_Write - Write Titan register.
  1777. */
  1778. enum vxge_hw_status
  1779. vxge_hw_mgmt_reg_write(struct __vxge_hw_device *hldev,
  1780. enum vxge_hw_mgmt_reg_type type,
  1781. u32 index, u32 offset, u64 value)
  1782. {
  1783. enum vxge_hw_status status = VXGE_HW_OK;
  1784. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  1785. status = VXGE_HW_ERR_INVALID_DEVICE;
  1786. goto exit;
  1787. }
  1788. switch (type) {
  1789. case vxge_hw_mgmt_reg_type_legacy:
  1790. if (offset > sizeof(struct vxge_hw_legacy_reg) - 8) {
  1791. status = VXGE_HW_ERR_INVALID_OFFSET;
  1792. break;
  1793. }
  1794. writeq(value, (void __iomem *)hldev->legacy_reg + offset);
  1795. break;
  1796. case vxge_hw_mgmt_reg_type_toc:
  1797. if (offset > sizeof(struct vxge_hw_toc_reg) - 8) {
  1798. status = VXGE_HW_ERR_INVALID_OFFSET;
  1799. break;
  1800. }
  1801. writeq(value, (void __iomem *)hldev->toc_reg + offset);
  1802. break;
  1803. case vxge_hw_mgmt_reg_type_common:
  1804. if (offset > sizeof(struct vxge_hw_common_reg) - 8) {
  1805. status = VXGE_HW_ERR_INVALID_OFFSET;
  1806. break;
  1807. }
  1808. writeq(value, (void __iomem *)hldev->common_reg + offset);
  1809. break;
  1810. case vxge_hw_mgmt_reg_type_mrpcim:
  1811. if (!(hldev->access_rights &
  1812. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  1813. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1814. break;
  1815. }
  1816. if (offset > sizeof(struct vxge_hw_mrpcim_reg) - 8) {
  1817. status = VXGE_HW_ERR_INVALID_OFFSET;
  1818. break;
  1819. }
  1820. writeq(value, (void __iomem *)hldev->mrpcim_reg + offset);
  1821. break;
  1822. case vxge_hw_mgmt_reg_type_srpcim:
  1823. if (!(hldev->access_rights &
  1824. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM)) {
  1825. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1826. break;
  1827. }
  1828. if (index > VXGE_HW_TITAN_SRPCIM_REG_SPACES - 1) {
  1829. status = VXGE_HW_ERR_INVALID_INDEX;
  1830. break;
  1831. }
  1832. if (offset > sizeof(struct vxge_hw_srpcim_reg) - 8) {
  1833. status = VXGE_HW_ERR_INVALID_OFFSET;
  1834. break;
  1835. }
  1836. writeq(value, (void __iomem *)hldev->srpcim_reg[index] +
  1837. offset);
  1838. break;
  1839. case vxge_hw_mgmt_reg_type_vpmgmt:
  1840. if ((index > VXGE_HW_TITAN_VPMGMT_REG_SPACES - 1) ||
  1841. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  1842. status = VXGE_HW_ERR_INVALID_INDEX;
  1843. break;
  1844. }
  1845. if (offset > sizeof(struct vxge_hw_vpmgmt_reg) - 8) {
  1846. status = VXGE_HW_ERR_INVALID_OFFSET;
  1847. break;
  1848. }
  1849. writeq(value, (void __iomem *)hldev->vpmgmt_reg[index] +
  1850. offset);
  1851. break;
  1852. case vxge_hw_mgmt_reg_type_vpath:
  1853. if ((index > VXGE_HW_TITAN_VPATH_REG_SPACES-1) ||
  1854. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  1855. status = VXGE_HW_ERR_INVALID_INDEX;
  1856. break;
  1857. }
  1858. if (offset > sizeof(struct vxge_hw_vpath_reg) - 8) {
  1859. status = VXGE_HW_ERR_INVALID_OFFSET;
  1860. break;
  1861. }
  1862. writeq(value, (void __iomem *)hldev->vpath_reg[index] +
  1863. offset);
  1864. break;
  1865. default:
  1866. status = VXGE_HW_ERR_INVALID_TYPE;
  1867. break;
  1868. }
  1869. exit:
  1870. return status;
  1871. }
  1872. /*
  1873. * __vxge_hw_fifo_mempool_item_alloc - Allocate List blocks for TxD
  1874. * list callback
  1875. * This function is callback passed to __vxge_hw_mempool_create to create memory
  1876. * pool for TxD list
  1877. */
  1878. static void
  1879. __vxge_hw_fifo_mempool_item_alloc(
  1880. struct vxge_hw_mempool *mempoolh,
  1881. u32 memblock_index, struct vxge_hw_mempool_dma *dma_object,
  1882. u32 index, u32 is_last)
  1883. {
  1884. u32 memblock_item_idx;
  1885. struct __vxge_hw_fifo_txdl_priv *txdl_priv;
  1886. struct vxge_hw_fifo_txd *txdp =
  1887. (struct vxge_hw_fifo_txd *)mempoolh->items_arr[index];
  1888. struct __vxge_hw_fifo *fifo =
  1889. (struct __vxge_hw_fifo *)mempoolh->userdata;
  1890. void *memblock = mempoolh->memblocks_arr[memblock_index];
  1891. vxge_assert(txdp);
  1892. txdp->host_control = (u64) (size_t)
  1893. __vxge_hw_mempool_item_priv(mempoolh, memblock_index, txdp,
  1894. &memblock_item_idx);
  1895. txdl_priv = __vxge_hw_fifo_txdl_priv(fifo, txdp);
  1896. vxge_assert(txdl_priv);
  1897. fifo->channel.reserve_arr[fifo->channel.reserve_ptr - 1 - index] = txdp;
  1898. /* pre-format HW's TxDL's private */
  1899. txdl_priv->dma_offset = (char *)txdp - (char *)memblock;
  1900. txdl_priv->dma_addr = dma_object->addr + txdl_priv->dma_offset;
  1901. txdl_priv->dma_handle = dma_object->handle;
  1902. txdl_priv->memblock = memblock;
  1903. txdl_priv->first_txdp = txdp;
  1904. txdl_priv->next_txdl_priv = NULL;
  1905. txdl_priv->alloc_frags = 0;
  1906. return;
  1907. }
  1908. /*
  1909. * __vxge_hw_fifo_create - Create a FIFO
  1910. * This function creates FIFO and initializes it.
  1911. */
  1912. enum vxge_hw_status
  1913. __vxge_hw_fifo_create(struct __vxge_hw_vpath_handle *vp,
  1914. struct vxge_hw_fifo_attr *attr)
  1915. {
  1916. enum vxge_hw_status status = VXGE_HW_OK;
  1917. struct __vxge_hw_fifo *fifo;
  1918. struct vxge_hw_fifo_config *config;
  1919. u32 txdl_size, txdl_per_memblock;
  1920. struct vxge_hw_mempool_cbs fifo_mp_callback;
  1921. struct __vxge_hw_virtualpath *vpath;
  1922. if ((vp == NULL) || (attr == NULL)) {
  1923. status = VXGE_HW_ERR_INVALID_HANDLE;
  1924. goto exit;
  1925. }
  1926. vpath = vp->vpath;
  1927. config = &vpath->hldev->config.vp_config[vpath->vp_id].fifo;
  1928. txdl_size = config->max_frags * sizeof(struct vxge_hw_fifo_txd);
  1929. txdl_per_memblock = config->memblock_size / txdl_size;
  1930. fifo = (struct __vxge_hw_fifo *)__vxge_hw_channel_allocate(vp,
  1931. VXGE_HW_CHANNEL_TYPE_FIFO,
  1932. config->fifo_blocks * txdl_per_memblock,
  1933. attr->per_txdl_space, attr->userdata);
  1934. if (fifo == NULL) {
  1935. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1936. goto exit;
  1937. }
  1938. vpath->fifoh = fifo;
  1939. fifo->nofl_db = vpath->nofl_db;
  1940. fifo->vp_id = vpath->vp_id;
  1941. fifo->vp_reg = vpath->vp_reg;
  1942. fifo->stats = &vpath->sw_stats->fifo_stats;
  1943. fifo->config = config;
  1944. /* apply "interrupts per txdl" attribute */
  1945. fifo->interrupt_type = VXGE_HW_FIFO_TXD_INT_TYPE_UTILZ;
  1946. if (fifo->config->intr)
  1947. fifo->interrupt_type = VXGE_HW_FIFO_TXD_INT_TYPE_PER_LIST;
  1948. fifo->no_snoop_bits = config->no_snoop_bits;
  1949. /*
  1950. * FIFO memory management strategy:
  1951. *
  1952. * TxDL split into three independent parts:
  1953. * - set of TxD's
  1954. * - TxD HW private part
  1955. * - driver private part
  1956. *
  1957. * Adaptative memory allocation used. i.e. Memory allocated on
  1958. * demand with the size which will fit into one memory block.
  1959. * One memory block may contain more than one TxDL.
  1960. *
  1961. * During "reserve" operations more memory can be allocated on demand
  1962. * for example due to FIFO full condition.
  1963. *
  1964. * Pool of memory memblocks never shrinks except in __vxge_hw_fifo_close
  1965. * routine which will essentially stop the channel and free resources.
  1966. */
  1967. /* TxDL common private size == TxDL private + driver private */
  1968. fifo->priv_size =
  1969. sizeof(struct __vxge_hw_fifo_txdl_priv) + attr->per_txdl_space;
  1970. fifo->priv_size = ((fifo->priv_size + VXGE_CACHE_LINE_SIZE - 1) /
  1971. VXGE_CACHE_LINE_SIZE) * VXGE_CACHE_LINE_SIZE;
  1972. fifo->per_txdl_space = attr->per_txdl_space;
  1973. /* recompute txdl size to be cacheline aligned */
  1974. fifo->txdl_size = txdl_size;
  1975. fifo->txdl_per_memblock = txdl_per_memblock;
  1976. fifo->txdl_term = attr->txdl_term;
  1977. fifo->callback = attr->callback;
  1978. if (fifo->txdl_per_memblock == 0) {
  1979. __vxge_hw_fifo_delete(vp);
  1980. status = VXGE_HW_ERR_INVALID_BLOCK_SIZE;
  1981. goto exit;
  1982. }
  1983. fifo_mp_callback.item_func_alloc = __vxge_hw_fifo_mempool_item_alloc;
  1984. fifo->mempool =
  1985. __vxge_hw_mempool_create(vpath->hldev,
  1986. fifo->config->memblock_size,
  1987. fifo->txdl_size,
  1988. fifo->priv_size,
  1989. (fifo->config->fifo_blocks * fifo->txdl_per_memblock),
  1990. (fifo->config->fifo_blocks * fifo->txdl_per_memblock),
  1991. &fifo_mp_callback,
  1992. fifo);
  1993. if (fifo->mempool == NULL) {
  1994. __vxge_hw_fifo_delete(vp);
  1995. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1996. goto exit;
  1997. }
  1998. status = __vxge_hw_channel_initialize(&fifo->channel);
  1999. if (status != VXGE_HW_OK) {
  2000. __vxge_hw_fifo_delete(vp);
  2001. goto exit;
  2002. }
  2003. vxge_assert(fifo->channel.reserve_ptr);
  2004. exit:
  2005. return status;
  2006. }
  2007. /*
  2008. * __vxge_hw_fifo_abort - Returns the TxD
  2009. * This function terminates the TxDs of fifo
  2010. */
  2011. enum vxge_hw_status __vxge_hw_fifo_abort(struct __vxge_hw_fifo *fifo)
  2012. {
  2013. void *txdlh;
  2014. for (;;) {
  2015. vxge_hw_channel_dtr_try_complete(&fifo->channel, &txdlh);
  2016. if (txdlh == NULL)
  2017. break;
  2018. vxge_hw_channel_dtr_complete(&fifo->channel);
  2019. if (fifo->txdl_term) {
  2020. fifo->txdl_term(txdlh,
  2021. VXGE_HW_TXDL_STATE_POSTED,
  2022. fifo->channel.userdata);
  2023. }
  2024. vxge_hw_channel_dtr_free(&fifo->channel, txdlh);
  2025. }
  2026. return VXGE_HW_OK;
  2027. }
  2028. /*
  2029. * __vxge_hw_fifo_reset - Resets the fifo
  2030. * This function resets the fifo during vpath reset operation
  2031. */
  2032. enum vxge_hw_status __vxge_hw_fifo_reset(struct __vxge_hw_fifo *fifo)
  2033. {
  2034. enum vxge_hw_status status = VXGE_HW_OK;
  2035. __vxge_hw_fifo_abort(fifo);
  2036. status = __vxge_hw_channel_reset(&fifo->channel);
  2037. return status;
  2038. }
  2039. /*
  2040. * __vxge_hw_fifo_delete - Removes the FIFO
  2041. * This function freeup the memory pool and removes the FIFO
  2042. */
  2043. enum vxge_hw_status __vxge_hw_fifo_delete(struct __vxge_hw_vpath_handle *vp)
  2044. {
  2045. struct __vxge_hw_fifo *fifo = vp->vpath->fifoh;
  2046. __vxge_hw_fifo_abort(fifo);
  2047. if (fifo->mempool)
  2048. __vxge_hw_mempool_destroy(fifo->mempool);
  2049. vp->vpath->fifoh = NULL;
  2050. __vxge_hw_channel_free(&fifo->channel);
  2051. return VXGE_HW_OK;
  2052. }
  2053. /*
  2054. * __vxge_hw_vpath_pci_read - Read the content of given address
  2055. * in pci config space.
  2056. * Read from the vpath pci config space.
  2057. */
  2058. enum vxge_hw_status
  2059. __vxge_hw_vpath_pci_read(struct __vxge_hw_virtualpath *vpath,
  2060. u32 phy_func_0, u32 offset, u32 *val)
  2061. {
  2062. u64 val64;
  2063. enum vxge_hw_status status = VXGE_HW_OK;
  2064. struct vxge_hw_vpath_reg __iomem *vp_reg = vpath->vp_reg;
  2065. val64 = VXGE_HW_PCI_CONFIG_ACCESS_CFG1_ADDRESS(offset);
  2066. if (phy_func_0)
  2067. val64 |= VXGE_HW_PCI_CONFIG_ACCESS_CFG1_SEL_FUNC0;
  2068. writeq(val64, &vp_reg->pci_config_access_cfg1);
  2069. wmb();
  2070. writeq(VXGE_HW_PCI_CONFIG_ACCESS_CFG2_REQ,
  2071. &vp_reg->pci_config_access_cfg2);
  2072. wmb();
  2073. status = __vxge_hw_device_register_poll(
  2074. &vp_reg->pci_config_access_cfg2,
  2075. VXGE_HW_INTR_MASK_ALL, VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2076. if (status != VXGE_HW_OK)
  2077. goto exit;
  2078. val64 = readq(&vp_reg->pci_config_access_status);
  2079. if (val64 & VXGE_HW_PCI_CONFIG_ACCESS_STATUS_ACCESS_ERR) {
  2080. status = VXGE_HW_FAIL;
  2081. *val = 0;
  2082. } else
  2083. *val = (u32)vxge_bVALn(val64, 32, 32);
  2084. exit:
  2085. return status;
  2086. }
  2087. /*
  2088. * __vxge_hw_vpath_func_id_get - Get the function id of the vpath.
  2089. * Returns the function number of the vpath.
  2090. */
  2091. u32
  2092. __vxge_hw_vpath_func_id_get(u32 vp_id,
  2093. struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg)
  2094. {
  2095. u64 val64;
  2096. val64 = readq(&vpmgmt_reg->vpath_to_func_map_cfg1);
  2097. return
  2098. (u32)VXGE_HW_VPATH_TO_FUNC_MAP_CFG1_GET_VPATH_TO_FUNC_MAP_CFG1(val64);
  2099. }
  2100. /*
  2101. * __vxge_hw_read_rts_ds - Program RTS steering critieria
  2102. */
  2103. static inline void
  2104. __vxge_hw_read_rts_ds(struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2105. u64 dta_struct_sel)
  2106. {
  2107. writeq(0, &vpath_reg->rts_access_steer_ctrl);
  2108. wmb();
  2109. writeq(dta_struct_sel, &vpath_reg->rts_access_steer_data0);
  2110. writeq(0, &vpath_reg->rts_access_steer_data1);
  2111. wmb();
  2112. return;
  2113. }
  2114. /*
  2115. * __vxge_hw_vpath_card_info_get - Get the serial numbers,
  2116. * part number and product description.
  2117. */
  2118. enum vxge_hw_status
  2119. __vxge_hw_vpath_card_info_get(
  2120. u32 vp_id,
  2121. struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2122. struct vxge_hw_device_hw_info *hw_info)
  2123. {
  2124. u32 i, j;
  2125. u64 val64;
  2126. u64 data1 = 0ULL;
  2127. u64 data2 = 0ULL;
  2128. enum vxge_hw_status status = VXGE_HW_OK;
  2129. u8 *serial_number = hw_info->serial_number;
  2130. u8 *part_number = hw_info->part_number;
  2131. u8 *product_desc = hw_info->product_desc;
  2132. __vxge_hw_read_rts_ds(vpath_reg,
  2133. VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_SERIAL_NUMBER);
  2134. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2135. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2136. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2137. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2138. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2139. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2140. status = __vxge_hw_pio_mem_write64(val64,
  2141. &vpath_reg->rts_access_steer_ctrl,
  2142. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2143. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2144. if (status != VXGE_HW_OK)
  2145. return status;
  2146. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2147. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2148. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2149. ((u64 *)serial_number)[0] = be64_to_cpu(data1);
  2150. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2151. ((u64 *)serial_number)[1] = be64_to_cpu(data2);
  2152. status = VXGE_HW_OK;
  2153. } else
  2154. *serial_number = 0;
  2155. __vxge_hw_read_rts_ds(vpath_reg,
  2156. VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PART_NUMBER);
  2157. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2158. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2159. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2160. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2161. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2162. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2163. status = __vxge_hw_pio_mem_write64(val64,
  2164. &vpath_reg->rts_access_steer_ctrl,
  2165. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2166. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2167. if (status != VXGE_HW_OK)
  2168. return status;
  2169. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2170. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2171. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2172. ((u64 *)part_number)[0] = be64_to_cpu(data1);
  2173. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2174. ((u64 *)part_number)[1] = be64_to_cpu(data2);
  2175. status = VXGE_HW_OK;
  2176. } else
  2177. *part_number = 0;
  2178. j = 0;
  2179. for (i = VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_DESC_0;
  2180. i <= VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_DESC_3; i++) {
  2181. __vxge_hw_read_rts_ds(vpath_reg, i);
  2182. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2183. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2184. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2185. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2186. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2187. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2188. status = __vxge_hw_pio_mem_write64(val64,
  2189. &vpath_reg->rts_access_steer_ctrl,
  2190. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2191. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2192. if (status != VXGE_HW_OK)
  2193. return status;
  2194. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2195. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2196. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2197. ((u64 *)product_desc)[j++] = be64_to_cpu(data1);
  2198. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2199. ((u64 *)product_desc)[j++] = be64_to_cpu(data2);
  2200. status = VXGE_HW_OK;
  2201. } else
  2202. *product_desc = 0;
  2203. }
  2204. return status;
  2205. }
  2206. /*
  2207. * __vxge_hw_vpath_fw_ver_get - Get the fw version
  2208. * Returns FW Version
  2209. */
  2210. enum vxge_hw_status
  2211. __vxge_hw_vpath_fw_ver_get(
  2212. u32 vp_id,
  2213. struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2214. struct vxge_hw_device_hw_info *hw_info)
  2215. {
  2216. u64 val64;
  2217. u64 data1 = 0ULL;
  2218. u64 data2 = 0ULL;
  2219. struct vxge_hw_device_version *fw_version = &hw_info->fw_version;
  2220. struct vxge_hw_device_date *fw_date = &hw_info->fw_date;
  2221. struct vxge_hw_device_version *flash_version = &hw_info->flash_version;
  2222. struct vxge_hw_device_date *flash_date = &hw_info->flash_date;
  2223. enum vxge_hw_status status = VXGE_HW_OK;
  2224. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2225. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_ENTRY) |
  2226. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2227. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2228. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2229. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2230. status = __vxge_hw_pio_mem_write64(val64,
  2231. &vpath_reg->rts_access_steer_ctrl,
  2232. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2233. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2234. if (status != VXGE_HW_OK)
  2235. goto exit;
  2236. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2237. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2238. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2239. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2240. fw_date->day =
  2241. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_DAY(
  2242. data1);
  2243. fw_date->month =
  2244. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MONTH(
  2245. data1);
  2246. fw_date->year =
  2247. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_YEAR(
  2248. data1);
  2249. snprintf(fw_date->date, VXGE_HW_FW_STRLEN, "%2.2d/%2.2d/%4.4d",
  2250. fw_date->month, fw_date->day, fw_date->year);
  2251. fw_version->major =
  2252. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MAJOR(data1);
  2253. fw_version->minor =
  2254. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MINOR(data1);
  2255. fw_version->build =
  2256. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_BUILD(data1);
  2257. snprintf(fw_version->version, VXGE_HW_FW_STRLEN, "%d.%d.%d",
  2258. fw_version->major, fw_version->minor, fw_version->build);
  2259. flash_date->day =
  2260. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_DAY(data2);
  2261. flash_date->month =
  2262. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MONTH(data2);
  2263. flash_date->year =
  2264. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_YEAR(data2);
  2265. snprintf(flash_date->date, VXGE_HW_FW_STRLEN,
  2266. "%2.2d/%2.2d/%4.4d",
  2267. flash_date->month, flash_date->day, flash_date->year);
  2268. flash_version->major =
  2269. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MAJOR(data2);
  2270. flash_version->minor =
  2271. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MINOR(data2);
  2272. flash_version->build =
  2273. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_BUILD(data2);
  2274. snprintf(flash_version->version, VXGE_HW_FW_STRLEN, "%d.%d.%d",
  2275. flash_version->major, flash_version->minor,
  2276. flash_version->build);
  2277. status = VXGE_HW_OK;
  2278. } else
  2279. status = VXGE_HW_FAIL;
  2280. exit:
  2281. return status;
  2282. }
  2283. /*
  2284. * __vxge_hw_vpath_pci_func_mode_get - Get the pci mode
  2285. * Returns pci function mode
  2286. */
  2287. u64
  2288. __vxge_hw_vpath_pci_func_mode_get(
  2289. u32 vp_id,
  2290. struct vxge_hw_vpath_reg __iomem *vpath_reg)
  2291. {
  2292. u64 val64;
  2293. u64 data1 = 0ULL;
  2294. enum vxge_hw_status status = VXGE_HW_OK;
  2295. __vxge_hw_read_rts_ds(vpath_reg,
  2296. VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PCI_MODE);
  2297. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2298. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2299. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2300. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2301. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2302. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2303. status = __vxge_hw_pio_mem_write64(val64,
  2304. &vpath_reg->rts_access_steer_ctrl,
  2305. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2306. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2307. if (status != VXGE_HW_OK)
  2308. goto exit;
  2309. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2310. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2311. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2312. status = VXGE_HW_OK;
  2313. } else {
  2314. data1 = 0;
  2315. status = VXGE_HW_FAIL;
  2316. }
  2317. exit:
  2318. return data1;
  2319. }
  2320. /**
  2321. * vxge_hw_device_flick_link_led - Flick (blink) link LED.
  2322. * @hldev: HW device.
  2323. * @on_off: TRUE if flickering to be on, FALSE to be off
  2324. *
  2325. * Flicker the link LED.
  2326. */
  2327. enum vxge_hw_status
  2328. vxge_hw_device_flick_link_led(struct __vxge_hw_device *hldev,
  2329. u64 on_off)
  2330. {
  2331. u64 val64;
  2332. enum vxge_hw_status status = VXGE_HW_OK;
  2333. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2334. if (hldev == NULL) {
  2335. status = VXGE_HW_ERR_INVALID_DEVICE;
  2336. goto exit;
  2337. }
  2338. vp_reg = hldev->vpath_reg[hldev->first_vp_id];
  2339. writeq(0, &vp_reg->rts_access_steer_ctrl);
  2340. wmb();
  2341. writeq(on_off, &vp_reg->rts_access_steer_data0);
  2342. writeq(0, &vp_reg->rts_access_steer_data1);
  2343. wmb();
  2344. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2345. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_LED_CONTROL) |
  2346. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2347. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2348. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2349. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2350. status = __vxge_hw_pio_mem_write64(val64,
  2351. &vp_reg->rts_access_steer_ctrl,
  2352. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2353. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2354. exit:
  2355. return status;
  2356. }
  2357. /*
  2358. * __vxge_hw_vpath_rts_table_get - Get the entries from RTS access tables
  2359. */
  2360. enum vxge_hw_status
  2361. __vxge_hw_vpath_rts_table_get(
  2362. struct __vxge_hw_vpath_handle *vp,
  2363. u32 action, u32 rts_table, u32 offset, u64 *data1, u64 *data2)
  2364. {
  2365. u64 val64;
  2366. struct __vxge_hw_virtualpath *vpath;
  2367. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2368. enum vxge_hw_status status = VXGE_HW_OK;
  2369. if (vp == NULL) {
  2370. status = VXGE_HW_ERR_INVALID_HANDLE;
  2371. goto exit;
  2372. }
  2373. vpath = vp->vpath;
  2374. vp_reg = vpath->vp_reg;
  2375. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(action) |
  2376. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(rts_table) |
  2377. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2378. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(offset);
  2379. if ((rts_table ==
  2380. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_SOLO_IT) ||
  2381. (rts_table ==
  2382. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT) ||
  2383. (rts_table ==
  2384. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MASK) ||
  2385. (rts_table ==
  2386. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_KEY)) {
  2387. val64 = val64 | VXGE_HW_RTS_ACCESS_STEER_CTRL_TABLE_SEL;
  2388. }
  2389. status = __vxge_hw_pio_mem_write64(val64,
  2390. &vp_reg->rts_access_steer_ctrl,
  2391. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2392. vpath->hldev->config.device_poll_millis);
  2393. if (status != VXGE_HW_OK)
  2394. goto exit;
  2395. val64 = readq(&vp_reg->rts_access_steer_ctrl);
  2396. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2397. *data1 = readq(&vp_reg->rts_access_steer_data0);
  2398. if ((rts_table ==
  2399. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) ||
  2400. (rts_table ==
  2401. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT)) {
  2402. *data2 = readq(&vp_reg->rts_access_steer_data1);
  2403. }
  2404. status = VXGE_HW_OK;
  2405. } else
  2406. status = VXGE_HW_FAIL;
  2407. exit:
  2408. return status;
  2409. }
  2410. /*
  2411. * __vxge_hw_vpath_rts_table_set - Set the entries of RTS access tables
  2412. */
  2413. enum vxge_hw_status
  2414. __vxge_hw_vpath_rts_table_set(
  2415. struct __vxge_hw_vpath_handle *vp, u32 action, u32 rts_table,
  2416. u32 offset, u64 data1, u64 data2)
  2417. {
  2418. u64 val64;
  2419. struct __vxge_hw_virtualpath *vpath;
  2420. enum vxge_hw_status status = VXGE_HW_OK;
  2421. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2422. if (vp == NULL) {
  2423. status = VXGE_HW_ERR_INVALID_HANDLE;
  2424. goto exit;
  2425. }
  2426. vpath = vp->vpath;
  2427. vp_reg = vpath->vp_reg;
  2428. writeq(data1, &vp_reg->rts_access_steer_data0);
  2429. wmb();
  2430. if ((rts_table == VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) ||
  2431. (rts_table ==
  2432. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT)) {
  2433. writeq(data2, &vp_reg->rts_access_steer_data1);
  2434. wmb();
  2435. }
  2436. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(action) |
  2437. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(rts_table) |
  2438. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2439. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(offset);
  2440. status = __vxge_hw_pio_mem_write64(val64,
  2441. &vp_reg->rts_access_steer_ctrl,
  2442. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2443. vpath->hldev->config.device_poll_millis);
  2444. if (status != VXGE_HW_OK)
  2445. goto exit;
  2446. val64 = readq(&vp_reg->rts_access_steer_ctrl);
  2447. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS)
  2448. status = VXGE_HW_OK;
  2449. else
  2450. status = VXGE_HW_FAIL;
  2451. exit:
  2452. return status;
  2453. }
  2454. /*
  2455. * __vxge_hw_vpath_addr_get - Get the hw address entry for this vpath
  2456. * from MAC address table.
  2457. */
  2458. enum vxge_hw_status
  2459. __vxge_hw_vpath_addr_get(
  2460. u32 vp_id, struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2461. u8 (macaddr)[ETH_ALEN], u8 (macaddr_mask)[ETH_ALEN])
  2462. {
  2463. u32 i;
  2464. u64 val64;
  2465. u64 data1 = 0ULL;
  2466. u64 data2 = 0ULL;
  2467. enum vxge_hw_status status = VXGE_HW_OK;
  2468. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2469. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_LIST_FIRST_ENTRY) |
  2470. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2471. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) |
  2472. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2473. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2474. status = __vxge_hw_pio_mem_write64(val64,
  2475. &vpath_reg->rts_access_steer_ctrl,
  2476. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2477. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2478. if (status != VXGE_HW_OK)
  2479. goto exit;
  2480. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2481. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2482. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2483. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2484. data1 = VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_DA_MAC_ADDR(data1);
  2485. data2 = VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_DA_MAC_ADDR_MASK(
  2486. data2);
  2487. for (i = ETH_ALEN; i > 0; i--) {
  2488. macaddr[i-1] = (u8)(data1 & 0xFF);
  2489. data1 >>= 8;
  2490. macaddr_mask[i-1] = (u8)(data2 & 0xFF);
  2491. data2 >>= 8;
  2492. }
  2493. status = VXGE_HW_OK;
  2494. } else
  2495. status = VXGE_HW_FAIL;
  2496. exit:
  2497. return status;
  2498. }
  2499. /*
  2500. * vxge_hw_vpath_rts_rth_set - Set/configure RTS hashing.
  2501. */
  2502. enum vxge_hw_status vxge_hw_vpath_rts_rth_set(
  2503. struct __vxge_hw_vpath_handle *vp,
  2504. enum vxge_hw_rth_algoritms algorithm,
  2505. struct vxge_hw_rth_hash_types *hash_type,
  2506. u16 bucket_size)
  2507. {
  2508. u64 data0, data1;
  2509. enum vxge_hw_status status = VXGE_HW_OK;
  2510. if (vp == NULL) {
  2511. status = VXGE_HW_ERR_INVALID_HANDLE;
  2512. goto exit;
  2513. }
  2514. status = __vxge_hw_vpath_rts_table_get(vp,
  2515. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_ENTRY,
  2516. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_GEN_CFG,
  2517. 0, &data0, &data1);
  2518. data0 &= ~(VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_BUCKET_SIZE(0xf) |
  2519. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ALG_SEL(0x3));
  2520. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_EN |
  2521. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_BUCKET_SIZE(bucket_size) |
  2522. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ALG_SEL(algorithm);
  2523. if (hash_type->hash_type_tcpipv4_en)
  2524. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV4_EN;
  2525. if (hash_type->hash_type_ipv4_en)
  2526. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV4_EN;
  2527. if (hash_type->hash_type_tcpipv6_en)
  2528. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV6_EN;
  2529. if (hash_type->hash_type_ipv6_en)
  2530. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV6_EN;
  2531. if (hash_type->hash_type_tcpipv6ex_en)
  2532. data0 |=
  2533. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV6_EX_EN;
  2534. if (hash_type->hash_type_ipv6ex_en)
  2535. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV6_EX_EN;
  2536. if (VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_GEN_ACTIVE_TABLE(data0))
  2537. data0 &= ~VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ACTIVE_TABLE;
  2538. else
  2539. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ACTIVE_TABLE;
  2540. status = __vxge_hw_vpath_rts_table_set(vp,
  2541. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY,
  2542. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_GEN_CFG,
  2543. 0, data0, 0);
  2544. exit:
  2545. return status;
  2546. }
  2547. static void
  2548. vxge_hw_rts_rth_data0_data1_get(u32 j, u64 *data0, u64 *data1,
  2549. u16 flag, u8 *itable)
  2550. {
  2551. switch (flag) {
  2552. case 1:
  2553. *data0 = VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_BUCKET_NUM(j)|
  2554. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_ENTRY_EN |
  2555. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_BUCKET_DATA(
  2556. itable[j]);
  2557. case 2:
  2558. *data0 |=
  2559. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_BUCKET_NUM(j)|
  2560. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_ENTRY_EN |
  2561. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_BUCKET_DATA(
  2562. itable[j]);
  2563. case 3:
  2564. *data1 = VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_BUCKET_NUM(j)|
  2565. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_ENTRY_EN |
  2566. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_BUCKET_DATA(
  2567. itable[j]);
  2568. case 4:
  2569. *data1 |=
  2570. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_BUCKET_NUM(j)|
  2571. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_ENTRY_EN |
  2572. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_BUCKET_DATA(
  2573. itable[j]);
  2574. default:
  2575. return;
  2576. }
  2577. }
  2578. /*
  2579. * vxge_hw_vpath_rts_rth_itable_set - Set/configure indirection table (IT).
  2580. */
  2581. enum vxge_hw_status vxge_hw_vpath_rts_rth_itable_set(
  2582. struct __vxge_hw_vpath_handle **vpath_handles,
  2583. u32 vpath_count,
  2584. u8 *mtable,
  2585. u8 *itable,
  2586. u32 itable_size)
  2587. {
  2588. u32 i, j, action, rts_table;
  2589. u64 data0;
  2590. u64 data1;
  2591. u32 max_entries;
  2592. enum vxge_hw_status status = VXGE_HW_OK;
  2593. struct __vxge_hw_vpath_handle *vp = vpath_handles[0];
  2594. if (vp == NULL) {
  2595. status = VXGE_HW_ERR_INVALID_HANDLE;
  2596. goto exit;
  2597. }
  2598. max_entries = (((u32)1) << itable_size);
  2599. if (vp->vpath->hldev->config.rth_it_type
  2600. == VXGE_HW_RTH_IT_TYPE_SOLO_IT) {
  2601. action = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY;
  2602. rts_table =
  2603. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_SOLO_IT;
  2604. for (j = 0; j < max_entries; j++) {
  2605. data1 = 0;
  2606. data0 =
  2607. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_BUCKET_DATA(
  2608. itable[j]);
  2609. status = __vxge_hw_vpath_rts_table_set(vpath_handles[0],
  2610. action, rts_table, j, data0, data1);
  2611. if (status != VXGE_HW_OK)
  2612. goto exit;
  2613. }
  2614. for (j = 0; j < max_entries; j++) {
  2615. data1 = 0;
  2616. data0 =
  2617. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_ENTRY_EN |
  2618. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_BUCKET_DATA(
  2619. itable[j]);
  2620. status = __vxge_hw_vpath_rts_table_set(
  2621. vpath_handles[mtable[itable[j]]], action,
  2622. rts_table, j, data0, data1);
  2623. if (status != VXGE_HW_OK)
  2624. goto exit;
  2625. }
  2626. } else {
  2627. action = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY;
  2628. rts_table =
  2629. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT;
  2630. for (i = 0; i < vpath_count; i++) {
  2631. for (j = 0; j < max_entries;) {
  2632. data0 = 0;
  2633. data1 = 0;
  2634. while (j < max_entries) {
  2635. if (mtable[itable[j]] != i) {
  2636. j++;
  2637. continue;
  2638. }
  2639. vxge_hw_rts_rth_data0_data1_get(j,
  2640. &data0, &data1, 1, itable);
  2641. j++;
  2642. break;
  2643. }
  2644. while (j < max_entries) {
  2645. if (mtable[itable[j]] != i) {
  2646. j++;
  2647. continue;
  2648. }
  2649. vxge_hw_rts_rth_data0_data1_get(j,
  2650. &data0, &data1, 2, itable);
  2651. j++;
  2652. break;
  2653. }
  2654. while (j < max_entries) {
  2655. if (mtable[itable[j]] != i) {
  2656. j++;
  2657. continue;
  2658. }
  2659. vxge_hw_rts_rth_data0_data1_get(j,
  2660. &data0, &data1, 3, itable);
  2661. j++;
  2662. break;
  2663. }
  2664. while (j < max_entries) {
  2665. if (mtable[itable[j]] != i) {
  2666. j++;
  2667. continue;
  2668. }
  2669. vxge_hw_rts_rth_data0_data1_get(j,
  2670. &data0, &data1, 4, itable);
  2671. j++;
  2672. break;
  2673. }
  2674. if (data0 != 0) {
  2675. status = __vxge_hw_vpath_rts_table_set(
  2676. vpath_handles[i],
  2677. action, rts_table,
  2678. 0, data0, data1);
  2679. if (status != VXGE_HW_OK)
  2680. goto exit;
  2681. }
  2682. }
  2683. }
  2684. }
  2685. exit:
  2686. return status;
  2687. }
  2688. /**
  2689. * vxge_hw_vpath_check_leak - Check for memory leak
  2690. * @ringh: Handle to the ring object used for receive
  2691. *
  2692. * If PRC_RXD_DOORBELL_VPn.NEW_QW_CNT is larger or equal to
  2693. * PRC_CFG6_VPn.RXD_SPAT then a leak has occurred.
  2694. * Returns: VXGE_HW_FAIL, if leak has occurred.
  2695. *
  2696. */
  2697. enum vxge_hw_status
  2698. vxge_hw_vpath_check_leak(struct __vxge_hw_ring *ring)
  2699. {
  2700. enum vxge_hw_status status = VXGE_HW_OK;
  2701. u64 rxd_new_count, rxd_spat;
  2702. if (ring == NULL)
  2703. return status;
  2704. rxd_new_count = readl(&ring->vp_reg->prc_rxd_doorbell);
  2705. rxd_spat = readq(&ring->vp_reg->prc_cfg6);
  2706. rxd_spat = VXGE_HW_PRC_CFG6_RXD_SPAT(rxd_spat);
  2707. if (rxd_new_count >= rxd_spat)
  2708. status = VXGE_HW_FAIL;
  2709. return status;
  2710. }
  2711. /*
  2712. * __vxge_hw_vpath_mgmt_read
  2713. * This routine reads the vpath_mgmt registers
  2714. */
  2715. static enum vxge_hw_status
  2716. __vxge_hw_vpath_mgmt_read(
  2717. struct __vxge_hw_device *hldev,
  2718. struct __vxge_hw_virtualpath *vpath)
  2719. {
  2720. u32 i, mtu = 0, max_pyld = 0;
  2721. u64 val64;
  2722. enum vxge_hw_status status = VXGE_HW_OK;
  2723. for (i = 0; i < VXGE_HW_MAC_MAX_MAC_PORT_ID; i++) {
  2724. val64 = readq(&vpath->vpmgmt_reg->
  2725. rxmac_cfg0_port_vpmgmt_clone[i]);
  2726. max_pyld =
  2727. (u32)
  2728. VXGE_HW_RXMAC_CFG0_PORT_VPMGMT_CLONE_GET_MAX_PYLD_LEN
  2729. (val64);
  2730. if (mtu < max_pyld)
  2731. mtu = max_pyld;
  2732. }
  2733. vpath->max_mtu = mtu + VXGE_HW_MAC_HEADER_MAX_SIZE;
  2734. val64 = readq(&vpath->vpmgmt_reg->xmac_vsport_choices_vp);
  2735. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  2736. if (val64 & vxge_mBIT(i))
  2737. vpath->vsport_number = i;
  2738. }
  2739. val64 = readq(&vpath->vpmgmt_reg->xgmac_gen_status_vpmgmt_clone);
  2740. if (val64 & VXGE_HW_XGMAC_GEN_STATUS_VPMGMT_CLONE_XMACJ_NTWK_OK)
  2741. VXGE_HW_DEVICE_LINK_STATE_SET(vpath->hldev, VXGE_HW_LINK_UP);
  2742. else
  2743. VXGE_HW_DEVICE_LINK_STATE_SET(vpath->hldev, VXGE_HW_LINK_DOWN);
  2744. return status;
  2745. }
  2746. /*
  2747. * __vxge_hw_vpath_reset_check - Check if resetting the vpath completed
  2748. * This routine checks the vpath_rst_in_prog register to see if
  2749. * adapter completed the reset process for the vpath
  2750. */
  2751. enum vxge_hw_status
  2752. __vxge_hw_vpath_reset_check(struct __vxge_hw_virtualpath *vpath)
  2753. {
  2754. enum vxge_hw_status status;
  2755. status = __vxge_hw_device_register_poll(
  2756. &vpath->hldev->common_reg->vpath_rst_in_prog,
  2757. VXGE_HW_VPATH_RST_IN_PROG_VPATH_RST_IN_PROG(
  2758. 1 << (16 - vpath->vp_id)),
  2759. vpath->hldev->config.device_poll_millis);
  2760. return status;
  2761. }
  2762. /*
  2763. * __vxge_hw_vpath_reset
  2764. * This routine resets the vpath on the device
  2765. */
  2766. enum vxge_hw_status
  2767. __vxge_hw_vpath_reset(struct __vxge_hw_device *hldev, u32 vp_id)
  2768. {
  2769. u64 val64;
  2770. enum vxge_hw_status status = VXGE_HW_OK;
  2771. val64 = VXGE_HW_CMN_RSTHDLR_CFG0_SW_RESET_VPATH(1 << (16 - vp_id));
  2772. __vxge_hw_pio_mem_write32_upper((u32)vxge_bVALn(val64, 0, 32),
  2773. &hldev->common_reg->cmn_rsthdlr_cfg0);
  2774. return status;
  2775. }
  2776. /*
  2777. * __vxge_hw_vpath_sw_reset
  2778. * This routine resets the vpath structures
  2779. */
  2780. enum vxge_hw_status
  2781. __vxge_hw_vpath_sw_reset(struct __vxge_hw_device *hldev, u32 vp_id)
  2782. {
  2783. enum vxge_hw_status status = VXGE_HW_OK;
  2784. struct __vxge_hw_virtualpath *vpath;
  2785. vpath = (struct __vxge_hw_virtualpath *)&hldev->virtual_paths[vp_id];
  2786. if (vpath->ringh) {
  2787. status = __vxge_hw_ring_reset(vpath->ringh);
  2788. if (status != VXGE_HW_OK)
  2789. goto exit;
  2790. }
  2791. if (vpath->fifoh)
  2792. status = __vxge_hw_fifo_reset(vpath->fifoh);
  2793. exit:
  2794. return status;
  2795. }
  2796. /*
  2797. * __vxge_hw_vpath_prc_configure
  2798. * This routine configures the prc registers of virtual path using the config
  2799. * passed
  2800. */
  2801. void
  2802. __vxge_hw_vpath_prc_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  2803. {
  2804. u64 val64;
  2805. struct __vxge_hw_virtualpath *vpath;
  2806. struct vxge_hw_vp_config *vp_config;
  2807. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2808. vpath = &hldev->virtual_paths[vp_id];
  2809. vp_reg = vpath->vp_reg;
  2810. vp_config = vpath->vp_config;
  2811. if (vp_config->ring.enable == VXGE_HW_RING_DISABLE)
  2812. return;
  2813. val64 = readq(&vp_reg->prc_cfg1);
  2814. val64 |= VXGE_HW_PRC_CFG1_RTI_TINT_DISABLE;
  2815. writeq(val64, &vp_reg->prc_cfg1);
  2816. val64 = readq(&vpath->vp_reg->prc_cfg6);
  2817. val64 |= VXGE_HW_PRC_CFG6_DOORBELL_MODE_EN;
  2818. writeq(val64, &vpath->vp_reg->prc_cfg6);
  2819. val64 = readq(&vp_reg->prc_cfg7);
  2820. if (vpath->vp_config->ring.scatter_mode !=
  2821. VXGE_HW_RING_SCATTER_MODE_USE_FLASH_DEFAULT) {
  2822. val64 &= ~VXGE_HW_PRC_CFG7_SCATTER_MODE(0x3);
  2823. switch (vpath->vp_config->ring.scatter_mode) {
  2824. case VXGE_HW_RING_SCATTER_MODE_A:
  2825. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  2826. VXGE_HW_PRC_CFG7_SCATTER_MODE_A);
  2827. break;
  2828. case VXGE_HW_RING_SCATTER_MODE_B:
  2829. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  2830. VXGE_HW_PRC_CFG7_SCATTER_MODE_B);
  2831. break;
  2832. case VXGE_HW_RING_SCATTER_MODE_C:
  2833. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  2834. VXGE_HW_PRC_CFG7_SCATTER_MODE_C);
  2835. break;
  2836. }
  2837. }
  2838. writeq(val64, &vp_reg->prc_cfg7);
  2839. writeq(VXGE_HW_PRC_CFG5_RXD0_ADD(
  2840. __vxge_hw_ring_first_block_address_get(
  2841. vpath->ringh) >> 3), &vp_reg->prc_cfg5);
  2842. val64 = readq(&vp_reg->prc_cfg4);
  2843. val64 |= VXGE_HW_PRC_CFG4_IN_SVC;
  2844. val64 &= ~VXGE_HW_PRC_CFG4_RING_MODE(0x3);
  2845. val64 |= VXGE_HW_PRC_CFG4_RING_MODE(
  2846. VXGE_HW_PRC_CFG4_RING_MODE_ONE_BUFFER);
  2847. if (hldev->config.rth_en == VXGE_HW_RTH_DISABLE)
  2848. val64 |= VXGE_HW_PRC_CFG4_RTH_DISABLE;
  2849. else
  2850. val64 &= ~VXGE_HW_PRC_CFG4_RTH_DISABLE;
  2851. writeq(val64, &vp_reg->prc_cfg4);
  2852. return;
  2853. }
  2854. /*
  2855. * __vxge_hw_vpath_kdfc_configure
  2856. * This routine configures the kdfc registers of virtual path using the
  2857. * config passed
  2858. */
  2859. enum vxge_hw_status
  2860. __vxge_hw_vpath_kdfc_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  2861. {
  2862. u64 val64;
  2863. u64 vpath_stride;
  2864. enum vxge_hw_status status = VXGE_HW_OK;
  2865. struct __vxge_hw_virtualpath *vpath;
  2866. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2867. vpath = &hldev->virtual_paths[vp_id];
  2868. vp_reg = vpath->vp_reg;
  2869. status = __vxge_hw_kdfc_swapper_set(hldev->legacy_reg, vp_reg);
  2870. if (status != VXGE_HW_OK)
  2871. goto exit;
  2872. val64 = readq(&vp_reg->kdfc_drbl_triplet_total);
  2873. vpath->max_kdfc_db =
  2874. (u32)VXGE_HW_KDFC_DRBL_TRIPLET_TOTAL_GET_KDFC_MAX_SIZE(
  2875. val64+1)/2;
  2876. if (vpath->vp_config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  2877. vpath->max_nofl_db = vpath->max_kdfc_db;
  2878. if (vpath->max_nofl_db <
  2879. ((vpath->vp_config->fifo.memblock_size /
  2880. (vpath->vp_config->fifo.max_frags *
  2881. sizeof(struct vxge_hw_fifo_txd))) *
  2882. vpath->vp_config->fifo.fifo_blocks)) {
  2883. return VXGE_HW_BADCFG_FIFO_BLOCKS;
  2884. }
  2885. val64 = VXGE_HW_KDFC_FIFO_TRPL_PARTITION_LENGTH_0(
  2886. (vpath->max_nofl_db*2)-1);
  2887. }
  2888. writeq(val64, &vp_reg->kdfc_fifo_trpl_partition);
  2889. writeq(VXGE_HW_KDFC_FIFO_TRPL_CTRL_TRIPLET_ENABLE,
  2890. &vp_reg->kdfc_fifo_trpl_ctrl);
  2891. val64 = readq(&vp_reg->kdfc_trpl_fifo_0_ctrl);
  2892. val64 &= ~(VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE(0x3) |
  2893. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SELECT(0xFF));
  2894. val64 |= VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE(
  2895. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE_NON_OFFLOAD_ONLY) |
  2896. #ifndef __BIG_ENDIAN
  2897. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SWAP_EN |
  2898. #endif
  2899. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SELECT(0);
  2900. writeq(val64, &vp_reg->kdfc_trpl_fifo_0_ctrl);
  2901. writeq((u64)0, &vp_reg->kdfc_trpl_fifo_0_wb_address);
  2902. wmb();
  2903. vpath_stride = readq(&hldev->toc_reg->toc_kdfc_vpath_stride);
  2904. vpath->nofl_db =
  2905. (struct __vxge_hw_non_offload_db_wrapper __iomem *)
  2906. (hldev->kdfc + (vp_id *
  2907. VXGE_HW_TOC_KDFC_VPATH_STRIDE_GET_TOC_KDFC_VPATH_STRIDE(
  2908. vpath_stride)));
  2909. exit:
  2910. return status;
  2911. }
  2912. /*
  2913. * __vxge_hw_vpath_mac_configure
  2914. * This routine configures the mac of virtual path using the config passed
  2915. */
  2916. enum vxge_hw_status
  2917. __vxge_hw_vpath_mac_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  2918. {
  2919. u64 val64;
  2920. enum vxge_hw_status status = VXGE_HW_OK;
  2921. struct __vxge_hw_virtualpath *vpath;
  2922. struct vxge_hw_vp_config *vp_config;
  2923. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2924. vpath = &hldev->virtual_paths[vp_id];
  2925. vp_reg = vpath->vp_reg;
  2926. vp_config = vpath->vp_config;
  2927. writeq(VXGE_HW_XMAC_VSPORT_CHOICE_VSPORT_NUMBER(
  2928. vpath->vsport_number), &vp_reg->xmac_vsport_choice);
  2929. if (vp_config->ring.enable == VXGE_HW_RING_ENABLE) {
  2930. val64 = readq(&vp_reg->xmac_rpa_vcfg);
  2931. if (vp_config->rpa_strip_vlan_tag !=
  2932. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT) {
  2933. if (vp_config->rpa_strip_vlan_tag)
  2934. val64 |= VXGE_HW_XMAC_RPA_VCFG_STRIP_VLAN_TAG;
  2935. else
  2936. val64 &= ~VXGE_HW_XMAC_RPA_VCFG_STRIP_VLAN_TAG;
  2937. }
  2938. writeq(val64, &vp_reg->xmac_rpa_vcfg);
  2939. val64 = readq(&vp_reg->rxmac_vcfg0);
  2940. if (vp_config->mtu !=
  2941. VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU) {
  2942. val64 &= ~VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(0x3fff);
  2943. if ((vp_config->mtu +
  2944. VXGE_HW_MAC_HEADER_MAX_SIZE) < vpath->max_mtu)
  2945. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(
  2946. vp_config->mtu +
  2947. VXGE_HW_MAC_HEADER_MAX_SIZE);
  2948. else
  2949. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(
  2950. vpath->max_mtu);
  2951. }
  2952. writeq(val64, &vp_reg->rxmac_vcfg0);
  2953. val64 = readq(&vp_reg->rxmac_vcfg1);
  2954. val64 &= ~(VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_BD_MODE(0x3) |
  2955. VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_EN_MODE);
  2956. if (hldev->config.rth_it_type ==
  2957. VXGE_HW_RTH_IT_TYPE_MULTI_IT) {
  2958. val64 |= VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_BD_MODE(
  2959. 0x2) |
  2960. VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_EN_MODE;
  2961. }
  2962. writeq(val64, &vp_reg->rxmac_vcfg1);
  2963. }
  2964. return status;
  2965. }
  2966. /*
  2967. * __vxge_hw_vpath_tim_configure
  2968. * This routine configures the tim registers of virtual path using the config
  2969. * passed
  2970. */
  2971. enum vxge_hw_status
  2972. __vxge_hw_vpath_tim_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  2973. {
  2974. u64 val64;
  2975. enum vxge_hw_status status = VXGE_HW_OK;
  2976. struct __vxge_hw_virtualpath *vpath;
  2977. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2978. struct vxge_hw_vp_config *config;
  2979. vpath = &hldev->virtual_paths[vp_id];
  2980. vp_reg = vpath->vp_reg;
  2981. config = vpath->vp_config;
  2982. writeq((u64)0, &vp_reg->tim_dest_addr);
  2983. writeq((u64)0, &vp_reg->tim_vpath_map);
  2984. writeq((u64)0, &vp_reg->tim_bitmap);
  2985. writeq((u64)0, &vp_reg->tim_remap);
  2986. if (config->ring.enable == VXGE_HW_RING_ENABLE)
  2987. writeq(VXGE_HW_TIM_RING_ASSN_INT_NUM(
  2988. (vp_id * VXGE_HW_MAX_INTR_PER_VP) +
  2989. VXGE_HW_VPATH_INTR_RX), &vp_reg->tim_ring_assn);
  2990. val64 = readq(&vp_reg->tim_pci_cfg);
  2991. val64 |= VXGE_HW_TIM_PCI_CFG_ADD_PAD;
  2992. writeq(val64, &vp_reg->tim_pci_cfg);
  2993. if (config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  2994. val64 = readq(&vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  2995. if (config->tti.btimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  2996. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  2997. 0x3ffffff);
  2998. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  2999. config->tti.btimer_val);
  3000. }
  3001. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BITMP_EN;
  3002. if (config->tti.timer_ac_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3003. if (config->tti.timer_ac_en)
  3004. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3005. else
  3006. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3007. }
  3008. if (config->tti.timer_ci_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3009. if (config->tti.timer_ci_en)
  3010. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3011. else
  3012. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3013. }
  3014. if (config->tti.urange_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3015. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(0x3f);
  3016. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(
  3017. config->tti.urange_a);
  3018. }
  3019. if (config->tti.urange_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3020. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(0x3f);
  3021. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(
  3022. config->tti.urange_b);
  3023. }
  3024. if (config->tti.urange_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3025. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(0x3f);
  3026. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(
  3027. config->tti.urange_c);
  3028. }
  3029. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3030. val64 = readq(&vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_TX]);
  3031. if (config->tti.uec_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3032. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(0xffff);
  3033. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(
  3034. config->tti.uec_a);
  3035. }
  3036. if (config->tti.uec_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3037. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(0xffff);
  3038. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(
  3039. config->tti.uec_b);
  3040. }
  3041. if (config->tti.uec_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3042. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(0xffff);
  3043. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(
  3044. config->tti.uec_c);
  3045. }
  3046. if (config->tti.uec_d != VXGE_HW_USE_FLASH_DEFAULT) {
  3047. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(0xffff);
  3048. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(
  3049. config->tti.uec_d);
  3050. }
  3051. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_TX]);
  3052. val64 = readq(&vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_TX]);
  3053. if (config->tti.timer_ri_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3054. if (config->tti.timer_ri_en)
  3055. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3056. else
  3057. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3058. }
  3059. if (config->tti.rtimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3060. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3061. 0x3ffffff);
  3062. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3063. config->tti.rtimer_val);
  3064. }
  3065. if (config->tti.util_sel != VXGE_HW_USE_FLASH_DEFAULT) {
  3066. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(0x3f);
  3067. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(
  3068. config->tti.util_sel);
  3069. }
  3070. if (config->tti.ltimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3071. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3072. 0x3ffffff);
  3073. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3074. config->tti.ltimer_val);
  3075. }
  3076. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_TX]);
  3077. }
  3078. if (config->ring.enable == VXGE_HW_RING_ENABLE) {
  3079. val64 = readq(&vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_RX]);
  3080. if (config->rti.btimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3081. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3082. 0x3ffffff);
  3083. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3084. config->rti.btimer_val);
  3085. }
  3086. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BITMP_EN;
  3087. if (config->rti.timer_ac_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3088. if (config->rti.timer_ac_en)
  3089. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3090. else
  3091. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3092. }
  3093. if (config->rti.timer_ci_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3094. if (config->rti.timer_ci_en)
  3095. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3096. else
  3097. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3098. }
  3099. if (config->rti.urange_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3100. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(0x3f);
  3101. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(
  3102. config->rti.urange_a);
  3103. }
  3104. if (config->rti.urange_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3105. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(0x3f);
  3106. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(
  3107. config->rti.urange_b);
  3108. }
  3109. if (config->rti.urange_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3110. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(0x3f);
  3111. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(
  3112. config->rti.urange_c);
  3113. }
  3114. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_RX]);
  3115. val64 = readq(&vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_RX]);
  3116. if (config->rti.uec_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3117. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(0xffff);
  3118. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(
  3119. config->rti.uec_a);
  3120. }
  3121. if (config->rti.uec_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3122. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(0xffff);
  3123. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(
  3124. config->rti.uec_b);
  3125. }
  3126. if (config->rti.uec_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3127. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(0xffff);
  3128. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(
  3129. config->rti.uec_c);
  3130. }
  3131. if (config->rti.uec_d != VXGE_HW_USE_FLASH_DEFAULT) {
  3132. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(0xffff);
  3133. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(
  3134. config->rti.uec_d);
  3135. }
  3136. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_RX]);
  3137. val64 = readq(&vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_RX]);
  3138. if (config->rti.timer_ri_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3139. if (config->rti.timer_ri_en)
  3140. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3141. else
  3142. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3143. }
  3144. if (config->rti.rtimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3145. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3146. 0x3ffffff);
  3147. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3148. config->rti.rtimer_val);
  3149. }
  3150. if (config->rti.util_sel != VXGE_HW_USE_FLASH_DEFAULT) {
  3151. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(0x3f);
  3152. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(
  3153. config->rti.util_sel);
  3154. }
  3155. if (config->rti.ltimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3156. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3157. 0x3ffffff);
  3158. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3159. config->rti.ltimer_val);
  3160. }
  3161. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_RX]);
  3162. }
  3163. val64 = 0;
  3164. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3165. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3166. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3167. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3168. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3169. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3170. return status;
  3171. }
  3172. /*
  3173. * __vxge_hw_vpath_initialize
  3174. * This routine is the final phase of init which initializes the
  3175. * registers of the vpath using the configuration passed.
  3176. */
  3177. enum vxge_hw_status
  3178. __vxge_hw_vpath_initialize(struct __vxge_hw_device *hldev, u32 vp_id)
  3179. {
  3180. u64 val64;
  3181. u32 val32;
  3182. enum vxge_hw_status status = VXGE_HW_OK;
  3183. struct __vxge_hw_virtualpath *vpath;
  3184. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3185. vpath = &hldev->virtual_paths[vp_id];
  3186. if (!(hldev->vpath_assignments & vxge_mBIT(vp_id))) {
  3187. status = VXGE_HW_ERR_VPATH_NOT_AVAILABLE;
  3188. goto exit;
  3189. }
  3190. vp_reg = vpath->vp_reg;
  3191. status = __vxge_hw_vpath_swapper_set(vpath->vp_reg);
  3192. if (status != VXGE_HW_OK)
  3193. goto exit;
  3194. status = __vxge_hw_vpath_mac_configure(hldev, vp_id);
  3195. if (status != VXGE_HW_OK)
  3196. goto exit;
  3197. status = __vxge_hw_vpath_kdfc_configure(hldev, vp_id);
  3198. if (status != VXGE_HW_OK)
  3199. goto exit;
  3200. status = __vxge_hw_vpath_tim_configure(hldev, vp_id);
  3201. if (status != VXGE_HW_OK)
  3202. goto exit;
  3203. val64 = readq(&vp_reg->rtdma_rd_optimization_ctrl);
  3204. /* Get MRRS value from device control */
  3205. status = __vxge_hw_vpath_pci_read(vpath, 1, 0x78, &val32);
  3206. if (status == VXGE_HW_OK) {
  3207. val32 = (val32 & VXGE_HW_PCI_EXP_DEVCTL_READRQ) >> 12;
  3208. val64 &=
  3209. ~(VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_FILL_THRESH(7));
  3210. val64 |=
  3211. VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_FILL_THRESH(val32);
  3212. val64 |= VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_WAIT_FOR_SPACE;
  3213. }
  3214. val64 &= ~(VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY(7));
  3215. val64 |=
  3216. VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY(
  3217. VXGE_HW_MAX_PAYLOAD_SIZE_512);
  3218. val64 |= VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY_EN;
  3219. writeq(val64, &vp_reg->rtdma_rd_optimization_ctrl);
  3220. exit:
  3221. return status;
  3222. }
  3223. /*
  3224. * __vxge_hw_vp_initialize - Initialize Virtual Path structure
  3225. * This routine is the initial phase of init which resets the vpath and
  3226. * initializes the software support structures.
  3227. */
  3228. enum vxge_hw_status
  3229. __vxge_hw_vp_initialize(struct __vxge_hw_device *hldev, u32 vp_id,
  3230. struct vxge_hw_vp_config *config)
  3231. {
  3232. struct __vxge_hw_virtualpath *vpath;
  3233. enum vxge_hw_status status = VXGE_HW_OK;
  3234. if (!(hldev->vpath_assignments & vxge_mBIT(vp_id))) {
  3235. status = VXGE_HW_ERR_VPATH_NOT_AVAILABLE;
  3236. goto exit;
  3237. }
  3238. vpath = &hldev->virtual_paths[vp_id];
  3239. vpath->vp_id = vp_id;
  3240. vpath->vp_open = VXGE_HW_VP_OPEN;
  3241. vpath->hldev = hldev;
  3242. vpath->vp_config = config;
  3243. vpath->vp_reg = hldev->vpath_reg[vp_id];
  3244. vpath->vpmgmt_reg = hldev->vpmgmt_reg[vp_id];
  3245. __vxge_hw_vpath_reset(hldev, vp_id);
  3246. status = __vxge_hw_vpath_reset_check(vpath);
  3247. if (status != VXGE_HW_OK) {
  3248. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3249. goto exit;
  3250. }
  3251. status = __vxge_hw_vpath_mgmt_read(hldev, vpath);
  3252. if (status != VXGE_HW_OK) {
  3253. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3254. goto exit;
  3255. }
  3256. INIT_LIST_HEAD(&vpath->vpath_handles);
  3257. vpath->sw_stats = &hldev->stats.sw_dev_info_stats.vpath_info[vp_id];
  3258. VXGE_HW_DEVICE_TIM_INT_MASK_SET(hldev->tim_int_mask0,
  3259. hldev->tim_int_mask1, vp_id);
  3260. status = __vxge_hw_vpath_initialize(hldev, vp_id);
  3261. if (status != VXGE_HW_OK)
  3262. __vxge_hw_vp_terminate(hldev, vp_id);
  3263. exit:
  3264. return status;
  3265. }
  3266. /*
  3267. * __vxge_hw_vp_terminate - Terminate Virtual Path structure
  3268. * This routine closes all channels it opened and freeup memory
  3269. */
  3270. void
  3271. __vxge_hw_vp_terminate(struct __vxge_hw_device *hldev, u32 vp_id)
  3272. {
  3273. struct __vxge_hw_virtualpath *vpath;
  3274. vpath = &hldev->virtual_paths[vp_id];
  3275. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN)
  3276. goto exit;
  3277. VXGE_HW_DEVICE_TIM_INT_MASK_RESET(vpath->hldev->tim_int_mask0,
  3278. vpath->hldev->tim_int_mask1, vpath->vp_id);
  3279. hldev->stats.hw_dev_info_stats.vpath_info[vpath->vp_id] = NULL;
  3280. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3281. exit:
  3282. return;
  3283. }
  3284. /*
  3285. * vxge_hw_vpath_mtu_set - Set MTU.
  3286. * Set new MTU value. Example, to use jumbo frames:
  3287. * vxge_hw_vpath_mtu_set(my_device, 9600);
  3288. */
  3289. enum vxge_hw_status
  3290. vxge_hw_vpath_mtu_set(struct __vxge_hw_vpath_handle *vp, u32 new_mtu)
  3291. {
  3292. u64 val64;
  3293. enum vxge_hw_status status = VXGE_HW_OK;
  3294. struct __vxge_hw_virtualpath *vpath;
  3295. if (vp == NULL) {
  3296. status = VXGE_HW_ERR_INVALID_HANDLE;
  3297. goto exit;
  3298. }
  3299. vpath = vp->vpath;
  3300. new_mtu += VXGE_HW_MAC_HEADER_MAX_SIZE;
  3301. if ((new_mtu < VXGE_HW_MIN_MTU) || (new_mtu > vpath->max_mtu))
  3302. status = VXGE_HW_ERR_INVALID_MTU_SIZE;
  3303. val64 = readq(&vpath->vp_reg->rxmac_vcfg0);
  3304. val64 &= ~VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(0x3fff);
  3305. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(new_mtu);
  3306. writeq(val64, &vpath->vp_reg->rxmac_vcfg0);
  3307. vpath->vp_config->mtu = new_mtu - VXGE_HW_MAC_HEADER_MAX_SIZE;
  3308. exit:
  3309. return status;
  3310. }
  3311. /*
  3312. * vxge_hw_vpath_open - Open a virtual path on a given adapter
  3313. * This function is used to open access to virtual path of an
  3314. * adapter for offload, GRO operations. This function returns
  3315. * synchronously.
  3316. */
  3317. enum vxge_hw_status
  3318. vxge_hw_vpath_open(struct __vxge_hw_device *hldev,
  3319. struct vxge_hw_vpath_attr *attr,
  3320. struct __vxge_hw_vpath_handle **vpath_handle)
  3321. {
  3322. struct __vxge_hw_virtualpath *vpath;
  3323. struct __vxge_hw_vpath_handle *vp;
  3324. enum vxge_hw_status status;
  3325. vpath = &hldev->virtual_paths[attr->vp_id];
  3326. if (vpath->vp_open == VXGE_HW_VP_OPEN) {
  3327. status = VXGE_HW_ERR_INVALID_STATE;
  3328. goto vpath_open_exit1;
  3329. }
  3330. status = __vxge_hw_vp_initialize(hldev, attr->vp_id,
  3331. &hldev->config.vp_config[attr->vp_id]);
  3332. if (status != VXGE_HW_OK)
  3333. goto vpath_open_exit1;
  3334. vp = (struct __vxge_hw_vpath_handle *)
  3335. vmalloc(sizeof(struct __vxge_hw_vpath_handle));
  3336. if (vp == NULL) {
  3337. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3338. goto vpath_open_exit2;
  3339. }
  3340. memset(vp, 0, sizeof(struct __vxge_hw_vpath_handle));
  3341. vp->vpath = vpath;
  3342. if (vpath->vp_config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3343. status = __vxge_hw_fifo_create(vp, &attr->fifo_attr);
  3344. if (status != VXGE_HW_OK)
  3345. goto vpath_open_exit6;
  3346. }
  3347. if (vpath->vp_config->ring.enable == VXGE_HW_RING_ENABLE) {
  3348. status = __vxge_hw_ring_create(vp, &attr->ring_attr);
  3349. if (status != VXGE_HW_OK)
  3350. goto vpath_open_exit7;
  3351. __vxge_hw_vpath_prc_configure(hldev, attr->vp_id);
  3352. }
  3353. vpath->fifoh->tx_intr_num =
  3354. (attr->vp_id * VXGE_HW_MAX_INTR_PER_VP) +
  3355. VXGE_HW_VPATH_INTR_TX;
  3356. vpath->stats_block = __vxge_hw_blockpool_block_allocate(hldev,
  3357. VXGE_HW_BLOCK_SIZE);
  3358. if (vpath->stats_block == NULL) {
  3359. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3360. goto vpath_open_exit8;
  3361. }
  3362. vpath->hw_stats = (struct vxge_hw_vpath_stats_hw_info *)vpath->
  3363. stats_block->memblock;
  3364. memset(vpath->hw_stats, 0,
  3365. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3366. hldev->stats.hw_dev_info_stats.vpath_info[attr->vp_id] =
  3367. vpath->hw_stats;
  3368. vpath->hw_stats_sav =
  3369. &hldev->stats.hw_dev_info_stats.vpath_info_sav[attr->vp_id];
  3370. memset(vpath->hw_stats_sav, 0,
  3371. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3372. writeq(vpath->stats_block->dma_addr, &vpath->vp_reg->stats_cfg);
  3373. status = vxge_hw_vpath_stats_enable(vp);
  3374. if (status != VXGE_HW_OK)
  3375. goto vpath_open_exit8;
  3376. list_add(&vp->item, &vpath->vpath_handles);
  3377. hldev->vpaths_deployed |= vxge_mBIT(vpath->vp_id);
  3378. *vpath_handle = vp;
  3379. attr->fifo_attr.userdata = vpath->fifoh;
  3380. attr->ring_attr.userdata = vpath->ringh;
  3381. return VXGE_HW_OK;
  3382. vpath_open_exit8:
  3383. if (vpath->ringh != NULL)
  3384. __vxge_hw_ring_delete(vp);
  3385. vpath_open_exit7:
  3386. if (vpath->fifoh != NULL)
  3387. __vxge_hw_fifo_delete(vp);
  3388. vpath_open_exit6:
  3389. vfree(vp);
  3390. vpath_open_exit2:
  3391. __vxge_hw_vp_terminate(hldev, attr->vp_id);
  3392. vpath_open_exit1:
  3393. return status;
  3394. }
  3395. /**
  3396. * vxge_hw_vpath_rx_doorbell_post - Close the handle got from previous vpath
  3397. * (vpath) open
  3398. * @vp: Handle got from previous vpath open
  3399. *
  3400. * This function is used to close access to virtual path opened
  3401. * earlier.
  3402. */
  3403. void
  3404. vxge_hw_vpath_rx_doorbell_init(struct __vxge_hw_vpath_handle *vp)
  3405. {
  3406. struct __vxge_hw_virtualpath *vpath = NULL;
  3407. u64 new_count, val64, val164;
  3408. struct __vxge_hw_ring *ring;
  3409. vpath = vp->vpath;
  3410. ring = vpath->ringh;
  3411. new_count = readq(&vpath->vp_reg->rxdmem_size);
  3412. new_count &= 0x1fff;
  3413. val164 = (VXGE_HW_RXDMEM_SIZE_PRC_RXDMEM_SIZE(new_count));
  3414. writeq(VXGE_HW_PRC_RXD_DOORBELL_NEW_QW_CNT(val164),
  3415. &vpath->vp_reg->prc_rxd_doorbell);
  3416. readl(&vpath->vp_reg->prc_rxd_doorbell);
  3417. val164 /= 2;
  3418. val64 = readq(&vpath->vp_reg->prc_cfg6);
  3419. val64 = VXGE_HW_PRC_CFG6_RXD_SPAT(val64);
  3420. val64 &= 0x1ff;
  3421. /*
  3422. * Each RxD is of 4 qwords
  3423. */
  3424. new_count -= (val64 + 1);
  3425. val64 = min(val164, new_count) / 4;
  3426. ring->rxds_limit = min(ring->rxds_limit, val64);
  3427. if (ring->rxds_limit < 4)
  3428. ring->rxds_limit = 4;
  3429. }
  3430. /*
  3431. * vxge_hw_vpath_close - Close the handle got from previous vpath (vpath) open
  3432. * This function is used to close access to virtual path opened
  3433. * earlier.
  3434. */
  3435. enum vxge_hw_status vxge_hw_vpath_close(struct __vxge_hw_vpath_handle *vp)
  3436. {
  3437. struct __vxge_hw_virtualpath *vpath = NULL;
  3438. struct __vxge_hw_device *devh = NULL;
  3439. u32 vp_id = vp->vpath->vp_id;
  3440. u32 is_empty = TRUE;
  3441. enum vxge_hw_status status = VXGE_HW_OK;
  3442. vpath = vp->vpath;
  3443. devh = vpath->hldev;
  3444. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3445. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3446. goto vpath_close_exit;
  3447. }
  3448. list_del(&vp->item);
  3449. if (!list_empty(&vpath->vpath_handles)) {
  3450. list_add(&vp->item, &vpath->vpath_handles);
  3451. is_empty = FALSE;
  3452. }
  3453. if (!is_empty) {
  3454. status = VXGE_HW_FAIL;
  3455. goto vpath_close_exit;
  3456. }
  3457. devh->vpaths_deployed &= ~vxge_mBIT(vp_id);
  3458. if (vpath->ringh != NULL)
  3459. __vxge_hw_ring_delete(vp);
  3460. if (vpath->fifoh != NULL)
  3461. __vxge_hw_fifo_delete(vp);
  3462. if (vpath->stats_block != NULL)
  3463. __vxge_hw_blockpool_block_free(devh, vpath->stats_block);
  3464. vfree(vp);
  3465. __vxge_hw_vp_terminate(devh, vp_id);
  3466. vpath->vp_open = VXGE_HW_VP_NOT_OPEN;
  3467. vpath_close_exit:
  3468. return status;
  3469. }
  3470. /*
  3471. * vxge_hw_vpath_reset - Resets vpath
  3472. * This function is used to request a reset of vpath
  3473. */
  3474. enum vxge_hw_status vxge_hw_vpath_reset(struct __vxge_hw_vpath_handle *vp)
  3475. {
  3476. enum vxge_hw_status status;
  3477. u32 vp_id;
  3478. struct __vxge_hw_virtualpath *vpath = vp->vpath;
  3479. vp_id = vpath->vp_id;
  3480. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3481. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3482. goto exit;
  3483. }
  3484. status = __vxge_hw_vpath_reset(vpath->hldev, vp_id);
  3485. if (status == VXGE_HW_OK)
  3486. vpath->sw_stats->soft_reset_cnt++;
  3487. exit:
  3488. return status;
  3489. }
  3490. /*
  3491. * vxge_hw_vpath_recover_from_reset - Poll for reset complete and re-initialize.
  3492. * This function poll's for the vpath reset completion and re initializes
  3493. * the vpath.
  3494. */
  3495. enum vxge_hw_status
  3496. vxge_hw_vpath_recover_from_reset(struct __vxge_hw_vpath_handle *vp)
  3497. {
  3498. struct __vxge_hw_virtualpath *vpath = NULL;
  3499. enum vxge_hw_status status;
  3500. struct __vxge_hw_device *hldev;
  3501. u32 vp_id;
  3502. vp_id = vp->vpath->vp_id;
  3503. vpath = vp->vpath;
  3504. hldev = vpath->hldev;
  3505. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3506. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3507. goto exit;
  3508. }
  3509. status = __vxge_hw_vpath_reset_check(vpath);
  3510. if (status != VXGE_HW_OK)
  3511. goto exit;
  3512. status = __vxge_hw_vpath_sw_reset(hldev, vp_id);
  3513. if (status != VXGE_HW_OK)
  3514. goto exit;
  3515. status = __vxge_hw_vpath_initialize(hldev, vp_id);
  3516. if (status != VXGE_HW_OK)
  3517. goto exit;
  3518. if (vpath->ringh != NULL)
  3519. __vxge_hw_vpath_prc_configure(hldev, vp_id);
  3520. memset(vpath->hw_stats, 0,
  3521. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3522. memset(vpath->hw_stats_sav, 0,
  3523. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3524. writeq(vpath->stats_block->dma_addr,
  3525. &vpath->vp_reg->stats_cfg);
  3526. status = vxge_hw_vpath_stats_enable(vp);
  3527. exit:
  3528. return status;
  3529. }
  3530. /*
  3531. * vxge_hw_vpath_enable - Enable vpath.
  3532. * This routine clears the vpath reset thereby enabling a vpath
  3533. * to start forwarding frames and generating interrupts.
  3534. */
  3535. void
  3536. vxge_hw_vpath_enable(struct __vxge_hw_vpath_handle *vp)
  3537. {
  3538. struct __vxge_hw_device *hldev;
  3539. u64 val64;
  3540. hldev = vp->vpath->hldev;
  3541. val64 = VXGE_HW_CMN_RSTHDLR_CFG1_CLR_VPATH_RESET(
  3542. 1 << (16 - vp->vpath->vp_id));
  3543. __vxge_hw_pio_mem_write32_upper((u32)vxge_bVALn(val64, 0, 32),
  3544. &hldev->common_reg->cmn_rsthdlr_cfg1);
  3545. }
  3546. /*
  3547. * vxge_hw_vpath_stats_enable - Enable vpath h/wstatistics.
  3548. * Enable the DMA vpath statistics. The function is to be called to re-enable
  3549. * the adapter to update stats into the host memory
  3550. */
  3551. enum vxge_hw_status
  3552. vxge_hw_vpath_stats_enable(struct __vxge_hw_vpath_handle *vp)
  3553. {
  3554. enum vxge_hw_status status = VXGE_HW_OK;
  3555. struct __vxge_hw_virtualpath *vpath;
  3556. vpath = vp->vpath;
  3557. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3558. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3559. goto exit;
  3560. }
  3561. memcpy(vpath->hw_stats_sav, vpath->hw_stats,
  3562. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3563. status = __vxge_hw_vpath_stats_get(vpath, vpath->hw_stats);
  3564. exit:
  3565. return status;
  3566. }
  3567. /*
  3568. * __vxge_hw_vpath_stats_access - Get the statistics from the given location
  3569. * and offset and perform an operation
  3570. */
  3571. enum vxge_hw_status
  3572. __vxge_hw_vpath_stats_access(struct __vxge_hw_virtualpath *vpath,
  3573. u32 operation, u32 offset, u64 *stat)
  3574. {
  3575. u64 val64;
  3576. enum vxge_hw_status status = VXGE_HW_OK;
  3577. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3578. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3579. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3580. goto vpath_stats_access_exit;
  3581. }
  3582. vp_reg = vpath->vp_reg;
  3583. val64 = VXGE_HW_XMAC_STATS_ACCESS_CMD_OP(operation) |
  3584. VXGE_HW_XMAC_STATS_ACCESS_CMD_STROBE |
  3585. VXGE_HW_XMAC_STATS_ACCESS_CMD_OFFSET_SEL(offset);
  3586. status = __vxge_hw_pio_mem_write64(val64,
  3587. &vp_reg->xmac_stats_access_cmd,
  3588. VXGE_HW_XMAC_STATS_ACCESS_CMD_STROBE,
  3589. vpath->hldev->config.device_poll_millis);
  3590. if ((status == VXGE_HW_OK) && (operation == VXGE_HW_STATS_OP_READ))
  3591. *stat = readq(&vp_reg->xmac_stats_access_data);
  3592. else
  3593. *stat = 0;
  3594. vpath_stats_access_exit:
  3595. return status;
  3596. }
  3597. /*
  3598. * __vxge_hw_vpath_xmac_tx_stats_get - Get the TX Statistics of a vpath
  3599. */
  3600. enum vxge_hw_status
  3601. __vxge_hw_vpath_xmac_tx_stats_get(
  3602. struct __vxge_hw_virtualpath *vpath,
  3603. struct vxge_hw_xmac_vpath_tx_stats *vpath_tx_stats)
  3604. {
  3605. u64 *val64;
  3606. int i;
  3607. u32 offset = VXGE_HW_STATS_VPATH_TX_OFFSET;
  3608. enum vxge_hw_status status = VXGE_HW_OK;
  3609. val64 = (u64 *) vpath_tx_stats;
  3610. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3611. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3612. goto exit;
  3613. }
  3614. for (i = 0; i < sizeof(struct vxge_hw_xmac_vpath_tx_stats) / 8; i++) {
  3615. status = __vxge_hw_vpath_stats_access(vpath,
  3616. VXGE_HW_STATS_OP_READ,
  3617. offset, val64);
  3618. if (status != VXGE_HW_OK)
  3619. goto exit;
  3620. offset++;
  3621. val64++;
  3622. }
  3623. exit:
  3624. return status;
  3625. }
  3626. /*
  3627. * __vxge_hw_vpath_xmac_rx_stats_get - Get the RX Statistics of a vpath
  3628. */
  3629. enum vxge_hw_status
  3630. __vxge_hw_vpath_xmac_rx_stats_get(struct __vxge_hw_virtualpath *vpath,
  3631. struct vxge_hw_xmac_vpath_rx_stats *vpath_rx_stats)
  3632. {
  3633. u64 *val64;
  3634. enum vxge_hw_status status = VXGE_HW_OK;
  3635. int i;
  3636. u32 offset = VXGE_HW_STATS_VPATH_RX_OFFSET;
  3637. val64 = (u64 *) vpath_rx_stats;
  3638. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3639. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3640. goto exit;
  3641. }
  3642. for (i = 0; i < sizeof(struct vxge_hw_xmac_vpath_rx_stats) / 8; i++) {
  3643. status = __vxge_hw_vpath_stats_access(vpath,
  3644. VXGE_HW_STATS_OP_READ,
  3645. offset >> 3, val64);
  3646. if (status != VXGE_HW_OK)
  3647. goto exit;
  3648. offset += 8;
  3649. val64++;
  3650. }
  3651. exit:
  3652. return status;
  3653. }
  3654. /*
  3655. * __vxge_hw_vpath_stats_get - Get the vpath hw statistics.
  3656. */
  3657. enum vxge_hw_status __vxge_hw_vpath_stats_get(
  3658. struct __vxge_hw_virtualpath *vpath,
  3659. struct vxge_hw_vpath_stats_hw_info *hw_stats)
  3660. {
  3661. u64 val64;
  3662. enum vxge_hw_status status = VXGE_HW_OK;
  3663. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3664. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3665. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3666. goto exit;
  3667. }
  3668. vp_reg = vpath->vp_reg;
  3669. val64 = readq(&vp_reg->vpath_debug_stats0);
  3670. hw_stats->ini_num_mwr_sent =
  3671. (u32)VXGE_HW_VPATH_DEBUG_STATS0_GET_INI_NUM_MWR_SENT(val64);
  3672. val64 = readq(&vp_reg->vpath_debug_stats1);
  3673. hw_stats->ini_num_mrd_sent =
  3674. (u32)VXGE_HW_VPATH_DEBUG_STATS1_GET_INI_NUM_MRD_SENT(val64);
  3675. val64 = readq(&vp_reg->vpath_debug_stats2);
  3676. hw_stats->ini_num_cpl_rcvd =
  3677. (u32)VXGE_HW_VPATH_DEBUG_STATS2_GET_INI_NUM_CPL_RCVD(val64);
  3678. val64 = readq(&vp_reg->vpath_debug_stats3);
  3679. hw_stats->ini_num_mwr_byte_sent =
  3680. VXGE_HW_VPATH_DEBUG_STATS3_GET_INI_NUM_MWR_BYTE_SENT(val64);
  3681. val64 = readq(&vp_reg->vpath_debug_stats4);
  3682. hw_stats->ini_num_cpl_byte_rcvd =
  3683. VXGE_HW_VPATH_DEBUG_STATS4_GET_INI_NUM_CPL_BYTE_RCVD(val64);
  3684. val64 = readq(&vp_reg->vpath_debug_stats5);
  3685. hw_stats->wrcrdtarb_xoff =
  3686. (u32)VXGE_HW_VPATH_DEBUG_STATS5_GET_WRCRDTARB_XOFF(val64);
  3687. val64 = readq(&vp_reg->vpath_debug_stats6);
  3688. hw_stats->rdcrdtarb_xoff =
  3689. (u32)VXGE_HW_VPATH_DEBUG_STATS6_GET_RDCRDTARB_XOFF(val64);
  3690. val64 = readq(&vp_reg->vpath_genstats_count01);
  3691. hw_stats->vpath_genstats_count0 =
  3692. (u32)VXGE_HW_VPATH_GENSTATS_COUNT01_GET_PPIF_VPATH_GENSTATS_COUNT0(
  3693. val64);
  3694. val64 = readq(&vp_reg->vpath_genstats_count01);
  3695. hw_stats->vpath_genstats_count1 =
  3696. (u32)VXGE_HW_VPATH_GENSTATS_COUNT01_GET_PPIF_VPATH_GENSTATS_COUNT1(
  3697. val64);
  3698. val64 = readq(&vp_reg->vpath_genstats_count23);
  3699. hw_stats->vpath_genstats_count2 =
  3700. (u32)VXGE_HW_VPATH_GENSTATS_COUNT23_GET_PPIF_VPATH_GENSTATS_COUNT2(
  3701. val64);
  3702. val64 = readq(&vp_reg->vpath_genstats_count01);
  3703. hw_stats->vpath_genstats_count3 =
  3704. (u32)VXGE_HW_VPATH_GENSTATS_COUNT23_GET_PPIF_VPATH_GENSTATS_COUNT3(
  3705. val64);
  3706. val64 = readq(&vp_reg->vpath_genstats_count4);
  3707. hw_stats->vpath_genstats_count4 =
  3708. (u32)VXGE_HW_VPATH_GENSTATS_COUNT4_GET_PPIF_VPATH_GENSTATS_COUNT4(
  3709. val64);
  3710. val64 = readq(&vp_reg->vpath_genstats_count5);
  3711. hw_stats->vpath_genstats_count5 =
  3712. (u32)VXGE_HW_VPATH_GENSTATS_COUNT5_GET_PPIF_VPATH_GENSTATS_COUNT5(
  3713. val64);
  3714. status = __vxge_hw_vpath_xmac_tx_stats_get(vpath, &hw_stats->tx_stats);
  3715. if (status != VXGE_HW_OK)
  3716. goto exit;
  3717. status = __vxge_hw_vpath_xmac_rx_stats_get(vpath, &hw_stats->rx_stats);
  3718. if (status != VXGE_HW_OK)
  3719. goto exit;
  3720. VXGE_HW_VPATH_STATS_PIO_READ(
  3721. VXGE_HW_STATS_VPATH_PROG_EVENT_VNUM0_OFFSET);
  3722. hw_stats->prog_event_vnum0 =
  3723. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM0(val64);
  3724. hw_stats->prog_event_vnum1 =
  3725. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM1(val64);
  3726. VXGE_HW_VPATH_STATS_PIO_READ(
  3727. VXGE_HW_STATS_VPATH_PROG_EVENT_VNUM2_OFFSET);
  3728. hw_stats->prog_event_vnum2 =
  3729. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM2(val64);
  3730. hw_stats->prog_event_vnum3 =
  3731. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM3(val64);
  3732. val64 = readq(&vp_reg->rx_multi_cast_stats);
  3733. hw_stats->rx_multi_cast_frame_discard =
  3734. (u16)VXGE_HW_RX_MULTI_CAST_STATS_GET_FRAME_DISCARD(val64);
  3735. val64 = readq(&vp_reg->rx_frm_transferred);
  3736. hw_stats->rx_frm_transferred =
  3737. (u32)VXGE_HW_RX_FRM_TRANSFERRED_GET_RX_FRM_TRANSFERRED(val64);
  3738. val64 = readq(&vp_reg->rxd_returned);
  3739. hw_stats->rxd_returned =
  3740. (u16)VXGE_HW_RXD_RETURNED_GET_RXD_RETURNED(val64);
  3741. val64 = readq(&vp_reg->dbg_stats_rx_mpa);
  3742. hw_stats->rx_mpa_len_fail_frms =
  3743. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_LEN_FAIL_FRMS(val64);
  3744. hw_stats->rx_mpa_mrk_fail_frms =
  3745. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_MRK_FAIL_FRMS(val64);
  3746. hw_stats->rx_mpa_crc_fail_frms =
  3747. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_CRC_FAIL_FRMS(val64);
  3748. val64 = readq(&vp_reg->dbg_stats_rx_fau);
  3749. hw_stats->rx_permitted_frms =
  3750. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_PERMITTED_FRMS(val64);
  3751. hw_stats->rx_vp_reset_discarded_frms =
  3752. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_VP_RESET_DISCARDED_FRMS(val64);
  3753. hw_stats->rx_wol_frms =
  3754. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_WOL_FRMS(val64);
  3755. val64 = readq(&vp_reg->tx_vp_reset_discarded_frms);
  3756. hw_stats->tx_vp_reset_discarded_frms =
  3757. (u16)VXGE_HW_TX_VP_RESET_DISCARDED_FRMS_GET_TX_VP_RESET_DISCARDED_FRMS(
  3758. val64);
  3759. exit:
  3760. return status;
  3761. }
  3762. /*
  3763. * __vxge_hw_blockpool_create - Create block pool
  3764. */
  3765. enum vxge_hw_status
  3766. __vxge_hw_blockpool_create(struct __vxge_hw_device *hldev,
  3767. struct __vxge_hw_blockpool *blockpool,
  3768. u32 pool_size,
  3769. u32 pool_max)
  3770. {
  3771. u32 i;
  3772. struct __vxge_hw_blockpool_entry *entry = NULL;
  3773. void *memblock;
  3774. dma_addr_t dma_addr;
  3775. struct pci_dev *dma_handle;
  3776. struct pci_dev *acc_handle;
  3777. enum vxge_hw_status status = VXGE_HW_OK;
  3778. if (blockpool == NULL) {
  3779. status = VXGE_HW_FAIL;
  3780. goto blockpool_create_exit;
  3781. }
  3782. blockpool->hldev = hldev;
  3783. blockpool->block_size = VXGE_HW_BLOCK_SIZE;
  3784. blockpool->pool_size = 0;
  3785. blockpool->pool_max = pool_max;
  3786. blockpool->req_out = 0;
  3787. INIT_LIST_HEAD(&blockpool->free_block_list);
  3788. INIT_LIST_HEAD(&blockpool->free_entry_list);
  3789. for (i = 0; i < pool_size + pool_max; i++) {
  3790. entry = kzalloc(sizeof(struct __vxge_hw_blockpool_entry),
  3791. GFP_KERNEL);
  3792. if (entry == NULL) {
  3793. __vxge_hw_blockpool_destroy(blockpool);
  3794. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3795. goto blockpool_create_exit;
  3796. }
  3797. list_add(&entry->item, &blockpool->free_entry_list);
  3798. }
  3799. for (i = 0; i < pool_size; i++) {
  3800. memblock = vxge_os_dma_malloc(
  3801. hldev->pdev,
  3802. VXGE_HW_BLOCK_SIZE,
  3803. &dma_handle,
  3804. &acc_handle);
  3805. if (memblock == NULL) {
  3806. __vxge_hw_blockpool_destroy(blockpool);
  3807. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3808. goto blockpool_create_exit;
  3809. }
  3810. dma_addr = pci_map_single(hldev->pdev, memblock,
  3811. VXGE_HW_BLOCK_SIZE, PCI_DMA_BIDIRECTIONAL);
  3812. if (unlikely(pci_dma_mapping_error(hldev->pdev,
  3813. dma_addr))) {
  3814. vxge_os_dma_free(hldev->pdev, memblock, &acc_handle);
  3815. __vxge_hw_blockpool_destroy(blockpool);
  3816. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3817. goto blockpool_create_exit;
  3818. }
  3819. if (!list_empty(&blockpool->free_entry_list))
  3820. entry = (struct __vxge_hw_blockpool_entry *)
  3821. list_first_entry(&blockpool->free_entry_list,
  3822. struct __vxge_hw_blockpool_entry,
  3823. item);
  3824. if (entry == NULL)
  3825. entry =
  3826. kzalloc(sizeof(struct __vxge_hw_blockpool_entry),
  3827. GFP_KERNEL);
  3828. if (entry != NULL) {
  3829. list_del(&entry->item);
  3830. entry->length = VXGE_HW_BLOCK_SIZE;
  3831. entry->memblock = memblock;
  3832. entry->dma_addr = dma_addr;
  3833. entry->acc_handle = acc_handle;
  3834. entry->dma_handle = dma_handle;
  3835. list_add(&entry->item,
  3836. &blockpool->free_block_list);
  3837. blockpool->pool_size++;
  3838. } else {
  3839. __vxge_hw_blockpool_destroy(blockpool);
  3840. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3841. goto blockpool_create_exit;
  3842. }
  3843. }
  3844. blockpool_create_exit:
  3845. return status;
  3846. }
  3847. /*
  3848. * __vxge_hw_blockpool_destroy - Deallocates the block pool
  3849. */
  3850. void __vxge_hw_blockpool_destroy(struct __vxge_hw_blockpool *blockpool)
  3851. {
  3852. struct __vxge_hw_device *hldev;
  3853. struct list_head *p, *n;
  3854. u16 ret;
  3855. if (blockpool == NULL) {
  3856. ret = 1;
  3857. goto exit;
  3858. }
  3859. hldev = blockpool->hldev;
  3860. list_for_each_safe(p, n, &blockpool->free_block_list) {
  3861. pci_unmap_single(hldev->pdev,
  3862. ((struct __vxge_hw_blockpool_entry *)p)->dma_addr,
  3863. ((struct __vxge_hw_blockpool_entry *)p)->length,
  3864. PCI_DMA_BIDIRECTIONAL);
  3865. vxge_os_dma_free(hldev->pdev,
  3866. ((struct __vxge_hw_blockpool_entry *)p)->memblock,
  3867. &((struct __vxge_hw_blockpool_entry *) p)->acc_handle);
  3868. list_del(
  3869. &((struct __vxge_hw_blockpool_entry *)p)->item);
  3870. kfree(p);
  3871. blockpool->pool_size--;
  3872. }
  3873. list_for_each_safe(p, n, &blockpool->free_entry_list) {
  3874. list_del(
  3875. &((struct __vxge_hw_blockpool_entry *)p)->item);
  3876. kfree((void *)p);
  3877. }
  3878. ret = 0;
  3879. exit:
  3880. return;
  3881. }
  3882. /*
  3883. * __vxge_hw_blockpool_blocks_add - Request additional blocks
  3884. */
  3885. static
  3886. void __vxge_hw_blockpool_blocks_add(struct __vxge_hw_blockpool *blockpool)
  3887. {
  3888. u32 nreq = 0, i;
  3889. if ((blockpool->pool_size + blockpool->req_out) <
  3890. VXGE_HW_MIN_DMA_BLOCK_POOL_SIZE) {
  3891. nreq = VXGE_HW_INCR_DMA_BLOCK_POOL_SIZE;
  3892. blockpool->req_out += nreq;
  3893. }
  3894. for (i = 0; i < nreq; i++)
  3895. vxge_os_dma_malloc_async(
  3896. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  3897. blockpool->hldev, VXGE_HW_BLOCK_SIZE);
  3898. }
  3899. /*
  3900. * __vxge_hw_blockpool_blocks_remove - Free additional blocks
  3901. */
  3902. static
  3903. void __vxge_hw_blockpool_blocks_remove(struct __vxge_hw_blockpool *blockpool)
  3904. {
  3905. struct list_head *p, *n;
  3906. list_for_each_safe(p, n, &blockpool->free_block_list) {
  3907. if (blockpool->pool_size < blockpool->pool_max)
  3908. break;
  3909. pci_unmap_single(
  3910. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  3911. ((struct __vxge_hw_blockpool_entry *)p)->dma_addr,
  3912. ((struct __vxge_hw_blockpool_entry *)p)->length,
  3913. PCI_DMA_BIDIRECTIONAL);
  3914. vxge_os_dma_free(
  3915. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  3916. ((struct __vxge_hw_blockpool_entry *)p)->memblock,
  3917. &((struct __vxge_hw_blockpool_entry *)p)->acc_handle);
  3918. list_del(&((struct __vxge_hw_blockpool_entry *)p)->item);
  3919. list_add(p, &blockpool->free_entry_list);
  3920. blockpool->pool_size--;
  3921. }
  3922. }
  3923. /*
  3924. * vxge_hw_blockpool_block_add - callback for vxge_os_dma_malloc_async
  3925. * Adds a block to block pool
  3926. */
  3927. void vxge_hw_blockpool_block_add(
  3928. struct __vxge_hw_device *devh,
  3929. void *block_addr,
  3930. u32 length,
  3931. struct pci_dev *dma_h,
  3932. struct pci_dev *acc_handle)
  3933. {
  3934. struct __vxge_hw_blockpool *blockpool;
  3935. struct __vxge_hw_blockpool_entry *entry = NULL;
  3936. dma_addr_t dma_addr;
  3937. enum vxge_hw_status status = VXGE_HW_OK;
  3938. u32 req_out;
  3939. blockpool = &devh->block_pool;
  3940. if (block_addr == NULL) {
  3941. blockpool->req_out--;
  3942. status = VXGE_HW_FAIL;
  3943. goto exit;
  3944. }
  3945. dma_addr = pci_map_single(devh->pdev, block_addr, length,
  3946. PCI_DMA_BIDIRECTIONAL);
  3947. if (unlikely(pci_dma_mapping_error(devh->pdev, dma_addr))) {
  3948. vxge_os_dma_free(devh->pdev, block_addr, &acc_handle);
  3949. blockpool->req_out--;
  3950. status = VXGE_HW_FAIL;
  3951. goto exit;
  3952. }
  3953. if (!list_empty(&blockpool->free_entry_list))
  3954. entry = (struct __vxge_hw_blockpool_entry *)
  3955. list_first_entry(&blockpool->free_entry_list,
  3956. struct __vxge_hw_blockpool_entry,
  3957. item);
  3958. if (entry == NULL)
  3959. entry = (struct __vxge_hw_blockpool_entry *)
  3960. vmalloc(sizeof(struct __vxge_hw_blockpool_entry));
  3961. else
  3962. list_del(&entry->item);
  3963. if (entry != NULL) {
  3964. entry->length = length;
  3965. entry->memblock = block_addr;
  3966. entry->dma_addr = dma_addr;
  3967. entry->acc_handle = acc_handle;
  3968. entry->dma_handle = dma_h;
  3969. list_add(&entry->item, &blockpool->free_block_list);
  3970. blockpool->pool_size++;
  3971. status = VXGE_HW_OK;
  3972. } else
  3973. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3974. blockpool->req_out--;
  3975. req_out = blockpool->req_out;
  3976. exit:
  3977. return;
  3978. }
  3979. /*
  3980. * __vxge_hw_blockpool_malloc - Allocate a memory block from pool
  3981. * Allocates a block of memory of given size, either from block pool
  3982. * or by calling vxge_os_dma_malloc()
  3983. */
  3984. void *
  3985. __vxge_hw_blockpool_malloc(struct __vxge_hw_device *devh, u32 size,
  3986. struct vxge_hw_mempool_dma *dma_object)
  3987. {
  3988. struct __vxge_hw_blockpool_entry *entry = NULL;
  3989. struct __vxge_hw_blockpool *blockpool;
  3990. void *memblock = NULL;
  3991. enum vxge_hw_status status = VXGE_HW_OK;
  3992. blockpool = &devh->block_pool;
  3993. if (size != blockpool->block_size) {
  3994. memblock = vxge_os_dma_malloc(devh->pdev, size,
  3995. &dma_object->handle,
  3996. &dma_object->acc_handle);
  3997. if (memblock == NULL) {
  3998. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3999. goto exit;
  4000. }
  4001. dma_object->addr = pci_map_single(devh->pdev, memblock, size,
  4002. PCI_DMA_BIDIRECTIONAL);
  4003. if (unlikely(pci_dma_mapping_error(devh->pdev,
  4004. dma_object->addr))) {
  4005. vxge_os_dma_free(devh->pdev, memblock,
  4006. &dma_object->acc_handle);
  4007. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4008. goto exit;
  4009. }
  4010. } else {
  4011. if (!list_empty(&blockpool->free_block_list))
  4012. entry = (struct __vxge_hw_blockpool_entry *)
  4013. list_first_entry(&blockpool->free_block_list,
  4014. struct __vxge_hw_blockpool_entry,
  4015. item);
  4016. if (entry != NULL) {
  4017. list_del(&entry->item);
  4018. dma_object->addr = entry->dma_addr;
  4019. dma_object->handle = entry->dma_handle;
  4020. dma_object->acc_handle = entry->acc_handle;
  4021. memblock = entry->memblock;
  4022. list_add(&entry->item,
  4023. &blockpool->free_entry_list);
  4024. blockpool->pool_size--;
  4025. }
  4026. if (memblock != NULL)
  4027. __vxge_hw_blockpool_blocks_add(blockpool);
  4028. }
  4029. exit:
  4030. return memblock;
  4031. }
  4032. /*
  4033. * __vxge_hw_blockpool_free - Frees the memory allcoated with
  4034. __vxge_hw_blockpool_malloc
  4035. */
  4036. void
  4037. __vxge_hw_blockpool_free(struct __vxge_hw_device *devh,
  4038. void *memblock, u32 size,
  4039. struct vxge_hw_mempool_dma *dma_object)
  4040. {
  4041. struct __vxge_hw_blockpool_entry *entry = NULL;
  4042. struct __vxge_hw_blockpool *blockpool;
  4043. enum vxge_hw_status status = VXGE_HW_OK;
  4044. blockpool = &devh->block_pool;
  4045. if (size != blockpool->block_size) {
  4046. pci_unmap_single(devh->pdev, dma_object->addr, size,
  4047. PCI_DMA_BIDIRECTIONAL);
  4048. vxge_os_dma_free(devh->pdev, memblock, &dma_object->acc_handle);
  4049. } else {
  4050. if (!list_empty(&blockpool->free_entry_list))
  4051. entry = (struct __vxge_hw_blockpool_entry *)
  4052. list_first_entry(&blockpool->free_entry_list,
  4053. struct __vxge_hw_blockpool_entry,
  4054. item);
  4055. if (entry == NULL)
  4056. entry = (struct __vxge_hw_blockpool_entry *)
  4057. vmalloc(sizeof(
  4058. struct __vxge_hw_blockpool_entry));
  4059. else
  4060. list_del(&entry->item);
  4061. if (entry != NULL) {
  4062. entry->length = size;
  4063. entry->memblock = memblock;
  4064. entry->dma_addr = dma_object->addr;
  4065. entry->acc_handle = dma_object->acc_handle;
  4066. entry->dma_handle = dma_object->handle;
  4067. list_add(&entry->item,
  4068. &blockpool->free_block_list);
  4069. blockpool->pool_size++;
  4070. status = VXGE_HW_OK;
  4071. } else
  4072. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4073. if (status == VXGE_HW_OK)
  4074. __vxge_hw_blockpool_blocks_remove(blockpool);
  4075. }
  4076. return;
  4077. }
  4078. /*
  4079. * __vxge_hw_blockpool_block_allocate - Allocates a block from block pool
  4080. * This function allocates a block from block pool or from the system
  4081. */
  4082. struct __vxge_hw_blockpool_entry *
  4083. __vxge_hw_blockpool_block_allocate(struct __vxge_hw_device *devh, u32 size)
  4084. {
  4085. struct __vxge_hw_blockpool_entry *entry = NULL;
  4086. struct __vxge_hw_blockpool *blockpool;
  4087. blockpool = &devh->block_pool;
  4088. if (size == blockpool->block_size) {
  4089. if (!list_empty(&blockpool->free_block_list))
  4090. entry = (struct __vxge_hw_blockpool_entry *)
  4091. list_first_entry(&blockpool->free_block_list,
  4092. struct __vxge_hw_blockpool_entry,
  4093. item);
  4094. if (entry != NULL) {
  4095. list_del(&entry->item);
  4096. blockpool->pool_size--;
  4097. }
  4098. }
  4099. if (entry != NULL)
  4100. __vxge_hw_blockpool_blocks_add(blockpool);
  4101. return entry;
  4102. }
  4103. /*
  4104. * __vxge_hw_blockpool_block_free - Frees a block from block pool
  4105. * @devh: Hal device
  4106. * @entry: Entry of block to be freed
  4107. *
  4108. * This function frees a block from block pool
  4109. */
  4110. void
  4111. __vxge_hw_blockpool_block_free(struct __vxge_hw_device *devh,
  4112. struct __vxge_hw_blockpool_entry *entry)
  4113. {
  4114. struct __vxge_hw_blockpool *blockpool;
  4115. blockpool = &devh->block_pool;
  4116. if (entry->length == blockpool->block_size) {
  4117. list_add(&entry->item, &blockpool->free_block_list);
  4118. blockpool->pool_size++;
  4119. }
  4120. __vxge_hw_blockpool_blocks_remove(blockpool);
  4121. return;
  4122. }