mpc8548cds.dts 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398
  1. /*
  2. * MPC8548 CDS Device Tree Source
  3. *
  4. * Copyright 2006 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. / {
  12. model = "MPC8548CDS";
  13. compatible = "MPC8548CDS", "MPC85xxCDS";
  14. #address-cells = <1>;
  15. #size-cells = <1>;
  16. cpus {
  17. #address-cells = <1>;
  18. #size-cells = <0>;
  19. PowerPC,8548@0 {
  20. device_type = "cpu";
  21. reg = <0>;
  22. d-cache-line-size = <20>; // 32 bytes
  23. i-cache-line-size = <20>; // 32 bytes
  24. d-cache-size = <8000>; // L1, 32K
  25. i-cache-size = <8000>; // L1, 32K
  26. timebase-frequency = <0>; // 33 MHz, from uboot
  27. bus-frequency = <0>; // 166 MHz
  28. clock-frequency = <0>; // 825 MHz, from uboot
  29. };
  30. };
  31. memory {
  32. device_type = "memory";
  33. reg = <00000000 08000000>; // 128M at 0x0
  34. };
  35. soc8548@e0000000 {
  36. #address-cells = <1>;
  37. #size-cells = <1>;
  38. device_type = "soc";
  39. ranges = <00001000 e0001000 000ff000
  40. 80000000 80000000 10000000
  41. e2000000 e2000000 00800000
  42. 90000000 90000000 10000000
  43. e2800000 e2800000 00800000
  44. a0000000 a0000000 20000000
  45. e3000000 e3000000 01000000>;
  46. reg = <e0000000 00001000>; // CCSRBAR
  47. bus-frequency = <0>;
  48. memory-controller@2000 {
  49. compatible = "fsl,8548-memory-controller";
  50. reg = <2000 1000>;
  51. interrupt-parent = <&mpic>;
  52. interrupts = <12 2>;
  53. };
  54. l2-cache-controller@20000 {
  55. compatible = "fsl,8548-l2-cache-controller";
  56. reg = <20000 1000>;
  57. cache-line-size = <20>; // 32 bytes
  58. cache-size = <80000>; // L2, 512K
  59. interrupt-parent = <&mpic>;
  60. interrupts = <10 2>;
  61. };
  62. i2c@3000 {
  63. device_type = "i2c";
  64. compatible = "fsl-i2c";
  65. reg = <3000 100>;
  66. interrupts = <2b 2>;
  67. interrupt-parent = <&mpic>;
  68. dfsrr;
  69. };
  70. mdio@24520 {
  71. #address-cells = <1>;
  72. #size-cells = <0>;
  73. device_type = "mdio";
  74. compatible = "gianfar";
  75. reg = <24520 20>;
  76. phy0: ethernet-phy@0 {
  77. interrupt-parent = <&mpic>;
  78. interrupts = <5 1>;
  79. reg = <0>;
  80. device_type = "ethernet-phy";
  81. };
  82. phy1: ethernet-phy@1 {
  83. interrupt-parent = <&mpic>;
  84. interrupts = <5 1>;
  85. reg = <1>;
  86. device_type = "ethernet-phy";
  87. };
  88. phy2: ethernet-phy@2 {
  89. interrupt-parent = <&mpic>;
  90. interrupts = <5 1>;
  91. reg = <2>;
  92. device_type = "ethernet-phy";
  93. };
  94. phy3: ethernet-phy@3 {
  95. interrupt-parent = <&mpic>;
  96. interrupts = <5 1>;
  97. reg = <3>;
  98. device_type = "ethernet-phy";
  99. };
  100. };
  101. ethernet@24000 {
  102. #address-cells = <1>;
  103. #size-cells = <0>;
  104. device_type = "network";
  105. model = "eTSEC";
  106. compatible = "gianfar";
  107. reg = <24000 1000>;
  108. local-mac-address = [ 00 00 00 00 00 00 ];
  109. interrupts = <1d 2 1e 2 22 2>;
  110. interrupt-parent = <&mpic>;
  111. phy-handle = <&phy0>;
  112. };
  113. ethernet@25000 {
  114. #address-cells = <1>;
  115. #size-cells = <0>;
  116. device_type = "network";
  117. model = "eTSEC";
  118. compatible = "gianfar";
  119. reg = <25000 1000>;
  120. local-mac-address = [ 00 00 00 00 00 00 ];
  121. interrupts = <23 2 24 2 28 2>;
  122. interrupt-parent = <&mpic>;
  123. phy-handle = <&phy1>;
  124. };
  125. /* eTSEC 3/4 are currently broken
  126. ethernet@26000 {
  127. #address-cells = <1>;
  128. #size-cells = <0>;
  129. device_type = "network";
  130. model = "eTSEC";
  131. compatible = "gianfar";
  132. reg = <26000 1000>;
  133. local-mac-address = [ 00 00 00 00 00 00 ];
  134. interrupts = <1f 2 20 2 21 2>;
  135. interrupt-parent = <&mpic>;
  136. phy-handle = <&phy2>;
  137. };
  138. ethernet@27000 {
  139. #address-cells = <1>;
  140. #size-cells = <0>;
  141. device_type = "network";
  142. model = "eTSEC";
  143. compatible = "gianfar";
  144. reg = <27000 1000>;
  145. local-mac-address = [ 00 00 00 00 00 00 ];
  146. interrupts = <25 2 26 2 27 2>;
  147. interrupt-parent = <&mpic>;
  148. phy-handle = <&phy3>;
  149. };
  150. */
  151. serial@4500 {
  152. device_type = "serial";
  153. compatible = "ns16550";
  154. reg = <4500 100>; // reg base, size
  155. clock-frequency = <0>; // should we fill in in uboot?
  156. interrupts = <2a 2>;
  157. interrupt-parent = <&mpic>;
  158. };
  159. serial@4600 {
  160. device_type = "serial";
  161. compatible = "ns16550";
  162. reg = <4600 100>; // reg base, size
  163. clock-frequency = <0>; // should we fill in in uboot?
  164. interrupts = <2a 2>;
  165. interrupt-parent = <&mpic>;
  166. };
  167. global-utilities@e0000 { //global utilities reg
  168. compatible = "fsl,mpc8548-guts";
  169. reg = <e0000 1000>;
  170. fsl,has-rstcr;
  171. };
  172. pci@8000 {
  173. interrupt-map-mask = <f800 0 0 7>;
  174. interrupt-map = <
  175. /* IDSEL 0x4 (PCIX Slot 2) */
  176. 02000 0 0 1 &mpic 0 1
  177. 02000 0 0 2 &mpic 1 1
  178. 02000 0 0 3 &mpic 2 1
  179. 02000 0 0 4 &mpic 3 1
  180. /* IDSEL 0x5 (PCIX Slot 3) */
  181. 02800 0 0 1 &mpic 1 1
  182. 02800 0 0 2 &mpic 2 1
  183. 02800 0 0 3 &mpic 3 1
  184. 02800 0 0 4 &mpic 0 1
  185. /* IDSEL 0x6 (PCIX Slot 4) */
  186. 03000 0 0 1 &mpic 2 1
  187. 03000 0 0 2 &mpic 3 1
  188. 03000 0 0 3 &mpic 0 1
  189. 03000 0 0 4 &mpic 1 1
  190. /* IDSEL 0x8 (PCIX Slot 5) */
  191. 04000 0 0 1 &mpic 0 1
  192. 04000 0 0 2 &mpic 1 1
  193. 04000 0 0 3 &mpic 2 1
  194. 04000 0 0 4 &mpic 3 1
  195. /* IDSEL 0xC (Tsi310 bridge) */
  196. 06000 0 0 1 &mpic 0 1
  197. 06000 0 0 2 &mpic 1 1
  198. 06000 0 0 3 &mpic 2 1
  199. 06000 0 0 4 &mpic 3 1
  200. /* IDSEL 0x14 (Slot 2) */
  201. 0a000 0 0 1 &mpic 0 1
  202. 0a000 0 0 2 &mpic 1 1
  203. 0a000 0 0 3 &mpic 2 1
  204. 0a000 0 0 4 &mpic 3 1
  205. /* IDSEL 0x15 (Slot 3) */
  206. 0a800 0 0 1 &mpic 1 1
  207. 0a800 0 0 2 &mpic 2 1
  208. 0a800 0 0 3 &mpic 3 1
  209. 0a800 0 0 4 &mpic 0 1
  210. /* IDSEL 0x16 (Slot 4) */
  211. 0b000 0 0 1 &mpic 2 1
  212. 0b000 0 0 2 &mpic 3 1
  213. 0b000 0 0 3 &mpic 0 1
  214. 0b000 0 0 4 &mpic 1 1
  215. /* IDSEL 0x18 (Slot 5) */
  216. 0c000 0 0 1 &mpic 0 1
  217. 0c000 0 0 2 &mpic 1 1
  218. 0c000 0 0 3 &mpic 2 1
  219. 0c000 0 0 4 &mpic 3 1
  220. /* IDSEL 0x1C (Tsi310 bridge PCI primary) */
  221. 0E000 0 0 1 &mpic 0 1
  222. 0E000 0 0 2 &mpic 1 1
  223. 0E000 0 0 3 &mpic 2 1
  224. 0E000 0 0 4 &mpic 3 1>;
  225. interrupt-parent = <&mpic>;
  226. interrupts = <18 2>;
  227. bus-range = <0 0>;
  228. ranges = <02000000 0 80000000 80000000 0 10000000
  229. 01000000 0 00000000 e2000000 0 00800000>;
  230. clock-frequency = <3f940aa>;
  231. #interrupt-cells = <1>;
  232. #size-cells = <2>;
  233. #address-cells = <3>;
  234. reg = <8000 1000>;
  235. compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
  236. device_type = "pci";
  237. pci_bridge@1c {
  238. interrupt-map-mask = <f800 0 0 7>;
  239. interrupt-map = <
  240. /* IDSEL 0x00 (PrPMC Site) */
  241. 0000 0 0 1 &mpic 0 1
  242. 0000 0 0 2 &mpic 1 1
  243. 0000 0 0 3 &mpic 2 1
  244. 0000 0 0 4 &mpic 3 1
  245. /* IDSEL 0x04 (VIA chip) */
  246. 2000 0 0 1 &mpic 0 1
  247. 2000 0 0 2 &mpic 1 1
  248. 2000 0 0 3 &mpic 2 1
  249. 2000 0 0 4 &mpic 3 1
  250. /* IDSEL 0x05 (8139) */
  251. 2800 0 0 1 &mpic 1 1
  252. /* IDSEL 0x06 (Slot 6) */
  253. 3000 0 0 1 &mpic 2 1
  254. 3000 0 0 2 &mpic 3 1
  255. 3000 0 0 3 &mpic 0 1
  256. 3000 0 0 4 &mpic 1 1
  257. /* IDESL 0x07 (Slot 7) */
  258. 3800 0 0 1 &mpic 3 1
  259. 3800 0 0 2 &mpic 0 1
  260. 3800 0 0 3 &mpic 1 1
  261. 3800 0 0 4 &mpic 2 1>;
  262. reg = <e000 0 0 0 0>;
  263. #interrupt-cells = <1>;
  264. #size-cells = <2>;
  265. #address-cells = <3>;
  266. ranges = <02000000 0 80000000
  267. 02000000 0 80000000
  268. 0 20000000
  269. 01000000 0 00000000
  270. 01000000 0 00000000
  271. 0 00080000>;
  272. clock-frequency = <1fca055>;
  273. isa@4 {
  274. device_type = "isa";
  275. #interrupt-cells = <2>;
  276. #size-cells = <1>;
  277. #address-cells = <2>;
  278. reg = <2000 0 0 0 0>;
  279. ranges = <1 0 01000000 0 0 00001000>;
  280. interrupt-parent = <&i8259>;
  281. i8259: interrupt-controller@20 {
  282. interrupt-controller;
  283. device_type = "interrupt-controller";
  284. reg = <1 20 2
  285. 1 a0 2
  286. 1 4d0 2>;
  287. #address-cells = <0>;
  288. #interrupt-cells = <2>;
  289. compatible = "chrp,iic";
  290. interrupts = <0 1>;
  291. interrupt-parent = <&mpic>;
  292. };
  293. rtc@70 {
  294. compatible = "pnpPNP,b00";
  295. reg = <1 70 2>;
  296. };
  297. };
  298. };
  299. };
  300. pci@9000 {
  301. interrupt-map-mask = <f800 0 0 7>;
  302. interrupt-map = <
  303. /* IDSEL 0x15 */
  304. a800 0 0 1 &mpic b 1
  305. a800 0 0 2 &mpic 1 1
  306. a800 0 0 3 &mpic 2 1
  307. a800 0 0 4 &mpic 3 1>;
  308. interrupt-parent = <&mpic>;
  309. interrupts = <19 2>;
  310. bus-range = <0 0>;
  311. ranges = <02000000 0 90000000 90000000 0 10000000
  312. 01000000 0 00000000 e2800000 0 00800000>;
  313. clock-frequency = <3f940aa>;
  314. #interrupt-cells = <1>;
  315. #size-cells = <2>;
  316. #address-cells = <3>;
  317. reg = <9000 1000>;
  318. compatible = "fsl,mpc8540-pci";
  319. device_type = "pci";
  320. };
  321. /* PCI Express */
  322. pcie@a000 {
  323. interrupt-map-mask = <f800 0 0 7>;
  324. interrupt-map = <
  325. /* IDSEL 0x0 (PEX) */
  326. 00000 0 0 1 &mpic 0 1
  327. 00000 0 0 2 &mpic 1 1
  328. 00000 0 0 3 &mpic 2 1
  329. 00000 0 0 4 &mpic 3 1>;
  330. interrupt-parent = <&mpic>;
  331. interrupts = <1a 2>;
  332. bus-range = <0 ff>;
  333. ranges = <02000000 0 a0000000 a0000000 0 20000000
  334. 01000000 0 00000000 e3000000 0 08000000>;
  335. clock-frequency = <1fca055>;
  336. #interrupt-cells = <1>;
  337. #size-cells = <2>;
  338. #address-cells = <3>;
  339. reg = <a000 1000>;
  340. compatible = "fsl,mpc8548-pcie";
  341. device_type = "pci";
  342. };
  343. mpic: pic@40000 {
  344. clock-frequency = <0>;
  345. interrupt-controller;
  346. #address-cells = <0>;
  347. #interrupt-cells = <2>;
  348. reg = <40000 40000>;
  349. compatible = "chrp,open-pic";
  350. device_type = "open-pic";
  351. big-endian;
  352. };
  353. };
  354. };