rt2800lib.c 201 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408
  1. /*
  2. Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
  3. Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
  4. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  5. Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
  6. Based on the original rt2800pci.c and rt2800usb.c.
  7. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  8. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  9. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  10. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  11. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  12. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  13. <http://rt2x00.serialmonkey.com>
  14. This program is free software; you can redistribute it and/or modify
  15. it under the terms of the GNU General Public License as published by
  16. the Free Software Foundation; either version 2 of the License, or
  17. (at your option) any later version.
  18. This program is distributed in the hope that it will be useful,
  19. but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. GNU General Public License for more details.
  22. You should have received a copy of the GNU General Public License
  23. along with this program; if not, write to the
  24. Free Software Foundation, Inc.,
  25. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  26. */
  27. /*
  28. Module: rt2800lib
  29. Abstract: rt2800 generic device routines.
  30. */
  31. #include <linux/crc-ccitt.h>
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/slab.h>
  35. #include "rt2x00.h"
  36. #include "rt2800lib.h"
  37. #include "rt2800.h"
  38. /*
  39. * Register access.
  40. * All access to the CSR registers will go through the methods
  41. * rt2800_register_read and rt2800_register_write.
  42. * BBP and RF register require indirect register access,
  43. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  44. * These indirect registers work with busy bits,
  45. * and we will try maximal REGISTER_BUSY_COUNT times to access
  46. * the register while taking a REGISTER_BUSY_DELAY us delay
  47. * between each attampt. When the busy bit is still set at that time,
  48. * the access attempt is considered to have failed,
  49. * and we will print an error.
  50. * The _lock versions must be used if you already hold the csr_mutex
  51. */
  52. #define WAIT_FOR_BBP(__dev, __reg) \
  53. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  54. #define WAIT_FOR_RFCSR(__dev, __reg) \
  55. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  56. #define WAIT_FOR_RF(__dev, __reg) \
  57. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  58. #define WAIT_FOR_MCU(__dev, __reg) \
  59. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  60. H2M_MAILBOX_CSR_OWNER, (__reg))
  61. static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
  62. {
  63. /* check for rt2872 on SoC */
  64. if (!rt2x00_is_soc(rt2x00dev) ||
  65. !rt2x00_rt(rt2x00dev, RT2872))
  66. return false;
  67. /* we know for sure that these rf chipsets are used on rt305x boards */
  68. if (rt2x00_rf(rt2x00dev, RF3020) ||
  69. rt2x00_rf(rt2x00dev, RF3021) ||
  70. rt2x00_rf(rt2x00dev, RF3022))
  71. return true;
  72. WARNING(rt2x00dev, "Unknown RF chipset on rt305x\n");
  73. return false;
  74. }
  75. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  76. const unsigned int word, const u8 value)
  77. {
  78. u32 reg;
  79. mutex_lock(&rt2x00dev->csr_mutex);
  80. /*
  81. * Wait until the BBP becomes available, afterwards we
  82. * can safely write the new data into the register.
  83. */
  84. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  85. reg = 0;
  86. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  87. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  88. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  89. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  90. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  91. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  92. }
  93. mutex_unlock(&rt2x00dev->csr_mutex);
  94. }
  95. static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
  96. const unsigned int word, u8 *value)
  97. {
  98. u32 reg;
  99. mutex_lock(&rt2x00dev->csr_mutex);
  100. /*
  101. * Wait until the BBP becomes available, afterwards we
  102. * can safely write the read request into the register.
  103. * After the data has been written, we wait until hardware
  104. * returns the correct value, if at any time the register
  105. * doesn't become available in time, reg will be 0xffffffff
  106. * which means we return 0xff to the caller.
  107. */
  108. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  109. reg = 0;
  110. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  111. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  112. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  113. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  114. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  115. WAIT_FOR_BBP(rt2x00dev, &reg);
  116. }
  117. *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  118. mutex_unlock(&rt2x00dev->csr_mutex);
  119. }
  120. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  121. const unsigned int word, const u8 value)
  122. {
  123. u32 reg;
  124. mutex_lock(&rt2x00dev->csr_mutex);
  125. /*
  126. * Wait until the RFCSR becomes available, afterwards we
  127. * can safely write the new data into the register.
  128. */
  129. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  130. reg = 0;
  131. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  132. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  133. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  134. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  135. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  136. }
  137. mutex_unlock(&rt2x00dev->csr_mutex);
  138. }
  139. static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  140. const unsigned int word, u8 *value)
  141. {
  142. u32 reg;
  143. mutex_lock(&rt2x00dev->csr_mutex);
  144. /*
  145. * Wait until the RFCSR becomes available, afterwards we
  146. * can safely write the read request into the register.
  147. * After the data has been written, we wait until hardware
  148. * returns the correct value, if at any time the register
  149. * doesn't become available in time, reg will be 0xffffffff
  150. * which means we return 0xff to the caller.
  151. */
  152. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  153. reg = 0;
  154. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  155. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  156. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  157. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  158. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  159. }
  160. *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  161. mutex_unlock(&rt2x00dev->csr_mutex);
  162. }
  163. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  164. const unsigned int word, const u32 value)
  165. {
  166. u32 reg;
  167. mutex_lock(&rt2x00dev->csr_mutex);
  168. /*
  169. * Wait until the RF becomes available, afterwards we
  170. * can safely write the new data into the register.
  171. */
  172. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  173. reg = 0;
  174. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  175. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  176. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  177. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  178. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  179. rt2x00_rf_write(rt2x00dev, word, value);
  180. }
  181. mutex_unlock(&rt2x00dev->csr_mutex);
  182. }
  183. static int rt2800_enable_wlan_rt3290(struct rt2x00_dev *rt2x00dev)
  184. {
  185. u32 reg;
  186. int i, count;
  187. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  188. if (rt2x00_get_field32(reg, WLAN_EN))
  189. return 0;
  190. rt2x00_set_field32(&reg, WLAN_GPIO_OUT_OE_BIT_ALL, 0xff);
  191. rt2x00_set_field32(&reg, FRC_WL_ANT_SET, 1);
  192. rt2x00_set_field32(&reg, WLAN_CLK_EN, 0);
  193. rt2x00_set_field32(&reg, WLAN_EN, 1);
  194. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  195. udelay(REGISTER_BUSY_DELAY);
  196. count = 0;
  197. do {
  198. /*
  199. * Check PLL_LD & XTAL_RDY.
  200. */
  201. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  202. rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
  203. if (rt2x00_get_field32(reg, PLL_LD) &&
  204. rt2x00_get_field32(reg, XTAL_RDY))
  205. break;
  206. udelay(REGISTER_BUSY_DELAY);
  207. }
  208. if (i >= REGISTER_BUSY_COUNT) {
  209. if (count >= 10)
  210. return -EIO;
  211. rt2800_register_write(rt2x00dev, 0x58, 0x018);
  212. udelay(REGISTER_BUSY_DELAY);
  213. rt2800_register_write(rt2x00dev, 0x58, 0x418);
  214. udelay(REGISTER_BUSY_DELAY);
  215. rt2800_register_write(rt2x00dev, 0x58, 0x618);
  216. udelay(REGISTER_BUSY_DELAY);
  217. count++;
  218. } else {
  219. count = 0;
  220. }
  221. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  222. rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 0);
  223. rt2x00_set_field32(&reg, WLAN_CLK_EN, 1);
  224. rt2x00_set_field32(&reg, WLAN_RESET, 1);
  225. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  226. udelay(10);
  227. rt2x00_set_field32(&reg, WLAN_RESET, 0);
  228. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  229. udelay(10);
  230. rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, 0x7fffffff);
  231. } while (count != 0);
  232. return 0;
  233. }
  234. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  235. const u8 command, const u8 token,
  236. const u8 arg0, const u8 arg1)
  237. {
  238. u32 reg;
  239. /*
  240. * SOC devices don't support MCU requests.
  241. */
  242. if (rt2x00_is_soc(rt2x00dev))
  243. return;
  244. mutex_lock(&rt2x00dev->csr_mutex);
  245. /*
  246. * Wait until the MCU becomes available, afterwards we
  247. * can safely write the new data into the register.
  248. */
  249. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  250. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  251. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  252. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  253. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  254. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  255. reg = 0;
  256. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  257. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  258. }
  259. mutex_unlock(&rt2x00dev->csr_mutex);
  260. }
  261. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  262. int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev)
  263. {
  264. unsigned int i = 0;
  265. u32 reg;
  266. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  267. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  268. if (reg && reg != ~0)
  269. return 0;
  270. msleep(1);
  271. }
  272. ERROR(rt2x00dev, "Unstable hardware.\n");
  273. return -EBUSY;
  274. }
  275. EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready);
  276. int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
  277. {
  278. unsigned int i;
  279. u32 reg;
  280. /*
  281. * Some devices are really slow to respond here. Wait a whole second
  282. * before timing out.
  283. */
  284. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  285. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  286. if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
  287. !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
  288. return 0;
  289. msleep(10);
  290. }
  291. ERROR(rt2x00dev, "WPDMA TX/RX busy [0x%08x].\n", reg);
  292. return -EACCES;
  293. }
  294. EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
  295. void rt2800_disable_wpdma(struct rt2x00_dev *rt2x00dev)
  296. {
  297. u32 reg;
  298. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  299. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  300. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  301. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  302. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  303. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  304. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  305. }
  306. EXPORT_SYMBOL_GPL(rt2800_disable_wpdma);
  307. static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
  308. {
  309. u16 fw_crc;
  310. u16 crc;
  311. /*
  312. * The last 2 bytes in the firmware array are the crc checksum itself,
  313. * this means that we should never pass those 2 bytes to the crc
  314. * algorithm.
  315. */
  316. fw_crc = (data[len - 2] << 8 | data[len - 1]);
  317. /*
  318. * Use the crc ccitt algorithm.
  319. * This will return the same value as the legacy driver which
  320. * used bit ordering reversion on the both the firmware bytes
  321. * before input input as well as on the final output.
  322. * Obviously using crc ccitt directly is much more efficient.
  323. */
  324. crc = crc_ccitt(~0, data, len - 2);
  325. /*
  326. * There is a small difference between the crc-itu-t + bitrev and
  327. * the crc-ccitt crc calculation. In the latter method the 2 bytes
  328. * will be swapped, use swab16 to convert the crc to the correct
  329. * value.
  330. */
  331. crc = swab16(crc);
  332. return fw_crc == crc;
  333. }
  334. int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
  335. const u8 *data, const size_t len)
  336. {
  337. size_t offset = 0;
  338. size_t fw_len;
  339. bool multiple;
  340. /*
  341. * PCI(e) & SOC devices require firmware with a length
  342. * of 8kb. USB devices require firmware files with a length
  343. * of 4kb. Certain USB chipsets however require different firmware,
  344. * which Ralink only provides attached to the original firmware
  345. * file. Thus for USB devices, firmware files have a length
  346. * which is a multiple of 4kb. The firmware for rt3290 chip also
  347. * have a length which is a multiple of 4kb.
  348. */
  349. if (rt2x00_is_usb(rt2x00dev) || rt2x00_rt(rt2x00dev, RT3290))
  350. fw_len = 4096;
  351. else
  352. fw_len = 8192;
  353. multiple = true;
  354. /*
  355. * Validate the firmware length
  356. */
  357. if (len != fw_len && (!multiple || (len % fw_len) != 0))
  358. return FW_BAD_LENGTH;
  359. /*
  360. * Check if the chipset requires one of the upper parts
  361. * of the firmware.
  362. */
  363. if (rt2x00_is_usb(rt2x00dev) &&
  364. !rt2x00_rt(rt2x00dev, RT2860) &&
  365. !rt2x00_rt(rt2x00dev, RT2872) &&
  366. !rt2x00_rt(rt2x00dev, RT3070) &&
  367. ((len / fw_len) == 1))
  368. return FW_BAD_VERSION;
  369. /*
  370. * 8kb firmware files must be checked as if it were
  371. * 2 separate firmware files.
  372. */
  373. while (offset < len) {
  374. if (!rt2800_check_firmware_crc(data + offset, fw_len))
  375. return FW_BAD_CRC;
  376. offset += fw_len;
  377. }
  378. return FW_OK;
  379. }
  380. EXPORT_SYMBOL_GPL(rt2800_check_firmware);
  381. int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
  382. const u8 *data, const size_t len)
  383. {
  384. unsigned int i;
  385. u32 reg;
  386. int retval;
  387. if (rt2x00_rt(rt2x00dev, RT3290)) {
  388. retval = rt2800_enable_wlan_rt3290(rt2x00dev);
  389. if (retval)
  390. return -EBUSY;
  391. }
  392. /*
  393. * If driver doesn't wake up firmware here,
  394. * rt2800_load_firmware will hang forever when interface is up again.
  395. */
  396. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
  397. /*
  398. * Wait for stable hardware.
  399. */
  400. if (rt2800_wait_csr_ready(rt2x00dev))
  401. return -EBUSY;
  402. if (rt2x00_is_pci(rt2x00dev)) {
  403. if (rt2x00_rt(rt2x00dev, RT3290) ||
  404. rt2x00_rt(rt2x00dev, RT3572) ||
  405. rt2x00_rt(rt2x00dev, RT5390) ||
  406. rt2x00_rt(rt2x00dev, RT5392)) {
  407. rt2800_register_read(rt2x00dev, AUX_CTRL, &reg);
  408. rt2x00_set_field32(&reg, AUX_CTRL_FORCE_PCIE_CLK, 1);
  409. rt2x00_set_field32(&reg, AUX_CTRL_WAKE_PCIE_EN, 1);
  410. rt2800_register_write(rt2x00dev, AUX_CTRL, reg);
  411. }
  412. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
  413. }
  414. rt2800_disable_wpdma(rt2x00dev);
  415. /*
  416. * Write firmware to the device.
  417. */
  418. rt2800_drv_write_firmware(rt2x00dev, data, len);
  419. /*
  420. * Wait for device to stabilize.
  421. */
  422. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  423. rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
  424. if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
  425. break;
  426. msleep(1);
  427. }
  428. if (i == REGISTER_BUSY_COUNT) {
  429. ERROR(rt2x00dev, "PBF system register not ready.\n");
  430. return -EBUSY;
  431. }
  432. /*
  433. * Disable DMA, will be reenabled later when enabling
  434. * the radio.
  435. */
  436. rt2800_disable_wpdma(rt2x00dev);
  437. /*
  438. * Initialize firmware.
  439. */
  440. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  441. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  442. if (rt2x00_is_usb(rt2x00dev)) {
  443. rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
  444. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  445. }
  446. msleep(1);
  447. return 0;
  448. }
  449. EXPORT_SYMBOL_GPL(rt2800_load_firmware);
  450. void rt2800_write_tx_data(struct queue_entry *entry,
  451. struct txentry_desc *txdesc)
  452. {
  453. __le32 *txwi = rt2800_drv_get_txwi(entry);
  454. u32 word;
  455. /*
  456. * Initialize TX Info descriptor
  457. */
  458. rt2x00_desc_read(txwi, 0, &word);
  459. rt2x00_set_field32(&word, TXWI_W0_FRAG,
  460. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  461. rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
  462. test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
  463. rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
  464. rt2x00_set_field32(&word, TXWI_W0_TS,
  465. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  466. rt2x00_set_field32(&word, TXWI_W0_AMPDU,
  467. test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
  468. rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY,
  469. txdesc->u.ht.mpdu_density);
  470. rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->u.ht.txop);
  471. rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->u.ht.mcs);
  472. rt2x00_set_field32(&word, TXWI_W0_BW,
  473. test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
  474. rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
  475. test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
  476. rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->u.ht.stbc);
  477. rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
  478. rt2x00_desc_write(txwi, 0, word);
  479. rt2x00_desc_read(txwi, 1, &word);
  480. rt2x00_set_field32(&word, TXWI_W1_ACK,
  481. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  482. rt2x00_set_field32(&word, TXWI_W1_NSEQ,
  483. test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
  484. rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->u.ht.ba_size);
  485. rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
  486. test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
  487. txdesc->key_idx : txdesc->u.ht.wcid);
  488. rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
  489. txdesc->length);
  490. rt2x00_set_field32(&word, TXWI_W1_PACKETID_QUEUE, entry->queue->qid);
  491. rt2x00_set_field32(&word, TXWI_W1_PACKETID_ENTRY, (entry->entry_idx % 3) + 1);
  492. rt2x00_desc_write(txwi, 1, word);
  493. /*
  494. * Always write 0 to IV/EIV fields, hardware will insert the IV
  495. * from the IVEIV register when TXD_W3_WIV is set to 0.
  496. * When TXD_W3_WIV is set to 1 it will use the IV data
  497. * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
  498. * crypto entry in the registers should be used to encrypt the frame.
  499. */
  500. _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
  501. _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
  502. }
  503. EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
  504. static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, u32 rxwi_w2)
  505. {
  506. s8 rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
  507. s8 rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
  508. s8 rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
  509. u16 eeprom;
  510. u8 offset0;
  511. u8 offset1;
  512. u8 offset2;
  513. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  514. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
  515. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
  516. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
  517. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  518. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
  519. } else {
  520. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
  521. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
  522. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
  523. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  524. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
  525. }
  526. /*
  527. * Convert the value from the descriptor into the RSSI value
  528. * If the value in the descriptor is 0, it is considered invalid
  529. * and the default (extremely low) rssi value is assumed
  530. */
  531. rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
  532. rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
  533. rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
  534. /*
  535. * mac80211 only accepts a single RSSI value. Calculating the
  536. * average doesn't deliver a fair answer either since -60:-60 would
  537. * be considered equally good as -50:-70 while the second is the one
  538. * which gives less energy...
  539. */
  540. rssi0 = max(rssi0, rssi1);
  541. return (int)max(rssi0, rssi2);
  542. }
  543. void rt2800_process_rxwi(struct queue_entry *entry,
  544. struct rxdone_entry_desc *rxdesc)
  545. {
  546. __le32 *rxwi = (__le32 *) entry->skb->data;
  547. u32 word;
  548. rt2x00_desc_read(rxwi, 0, &word);
  549. rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
  550. rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
  551. rt2x00_desc_read(rxwi, 1, &word);
  552. if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
  553. rxdesc->flags |= RX_FLAG_SHORT_GI;
  554. if (rt2x00_get_field32(word, RXWI_W1_BW))
  555. rxdesc->flags |= RX_FLAG_40MHZ;
  556. /*
  557. * Detect RX rate, always use MCS as signal type.
  558. */
  559. rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
  560. rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
  561. rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
  562. /*
  563. * Mask of 0x8 bit to remove the short preamble flag.
  564. */
  565. if (rxdesc->rate_mode == RATE_MODE_CCK)
  566. rxdesc->signal &= ~0x8;
  567. rt2x00_desc_read(rxwi, 2, &word);
  568. /*
  569. * Convert descriptor AGC value to RSSI value.
  570. */
  571. rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
  572. /*
  573. * Remove RXWI descriptor from start of the buffer.
  574. */
  575. skb_pull(entry->skb, entry->queue->winfo_size);
  576. }
  577. EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
  578. void rt2800_txdone_entry(struct queue_entry *entry, u32 status, __le32 *txwi)
  579. {
  580. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  581. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  582. struct txdone_entry_desc txdesc;
  583. u32 word;
  584. u16 mcs, real_mcs;
  585. int aggr, ampdu;
  586. /*
  587. * Obtain the status about this packet.
  588. */
  589. txdesc.flags = 0;
  590. rt2x00_desc_read(txwi, 0, &word);
  591. mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
  592. ampdu = rt2x00_get_field32(word, TXWI_W0_AMPDU);
  593. real_mcs = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
  594. aggr = rt2x00_get_field32(status, TX_STA_FIFO_TX_AGGRE);
  595. /*
  596. * If a frame was meant to be sent as a single non-aggregated MPDU
  597. * but ended up in an aggregate the used tx rate doesn't correlate
  598. * with the one specified in the TXWI as the whole aggregate is sent
  599. * with the same rate.
  600. *
  601. * For example: two frames are sent to rt2x00, the first one sets
  602. * AMPDU=1 and requests MCS7 whereas the second frame sets AMDPU=0
  603. * and requests MCS15. If the hw aggregates both frames into one
  604. * AMDPU the tx status for both frames will contain MCS7 although
  605. * the frame was sent successfully.
  606. *
  607. * Hence, replace the requested rate with the real tx rate to not
  608. * confuse the rate control algortihm by providing clearly wrong
  609. * data.
  610. */
  611. if (unlikely(aggr == 1 && ampdu == 0 && real_mcs != mcs)) {
  612. skbdesc->tx_rate_idx = real_mcs;
  613. mcs = real_mcs;
  614. }
  615. if (aggr == 1 || ampdu == 1)
  616. __set_bit(TXDONE_AMPDU, &txdesc.flags);
  617. /*
  618. * Ralink has a retry mechanism using a global fallback
  619. * table. We setup this fallback table to try the immediate
  620. * lower rate for all rates. In the TX_STA_FIFO, the MCS field
  621. * always contains the MCS used for the last transmission, be
  622. * it successful or not.
  623. */
  624. if (rt2x00_get_field32(status, TX_STA_FIFO_TX_SUCCESS)) {
  625. /*
  626. * Transmission succeeded. The number of retries is
  627. * mcs - real_mcs
  628. */
  629. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  630. txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
  631. } else {
  632. /*
  633. * Transmission failed. The number of retries is
  634. * always 7 in this case (for a total number of 8
  635. * frames sent).
  636. */
  637. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  638. txdesc.retry = rt2x00dev->long_retry;
  639. }
  640. /*
  641. * the frame was retried at least once
  642. * -> hw used fallback rates
  643. */
  644. if (txdesc.retry)
  645. __set_bit(TXDONE_FALLBACK, &txdesc.flags);
  646. rt2x00lib_txdone(entry, &txdesc);
  647. }
  648. EXPORT_SYMBOL_GPL(rt2800_txdone_entry);
  649. void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
  650. {
  651. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  652. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  653. unsigned int beacon_base;
  654. unsigned int padding_len;
  655. u32 orig_reg, reg;
  656. const int txwi_desc_size = entry->queue->winfo_size;
  657. /*
  658. * Disable beaconing while we are reloading the beacon data,
  659. * otherwise we might be sending out invalid data.
  660. */
  661. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  662. orig_reg = reg;
  663. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  664. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  665. /*
  666. * Add space for the TXWI in front of the skb.
  667. */
  668. memset(skb_push(entry->skb, txwi_desc_size), 0, txwi_desc_size);
  669. /*
  670. * Register descriptor details in skb frame descriptor.
  671. */
  672. skbdesc->flags |= SKBDESC_DESC_IN_SKB;
  673. skbdesc->desc = entry->skb->data;
  674. skbdesc->desc_len = txwi_desc_size;
  675. /*
  676. * Add the TXWI for the beacon to the skb.
  677. */
  678. rt2800_write_tx_data(entry, txdesc);
  679. /*
  680. * Dump beacon to userspace through debugfs.
  681. */
  682. rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
  683. /*
  684. * Write entire beacon with TXWI and padding to register.
  685. */
  686. padding_len = roundup(entry->skb->len, 4) - entry->skb->len;
  687. if (padding_len && skb_pad(entry->skb, padding_len)) {
  688. ERROR(rt2x00dev, "Failure padding beacon, aborting\n");
  689. /* skb freed by skb_pad() on failure */
  690. entry->skb = NULL;
  691. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
  692. return;
  693. }
  694. beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
  695. rt2800_register_multiwrite(rt2x00dev, beacon_base, entry->skb->data,
  696. entry->skb->len + padding_len);
  697. /*
  698. * Enable beaconing again.
  699. */
  700. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  701. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  702. /*
  703. * Clean up beacon skb.
  704. */
  705. dev_kfree_skb_any(entry->skb);
  706. entry->skb = NULL;
  707. }
  708. EXPORT_SYMBOL_GPL(rt2800_write_beacon);
  709. static inline void rt2800_clear_beacon_register(struct rt2x00_dev *rt2x00dev,
  710. unsigned int beacon_base)
  711. {
  712. int i;
  713. const int txwi_desc_size = rt2x00dev->ops->bcn->winfo_size;
  714. /*
  715. * For the Beacon base registers we only need to clear
  716. * the whole TXWI which (when set to 0) will invalidate
  717. * the entire beacon.
  718. */
  719. for (i = 0; i < txwi_desc_size; i += sizeof(__le32))
  720. rt2800_register_write(rt2x00dev, beacon_base + i, 0);
  721. }
  722. void rt2800_clear_beacon(struct queue_entry *entry)
  723. {
  724. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  725. u32 reg;
  726. /*
  727. * Disable beaconing while we are reloading the beacon data,
  728. * otherwise we might be sending out invalid data.
  729. */
  730. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  731. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  732. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  733. /*
  734. * Clear beacon.
  735. */
  736. rt2800_clear_beacon_register(rt2x00dev,
  737. HW_BEACON_OFFSET(entry->entry_idx));
  738. /*
  739. * Enabled beaconing again.
  740. */
  741. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  742. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  743. }
  744. EXPORT_SYMBOL_GPL(rt2800_clear_beacon);
  745. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  746. const struct rt2x00debug rt2800_rt2x00debug = {
  747. .owner = THIS_MODULE,
  748. .csr = {
  749. .read = rt2800_register_read,
  750. .write = rt2800_register_write,
  751. .flags = RT2X00DEBUGFS_OFFSET,
  752. .word_base = CSR_REG_BASE,
  753. .word_size = sizeof(u32),
  754. .word_count = CSR_REG_SIZE / sizeof(u32),
  755. },
  756. .eeprom = {
  757. .read = rt2x00_eeprom_read,
  758. .write = rt2x00_eeprom_write,
  759. .word_base = EEPROM_BASE,
  760. .word_size = sizeof(u16),
  761. .word_count = EEPROM_SIZE / sizeof(u16),
  762. },
  763. .bbp = {
  764. .read = rt2800_bbp_read,
  765. .write = rt2800_bbp_write,
  766. .word_base = BBP_BASE,
  767. .word_size = sizeof(u8),
  768. .word_count = BBP_SIZE / sizeof(u8),
  769. },
  770. .rf = {
  771. .read = rt2x00_rf_read,
  772. .write = rt2800_rf_write,
  773. .word_base = RF_BASE,
  774. .word_size = sizeof(u32),
  775. .word_count = RF_SIZE / sizeof(u32),
  776. },
  777. .rfcsr = {
  778. .read = rt2800_rfcsr_read,
  779. .write = rt2800_rfcsr_write,
  780. .word_base = RFCSR_BASE,
  781. .word_size = sizeof(u8),
  782. .word_count = RFCSR_SIZE / sizeof(u8),
  783. },
  784. };
  785. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  786. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  787. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  788. {
  789. u32 reg;
  790. if (rt2x00_rt(rt2x00dev, RT3290)) {
  791. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  792. return rt2x00_get_field32(reg, WLAN_GPIO_IN_BIT0);
  793. } else {
  794. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  795. return rt2x00_get_field32(reg, GPIO_CTRL_VAL2);
  796. }
  797. }
  798. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  799. #ifdef CONFIG_RT2X00_LIB_LEDS
  800. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  801. enum led_brightness brightness)
  802. {
  803. struct rt2x00_led *led =
  804. container_of(led_cdev, struct rt2x00_led, led_dev);
  805. unsigned int enabled = brightness != LED_OFF;
  806. unsigned int bg_mode =
  807. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  808. unsigned int polarity =
  809. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  810. EEPROM_FREQ_LED_POLARITY);
  811. unsigned int ledmode =
  812. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  813. EEPROM_FREQ_LED_MODE);
  814. u32 reg;
  815. /* Check for SoC (SOC devices don't support MCU requests) */
  816. if (rt2x00_is_soc(led->rt2x00dev)) {
  817. rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
  818. /* Set LED Polarity */
  819. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, polarity);
  820. /* Set LED Mode */
  821. if (led->type == LED_TYPE_RADIO) {
  822. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE,
  823. enabled ? 3 : 0);
  824. } else if (led->type == LED_TYPE_ASSOC) {
  825. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE,
  826. enabled ? 3 : 0);
  827. } else if (led->type == LED_TYPE_QUALITY) {
  828. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE,
  829. enabled ? 3 : 0);
  830. }
  831. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  832. } else {
  833. if (led->type == LED_TYPE_RADIO) {
  834. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  835. enabled ? 0x20 : 0);
  836. } else if (led->type == LED_TYPE_ASSOC) {
  837. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  838. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  839. } else if (led->type == LED_TYPE_QUALITY) {
  840. /*
  841. * The brightness is divided into 6 levels (0 - 5),
  842. * The specs tell us the following levels:
  843. * 0, 1 ,3, 7, 15, 31
  844. * to determine the level in a simple way we can simply
  845. * work with bitshifting:
  846. * (1 << level) - 1
  847. */
  848. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  849. (1 << brightness / (LED_FULL / 6)) - 1,
  850. polarity);
  851. }
  852. }
  853. }
  854. static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  855. struct rt2x00_led *led, enum led_type type)
  856. {
  857. led->rt2x00dev = rt2x00dev;
  858. led->type = type;
  859. led->led_dev.brightness_set = rt2800_brightness_set;
  860. led->flags = LED_INITIALIZED;
  861. }
  862. #endif /* CONFIG_RT2X00_LIB_LEDS */
  863. /*
  864. * Configuration handlers.
  865. */
  866. static void rt2800_config_wcid(struct rt2x00_dev *rt2x00dev,
  867. const u8 *address,
  868. int wcid)
  869. {
  870. struct mac_wcid_entry wcid_entry;
  871. u32 offset;
  872. offset = MAC_WCID_ENTRY(wcid);
  873. memset(&wcid_entry, 0xff, sizeof(wcid_entry));
  874. if (address)
  875. memcpy(wcid_entry.mac, address, ETH_ALEN);
  876. rt2800_register_multiwrite(rt2x00dev, offset,
  877. &wcid_entry, sizeof(wcid_entry));
  878. }
  879. static void rt2800_delete_wcid_attr(struct rt2x00_dev *rt2x00dev, int wcid)
  880. {
  881. u32 offset;
  882. offset = MAC_WCID_ATTR_ENTRY(wcid);
  883. rt2800_register_write(rt2x00dev, offset, 0);
  884. }
  885. static void rt2800_config_wcid_attr_bssidx(struct rt2x00_dev *rt2x00dev,
  886. int wcid, u32 bssidx)
  887. {
  888. u32 offset = MAC_WCID_ATTR_ENTRY(wcid);
  889. u32 reg;
  890. /*
  891. * The BSS Idx numbers is split in a main value of 3 bits,
  892. * and a extended field for adding one additional bit to the value.
  893. */
  894. rt2800_register_read(rt2x00dev, offset, &reg);
  895. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX, (bssidx & 0x7));
  896. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
  897. (bssidx & 0x8) >> 3);
  898. rt2800_register_write(rt2x00dev, offset, reg);
  899. }
  900. static void rt2800_config_wcid_attr_cipher(struct rt2x00_dev *rt2x00dev,
  901. struct rt2x00lib_crypto *crypto,
  902. struct ieee80211_key_conf *key)
  903. {
  904. struct mac_iveiv_entry iveiv_entry;
  905. u32 offset;
  906. u32 reg;
  907. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  908. if (crypto->cmd == SET_KEY) {
  909. rt2800_register_read(rt2x00dev, offset, &reg);
  910. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  911. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  912. /*
  913. * Both the cipher as the BSS Idx numbers are split in a main
  914. * value of 3 bits, and a extended field for adding one additional
  915. * bit to the value.
  916. */
  917. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  918. (crypto->cipher & 0x7));
  919. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
  920. (crypto->cipher & 0x8) >> 3);
  921. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  922. rt2800_register_write(rt2x00dev, offset, reg);
  923. } else {
  924. /* Delete the cipher without touching the bssidx */
  925. rt2800_register_read(rt2x00dev, offset, &reg);
  926. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB, 0);
  927. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER, 0);
  928. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT, 0);
  929. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, 0);
  930. rt2800_register_write(rt2x00dev, offset, reg);
  931. }
  932. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  933. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  934. if ((crypto->cipher == CIPHER_TKIP) ||
  935. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  936. (crypto->cipher == CIPHER_AES))
  937. iveiv_entry.iv[3] |= 0x20;
  938. iveiv_entry.iv[3] |= key->keyidx << 6;
  939. rt2800_register_multiwrite(rt2x00dev, offset,
  940. &iveiv_entry, sizeof(iveiv_entry));
  941. }
  942. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  943. struct rt2x00lib_crypto *crypto,
  944. struct ieee80211_key_conf *key)
  945. {
  946. struct hw_key_entry key_entry;
  947. struct rt2x00_field32 field;
  948. u32 offset;
  949. u32 reg;
  950. if (crypto->cmd == SET_KEY) {
  951. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  952. memcpy(key_entry.key, crypto->key,
  953. sizeof(key_entry.key));
  954. memcpy(key_entry.tx_mic, crypto->tx_mic,
  955. sizeof(key_entry.tx_mic));
  956. memcpy(key_entry.rx_mic, crypto->rx_mic,
  957. sizeof(key_entry.rx_mic));
  958. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  959. rt2800_register_multiwrite(rt2x00dev, offset,
  960. &key_entry, sizeof(key_entry));
  961. }
  962. /*
  963. * The cipher types are stored over multiple registers
  964. * starting with SHARED_KEY_MODE_BASE each word will have
  965. * 32 bits and contains the cipher types for 2 bssidx each.
  966. * Using the correct defines correctly will cause overhead,
  967. * so just calculate the correct offset.
  968. */
  969. field.bit_offset = 4 * (key->hw_key_idx % 8);
  970. field.bit_mask = 0x7 << field.bit_offset;
  971. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  972. rt2800_register_read(rt2x00dev, offset, &reg);
  973. rt2x00_set_field32(&reg, field,
  974. (crypto->cmd == SET_KEY) * crypto->cipher);
  975. rt2800_register_write(rt2x00dev, offset, reg);
  976. /*
  977. * Update WCID information
  978. */
  979. rt2800_config_wcid(rt2x00dev, crypto->address, key->hw_key_idx);
  980. rt2800_config_wcid_attr_bssidx(rt2x00dev, key->hw_key_idx,
  981. crypto->bssidx);
  982. rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
  983. return 0;
  984. }
  985. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  986. static inline int rt2800_find_wcid(struct rt2x00_dev *rt2x00dev)
  987. {
  988. struct mac_wcid_entry wcid_entry;
  989. int idx;
  990. u32 offset;
  991. /*
  992. * Search for the first free WCID entry and return the corresponding
  993. * index.
  994. *
  995. * Make sure the WCID starts _after_ the last possible shared key
  996. * entry (>32).
  997. *
  998. * Since parts of the pairwise key table might be shared with
  999. * the beacon frame buffers 6 & 7 we should only write into the
  1000. * first 222 entries.
  1001. */
  1002. for (idx = 33; idx <= 222; idx++) {
  1003. offset = MAC_WCID_ENTRY(idx);
  1004. rt2800_register_multiread(rt2x00dev, offset, &wcid_entry,
  1005. sizeof(wcid_entry));
  1006. if (is_broadcast_ether_addr(wcid_entry.mac))
  1007. return idx;
  1008. }
  1009. /*
  1010. * Use -1 to indicate that we don't have any more space in the WCID
  1011. * table.
  1012. */
  1013. return -1;
  1014. }
  1015. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  1016. struct rt2x00lib_crypto *crypto,
  1017. struct ieee80211_key_conf *key)
  1018. {
  1019. struct hw_key_entry key_entry;
  1020. u32 offset;
  1021. if (crypto->cmd == SET_KEY) {
  1022. /*
  1023. * Allow key configuration only for STAs that are
  1024. * known by the hw.
  1025. */
  1026. if (crypto->wcid < 0)
  1027. return -ENOSPC;
  1028. key->hw_key_idx = crypto->wcid;
  1029. memcpy(key_entry.key, crypto->key,
  1030. sizeof(key_entry.key));
  1031. memcpy(key_entry.tx_mic, crypto->tx_mic,
  1032. sizeof(key_entry.tx_mic));
  1033. memcpy(key_entry.rx_mic, crypto->rx_mic,
  1034. sizeof(key_entry.rx_mic));
  1035. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  1036. rt2800_register_multiwrite(rt2x00dev, offset,
  1037. &key_entry, sizeof(key_entry));
  1038. }
  1039. /*
  1040. * Update WCID information
  1041. */
  1042. rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
  1043. return 0;
  1044. }
  1045. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  1046. int rt2800_sta_add(struct rt2x00_dev *rt2x00dev, struct ieee80211_vif *vif,
  1047. struct ieee80211_sta *sta)
  1048. {
  1049. int wcid;
  1050. struct rt2x00_sta *sta_priv = sta_to_rt2x00_sta(sta);
  1051. /*
  1052. * Find next free WCID.
  1053. */
  1054. wcid = rt2800_find_wcid(rt2x00dev);
  1055. /*
  1056. * Store selected wcid even if it is invalid so that we can
  1057. * later decide if the STA is uploaded into the hw.
  1058. */
  1059. sta_priv->wcid = wcid;
  1060. /*
  1061. * No space left in the device, however, we can still communicate
  1062. * with the STA -> No error.
  1063. */
  1064. if (wcid < 0)
  1065. return 0;
  1066. /*
  1067. * Clean up WCID attributes and write STA address to the device.
  1068. */
  1069. rt2800_delete_wcid_attr(rt2x00dev, wcid);
  1070. rt2800_config_wcid(rt2x00dev, sta->addr, wcid);
  1071. rt2800_config_wcid_attr_bssidx(rt2x00dev, wcid,
  1072. rt2x00lib_get_bssidx(rt2x00dev, vif));
  1073. return 0;
  1074. }
  1075. EXPORT_SYMBOL_GPL(rt2800_sta_add);
  1076. int rt2800_sta_remove(struct rt2x00_dev *rt2x00dev, int wcid)
  1077. {
  1078. /*
  1079. * Remove WCID entry, no need to clean the attributes as they will
  1080. * get renewed when the WCID is reused.
  1081. */
  1082. rt2800_config_wcid(rt2x00dev, NULL, wcid);
  1083. return 0;
  1084. }
  1085. EXPORT_SYMBOL_GPL(rt2800_sta_remove);
  1086. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  1087. const unsigned int filter_flags)
  1088. {
  1089. u32 reg;
  1090. /*
  1091. * Start configuration steps.
  1092. * Note that the version error will always be dropped
  1093. * and broadcast frames will always be accepted since
  1094. * there is no filter for it at this time.
  1095. */
  1096. rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
  1097. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  1098. !(filter_flags & FIF_FCSFAIL));
  1099. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  1100. !(filter_flags & FIF_PLCPFAIL));
  1101. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  1102. !(filter_flags & FIF_PROMISC_IN_BSS));
  1103. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  1104. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  1105. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  1106. !(filter_flags & FIF_ALLMULTI));
  1107. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  1108. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  1109. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  1110. !(filter_flags & FIF_CONTROL));
  1111. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  1112. !(filter_flags & FIF_CONTROL));
  1113. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  1114. !(filter_flags & FIF_CONTROL));
  1115. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  1116. !(filter_flags & FIF_CONTROL));
  1117. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  1118. !(filter_flags & FIF_CONTROL));
  1119. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  1120. !(filter_flags & FIF_PSPOLL));
  1121. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 0);
  1122. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR,
  1123. !(filter_flags & FIF_CONTROL));
  1124. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  1125. !(filter_flags & FIF_CONTROL));
  1126. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  1127. }
  1128. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  1129. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  1130. struct rt2x00intf_conf *conf, const unsigned int flags)
  1131. {
  1132. u32 reg;
  1133. bool update_bssid = false;
  1134. if (flags & CONFIG_UPDATE_TYPE) {
  1135. /*
  1136. * Enable synchronisation.
  1137. */
  1138. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1139. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  1140. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1141. if (conf->sync == TSF_SYNC_AP_NONE) {
  1142. /*
  1143. * Tune beacon queue transmit parameters for AP mode
  1144. */
  1145. rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
  1146. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 0);
  1147. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 1);
  1148. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1149. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 0);
  1150. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1151. } else {
  1152. rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
  1153. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 4);
  1154. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 2);
  1155. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1156. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 16);
  1157. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1158. }
  1159. }
  1160. if (flags & CONFIG_UPDATE_MAC) {
  1161. if (flags & CONFIG_UPDATE_TYPE &&
  1162. conf->sync == TSF_SYNC_AP_NONE) {
  1163. /*
  1164. * The BSSID register has to be set to our own mac
  1165. * address in AP mode.
  1166. */
  1167. memcpy(conf->bssid, conf->mac, sizeof(conf->mac));
  1168. update_bssid = true;
  1169. }
  1170. if (!is_zero_ether_addr((const u8 *)conf->mac)) {
  1171. reg = le32_to_cpu(conf->mac[1]);
  1172. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  1173. conf->mac[1] = cpu_to_le32(reg);
  1174. }
  1175. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  1176. conf->mac, sizeof(conf->mac));
  1177. }
  1178. if ((flags & CONFIG_UPDATE_BSSID) || update_bssid) {
  1179. if (!is_zero_ether_addr((const u8 *)conf->bssid)) {
  1180. reg = le32_to_cpu(conf->bssid[1]);
  1181. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
  1182. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
  1183. conf->bssid[1] = cpu_to_le32(reg);
  1184. }
  1185. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  1186. conf->bssid, sizeof(conf->bssid));
  1187. }
  1188. }
  1189. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  1190. static void rt2800_config_ht_opmode(struct rt2x00_dev *rt2x00dev,
  1191. struct rt2x00lib_erp *erp)
  1192. {
  1193. bool any_sta_nongf = !!(erp->ht_opmode &
  1194. IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
  1195. u8 protection = erp->ht_opmode & IEEE80211_HT_OP_MODE_PROTECTION;
  1196. u8 mm20_mode, mm40_mode, gf20_mode, gf40_mode;
  1197. u16 mm20_rate, mm40_rate, gf20_rate, gf40_rate;
  1198. u32 reg;
  1199. /* default protection rate for HT20: OFDM 24M */
  1200. mm20_rate = gf20_rate = 0x4004;
  1201. /* default protection rate for HT40: duplicate OFDM 24M */
  1202. mm40_rate = gf40_rate = 0x4084;
  1203. switch (protection) {
  1204. case IEEE80211_HT_OP_MODE_PROTECTION_NONE:
  1205. /*
  1206. * All STAs in this BSS are HT20/40 but there might be
  1207. * STAs not supporting greenfield mode.
  1208. * => Disable protection for HT transmissions.
  1209. */
  1210. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 0;
  1211. break;
  1212. case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ:
  1213. /*
  1214. * All STAs in this BSS are HT20 or HT20/40 but there
  1215. * might be STAs not supporting greenfield mode.
  1216. * => Protect all HT40 transmissions.
  1217. */
  1218. mm20_mode = gf20_mode = 0;
  1219. mm40_mode = gf40_mode = 2;
  1220. break;
  1221. case IEEE80211_HT_OP_MODE_PROTECTION_NONMEMBER:
  1222. /*
  1223. * Nonmember protection:
  1224. * According to 802.11n we _should_ protect all
  1225. * HT transmissions (but we don't have to).
  1226. *
  1227. * But if cts_protection is enabled we _shall_ protect
  1228. * all HT transmissions using a CCK rate.
  1229. *
  1230. * And if any station is non GF we _shall_ protect
  1231. * GF transmissions.
  1232. *
  1233. * We decide to protect everything
  1234. * -> fall through to mixed mode.
  1235. */
  1236. case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED:
  1237. /*
  1238. * Legacy STAs are present
  1239. * => Protect all HT transmissions.
  1240. */
  1241. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 2;
  1242. /*
  1243. * If erp protection is needed we have to protect HT
  1244. * transmissions with CCK 11M long preamble.
  1245. */
  1246. if (erp->cts_protection) {
  1247. /* don't duplicate RTS/CTS in CCK mode */
  1248. mm20_rate = mm40_rate = 0x0003;
  1249. gf20_rate = gf40_rate = 0x0003;
  1250. }
  1251. break;
  1252. }
  1253. /* check for STAs not supporting greenfield mode */
  1254. if (any_sta_nongf)
  1255. gf20_mode = gf40_mode = 2;
  1256. /* Update HT protection config */
  1257. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1258. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, mm20_rate);
  1259. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, mm20_mode);
  1260. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1261. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1262. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, mm40_rate);
  1263. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, mm40_mode);
  1264. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1265. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1266. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, gf20_rate);
  1267. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, gf20_mode);
  1268. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1269. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1270. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, gf40_rate);
  1271. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, gf40_mode);
  1272. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1273. }
  1274. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp,
  1275. u32 changed)
  1276. {
  1277. u32 reg;
  1278. if (changed & BSS_CHANGED_ERP_PREAMBLE) {
  1279. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1280. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
  1281. !!erp->short_preamble);
  1282. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  1283. !!erp->short_preamble);
  1284. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1285. }
  1286. if (changed & BSS_CHANGED_ERP_CTS_PROT) {
  1287. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1288. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  1289. erp->cts_protection ? 2 : 0);
  1290. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1291. }
  1292. if (changed & BSS_CHANGED_BASIC_RATES) {
  1293. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  1294. erp->basic_rates);
  1295. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1296. }
  1297. if (changed & BSS_CHANGED_ERP_SLOT) {
  1298. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  1299. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME,
  1300. erp->slot_time);
  1301. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1302. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  1303. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  1304. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1305. }
  1306. if (changed & BSS_CHANGED_BEACON_INT) {
  1307. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1308. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  1309. erp->beacon_int * 16);
  1310. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1311. }
  1312. if (changed & BSS_CHANGED_HT)
  1313. rt2800_config_ht_opmode(rt2x00dev, erp);
  1314. }
  1315. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  1316. static void rt2800_config_3572bt_ant(struct rt2x00_dev *rt2x00dev)
  1317. {
  1318. u32 reg;
  1319. u16 eeprom;
  1320. u8 led_ctrl, led_g_mode, led_r_mode;
  1321. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  1322. if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
  1323. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 1);
  1324. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 1);
  1325. } else {
  1326. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 0);
  1327. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 0);
  1328. }
  1329. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  1330. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  1331. led_g_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 3 : 0;
  1332. led_r_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 0 : 3;
  1333. if (led_g_mode != rt2x00_get_field32(reg, LED_CFG_G_LED_MODE) ||
  1334. led_r_mode != rt2x00_get_field32(reg, LED_CFG_R_LED_MODE)) {
  1335. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  1336. led_ctrl = rt2x00_get_field16(eeprom, EEPROM_FREQ_LED_MODE);
  1337. if (led_ctrl == 0 || led_ctrl > 0x40) {
  1338. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, led_g_mode);
  1339. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, led_r_mode);
  1340. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  1341. } else {
  1342. rt2800_mcu_request(rt2x00dev, MCU_BAND_SELECT, 0xff,
  1343. (led_g_mode << 2) | led_r_mode, 1);
  1344. }
  1345. }
  1346. }
  1347. static void rt2800_set_ant_diversity(struct rt2x00_dev *rt2x00dev,
  1348. enum antenna ant)
  1349. {
  1350. u32 reg;
  1351. u8 eesk_pin = (ant == ANTENNA_A) ? 1 : 0;
  1352. u8 gpio_bit3 = (ant == ANTENNA_A) ? 0 : 1;
  1353. if (rt2x00_is_pci(rt2x00dev)) {
  1354. rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
  1355. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK, eesk_pin);
  1356. rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
  1357. } else if (rt2x00_is_usb(rt2x00dev))
  1358. rt2800_mcu_request(rt2x00dev, MCU_ANT_SELECT, 0xff,
  1359. eesk_pin, 0);
  1360. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  1361. rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
  1362. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, gpio_bit3);
  1363. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  1364. }
  1365. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  1366. {
  1367. u8 r1;
  1368. u8 r3;
  1369. u16 eeprom;
  1370. rt2800_bbp_read(rt2x00dev, 1, &r1);
  1371. rt2800_bbp_read(rt2x00dev, 3, &r3);
  1372. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1373. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  1374. rt2800_config_3572bt_ant(rt2x00dev);
  1375. /*
  1376. * Configure the TX antenna.
  1377. */
  1378. switch (ant->tx_chain_num) {
  1379. case 1:
  1380. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1381. break;
  1382. case 2:
  1383. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1384. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  1385. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 1);
  1386. else
  1387. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  1388. break;
  1389. case 3:
  1390. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1391. break;
  1392. }
  1393. /*
  1394. * Configure the RX antenna.
  1395. */
  1396. switch (ant->rx_chain_num) {
  1397. case 1:
  1398. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1399. rt2x00_rt(rt2x00dev, RT3090) ||
  1400. rt2x00_rt(rt2x00dev, RT3352) ||
  1401. rt2x00_rt(rt2x00dev, RT3390)) {
  1402. rt2x00_eeprom_read(rt2x00dev,
  1403. EEPROM_NIC_CONF1, &eeprom);
  1404. if (rt2x00_get_field16(eeprom,
  1405. EEPROM_NIC_CONF1_ANT_DIVERSITY))
  1406. rt2800_set_ant_diversity(rt2x00dev,
  1407. rt2x00dev->default_ant.rx);
  1408. }
  1409. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  1410. break;
  1411. case 2:
  1412. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1413. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  1414. rt2x00_set_field8(&r3, BBP3_RX_ADC, 1);
  1415. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA,
  1416. rt2x00dev->curr_band == IEEE80211_BAND_5GHZ);
  1417. rt2800_set_ant_diversity(rt2x00dev, ANTENNA_B);
  1418. } else {
  1419. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  1420. }
  1421. break;
  1422. case 3:
  1423. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  1424. break;
  1425. }
  1426. rt2800_bbp_write(rt2x00dev, 3, r3);
  1427. rt2800_bbp_write(rt2x00dev, 1, r1);
  1428. }
  1429. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  1430. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  1431. struct rt2x00lib_conf *libconf)
  1432. {
  1433. u16 eeprom;
  1434. short lna_gain;
  1435. if (libconf->rf.channel <= 14) {
  1436. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1437. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  1438. } else if (libconf->rf.channel <= 64) {
  1439. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1440. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  1441. } else if (libconf->rf.channel <= 128) {
  1442. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  1443. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
  1444. } else {
  1445. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  1446. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
  1447. }
  1448. rt2x00dev->lna_gain = lna_gain;
  1449. }
  1450. static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
  1451. struct ieee80211_conf *conf,
  1452. struct rf_channel *rf,
  1453. struct channel_info *info)
  1454. {
  1455. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  1456. if (rt2x00dev->default_ant.tx_chain_num == 1)
  1457. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  1458. if (rt2x00dev->default_ant.rx_chain_num == 1) {
  1459. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  1460. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1461. } else if (rt2x00dev->default_ant.rx_chain_num == 2)
  1462. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1463. if (rf->channel > 14) {
  1464. /*
  1465. * When TX power is below 0, we should increase it by 7 to
  1466. * make it a positive value (Minimum value is -7).
  1467. * However this means that values between 0 and 7 have
  1468. * double meaning, and we should set a 7DBm boost flag.
  1469. */
  1470. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  1471. (info->default_power1 >= 0));
  1472. if (info->default_power1 < 0)
  1473. info->default_power1 += 7;
  1474. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
  1475. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  1476. (info->default_power2 >= 0));
  1477. if (info->default_power2 < 0)
  1478. info->default_power2 += 7;
  1479. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
  1480. } else {
  1481. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
  1482. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
  1483. }
  1484. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  1485. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1486. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1487. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1488. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1489. udelay(200);
  1490. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1491. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1492. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  1493. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1494. udelay(200);
  1495. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1496. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1497. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1498. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1499. }
  1500. static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
  1501. struct ieee80211_conf *conf,
  1502. struct rf_channel *rf,
  1503. struct channel_info *info)
  1504. {
  1505. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1506. u8 rfcsr, calib_tx, calib_rx;
  1507. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1508. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  1509. rt2x00_set_field8(&rfcsr, RFCSR3_K, rf->rf3);
  1510. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  1511. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1512. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1513. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1514. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1515. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
  1516. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1517. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1518. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
  1519. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1520. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1521. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1522. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
  1523. rt2x00dev->default_ant.rx_chain_num <= 1);
  1524. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD,
  1525. rt2x00dev->default_ant.rx_chain_num <= 2);
  1526. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1527. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
  1528. rt2x00dev->default_ant.tx_chain_num <= 1);
  1529. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD,
  1530. rt2x00dev->default_ant.tx_chain_num <= 2);
  1531. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1532. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1533. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1534. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1535. msleep(1);
  1536. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1537. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1538. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1539. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1540. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1541. if (rt2x00_rt(rt2x00dev, RT3390)) {
  1542. calib_tx = conf_is_ht40(conf) ? 0x68 : 0x4f;
  1543. calib_rx = conf_is_ht40(conf) ? 0x6f : 0x4f;
  1544. } else {
  1545. if (conf_is_ht40(conf)) {
  1546. calib_tx = drv_data->calibration_bw40;
  1547. calib_rx = drv_data->calibration_bw40;
  1548. } else {
  1549. calib_tx = drv_data->calibration_bw20;
  1550. calib_rx = drv_data->calibration_bw20;
  1551. }
  1552. }
  1553. rt2800_rfcsr_read(rt2x00dev, 24, &rfcsr);
  1554. rt2x00_set_field8(&rfcsr, RFCSR24_TX_CALIB, calib_tx);
  1555. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr);
  1556. rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
  1557. rt2x00_set_field8(&rfcsr, RFCSR31_RX_CALIB, calib_rx);
  1558. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  1559. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1560. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1561. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1562. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1563. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1564. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1565. msleep(1);
  1566. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1567. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1568. }
  1569. static void rt2800_config_channel_rf3052(struct rt2x00_dev *rt2x00dev,
  1570. struct ieee80211_conf *conf,
  1571. struct rf_channel *rf,
  1572. struct channel_info *info)
  1573. {
  1574. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1575. u8 rfcsr;
  1576. u32 reg;
  1577. if (rf->channel <= 14) {
  1578. rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
  1579. rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
  1580. } else {
  1581. rt2800_bbp_write(rt2x00dev, 25, 0x09);
  1582. rt2800_bbp_write(rt2x00dev, 26, 0xff);
  1583. }
  1584. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1585. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  1586. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1587. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1588. if (rf->channel <= 14)
  1589. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 2);
  1590. else
  1591. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 1);
  1592. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1593. rt2800_rfcsr_read(rt2x00dev, 5, &rfcsr);
  1594. if (rf->channel <= 14)
  1595. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 1);
  1596. else
  1597. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 2);
  1598. rt2800_rfcsr_write(rt2x00dev, 5, rfcsr);
  1599. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1600. if (rf->channel <= 14) {
  1601. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 3);
  1602. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1603. info->default_power1);
  1604. } else {
  1605. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 7);
  1606. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1607. (info->default_power1 & 0x3) |
  1608. ((info->default_power1 & 0xC) << 1));
  1609. }
  1610. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1611. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1612. if (rf->channel <= 14) {
  1613. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 3);
  1614. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1615. info->default_power2);
  1616. } else {
  1617. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 7);
  1618. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1619. (info->default_power2 & 0x3) |
  1620. ((info->default_power2 & 0xC) << 1));
  1621. }
  1622. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1623. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1624. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1625. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1626. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  1627. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  1628. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  1629. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  1630. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  1631. if (rf->channel <= 14) {
  1632. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  1633. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  1634. }
  1635. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  1636. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  1637. } else {
  1638. switch (rt2x00dev->default_ant.tx_chain_num) {
  1639. case 1:
  1640. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1641. case 2:
  1642. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  1643. break;
  1644. }
  1645. switch (rt2x00dev->default_ant.rx_chain_num) {
  1646. case 1:
  1647. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1648. case 2:
  1649. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  1650. break;
  1651. }
  1652. }
  1653. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1654. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1655. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1656. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1657. if (conf_is_ht40(conf)) {
  1658. rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw40);
  1659. rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw40);
  1660. } else {
  1661. rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw20);
  1662. rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw20);
  1663. }
  1664. if (rf->channel <= 14) {
  1665. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  1666. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  1667. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  1668. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  1669. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  1670. rfcsr = 0x4c;
  1671. rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
  1672. drv_data->txmixer_gain_24g);
  1673. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  1674. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  1675. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  1676. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  1677. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  1678. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  1679. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  1680. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  1681. } else {
  1682. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1683. rt2x00_set_field8(&rfcsr, RFCSR7_BIT2, 1);
  1684. rt2x00_set_field8(&rfcsr, RFCSR7_BIT3, 0);
  1685. rt2x00_set_field8(&rfcsr, RFCSR7_BIT4, 1);
  1686. rt2x00_set_field8(&rfcsr, RFCSR7_BITS67, 0);
  1687. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1688. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  1689. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  1690. rt2800_rfcsr_write(rt2x00dev, 11, 0x00);
  1691. rt2800_rfcsr_write(rt2x00dev, 15, 0x43);
  1692. rfcsr = 0x7a;
  1693. rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
  1694. drv_data->txmixer_gain_5g);
  1695. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  1696. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  1697. if (rf->channel <= 64) {
  1698. rt2800_rfcsr_write(rt2x00dev, 19, 0xb7);
  1699. rt2800_rfcsr_write(rt2x00dev, 20, 0xf6);
  1700. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  1701. } else if (rf->channel <= 128) {
  1702. rt2800_rfcsr_write(rt2x00dev, 19, 0x74);
  1703. rt2800_rfcsr_write(rt2x00dev, 20, 0xf4);
  1704. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1705. } else {
  1706. rt2800_rfcsr_write(rt2x00dev, 19, 0x72);
  1707. rt2800_rfcsr_write(rt2x00dev, 20, 0xf3);
  1708. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1709. }
  1710. rt2800_rfcsr_write(rt2x00dev, 26, 0x87);
  1711. rt2800_rfcsr_write(rt2x00dev, 27, 0x01);
  1712. rt2800_rfcsr_write(rt2x00dev, 29, 0x9f);
  1713. }
  1714. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  1715. rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
  1716. if (rf->channel <= 14)
  1717. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
  1718. else
  1719. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 0);
  1720. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  1721. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1722. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1723. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1724. }
  1725. #define POWER_BOUND 0x27
  1726. #define POWER_BOUND_5G 0x2b
  1727. #define FREQ_OFFSET_BOUND 0x5f
  1728. static void rt2800_adjust_freq_offset(struct rt2x00_dev *rt2x00dev)
  1729. {
  1730. u8 rfcsr;
  1731. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  1732. if (rt2x00dev->freq_offset > FREQ_OFFSET_BOUND)
  1733. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, FREQ_OFFSET_BOUND);
  1734. else
  1735. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, rt2x00dev->freq_offset);
  1736. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  1737. }
  1738. static void rt2800_config_channel_rf3290(struct rt2x00_dev *rt2x00dev,
  1739. struct ieee80211_conf *conf,
  1740. struct rf_channel *rf,
  1741. struct channel_info *info)
  1742. {
  1743. u8 rfcsr;
  1744. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  1745. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  1746. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  1747. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  1748. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  1749. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  1750. if (info->default_power1 > POWER_BOUND)
  1751. rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
  1752. else
  1753. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  1754. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  1755. rt2800_adjust_freq_offset(rt2x00dev);
  1756. if (rf->channel <= 14) {
  1757. if (rf->channel == 6)
  1758. rt2800_bbp_write(rt2x00dev, 68, 0x0c);
  1759. else
  1760. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  1761. if (rf->channel >= 1 && rf->channel <= 6)
  1762. rt2800_bbp_write(rt2x00dev, 59, 0x0f);
  1763. else if (rf->channel >= 7 && rf->channel <= 11)
  1764. rt2800_bbp_write(rt2x00dev, 59, 0x0e);
  1765. else if (rf->channel >= 12 && rf->channel <= 14)
  1766. rt2800_bbp_write(rt2x00dev, 59, 0x0d);
  1767. }
  1768. }
  1769. static void rt2800_config_channel_rf3322(struct rt2x00_dev *rt2x00dev,
  1770. struct ieee80211_conf *conf,
  1771. struct rf_channel *rf,
  1772. struct channel_info *info)
  1773. {
  1774. u8 rfcsr;
  1775. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  1776. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  1777. rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
  1778. rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
  1779. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  1780. if (info->default_power1 > POWER_BOUND)
  1781. rt2800_rfcsr_write(rt2x00dev, 47, POWER_BOUND);
  1782. else
  1783. rt2800_rfcsr_write(rt2x00dev, 47, info->default_power1);
  1784. if (info->default_power2 > POWER_BOUND)
  1785. rt2800_rfcsr_write(rt2x00dev, 48, POWER_BOUND);
  1786. else
  1787. rt2800_rfcsr_write(rt2x00dev, 48, info->default_power2);
  1788. rt2800_adjust_freq_offset(rt2x00dev);
  1789. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1790. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  1791. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  1792. if ( rt2x00dev->default_ant.tx_chain_num == 2 )
  1793. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1794. else
  1795. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  1796. if ( rt2x00dev->default_ant.rx_chain_num == 2 )
  1797. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1798. else
  1799. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  1800. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  1801. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  1802. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1803. rt2800_rfcsr_write(rt2x00dev, 31, 80);
  1804. }
  1805. static void rt2800_config_channel_rf53xx(struct rt2x00_dev *rt2x00dev,
  1806. struct ieee80211_conf *conf,
  1807. struct rf_channel *rf,
  1808. struct channel_info *info)
  1809. {
  1810. u8 rfcsr;
  1811. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  1812. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  1813. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  1814. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  1815. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  1816. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  1817. if (info->default_power1 > POWER_BOUND)
  1818. rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
  1819. else
  1820. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  1821. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  1822. if (rt2x00_rt(rt2x00dev, RT5392)) {
  1823. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  1824. if (info->default_power1 > POWER_BOUND)
  1825. rt2x00_set_field8(&rfcsr, RFCSR50_TX, POWER_BOUND);
  1826. else
  1827. rt2x00_set_field8(&rfcsr, RFCSR50_TX,
  1828. info->default_power2);
  1829. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  1830. }
  1831. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1832. if (rt2x00_rt(rt2x00dev, RT5392)) {
  1833. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1834. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1835. }
  1836. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  1837. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  1838. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  1839. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  1840. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1841. rt2800_adjust_freq_offset(rt2x00dev);
  1842. if (rf->channel <= 14) {
  1843. int idx = rf->channel-1;
  1844. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  1845. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  1846. /* r55/r59 value array of channel 1~14 */
  1847. static const char r55_bt_rev[] = {0x83, 0x83,
  1848. 0x83, 0x73, 0x73, 0x63, 0x53, 0x53,
  1849. 0x53, 0x43, 0x43, 0x43, 0x43, 0x43};
  1850. static const char r59_bt_rev[] = {0x0e, 0x0e,
  1851. 0x0e, 0x0e, 0x0e, 0x0b, 0x0a, 0x09,
  1852. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07};
  1853. rt2800_rfcsr_write(rt2x00dev, 55,
  1854. r55_bt_rev[idx]);
  1855. rt2800_rfcsr_write(rt2x00dev, 59,
  1856. r59_bt_rev[idx]);
  1857. } else {
  1858. static const char r59_bt[] = {0x8b, 0x8b, 0x8b,
  1859. 0x8b, 0x8b, 0x8b, 0x8b, 0x8a, 0x89,
  1860. 0x88, 0x88, 0x86, 0x85, 0x84};
  1861. rt2800_rfcsr_write(rt2x00dev, 59, r59_bt[idx]);
  1862. }
  1863. } else {
  1864. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  1865. static const char r55_nonbt_rev[] = {0x23, 0x23,
  1866. 0x23, 0x23, 0x13, 0x13, 0x03, 0x03,
  1867. 0x03, 0x03, 0x03, 0x03, 0x03, 0x03};
  1868. static const char r59_nonbt_rev[] = {0x07, 0x07,
  1869. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07,
  1870. 0x07, 0x07, 0x06, 0x05, 0x04, 0x04};
  1871. rt2800_rfcsr_write(rt2x00dev, 55,
  1872. r55_nonbt_rev[idx]);
  1873. rt2800_rfcsr_write(rt2x00dev, 59,
  1874. r59_nonbt_rev[idx]);
  1875. } else if (rt2x00_rt(rt2x00dev, RT5390) ||
  1876. rt2x00_rt(rt2x00dev, RT5392)) {
  1877. static const char r59_non_bt[] = {0x8f, 0x8f,
  1878. 0x8f, 0x8f, 0x8f, 0x8f, 0x8f, 0x8d,
  1879. 0x8a, 0x88, 0x88, 0x87, 0x87, 0x86};
  1880. rt2800_rfcsr_write(rt2x00dev, 59,
  1881. r59_non_bt[idx]);
  1882. }
  1883. }
  1884. }
  1885. }
  1886. static void rt2800_config_channel_rf55xx(struct rt2x00_dev *rt2x00dev,
  1887. struct ieee80211_conf *conf,
  1888. struct rf_channel *rf,
  1889. struct channel_info *info)
  1890. {
  1891. u8 rfcsr, ep_reg;
  1892. u32 reg;
  1893. int power_bound;
  1894. /* TODO */
  1895. const bool is_11b = false;
  1896. const bool is_type_ep = false;
  1897. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  1898. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL,
  1899. (rf->channel > 14 || conf_is_ht40(conf)) ? 5 : 0);
  1900. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  1901. /* Order of values on rf_channel entry: N, K, mod, R */
  1902. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1 & 0xff);
  1903. rt2800_rfcsr_read(rt2x00dev, 9, &rfcsr);
  1904. rt2x00_set_field8(&rfcsr, RFCSR9_K, rf->rf2 & 0xf);
  1905. rt2x00_set_field8(&rfcsr, RFCSR9_N, (rf->rf1 & 0x100) >> 8);
  1906. rt2x00_set_field8(&rfcsr, RFCSR9_MOD, ((rf->rf3 - 8) & 0x4) >> 2);
  1907. rt2800_rfcsr_write(rt2x00dev, 9, rfcsr);
  1908. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  1909. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf4 - 1);
  1910. rt2x00_set_field8(&rfcsr, RFCSR11_MOD, (rf->rf3 - 8) & 0x3);
  1911. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  1912. if (rf->channel <= 14) {
  1913. rt2800_rfcsr_write(rt2x00dev, 10, 0x90);
  1914. /* FIXME: RF11 owerwrite ? */
  1915. rt2800_rfcsr_write(rt2x00dev, 11, 0x4A);
  1916. rt2800_rfcsr_write(rt2x00dev, 12, 0x52);
  1917. rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
  1918. rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
  1919. rt2800_rfcsr_write(rt2x00dev, 24, 0x4A);
  1920. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  1921. rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
  1922. rt2800_rfcsr_write(rt2x00dev, 36, 0x80);
  1923. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  1924. rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
  1925. rt2800_rfcsr_write(rt2x00dev, 39, 0x1B);
  1926. rt2800_rfcsr_write(rt2x00dev, 40, 0x0D);
  1927. rt2800_rfcsr_write(rt2x00dev, 41, 0x9B);
  1928. rt2800_rfcsr_write(rt2x00dev, 42, 0xD5);
  1929. rt2800_rfcsr_write(rt2x00dev, 43, 0x72);
  1930. rt2800_rfcsr_write(rt2x00dev, 44, 0x0E);
  1931. rt2800_rfcsr_write(rt2x00dev, 45, 0xA2);
  1932. rt2800_rfcsr_write(rt2x00dev, 46, 0x6B);
  1933. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  1934. rt2800_rfcsr_write(rt2x00dev, 51, 0x3E);
  1935. rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
  1936. rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
  1937. rt2800_rfcsr_write(rt2x00dev, 56, 0xA1);
  1938. rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
  1939. rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
  1940. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  1941. rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
  1942. rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
  1943. /* TODO RF27 <- tssi */
  1944. rfcsr = rf->channel <= 10 ? 0x07 : 0x06;
  1945. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1946. rt2800_rfcsr_write(rt2x00dev, 59, rfcsr);
  1947. if (is_11b) {
  1948. /* CCK */
  1949. rt2800_rfcsr_write(rt2x00dev, 31, 0xF8);
  1950. rt2800_rfcsr_write(rt2x00dev, 32, 0xC0);
  1951. if (is_type_ep)
  1952. rt2800_rfcsr_write(rt2x00dev, 55, 0x06);
  1953. else
  1954. rt2800_rfcsr_write(rt2x00dev, 55, 0x47);
  1955. } else {
  1956. /* OFDM */
  1957. if (is_type_ep)
  1958. rt2800_rfcsr_write(rt2x00dev, 55, 0x03);
  1959. else
  1960. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  1961. }
  1962. power_bound = POWER_BOUND;
  1963. ep_reg = 0x2;
  1964. } else {
  1965. rt2800_rfcsr_write(rt2x00dev, 10, 0x97);
  1966. /* FIMXE: RF11 overwrite */
  1967. rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
  1968. rt2800_rfcsr_write(rt2x00dev, 25, 0xBF);
  1969. rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
  1970. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  1971. rt2800_rfcsr_write(rt2x00dev, 37, 0x04);
  1972. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  1973. rt2800_rfcsr_write(rt2x00dev, 40, 0x42);
  1974. rt2800_rfcsr_write(rt2x00dev, 41, 0xBB);
  1975. rt2800_rfcsr_write(rt2x00dev, 42, 0xD7);
  1976. rt2800_rfcsr_write(rt2x00dev, 45, 0x41);
  1977. rt2800_rfcsr_write(rt2x00dev, 48, 0x00);
  1978. rt2800_rfcsr_write(rt2x00dev, 57, 0x77);
  1979. rt2800_rfcsr_write(rt2x00dev, 60, 0x05);
  1980. rt2800_rfcsr_write(rt2x00dev, 61, 0x01);
  1981. /* TODO RF27 <- tssi */
  1982. if (rf->channel >= 36 && rf->channel <= 64) {
  1983. rt2800_rfcsr_write(rt2x00dev, 12, 0x2E);
  1984. rt2800_rfcsr_write(rt2x00dev, 13, 0x22);
  1985. rt2800_rfcsr_write(rt2x00dev, 22, 0x60);
  1986. rt2800_rfcsr_write(rt2x00dev, 23, 0x7F);
  1987. if (rf->channel <= 50)
  1988. rt2800_rfcsr_write(rt2x00dev, 24, 0x09);
  1989. else if (rf->channel >= 52)
  1990. rt2800_rfcsr_write(rt2x00dev, 24, 0x07);
  1991. rt2800_rfcsr_write(rt2x00dev, 39, 0x1C);
  1992. rt2800_rfcsr_write(rt2x00dev, 43, 0x5B);
  1993. rt2800_rfcsr_write(rt2x00dev, 44, 0X40);
  1994. rt2800_rfcsr_write(rt2x00dev, 46, 0X00);
  1995. rt2800_rfcsr_write(rt2x00dev, 51, 0xFE);
  1996. rt2800_rfcsr_write(rt2x00dev, 52, 0x0C);
  1997. rt2800_rfcsr_write(rt2x00dev, 54, 0xF8);
  1998. if (rf->channel <= 50) {
  1999. rt2800_rfcsr_write(rt2x00dev, 55, 0x06),
  2000. rt2800_rfcsr_write(rt2x00dev, 56, 0xD3);
  2001. } else if (rf->channel >= 52) {
  2002. rt2800_rfcsr_write(rt2x00dev, 55, 0x04);
  2003. rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
  2004. }
  2005. rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
  2006. rt2800_rfcsr_write(rt2x00dev, 59, 0x7F);
  2007. rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
  2008. } else if (rf->channel >= 100 && rf->channel <= 165) {
  2009. rt2800_rfcsr_write(rt2x00dev, 12, 0x0E);
  2010. rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
  2011. rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
  2012. if (rf->channel <= 153) {
  2013. rt2800_rfcsr_write(rt2x00dev, 23, 0x3C);
  2014. rt2800_rfcsr_write(rt2x00dev, 24, 0x06);
  2015. } else if (rf->channel >= 155) {
  2016. rt2800_rfcsr_write(rt2x00dev, 23, 0x38);
  2017. rt2800_rfcsr_write(rt2x00dev, 24, 0x05);
  2018. }
  2019. if (rf->channel <= 138) {
  2020. rt2800_rfcsr_write(rt2x00dev, 39, 0x1A);
  2021. rt2800_rfcsr_write(rt2x00dev, 43, 0x3B);
  2022. rt2800_rfcsr_write(rt2x00dev, 44, 0x20);
  2023. rt2800_rfcsr_write(rt2x00dev, 46, 0x18);
  2024. } else if (rf->channel >= 140) {
  2025. rt2800_rfcsr_write(rt2x00dev, 39, 0x18);
  2026. rt2800_rfcsr_write(rt2x00dev, 43, 0x1B);
  2027. rt2800_rfcsr_write(rt2x00dev, 44, 0x10);
  2028. rt2800_rfcsr_write(rt2x00dev, 46, 0X08);
  2029. }
  2030. if (rf->channel <= 124)
  2031. rt2800_rfcsr_write(rt2x00dev, 51, 0xFC);
  2032. else if (rf->channel >= 126)
  2033. rt2800_rfcsr_write(rt2x00dev, 51, 0xEC);
  2034. if (rf->channel <= 138)
  2035. rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
  2036. else if (rf->channel >= 140)
  2037. rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
  2038. rt2800_rfcsr_write(rt2x00dev, 54, 0xEB);
  2039. if (rf->channel <= 138)
  2040. rt2800_rfcsr_write(rt2x00dev, 55, 0x01);
  2041. else if (rf->channel >= 140)
  2042. rt2800_rfcsr_write(rt2x00dev, 55, 0x00);
  2043. if (rf->channel <= 128)
  2044. rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
  2045. else if (rf->channel >= 130)
  2046. rt2800_rfcsr_write(rt2x00dev, 56, 0xAB);
  2047. if (rf->channel <= 116)
  2048. rt2800_rfcsr_write(rt2x00dev, 58, 0x1D);
  2049. else if (rf->channel >= 118)
  2050. rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
  2051. if (rf->channel <= 138)
  2052. rt2800_rfcsr_write(rt2x00dev, 59, 0x3F);
  2053. else if (rf->channel >= 140)
  2054. rt2800_rfcsr_write(rt2x00dev, 59, 0x7C);
  2055. if (rf->channel <= 116)
  2056. rt2800_rfcsr_write(rt2x00dev, 62, 0x1D);
  2057. else if (rf->channel >= 118)
  2058. rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
  2059. }
  2060. power_bound = POWER_BOUND_5G;
  2061. ep_reg = 0x3;
  2062. }
  2063. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  2064. if (info->default_power1 > power_bound)
  2065. rt2x00_set_field8(&rfcsr, RFCSR49_TX, power_bound);
  2066. else
  2067. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  2068. if (is_type_ep)
  2069. rt2x00_set_field8(&rfcsr, RFCSR49_EP, ep_reg);
  2070. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2071. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  2072. if (info->default_power1 > power_bound)
  2073. rt2x00_set_field8(&rfcsr, RFCSR50_TX, power_bound);
  2074. else
  2075. rt2x00_set_field8(&rfcsr, RFCSR50_TX, info->default_power2);
  2076. if (is_type_ep)
  2077. rt2x00_set_field8(&rfcsr, RFCSR50_EP, ep_reg);
  2078. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  2079. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  2080. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2081. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  2082. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD,
  2083. rt2x00dev->default_ant.tx_chain_num >= 1);
  2084. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
  2085. rt2x00dev->default_ant.tx_chain_num == 2);
  2086. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  2087. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD,
  2088. rt2x00dev->default_ant.rx_chain_num >= 1);
  2089. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
  2090. rt2x00dev->default_ant.rx_chain_num == 2);
  2091. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  2092. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2093. rt2800_rfcsr_write(rt2x00dev, 6, 0xe4);
  2094. if (conf_is_ht40(conf))
  2095. rt2800_rfcsr_write(rt2x00dev, 30, 0x16);
  2096. else
  2097. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  2098. if (!is_11b) {
  2099. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  2100. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  2101. }
  2102. /* TODO proper frequency adjustment */
  2103. rt2800_adjust_freq_offset(rt2x00dev);
  2104. /* TODO merge with others */
  2105. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  2106. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2107. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2108. /* BBP settings */
  2109. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  2110. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  2111. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  2112. rt2800_bbp_write(rt2x00dev, 79, (rf->channel <= 14) ? 0x1C : 0x18);
  2113. rt2800_bbp_write(rt2x00dev, 80, (rf->channel <= 14) ? 0x0E : 0x08);
  2114. rt2800_bbp_write(rt2x00dev, 81, (rf->channel <= 14) ? 0x3A : 0x38);
  2115. rt2800_bbp_write(rt2x00dev, 82, (rf->channel <= 14) ? 0x62 : 0x92);
  2116. /* GLRT band configuration */
  2117. rt2800_bbp_write(rt2x00dev, 195, 128);
  2118. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0xE0 : 0xF0);
  2119. rt2800_bbp_write(rt2x00dev, 195, 129);
  2120. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x1F : 0x1E);
  2121. rt2800_bbp_write(rt2x00dev, 195, 130);
  2122. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x38 : 0x28);
  2123. rt2800_bbp_write(rt2x00dev, 195, 131);
  2124. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x32 : 0x20);
  2125. rt2800_bbp_write(rt2x00dev, 195, 133);
  2126. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x28 : 0x7F);
  2127. rt2800_bbp_write(rt2x00dev, 195, 124);
  2128. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x19 : 0x7F);
  2129. }
  2130. static void rt2800_bbp_write_with_rx_chain(struct rt2x00_dev *rt2x00dev,
  2131. const unsigned int word,
  2132. const u8 value)
  2133. {
  2134. u8 chain, reg;
  2135. for (chain = 0; chain < rt2x00dev->default_ant.rx_chain_num; chain++) {
  2136. rt2800_bbp_read(rt2x00dev, 27, &reg);
  2137. rt2x00_set_field8(&reg, BBP27_RX_CHAIN_SEL, chain);
  2138. rt2800_bbp_write(rt2x00dev, 27, reg);
  2139. rt2800_bbp_write(rt2x00dev, word, value);
  2140. }
  2141. }
  2142. static void rt2800_iq_calibrate(struct rt2x00_dev *rt2x00dev, int channel)
  2143. {
  2144. u8 cal;
  2145. /* TX0 IQ Gain */
  2146. rt2800_bbp_write(rt2x00dev, 158, 0x2c);
  2147. if (channel <= 14)
  2148. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX0_2G);
  2149. else if (channel >= 36 && channel <= 64)
  2150. cal = rt2x00_eeprom_byte(rt2x00dev,
  2151. EEPROM_IQ_GAIN_CAL_TX0_CH36_TO_CH64_5G);
  2152. else if (channel >= 100 && channel <= 138)
  2153. cal = rt2x00_eeprom_byte(rt2x00dev,
  2154. EEPROM_IQ_GAIN_CAL_TX0_CH100_TO_CH138_5G);
  2155. else if (channel >= 140 && channel <= 165)
  2156. cal = rt2x00_eeprom_byte(rt2x00dev,
  2157. EEPROM_IQ_GAIN_CAL_TX0_CH140_TO_CH165_5G);
  2158. else
  2159. cal = 0;
  2160. rt2800_bbp_write(rt2x00dev, 159, cal);
  2161. /* TX0 IQ Phase */
  2162. rt2800_bbp_write(rt2x00dev, 158, 0x2d);
  2163. if (channel <= 14)
  2164. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX0_2G);
  2165. else if (channel >= 36 && channel <= 64)
  2166. cal = rt2x00_eeprom_byte(rt2x00dev,
  2167. EEPROM_IQ_PHASE_CAL_TX0_CH36_TO_CH64_5G);
  2168. else if (channel >= 100 && channel <= 138)
  2169. cal = rt2x00_eeprom_byte(rt2x00dev,
  2170. EEPROM_IQ_PHASE_CAL_TX0_CH100_TO_CH138_5G);
  2171. else if (channel >= 140 && channel <= 165)
  2172. cal = rt2x00_eeprom_byte(rt2x00dev,
  2173. EEPROM_IQ_PHASE_CAL_TX0_CH140_TO_CH165_5G);
  2174. else
  2175. cal = 0;
  2176. rt2800_bbp_write(rt2x00dev, 159, cal);
  2177. /* TX1 IQ Gain */
  2178. rt2800_bbp_write(rt2x00dev, 158, 0x4a);
  2179. if (channel <= 14)
  2180. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX1_2G);
  2181. else if (channel >= 36 && channel <= 64)
  2182. cal = rt2x00_eeprom_byte(rt2x00dev,
  2183. EEPROM_IQ_GAIN_CAL_TX1_CH36_TO_CH64_5G);
  2184. else if (channel >= 100 && channel <= 138)
  2185. cal = rt2x00_eeprom_byte(rt2x00dev,
  2186. EEPROM_IQ_GAIN_CAL_TX1_CH100_TO_CH138_5G);
  2187. else if (channel >= 140 && channel <= 165)
  2188. cal = rt2x00_eeprom_byte(rt2x00dev,
  2189. EEPROM_IQ_GAIN_CAL_TX1_CH140_TO_CH165_5G);
  2190. else
  2191. cal = 0;
  2192. rt2800_bbp_write(rt2x00dev, 159, cal);
  2193. /* TX1 IQ Phase */
  2194. rt2800_bbp_write(rt2x00dev, 158, 0x4b);
  2195. if (channel <= 14)
  2196. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX1_2G);
  2197. else if (channel >= 36 && channel <= 64)
  2198. cal = rt2x00_eeprom_byte(rt2x00dev,
  2199. EEPROM_IQ_PHASE_CAL_TX1_CH36_TO_CH64_5G);
  2200. else if (channel >= 100 && channel <= 138)
  2201. cal = rt2x00_eeprom_byte(rt2x00dev,
  2202. EEPROM_IQ_PHASE_CAL_TX1_CH100_TO_CH138_5G);
  2203. else if (channel >= 140 && channel <= 165)
  2204. cal = rt2x00_eeprom_byte(rt2x00dev,
  2205. EEPROM_IQ_PHASE_CAL_TX1_CH140_TO_CH165_5G);
  2206. else
  2207. cal = 0;
  2208. rt2800_bbp_write(rt2x00dev, 159, cal);
  2209. /* FIXME: possible RX0, RX1 callibration ? */
  2210. /* RF IQ compensation control */
  2211. rt2800_bbp_write(rt2x00dev, 158, 0x04);
  2212. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_RF_IQ_COMPENSATION_CONTROL);
  2213. rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
  2214. /* RF IQ imbalance compensation control */
  2215. rt2800_bbp_write(rt2x00dev, 158, 0x03);
  2216. cal = rt2x00_eeprom_byte(rt2x00dev,
  2217. EEPROM_RF_IQ_IMBALANCE_COMPENSATION_CONTROL);
  2218. rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
  2219. }
  2220. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  2221. struct ieee80211_conf *conf,
  2222. struct rf_channel *rf,
  2223. struct channel_info *info)
  2224. {
  2225. u32 reg;
  2226. unsigned int tx_pin;
  2227. u8 bbp, rfcsr;
  2228. if (rf->channel <= 14) {
  2229. info->default_power1 = TXPOWER_G_TO_DEV(info->default_power1);
  2230. info->default_power2 = TXPOWER_G_TO_DEV(info->default_power2);
  2231. } else {
  2232. info->default_power1 = TXPOWER_A_TO_DEV(info->default_power1);
  2233. info->default_power2 = TXPOWER_A_TO_DEV(info->default_power2);
  2234. }
  2235. switch (rt2x00dev->chip.rf) {
  2236. case RF2020:
  2237. case RF3020:
  2238. case RF3021:
  2239. case RF3022:
  2240. case RF3320:
  2241. rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
  2242. break;
  2243. case RF3052:
  2244. rt2800_config_channel_rf3052(rt2x00dev, conf, rf, info);
  2245. break;
  2246. case RF3290:
  2247. rt2800_config_channel_rf3290(rt2x00dev, conf, rf, info);
  2248. break;
  2249. case RF3322:
  2250. rt2800_config_channel_rf3322(rt2x00dev, conf, rf, info);
  2251. break;
  2252. case RF5360:
  2253. case RF5370:
  2254. case RF5372:
  2255. case RF5390:
  2256. case RF5392:
  2257. rt2800_config_channel_rf53xx(rt2x00dev, conf, rf, info);
  2258. break;
  2259. case RF5592:
  2260. rt2800_config_channel_rf55xx(rt2x00dev, conf, rf, info);
  2261. break;
  2262. default:
  2263. rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
  2264. }
  2265. if (rt2x00_rf(rt2x00dev, RF3290) ||
  2266. rt2x00_rf(rt2x00dev, RF3322) ||
  2267. rt2x00_rf(rt2x00dev, RF5360) ||
  2268. rt2x00_rf(rt2x00dev, RF5370) ||
  2269. rt2x00_rf(rt2x00dev, RF5372) ||
  2270. rt2x00_rf(rt2x00dev, RF5390) ||
  2271. rt2x00_rf(rt2x00dev, RF5392)) {
  2272. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  2273. rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, 0);
  2274. rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, 0);
  2275. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2276. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  2277. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2278. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2279. }
  2280. /*
  2281. * Change BBP settings
  2282. */
  2283. if (rt2x00_rt(rt2x00dev, RT3352)) {
  2284. rt2800_bbp_write(rt2x00dev, 27, 0x0);
  2285. rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
  2286. rt2800_bbp_write(rt2x00dev, 27, 0x20);
  2287. rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
  2288. } else {
  2289. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  2290. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  2291. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  2292. rt2800_bbp_write(rt2x00dev, 86, 0);
  2293. }
  2294. if (rf->channel <= 14) {
  2295. if (!rt2x00_rt(rt2x00dev, RT5390) &&
  2296. !rt2x00_rt(rt2x00dev, RT5392)) {
  2297. if (test_bit(CAPABILITY_EXTERNAL_LNA_BG,
  2298. &rt2x00dev->cap_flags)) {
  2299. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  2300. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  2301. } else {
  2302. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  2303. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  2304. }
  2305. }
  2306. } else {
  2307. if (rt2x00_rt(rt2x00dev, RT3572))
  2308. rt2800_bbp_write(rt2x00dev, 82, 0x94);
  2309. else
  2310. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  2311. if (test_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags))
  2312. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  2313. else
  2314. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  2315. }
  2316. rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
  2317. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
  2318. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  2319. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  2320. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  2321. if (rt2x00_rt(rt2x00dev, RT3572))
  2322. rt2800_rfcsr_write(rt2x00dev, 8, 0);
  2323. tx_pin = 0;
  2324. /* Turn on unused PA or LNA when not using 1T or 1R */
  2325. if (rt2x00dev->default_ant.tx_chain_num == 2) {
  2326. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN,
  2327. rf->channel > 14);
  2328. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN,
  2329. rf->channel <= 14);
  2330. }
  2331. /* Turn on unused PA or LNA when not using 1T or 1R */
  2332. if (rt2x00dev->default_ant.rx_chain_num == 2) {
  2333. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  2334. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  2335. }
  2336. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  2337. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  2338. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  2339. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  2340. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  2341. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
  2342. else
  2343. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN,
  2344. rf->channel <= 14);
  2345. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
  2346. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  2347. if (rt2x00_rt(rt2x00dev, RT3572))
  2348. rt2800_rfcsr_write(rt2x00dev, 8, 0x80);
  2349. if (rt2x00_rt(rt2x00dev, RT5592)) {
  2350. rt2800_bbp_write(rt2x00dev, 195, 141);
  2351. rt2800_bbp_write(rt2x00dev, 196, conf_is_ht40(conf) ? 0x10 : 0x1a);
  2352. /* AGC init */
  2353. reg = (rf->channel <= 14 ? 0x1c : 0x24) + 2 * rt2x00dev->lna_gain;
  2354. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
  2355. rt2800_iq_calibrate(rt2x00dev, rf->channel);
  2356. }
  2357. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  2358. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  2359. rt2800_bbp_write(rt2x00dev, 4, bbp);
  2360. rt2800_bbp_read(rt2x00dev, 3, &bbp);
  2361. rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
  2362. rt2800_bbp_write(rt2x00dev, 3, bbp);
  2363. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  2364. if (conf_is_ht40(conf)) {
  2365. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  2366. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  2367. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  2368. } else {
  2369. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  2370. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  2371. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  2372. }
  2373. }
  2374. msleep(1);
  2375. /*
  2376. * Clear channel statistic counters
  2377. */
  2378. rt2800_register_read(rt2x00dev, CH_IDLE_STA, &reg);
  2379. rt2800_register_read(rt2x00dev, CH_BUSY_STA, &reg);
  2380. rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &reg);
  2381. /*
  2382. * Clear update flag
  2383. */
  2384. if (rt2x00_rt(rt2x00dev, RT3352)) {
  2385. rt2800_bbp_read(rt2x00dev, 49, &bbp);
  2386. rt2x00_set_field8(&bbp, BBP49_UPDATE_FLAG, 0);
  2387. rt2800_bbp_write(rt2x00dev, 49, bbp);
  2388. }
  2389. }
  2390. static int rt2800_get_gain_calibration_delta(struct rt2x00_dev *rt2x00dev)
  2391. {
  2392. u8 tssi_bounds[9];
  2393. u8 current_tssi;
  2394. u16 eeprom;
  2395. u8 step;
  2396. int i;
  2397. /*
  2398. * Read TSSI boundaries for temperature compensation from
  2399. * the EEPROM.
  2400. *
  2401. * Array idx 0 1 2 3 4 5 6 7 8
  2402. * Matching Delta value -4 -3 -2 -1 0 +1 +2 +3 +4
  2403. * Example TSSI bounds 0xF0 0xD0 0xB5 0xA0 0x88 0x45 0x25 0x15 0x00
  2404. */
  2405. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  2406. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG1, &eeprom);
  2407. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  2408. EEPROM_TSSI_BOUND_BG1_MINUS4);
  2409. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  2410. EEPROM_TSSI_BOUND_BG1_MINUS3);
  2411. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG2, &eeprom);
  2412. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  2413. EEPROM_TSSI_BOUND_BG2_MINUS2);
  2414. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  2415. EEPROM_TSSI_BOUND_BG2_MINUS1);
  2416. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG3, &eeprom);
  2417. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  2418. EEPROM_TSSI_BOUND_BG3_REF);
  2419. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  2420. EEPROM_TSSI_BOUND_BG3_PLUS1);
  2421. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG4, &eeprom);
  2422. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  2423. EEPROM_TSSI_BOUND_BG4_PLUS2);
  2424. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  2425. EEPROM_TSSI_BOUND_BG4_PLUS3);
  2426. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG5, &eeprom);
  2427. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  2428. EEPROM_TSSI_BOUND_BG5_PLUS4);
  2429. step = rt2x00_get_field16(eeprom,
  2430. EEPROM_TSSI_BOUND_BG5_AGC_STEP);
  2431. } else {
  2432. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A1, &eeprom);
  2433. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  2434. EEPROM_TSSI_BOUND_A1_MINUS4);
  2435. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  2436. EEPROM_TSSI_BOUND_A1_MINUS3);
  2437. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A2, &eeprom);
  2438. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  2439. EEPROM_TSSI_BOUND_A2_MINUS2);
  2440. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  2441. EEPROM_TSSI_BOUND_A2_MINUS1);
  2442. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A3, &eeprom);
  2443. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  2444. EEPROM_TSSI_BOUND_A3_REF);
  2445. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  2446. EEPROM_TSSI_BOUND_A3_PLUS1);
  2447. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A4, &eeprom);
  2448. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  2449. EEPROM_TSSI_BOUND_A4_PLUS2);
  2450. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  2451. EEPROM_TSSI_BOUND_A4_PLUS3);
  2452. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A5, &eeprom);
  2453. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  2454. EEPROM_TSSI_BOUND_A5_PLUS4);
  2455. step = rt2x00_get_field16(eeprom,
  2456. EEPROM_TSSI_BOUND_A5_AGC_STEP);
  2457. }
  2458. /*
  2459. * Check if temperature compensation is supported.
  2460. */
  2461. if (tssi_bounds[4] == 0xff || step == 0xff)
  2462. return 0;
  2463. /*
  2464. * Read current TSSI (BBP 49).
  2465. */
  2466. rt2800_bbp_read(rt2x00dev, 49, &current_tssi);
  2467. /*
  2468. * Compare TSSI value (BBP49) with the compensation boundaries
  2469. * from the EEPROM and increase or decrease tx power.
  2470. */
  2471. for (i = 0; i <= 3; i++) {
  2472. if (current_tssi > tssi_bounds[i])
  2473. break;
  2474. }
  2475. if (i == 4) {
  2476. for (i = 8; i >= 5; i--) {
  2477. if (current_tssi < tssi_bounds[i])
  2478. break;
  2479. }
  2480. }
  2481. return (i - 4) * step;
  2482. }
  2483. static int rt2800_get_txpower_bw_comp(struct rt2x00_dev *rt2x00dev,
  2484. enum ieee80211_band band)
  2485. {
  2486. u16 eeprom;
  2487. u8 comp_en;
  2488. u8 comp_type;
  2489. int comp_value = 0;
  2490. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_DELTA, &eeprom);
  2491. /*
  2492. * HT40 compensation not required.
  2493. */
  2494. if (eeprom == 0xffff ||
  2495. !test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  2496. return 0;
  2497. if (band == IEEE80211_BAND_2GHZ) {
  2498. comp_en = rt2x00_get_field16(eeprom,
  2499. EEPROM_TXPOWER_DELTA_ENABLE_2G);
  2500. if (comp_en) {
  2501. comp_type = rt2x00_get_field16(eeprom,
  2502. EEPROM_TXPOWER_DELTA_TYPE_2G);
  2503. comp_value = rt2x00_get_field16(eeprom,
  2504. EEPROM_TXPOWER_DELTA_VALUE_2G);
  2505. if (!comp_type)
  2506. comp_value = -comp_value;
  2507. }
  2508. } else {
  2509. comp_en = rt2x00_get_field16(eeprom,
  2510. EEPROM_TXPOWER_DELTA_ENABLE_5G);
  2511. if (comp_en) {
  2512. comp_type = rt2x00_get_field16(eeprom,
  2513. EEPROM_TXPOWER_DELTA_TYPE_5G);
  2514. comp_value = rt2x00_get_field16(eeprom,
  2515. EEPROM_TXPOWER_DELTA_VALUE_5G);
  2516. if (!comp_type)
  2517. comp_value = -comp_value;
  2518. }
  2519. }
  2520. return comp_value;
  2521. }
  2522. static int rt2800_get_txpower_reg_delta(struct rt2x00_dev *rt2x00dev,
  2523. int power_level, int max_power)
  2524. {
  2525. int delta;
  2526. if (test_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags))
  2527. return 0;
  2528. /*
  2529. * XXX: We don't know the maximum transmit power of our hardware since
  2530. * the EEPROM doesn't expose it. We only know that we are calibrated
  2531. * to 100% tx power.
  2532. *
  2533. * Hence, we assume the regulatory limit that cfg80211 calulated for
  2534. * the current channel is our maximum and if we are requested to lower
  2535. * the value we just reduce our tx power accordingly.
  2536. */
  2537. delta = power_level - max_power;
  2538. return min(delta, 0);
  2539. }
  2540. static u8 rt2800_compensate_txpower(struct rt2x00_dev *rt2x00dev, int is_rate_b,
  2541. enum ieee80211_band band, int power_level,
  2542. u8 txpower, int delta)
  2543. {
  2544. u16 eeprom;
  2545. u8 criterion;
  2546. u8 eirp_txpower;
  2547. u8 eirp_txpower_criterion;
  2548. u8 reg_limit;
  2549. if (test_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags)) {
  2550. /*
  2551. * Check if eirp txpower exceed txpower_limit.
  2552. * We use OFDM 6M as criterion and its eirp txpower
  2553. * is stored at EEPROM_EIRP_MAX_TX_POWER.
  2554. * .11b data rate need add additional 4dbm
  2555. * when calculating eirp txpower.
  2556. */
  2557. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + 1,
  2558. &eeprom);
  2559. criterion = rt2x00_get_field16(eeprom,
  2560. EEPROM_TXPOWER_BYRATE_RATE0);
  2561. rt2x00_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER,
  2562. &eeprom);
  2563. if (band == IEEE80211_BAND_2GHZ)
  2564. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  2565. EEPROM_EIRP_MAX_TX_POWER_2GHZ);
  2566. else
  2567. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  2568. EEPROM_EIRP_MAX_TX_POWER_5GHZ);
  2569. eirp_txpower = eirp_txpower_criterion + (txpower - criterion) +
  2570. (is_rate_b ? 4 : 0) + delta;
  2571. reg_limit = (eirp_txpower > power_level) ?
  2572. (eirp_txpower - power_level) : 0;
  2573. } else
  2574. reg_limit = 0;
  2575. txpower = max(0, txpower + delta - reg_limit);
  2576. return min_t(u8, txpower, 0xc);
  2577. }
  2578. /*
  2579. * We configure transmit power using MAC TX_PWR_CFG_{0,...,N} registers and
  2580. * BBP R1 register. TX_PWR_CFG_X allow to configure per rate TX power values,
  2581. * 4 bits for each rate (tune from 0 to 15 dBm). BBP_R1 controls transmit power
  2582. * for all rates, but allow to set only 4 discrete values: -12, -6, 0 and 6 dBm.
  2583. * Reference per rate transmit power values are located in the EEPROM at
  2584. * EEPROM_TXPOWER_BYRATE offset. We adjust them and BBP R1 settings according to
  2585. * current conditions (i.e. band, bandwidth, temperature, user settings).
  2586. */
  2587. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  2588. struct ieee80211_channel *chan,
  2589. int power_level)
  2590. {
  2591. u8 txpower, r1;
  2592. u16 eeprom;
  2593. u32 reg, offset;
  2594. int i, is_rate_b, delta, power_ctrl;
  2595. enum ieee80211_band band = chan->band;
  2596. /*
  2597. * Calculate HT40 compensation. For 40MHz we need to add or subtract
  2598. * value read from EEPROM (different for 2GHz and for 5GHz).
  2599. */
  2600. delta = rt2800_get_txpower_bw_comp(rt2x00dev, band);
  2601. /*
  2602. * Calculate temperature compensation. Depends on measurement of current
  2603. * TSSI (Transmitter Signal Strength Indication) we know TX power (due
  2604. * to temperature or maybe other factors) is smaller or bigger than
  2605. * expected. We adjust it, based on TSSI reference and boundaries values
  2606. * provided in EEPROM.
  2607. */
  2608. delta += rt2800_get_gain_calibration_delta(rt2x00dev);
  2609. /*
  2610. * Decrease power according to user settings, on devices with unknown
  2611. * maximum tx power. For other devices we take user power_level into
  2612. * consideration on rt2800_compensate_txpower().
  2613. */
  2614. delta += rt2800_get_txpower_reg_delta(rt2x00dev, power_level,
  2615. chan->max_power);
  2616. /*
  2617. * BBP_R1 controls TX power for all rates, it allow to set the following
  2618. * gains -12, -6, 0, +6 dBm by setting values 2, 1, 0, 3 respectively.
  2619. *
  2620. * TODO: we do not use +6 dBm option to do not increase power beyond
  2621. * regulatory limit, however this could be utilized for devices with
  2622. * CAPABILITY_POWER_LIMIT.
  2623. */
  2624. rt2800_bbp_read(rt2x00dev, 1, &r1);
  2625. if (delta <= -12) {
  2626. power_ctrl = 2;
  2627. delta += 12;
  2628. } else if (delta <= -6) {
  2629. power_ctrl = 1;
  2630. delta += 6;
  2631. } else {
  2632. power_ctrl = 0;
  2633. }
  2634. rt2x00_set_field8(&r1, BBP1_TX_POWER_CTRL, power_ctrl);
  2635. rt2800_bbp_write(rt2x00dev, 1, r1);
  2636. offset = TX_PWR_CFG_0;
  2637. for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
  2638. /* just to be safe */
  2639. if (offset > TX_PWR_CFG_4)
  2640. break;
  2641. rt2800_register_read(rt2x00dev, offset, &reg);
  2642. /* read the next four txpower values */
  2643. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i,
  2644. &eeprom);
  2645. is_rate_b = i ? 0 : 1;
  2646. /*
  2647. * TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
  2648. * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
  2649. * TX_PWR_CFG_4: unknown
  2650. */
  2651. txpower = rt2x00_get_field16(eeprom,
  2652. EEPROM_TXPOWER_BYRATE_RATE0);
  2653. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2654. power_level, txpower, delta);
  2655. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0, txpower);
  2656. /*
  2657. * TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
  2658. * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
  2659. * TX_PWR_CFG_4: unknown
  2660. */
  2661. txpower = rt2x00_get_field16(eeprom,
  2662. EEPROM_TXPOWER_BYRATE_RATE1);
  2663. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2664. power_level, txpower, delta);
  2665. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1, txpower);
  2666. /*
  2667. * TX_PWR_CFG_0: 5.5MBS, TX_PWR_CFG_1: 48MBS,
  2668. * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
  2669. * TX_PWR_CFG_4: unknown
  2670. */
  2671. txpower = rt2x00_get_field16(eeprom,
  2672. EEPROM_TXPOWER_BYRATE_RATE2);
  2673. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2674. power_level, txpower, delta);
  2675. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2, txpower);
  2676. /*
  2677. * TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
  2678. * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
  2679. * TX_PWR_CFG_4: unknown
  2680. */
  2681. txpower = rt2x00_get_field16(eeprom,
  2682. EEPROM_TXPOWER_BYRATE_RATE3);
  2683. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2684. power_level, txpower, delta);
  2685. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3, txpower);
  2686. /* read the next four txpower values */
  2687. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i + 1,
  2688. &eeprom);
  2689. is_rate_b = 0;
  2690. /*
  2691. * TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
  2692. * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
  2693. * TX_PWR_CFG_4: unknown
  2694. */
  2695. txpower = rt2x00_get_field16(eeprom,
  2696. EEPROM_TXPOWER_BYRATE_RATE0);
  2697. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2698. power_level, txpower, delta);
  2699. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4, txpower);
  2700. /*
  2701. * TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
  2702. * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
  2703. * TX_PWR_CFG_4: unknown
  2704. */
  2705. txpower = rt2x00_get_field16(eeprom,
  2706. EEPROM_TXPOWER_BYRATE_RATE1);
  2707. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2708. power_level, txpower, delta);
  2709. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5, txpower);
  2710. /*
  2711. * TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
  2712. * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
  2713. * TX_PWR_CFG_4: unknown
  2714. */
  2715. txpower = rt2x00_get_field16(eeprom,
  2716. EEPROM_TXPOWER_BYRATE_RATE2);
  2717. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2718. power_level, txpower, delta);
  2719. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6, txpower);
  2720. /*
  2721. * TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
  2722. * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
  2723. * TX_PWR_CFG_4: unknown
  2724. */
  2725. txpower = rt2x00_get_field16(eeprom,
  2726. EEPROM_TXPOWER_BYRATE_RATE3);
  2727. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2728. power_level, txpower, delta);
  2729. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7, txpower);
  2730. rt2800_register_write(rt2x00dev, offset, reg);
  2731. /* next TX_PWR_CFG register */
  2732. offset += 4;
  2733. }
  2734. }
  2735. void rt2800_gain_calibration(struct rt2x00_dev *rt2x00dev)
  2736. {
  2737. rt2800_config_txpower(rt2x00dev, rt2x00dev->hw->conf.chandef.chan,
  2738. rt2x00dev->tx_power);
  2739. }
  2740. EXPORT_SYMBOL_GPL(rt2800_gain_calibration);
  2741. void rt2800_vco_calibration(struct rt2x00_dev *rt2x00dev)
  2742. {
  2743. u32 tx_pin;
  2744. u8 rfcsr;
  2745. /*
  2746. * A voltage-controlled oscillator(VCO) is an electronic oscillator
  2747. * designed to be controlled in oscillation frequency by a voltage
  2748. * input. Maybe the temperature will affect the frequency of
  2749. * oscillation to be shifted. The VCO calibration will be called
  2750. * periodically to adjust the frequency to be precision.
  2751. */
  2752. rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
  2753. tx_pin &= TX_PIN_CFG_PA_PE_DISABLE;
  2754. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  2755. switch (rt2x00dev->chip.rf) {
  2756. case RF2020:
  2757. case RF3020:
  2758. case RF3021:
  2759. case RF3022:
  2760. case RF3320:
  2761. case RF3052:
  2762. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  2763. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  2764. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  2765. break;
  2766. case RF3290:
  2767. case RF5360:
  2768. case RF5370:
  2769. case RF5372:
  2770. case RF5390:
  2771. case RF5392:
  2772. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  2773. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2774. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2775. break;
  2776. default:
  2777. return;
  2778. }
  2779. mdelay(1);
  2780. rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
  2781. if (rt2x00dev->rf_channel <= 14) {
  2782. switch (rt2x00dev->default_ant.tx_chain_num) {
  2783. case 3:
  2784. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN, 1);
  2785. /* fall through */
  2786. case 2:
  2787. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
  2788. /* fall through */
  2789. case 1:
  2790. default:
  2791. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
  2792. break;
  2793. }
  2794. } else {
  2795. switch (rt2x00dev->default_ant.tx_chain_num) {
  2796. case 3:
  2797. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN, 1);
  2798. /* fall through */
  2799. case 2:
  2800. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
  2801. /* fall through */
  2802. case 1:
  2803. default:
  2804. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, 1);
  2805. break;
  2806. }
  2807. }
  2808. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  2809. }
  2810. EXPORT_SYMBOL_GPL(rt2800_vco_calibration);
  2811. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  2812. struct rt2x00lib_conf *libconf)
  2813. {
  2814. u32 reg;
  2815. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  2816. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  2817. libconf->conf->short_frame_max_tx_count);
  2818. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  2819. libconf->conf->long_frame_max_tx_count);
  2820. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  2821. }
  2822. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  2823. struct rt2x00lib_conf *libconf)
  2824. {
  2825. enum dev_state state =
  2826. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  2827. STATE_SLEEP : STATE_AWAKE;
  2828. u32 reg;
  2829. if (state == STATE_SLEEP) {
  2830. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  2831. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  2832. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  2833. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  2834. libconf->conf->listen_interval - 1);
  2835. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  2836. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  2837. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  2838. } else {
  2839. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  2840. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  2841. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  2842. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  2843. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  2844. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  2845. }
  2846. }
  2847. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  2848. struct rt2x00lib_conf *libconf,
  2849. const unsigned int flags)
  2850. {
  2851. /* Always recalculate LNA gain before changing configuration */
  2852. rt2800_config_lna_gain(rt2x00dev, libconf);
  2853. if (flags & IEEE80211_CONF_CHANGE_CHANNEL) {
  2854. rt2800_config_channel(rt2x00dev, libconf->conf,
  2855. &libconf->rf, &libconf->channel);
  2856. rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
  2857. libconf->conf->power_level);
  2858. }
  2859. if (flags & IEEE80211_CONF_CHANGE_POWER)
  2860. rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
  2861. libconf->conf->power_level);
  2862. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  2863. rt2800_config_retry_limit(rt2x00dev, libconf);
  2864. if (flags & IEEE80211_CONF_CHANGE_PS)
  2865. rt2800_config_ps(rt2x00dev, libconf);
  2866. }
  2867. EXPORT_SYMBOL_GPL(rt2800_config);
  2868. /*
  2869. * Link tuning
  2870. */
  2871. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  2872. {
  2873. u32 reg;
  2874. /*
  2875. * Update FCS error count from register.
  2876. */
  2877. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  2878. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  2879. }
  2880. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  2881. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  2882. {
  2883. u8 vgc;
  2884. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  2885. if (rt2x00_rt(rt2x00dev, RT3070) ||
  2886. rt2x00_rt(rt2x00dev, RT3071) ||
  2887. rt2x00_rt(rt2x00dev, RT3090) ||
  2888. rt2x00_rt(rt2x00dev, RT3290) ||
  2889. rt2x00_rt(rt2x00dev, RT3390) ||
  2890. rt2x00_rt(rt2x00dev, RT3572) ||
  2891. rt2x00_rt(rt2x00dev, RT5390) ||
  2892. rt2x00_rt(rt2x00dev, RT5392) ||
  2893. rt2x00_rt(rt2x00dev, RT5592))
  2894. vgc = 0x1c + (2 * rt2x00dev->lna_gain);
  2895. else
  2896. vgc = 0x2e + rt2x00dev->lna_gain;
  2897. } else { /* 5GHZ band */
  2898. if (rt2x00_rt(rt2x00dev, RT3572))
  2899. vgc = 0x22 + (rt2x00dev->lna_gain * 5) / 3;
  2900. else if (rt2x00_rt(rt2x00dev, RT5592))
  2901. vgc = 0x24 + (2 * rt2x00dev->lna_gain);
  2902. else {
  2903. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  2904. vgc = 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  2905. else
  2906. vgc = 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  2907. }
  2908. }
  2909. return vgc;
  2910. }
  2911. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  2912. struct link_qual *qual, u8 vgc_level)
  2913. {
  2914. if (qual->vgc_level != vgc_level) {
  2915. if (rt2x00_rt(rt2x00dev, RT5592)) {
  2916. rt2800_bbp_write(rt2x00dev, 83, qual->rssi > -65 ? 0x4a : 0x7a);
  2917. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, vgc_level);
  2918. } else
  2919. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  2920. qual->vgc_level = vgc_level;
  2921. qual->vgc_level_reg = vgc_level;
  2922. }
  2923. }
  2924. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  2925. {
  2926. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  2927. }
  2928. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  2929. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  2930. const u32 count)
  2931. {
  2932. u8 vgc;
  2933. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
  2934. return;
  2935. /*
  2936. * When RSSI is better then -80 increase VGC level with 0x10, except
  2937. * for rt5592 chip.
  2938. */
  2939. vgc = rt2800_get_default_vgc(rt2x00dev);
  2940. if (rt2x00_rt(rt2x00dev, RT5592) && qual->rssi > -65)
  2941. vgc += 0x20;
  2942. else if (qual->rssi > -80)
  2943. vgc += 0x10;
  2944. rt2800_set_vgc(rt2x00dev, qual, vgc);
  2945. }
  2946. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  2947. /*
  2948. * Initialization functions.
  2949. */
  2950. static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  2951. {
  2952. u32 reg;
  2953. u16 eeprom;
  2954. unsigned int i;
  2955. int ret;
  2956. rt2800_disable_wpdma(rt2x00dev);
  2957. ret = rt2800_drv_init_registers(rt2x00dev);
  2958. if (ret)
  2959. return ret;
  2960. rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
  2961. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
  2962. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
  2963. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
  2964. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
  2965. rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
  2966. rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
  2967. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
  2968. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
  2969. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
  2970. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
  2971. rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
  2972. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  2973. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  2974. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  2975. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  2976. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
  2977. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  2978. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  2979. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  2980. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  2981. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  2982. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  2983. rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
  2984. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  2985. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
  2986. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  2987. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  2988. if (rt2x00_rt(rt2x00dev, RT3290)) {
  2989. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  2990. if (rt2x00_get_field32(reg, WLAN_EN) == 1) {
  2991. rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 1);
  2992. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  2993. }
  2994. rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
  2995. if (!(rt2x00_get_field32(reg, LDO0_EN) == 1)) {
  2996. rt2x00_set_field32(&reg, LDO0_EN, 1);
  2997. rt2x00_set_field32(&reg, LDO_BGSEL, 3);
  2998. rt2800_register_write(rt2x00dev, CMB_CTRL, reg);
  2999. }
  3000. rt2800_register_read(rt2x00dev, OSC_CTRL, &reg);
  3001. rt2x00_set_field32(&reg, OSC_ROSC_EN, 1);
  3002. rt2x00_set_field32(&reg, OSC_CAL_REQ, 1);
  3003. rt2x00_set_field32(&reg, OSC_REF_CYCLE, 0x27);
  3004. rt2800_register_write(rt2x00dev, OSC_CTRL, reg);
  3005. rt2800_register_read(rt2x00dev, COEX_CFG0, &reg);
  3006. rt2x00_set_field32(&reg, COEX_CFG_ANT, 0x5e);
  3007. rt2800_register_write(rt2x00dev, COEX_CFG0, reg);
  3008. rt2800_register_read(rt2x00dev, COEX_CFG2, &reg);
  3009. rt2x00_set_field32(&reg, BT_COEX_CFG1, 0x00);
  3010. rt2x00_set_field32(&reg, BT_COEX_CFG0, 0x17);
  3011. rt2x00_set_field32(&reg, WL_COEX_CFG1, 0x93);
  3012. rt2x00_set_field32(&reg, WL_COEX_CFG0, 0x7f);
  3013. rt2800_register_write(rt2x00dev, COEX_CFG2, reg);
  3014. rt2800_register_read(rt2x00dev, PLL_CTRL, &reg);
  3015. rt2x00_set_field32(&reg, PLL_CONTROL, 1);
  3016. rt2800_register_write(rt2x00dev, PLL_CTRL, reg);
  3017. }
  3018. if (rt2x00_rt(rt2x00dev, RT3071) ||
  3019. rt2x00_rt(rt2x00dev, RT3090) ||
  3020. rt2x00_rt(rt2x00dev, RT3290) ||
  3021. rt2x00_rt(rt2x00dev, RT3390)) {
  3022. if (rt2x00_rt(rt2x00dev, RT3290))
  3023. rt2800_register_write(rt2x00dev, TX_SW_CFG0,
  3024. 0x00000404);
  3025. else
  3026. rt2800_register_write(rt2x00dev, TX_SW_CFG0,
  3027. 0x00000400);
  3028. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  3029. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  3030. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  3031. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  3032. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  3033. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  3034. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  3035. 0x0000002c);
  3036. else
  3037. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  3038. 0x0000000f);
  3039. } else {
  3040. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  3041. }
  3042. } else if (rt2x00_rt(rt2x00dev, RT3070)) {
  3043. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  3044. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  3045. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  3046. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
  3047. } else {
  3048. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  3049. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  3050. }
  3051. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  3052. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  3053. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  3054. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000030);
  3055. } else if (rt2x00_rt(rt2x00dev, RT3352)) {
  3056. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
  3057. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  3058. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  3059. } else if (rt2x00_rt(rt2x00dev, RT3572)) {
  3060. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  3061. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  3062. } else if (rt2x00_rt(rt2x00dev, RT5390) ||
  3063. rt2x00_rt(rt2x00dev, RT5392) ||
  3064. rt2x00_rt(rt2x00dev, RT5592)) {
  3065. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
  3066. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  3067. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  3068. } else {
  3069. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  3070. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  3071. }
  3072. rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
  3073. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  3074. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  3075. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  3076. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  3077. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  3078. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  3079. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  3080. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  3081. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  3082. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  3083. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  3084. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
  3085. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  3086. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  3087. rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
  3088. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  3089. if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
  3090. rt2x00_rt(rt2x00dev, RT2883) ||
  3091. rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
  3092. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
  3093. else
  3094. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
  3095. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
  3096. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
  3097. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  3098. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  3099. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
  3100. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
  3101. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  3102. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  3103. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
  3104. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  3105. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  3106. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  3107. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  3108. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  3109. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
  3110. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
  3111. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  3112. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  3113. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  3114. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  3115. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  3116. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  3117. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  3118. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
  3119. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
  3120. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  3121. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
  3122. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  3123. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  3124. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  3125. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  3126. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
  3127. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  3128. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV_SHORT, 1);
  3129. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  3130. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  3131. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  3132. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  3133. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  3134. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  3135. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
  3136. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  3137. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  3138. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
  3139. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  3140. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV_SHORT, 1);
  3141. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  3142. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  3143. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  3144. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  3145. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  3146. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  3147. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
  3148. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  3149. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  3150. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  3151. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
  3152. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  3153. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  3154. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  3155. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  3156. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  3157. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  3158. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  3159. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
  3160. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  3161. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  3162. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  3163. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
  3164. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  3165. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  3166. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  3167. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  3168. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  3169. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  3170. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  3171. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
  3172. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  3173. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  3174. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  3175. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
  3176. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  3177. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  3178. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  3179. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  3180. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  3181. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  3182. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  3183. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
  3184. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  3185. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  3186. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  3187. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
  3188. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  3189. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  3190. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  3191. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  3192. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  3193. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  3194. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  3195. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
  3196. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  3197. if (rt2x00_is_usb(rt2x00dev)) {
  3198. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  3199. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  3200. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  3201. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  3202. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  3203. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  3204. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  3205. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  3206. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  3207. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  3208. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  3209. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  3210. }
  3211. /*
  3212. * The legacy driver also sets TXOP_CTRL_CFG_RESERVED_TRUN_EN to 1
  3213. * although it is reserved.
  3214. */
  3215. rt2800_register_read(rt2x00dev, TXOP_CTRL_CFG, &reg);
  3216. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TIMEOUT_TRUN_EN, 1);
  3217. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_AC_TRUN_EN, 1);
  3218. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN, 1);
  3219. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_USER_MODE_TRUN_EN, 1);
  3220. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_MIMO_PS_TRUN_EN, 1);
  3221. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_RESERVED_TRUN_EN, 1);
  3222. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_LSIG_TXOP_EN, 0);
  3223. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_EN, 0);
  3224. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_DLY, 88);
  3225. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CWMIN, 0);
  3226. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, reg);
  3227. reg = rt2x00_rt(rt2x00dev, RT5592) ? 0x00000082 : 0x00000002;
  3228. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, reg);
  3229. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  3230. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
  3231. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  3232. IEEE80211_MAX_RTS_THRESHOLD);
  3233. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
  3234. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  3235. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  3236. /*
  3237. * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
  3238. * time should be set to 16. However, the original Ralink driver uses
  3239. * 16 for both and indeed using a value of 10 for CCK SIFS results in
  3240. * connection problems with 11g + CTS protection. Hence, use the same
  3241. * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
  3242. */
  3243. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  3244. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
  3245. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
  3246. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  3247. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
  3248. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  3249. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  3250. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  3251. /*
  3252. * ASIC will keep garbage value after boot, clear encryption keys.
  3253. */
  3254. for (i = 0; i < 4; i++)
  3255. rt2800_register_write(rt2x00dev,
  3256. SHARED_KEY_MODE_ENTRY(i), 0);
  3257. for (i = 0; i < 256; i++) {
  3258. rt2800_config_wcid(rt2x00dev, NULL, i);
  3259. rt2800_delete_wcid_attr(rt2x00dev, i);
  3260. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  3261. }
  3262. /*
  3263. * Clear all beacons
  3264. */
  3265. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE0);
  3266. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE1);
  3267. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE2);
  3268. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE3);
  3269. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE4);
  3270. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE5);
  3271. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE6);
  3272. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE7);
  3273. if (rt2x00_is_usb(rt2x00dev)) {
  3274. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  3275. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
  3276. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  3277. } else if (rt2x00_is_pcie(rt2x00dev)) {
  3278. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  3279. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 125);
  3280. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  3281. }
  3282. rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
  3283. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  3284. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  3285. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  3286. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  3287. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  3288. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  3289. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  3290. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  3291. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  3292. rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
  3293. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  3294. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  3295. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  3296. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  3297. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  3298. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  3299. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  3300. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  3301. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  3302. rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
  3303. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  3304. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  3305. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  3306. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  3307. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  3308. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  3309. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  3310. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  3311. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  3312. rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
  3313. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  3314. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  3315. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  3316. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  3317. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  3318. /*
  3319. * Do not force the BA window size, we use the TXWI to set it
  3320. */
  3321. rt2800_register_read(rt2x00dev, AMPDU_BA_WINSIZE, &reg);
  3322. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE, 0);
  3323. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE, 0);
  3324. rt2800_register_write(rt2x00dev, AMPDU_BA_WINSIZE, reg);
  3325. /*
  3326. * We must clear the error counters.
  3327. * These registers are cleared on read,
  3328. * so we may pass a useless variable to store the value.
  3329. */
  3330. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  3331. rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
  3332. rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
  3333. rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
  3334. rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
  3335. rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
  3336. /*
  3337. * Setup leadtime for pre tbtt interrupt to 6ms
  3338. */
  3339. rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
  3340. rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
  3341. rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
  3342. /*
  3343. * Set up channel statistics timer
  3344. */
  3345. rt2800_register_read(rt2x00dev, CH_TIME_CFG, &reg);
  3346. rt2x00_set_field32(&reg, CH_TIME_CFG_EIFS_BUSY, 1);
  3347. rt2x00_set_field32(&reg, CH_TIME_CFG_NAV_BUSY, 1);
  3348. rt2x00_set_field32(&reg, CH_TIME_CFG_RX_BUSY, 1);
  3349. rt2x00_set_field32(&reg, CH_TIME_CFG_TX_BUSY, 1);
  3350. rt2x00_set_field32(&reg, CH_TIME_CFG_TMR_EN, 1);
  3351. rt2800_register_write(rt2x00dev, CH_TIME_CFG, reg);
  3352. return 0;
  3353. }
  3354. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
  3355. {
  3356. unsigned int i;
  3357. u32 reg;
  3358. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  3359. rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
  3360. if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
  3361. return 0;
  3362. udelay(REGISTER_BUSY_DELAY);
  3363. }
  3364. ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
  3365. return -EACCES;
  3366. }
  3367. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  3368. {
  3369. unsigned int i;
  3370. u8 value;
  3371. /*
  3372. * BBP was enabled after firmware was loaded,
  3373. * but we need to reactivate it now.
  3374. */
  3375. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  3376. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  3377. msleep(1);
  3378. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  3379. rt2800_bbp_read(rt2x00dev, 0, &value);
  3380. if ((value != 0xff) && (value != 0x00))
  3381. return 0;
  3382. udelay(REGISTER_BUSY_DELAY);
  3383. }
  3384. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  3385. return -EACCES;
  3386. }
  3387. static void rt2800_bbp4_mac_if_ctrl(struct rt2x00_dev *rt2x00dev)
  3388. {
  3389. u8 value;
  3390. rt2800_bbp_read(rt2x00dev, 4, &value);
  3391. rt2x00_set_field8(&value, BBP4_MAC_IF_CTRL, 1);
  3392. rt2800_bbp_write(rt2x00dev, 4, value);
  3393. }
  3394. static void rt2800_init_freq_calibration(struct rt2x00_dev *rt2x00dev)
  3395. {
  3396. rt2800_bbp_write(rt2x00dev, 142, 1);
  3397. rt2800_bbp_write(rt2x00dev, 143, 57);
  3398. }
  3399. static void rt2800_init_bbp_5592_glrt(struct rt2x00_dev *rt2x00dev)
  3400. {
  3401. const u8 glrt_table[] = {
  3402. 0xE0, 0x1F, 0X38, 0x32, 0x08, 0x28, 0x19, 0x0A, 0xFF, 0x00, /* 128 ~ 137 */
  3403. 0x16, 0x10, 0x10, 0x0B, 0x36, 0x2C, 0x26, 0x24, 0x42, 0x36, /* 138 ~ 147 */
  3404. 0x30, 0x2D, 0x4C, 0x46, 0x3D, 0x40, 0x3E, 0x42, 0x3D, 0x40, /* 148 ~ 157 */
  3405. 0X3C, 0x34, 0x2C, 0x2F, 0x3C, 0x35, 0x2E, 0x2A, 0x49, 0x41, /* 158 ~ 167 */
  3406. 0x36, 0x31, 0x30, 0x30, 0x0E, 0x0D, 0x28, 0x21, 0x1C, 0x16, /* 168 ~ 177 */
  3407. 0x50, 0x4A, 0x43, 0x40, 0x10, 0x10, 0x10, 0x10, 0x00, 0x00, /* 178 ~ 187 */
  3408. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, /* 188 ~ 197 */
  3409. 0x00, 0x00, 0x7D, 0x14, 0x32, 0x2C, 0x36, 0x4C, 0x43, 0x2C, /* 198 ~ 207 */
  3410. 0x2E, 0x36, 0x30, 0x6E, /* 208 ~ 211 */
  3411. };
  3412. int i;
  3413. for (i = 0; i < ARRAY_SIZE(glrt_table); i++) {
  3414. rt2800_bbp_write(rt2x00dev, 195, 128 + i);
  3415. rt2800_bbp_write(rt2x00dev, 196, glrt_table[i]);
  3416. }
  3417. };
  3418. static void rt2800_init_bbb_early(struct rt2x00_dev *rt2x00dev)
  3419. {
  3420. rt2800_bbp_write(rt2x00dev, 65, 0x2C);
  3421. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  3422. rt2800_bbp_write(rt2x00dev, 68, 0x0B);
  3423. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  3424. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  3425. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  3426. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  3427. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  3428. rt2800_bbp_write(rt2x00dev, 83, 0x6A);
  3429. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  3430. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  3431. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  3432. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  3433. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  3434. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  3435. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  3436. }
  3437. static void rt2800_init_bbp_5592(struct rt2x00_dev *rt2x00dev)
  3438. {
  3439. int ant, div_mode;
  3440. u16 eeprom;
  3441. u8 value;
  3442. rt2800_init_bbb_early(rt2x00dev);
  3443. rt2800_bbp_read(rt2x00dev, 105, &value);
  3444. rt2x00_set_field8(&value, BBP105_MLD,
  3445. rt2x00dev->default_ant.rx_chain_num == 2);
  3446. rt2800_bbp_write(rt2x00dev, 105, value);
  3447. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  3448. rt2800_bbp_write(rt2x00dev, 20, 0x06);
  3449. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  3450. rt2800_bbp_write(rt2x00dev, 65, 0x2C);
  3451. rt2800_bbp_write(rt2x00dev, 68, 0xDD);
  3452. rt2800_bbp_write(rt2x00dev, 69, 0x1A);
  3453. rt2800_bbp_write(rt2x00dev, 70, 0x05);
  3454. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  3455. rt2800_bbp_write(rt2x00dev, 74, 0x0F);
  3456. rt2800_bbp_write(rt2x00dev, 75, 0x4F);
  3457. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  3458. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  3459. rt2800_bbp_write(rt2x00dev, 84, 0x9A);
  3460. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  3461. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  3462. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  3463. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  3464. rt2800_bbp_write(rt2x00dev, 95, 0x9a);
  3465. rt2800_bbp_write(rt2x00dev, 98, 0x12);
  3466. rt2800_bbp_write(rt2x00dev, 103, 0xC0);
  3467. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  3468. /* FIXME BBP105 owerwrite */
  3469. rt2800_bbp_write(rt2x00dev, 105, 0x3C);
  3470. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  3471. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  3472. rt2800_bbp_write(rt2x00dev, 134, 0xD0);
  3473. rt2800_bbp_write(rt2x00dev, 135, 0xF6);
  3474. rt2800_bbp_write(rt2x00dev, 137, 0x0F);
  3475. /* Initialize GLRT (Generalized Likehood Radio Test) */
  3476. rt2800_init_bbp_5592_glrt(rt2x00dev);
  3477. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  3478. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  3479. div_mode = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_ANT_DIVERSITY);
  3480. ant = (div_mode == 3) ? 1 : 0;
  3481. rt2800_bbp_read(rt2x00dev, 152, &value);
  3482. if (ant == 0) {
  3483. /* Main antenna */
  3484. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
  3485. } else {
  3486. /* Auxiliary antenna */
  3487. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
  3488. }
  3489. rt2800_bbp_write(rt2x00dev, 152, value);
  3490. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C)) {
  3491. rt2800_bbp_read(rt2x00dev, 254, &value);
  3492. rt2x00_set_field8(&value, BBP254_BIT7, 1);
  3493. rt2800_bbp_write(rt2x00dev, 254, value);
  3494. }
  3495. rt2800_init_freq_calibration(rt2x00dev);
  3496. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  3497. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
  3498. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  3499. }
  3500. static int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  3501. {
  3502. unsigned int i;
  3503. u16 eeprom;
  3504. u8 reg_id;
  3505. u8 value;
  3506. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
  3507. rt2800_wait_bbp_ready(rt2x00dev)))
  3508. return -EACCES;
  3509. if (rt2x00_rt(rt2x00dev, RT5592)) {
  3510. rt2800_init_bbp_5592(rt2x00dev);
  3511. return 0;
  3512. }
  3513. if (rt2x00_rt(rt2x00dev, RT3352)) {
  3514. rt2800_bbp_write(rt2x00dev, 3, 0x00);
  3515. rt2800_bbp_write(rt2x00dev, 4, 0x50);
  3516. }
  3517. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3518. rt2x00_rt(rt2x00dev, RT5390) ||
  3519. rt2x00_rt(rt2x00dev, RT5392))
  3520. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  3521. if (rt2800_is_305x_soc(rt2x00dev) ||
  3522. rt2x00_rt(rt2x00dev, RT3290) ||
  3523. rt2x00_rt(rt2x00dev, RT3352) ||
  3524. rt2x00_rt(rt2x00dev, RT3572) ||
  3525. rt2x00_rt(rt2x00dev, RT5390) ||
  3526. rt2x00_rt(rt2x00dev, RT5392))
  3527. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  3528. if (rt2x00_rt(rt2x00dev, RT3352))
  3529. rt2800_bbp_write(rt2x00dev, 47, 0x48);
  3530. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  3531. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  3532. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3533. rt2x00_rt(rt2x00dev, RT3352) ||
  3534. rt2x00_rt(rt2x00dev, RT5390) ||
  3535. rt2x00_rt(rt2x00dev, RT5392))
  3536. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  3537. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  3538. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  3539. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  3540. } else if (rt2x00_rt(rt2x00dev, RT3290) ||
  3541. rt2x00_rt(rt2x00dev, RT3352) ||
  3542. rt2x00_rt(rt2x00dev, RT5390) ||
  3543. rt2x00_rt(rt2x00dev, RT5392)) {
  3544. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  3545. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  3546. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  3547. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  3548. if (rt2x00_rt(rt2x00dev, RT3290))
  3549. rt2800_bbp_write(rt2x00dev, 77, 0x58);
  3550. else
  3551. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  3552. } else {
  3553. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  3554. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  3555. }
  3556. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  3557. if (rt2x00_rt(rt2x00dev, RT3070) ||
  3558. rt2x00_rt(rt2x00dev, RT3071) ||
  3559. rt2x00_rt(rt2x00dev, RT3090) ||
  3560. rt2x00_rt(rt2x00dev, RT3390) ||
  3561. rt2x00_rt(rt2x00dev, RT3572) ||
  3562. rt2x00_rt(rt2x00dev, RT5390) ||
  3563. rt2x00_rt(rt2x00dev, RT5392)) {
  3564. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  3565. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  3566. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  3567. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  3568. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  3569. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  3570. } else if (rt2x00_rt(rt2x00dev, RT3290)) {
  3571. rt2800_bbp_write(rt2x00dev, 74, 0x0b);
  3572. rt2800_bbp_write(rt2x00dev, 79, 0x18);
  3573. rt2800_bbp_write(rt2x00dev, 80, 0x09);
  3574. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  3575. } else if (rt2x00_rt(rt2x00dev, RT3352)) {
  3576. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  3577. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  3578. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  3579. } else {
  3580. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  3581. }
  3582. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  3583. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3584. rt2x00_rt(rt2x00dev, RT5390) ||
  3585. rt2x00_rt(rt2x00dev, RT5392))
  3586. rt2800_bbp_write(rt2x00dev, 83, 0x7a);
  3587. else
  3588. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  3589. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
  3590. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  3591. else if (rt2x00_rt(rt2x00dev, RT3290) ||
  3592. rt2x00_rt(rt2x00dev, RT5390) ||
  3593. rt2x00_rt(rt2x00dev, RT5392))
  3594. rt2800_bbp_write(rt2x00dev, 84, 0x9a);
  3595. else
  3596. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  3597. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3598. rt2x00_rt(rt2x00dev, RT3352) ||
  3599. rt2x00_rt(rt2x00dev, RT5390) ||
  3600. rt2x00_rt(rt2x00dev, RT5392))
  3601. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  3602. else
  3603. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  3604. if (rt2x00_rt(rt2x00dev, RT3352) ||
  3605. rt2x00_rt(rt2x00dev, RT5392))
  3606. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  3607. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  3608. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3609. rt2x00_rt(rt2x00dev, RT3352) ||
  3610. rt2x00_rt(rt2x00dev, RT5390) ||
  3611. rt2x00_rt(rt2x00dev, RT5392))
  3612. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  3613. else
  3614. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  3615. if (rt2x00_rt(rt2x00dev, RT5392)) {
  3616. rt2800_bbp_write(rt2x00dev, 95, 0x9a);
  3617. rt2800_bbp_write(rt2x00dev, 98, 0x12);
  3618. }
  3619. if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
  3620. rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
  3621. rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E) ||
  3622. rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E) ||
  3623. rt2x00_rt(rt2x00dev, RT3290) ||
  3624. rt2x00_rt(rt2x00dev, RT3352) ||
  3625. rt2x00_rt(rt2x00dev, RT3572) ||
  3626. rt2x00_rt(rt2x00dev, RT5390) ||
  3627. rt2x00_rt(rt2x00dev, RT5392) ||
  3628. rt2800_is_305x_soc(rt2x00dev))
  3629. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  3630. else
  3631. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  3632. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3633. rt2x00_rt(rt2x00dev, RT3352) ||
  3634. rt2x00_rt(rt2x00dev, RT5390) ||
  3635. rt2x00_rt(rt2x00dev, RT5392))
  3636. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  3637. if (rt2800_is_305x_soc(rt2x00dev))
  3638. rt2800_bbp_write(rt2x00dev, 105, 0x01);
  3639. else if (rt2x00_rt(rt2x00dev, RT3290))
  3640. rt2800_bbp_write(rt2x00dev, 105, 0x1c);
  3641. else if (rt2x00_rt(rt2x00dev, RT3352))
  3642. rt2800_bbp_write(rt2x00dev, 105, 0x34);
  3643. else if (rt2x00_rt(rt2x00dev, RT5390) ||
  3644. rt2x00_rt(rt2x00dev, RT5392))
  3645. rt2800_bbp_write(rt2x00dev, 105, 0x3c);
  3646. else
  3647. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  3648. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3649. rt2x00_rt(rt2x00dev, RT5390))
  3650. rt2800_bbp_write(rt2x00dev, 106, 0x03);
  3651. else if (rt2x00_rt(rt2x00dev, RT3352))
  3652. rt2800_bbp_write(rt2x00dev, 106, 0x05);
  3653. else if (rt2x00_rt(rt2x00dev, RT5392))
  3654. rt2800_bbp_write(rt2x00dev, 106, 0x12);
  3655. else
  3656. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  3657. if (rt2x00_rt(rt2x00dev, RT3352))
  3658. rt2800_bbp_write(rt2x00dev, 120, 0x50);
  3659. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3660. rt2x00_rt(rt2x00dev, RT5390) ||
  3661. rt2x00_rt(rt2x00dev, RT5392))
  3662. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  3663. if (rt2x00_rt(rt2x00dev, RT5392)) {
  3664. rt2800_bbp_write(rt2x00dev, 134, 0xd0);
  3665. rt2800_bbp_write(rt2x00dev, 135, 0xf6);
  3666. }
  3667. if (rt2x00_rt(rt2x00dev, RT3352))
  3668. rt2800_bbp_write(rt2x00dev, 137, 0x0f);
  3669. if (rt2x00_rt(rt2x00dev, RT3071) ||
  3670. rt2x00_rt(rt2x00dev, RT3090) ||
  3671. rt2x00_rt(rt2x00dev, RT3390) ||
  3672. rt2x00_rt(rt2x00dev, RT3572) ||
  3673. rt2x00_rt(rt2x00dev, RT5390) ||
  3674. rt2x00_rt(rt2x00dev, RT5392)) {
  3675. rt2800_bbp_read(rt2x00dev, 138, &value);
  3676. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  3677. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  3678. value |= 0x20;
  3679. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  3680. value &= ~0x02;
  3681. rt2800_bbp_write(rt2x00dev, 138, value);
  3682. }
  3683. if (rt2x00_rt(rt2x00dev, RT3290)) {
  3684. rt2800_bbp_write(rt2x00dev, 67, 0x24);
  3685. rt2800_bbp_write(rt2x00dev, 143, 0x04);
  3686. rt2800_bbp_write(rt2x00dev, 142, 0x99);
  3687. rt2800_bbp_write(rt2x00dev, 150, 0x30);
  3688. rt2800_bbp_write(rt2x00dev, 151, 0x2e);
  3689. rt2800_bbp_write(rt2x00dev, 152, 0x20);
  3690. rt2800_bbp_write(rt2x00dev, 153, 0x34);
  3691. rt2800_bbp_write(rt2x00dev, 154, 0x40);
  3692. rt2800_bbp_write(rt2x00dev, 155, 0x3b);
  3693. rt2800_bbp_write(rt2x00dev, 253, 0x04);
  3694. rt2800_bbp_read(rt2x00dev, 47, &value);
  3695. rt2x00_set_field8(&value, BBP47_TSSI_ADC6, 1);
  3696. rt2800_bbp_write(rt2x00dev, 47, value);
  3697. /* Use 5-bit ADC for Acquisition and 8-bit ADC for data */
  3698. rt2800_bbp_read(rt2x00dev, 3, &value);
  3699. rt2x00_set_field8(&value, BBP3_ADC_MODE_SWITCH, 1);
  3700. rt2x00_set_field8(&value, BBP3_ADC_INIT_MODE, 1);
  3701. rt2800_bbp_write(rt2x00dev, 3, value);
  3702. }
  3703. if (rt2x00_rt(rt2x00dev, RT3352)) {
  3704. rt2800_bbp_write(rt2x00dev, 163, 0xbd);
  3705. /* Set ITxBF timeout to 0x9c40=1000msec */
  3706. rt2800_bbp_write(rt2x00dev, 179, 0x02);
  3707. rt2800_bbp_write(rt2x00dev, 180, 0x00);
  3708. rt2800_bbp_write(rt2x00dev, 182, 0x40);
  3709. rt2800_bbp_write(rt2x00dev, 180, 0x01);
  3710. rt2800_bbp_write(rt2x00dev, 182, 0x9c);
  3711. rt2800_bbp_write(rt2x00dev, 179, 0x00);
  3712. /* Reprogram the inband interface to put right values in RXWI */
  3713. rt2800_bbp_write(rt2x00dev, 142, 0x04);
  3714. rt2800_bbp_write(rt2x00dev, 143, 0x3b);
  3715. rt2800_bbp_write(rt2x00dev, 142, 0x06);
  3716. rt2800_bbp_write(rt2x00dev, 143, 0xa0);
  3717. rt2800_bbp_write(rt2x00dev, 142, 0x07);
  3718. rt2800_bbp_write(rt2x00dev, 143, 0xa1);
  3719. rt2800_bbp_write(rt2x00dev, 142, 0x08);
  3720. rt2800_bbp_write(rt2x00dev, 143, 0xa2);
  3721. rt2800_bbp_write(rt2x00dev, 148, 0xc8);
  3722. }
  3723. if (rt2x00_rt(rt2x00dev, RT5390) ||
  3724. rt2x00_rt(rt2x00dev, RT5392)) {
  3725. int ant, div_mode;
  3726. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  3727. div_mode = rt2x00_get_field16(eeprom,
  3728. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  3729. ant = (div_mode == 3) ? 1 : 0;
  3730. /* check if this is a Bluetooth combo card */
  3731. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  3732. u32 reg;
  3733. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  3734. rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
  3735. rt2x00_set_field32(&reg, GPIO_CTRL_DIR6, 0);
  3736. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 0);
  3737. rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 0);
  3738. if (ant == 0)
  3739. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 1);
  3740. else if (ant == 1)
  3741. rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 1);
  3742. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  3743. }
  3744. /* This chip has hardware antenna diversity*/
  3745. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
  3746. rt2800_bbp_write(rt2x00dev, 150, 0); /* Disable Antenna Software OFDM */
  3747. rt2800_bbp_write(rt2x00dev, 151, 0); /* Disable Antenna Software CCK */
  3748. rt2800_bbp_write(rt2x00dev, 154, 0); /* Clear previously selected antenna */
  3749. }
  3750. rt2800_bbp_read(rt2x00dev, 152, &value);
  3751. if (ant == 0)
  3752. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
  3753. else
  3754. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
  3755. rt2800_bbp_write(rt2x00dev, 152, value);
  3756. rt2800_init_freq_calibration(rt2x00dev);
  3757. }
  3758. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  3759. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  3760. if (eeprom != 0xffff && eeprom != 0x0000) {
  3761. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  3762. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  3763. rt2800_bbp_write(rt2x00dev, reg_id, value);
  3764. }
  3765. }
  3766. return 0;
  3767. }
  3768. static void rt2800_led_open_drain_enable(struct rt2x00_dev *rt2x00dev)
  3769. {
  3770. u32 reg;
  3771. rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
  3772. rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
  3773. rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
  3774. }
  3775. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev, bool bw40,
  3776. u8 filter_target)
  3777. {
  3778. unsigned int i;
  3779. u8 bbp;
  3780. u8 rfcsr;
  3781. u8 passband;
  3782. u8 stopband;
  3783. u8 overtuned = 0;
  3784. u8 rfcsr24 = (bw40) ? 0x27 : 0x07;
  3785. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  3786. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  3787. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  3788. rt2800_bbp_write(rt2x00dev, 4, bbp);
  3789. rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
  3790. rt2x00_set_field8(&rfcsr, RFCSR31_RX_H20M, bw40);
  3791. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  3792. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  3793. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  3794. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  3795. /*
  3796. * Set power & frequency of passband test tone
  3797. */
  3798. rt2800_bbp_write(rt2x00dev, 24, 0);
  3799. for (i = 0; i < 100; i++) {
  3800. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  3801. msleep(1);
  3802. rt2800_bbp_read(rt2x00dev, 55, &passband);
  3803. if (passband)
  3804. break;
  3805. }
  3806. /*
  3807. * Set power & frequency of stopband test tone
  3808. */
  3809. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  3810. for (i = 0; i < 100; i++) {
  3811. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  3812. msleep(1);
  3813. rt2800_bbp_read(rt2x00dev, 55, &stopband);
  3814. if ((passband - stopband) <= filter_target) {
  3815. rfcsr24++;
  3816. overtuned += ((passband - stopband) == filter_target);
  3817. } else
  3818. break;
  3819. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  3820. }
  3821. rfcsr24 -= !!overtuned;
  3822. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  3823. return rfcsr24;
  3824. }
  3825. static void rt2800_rf_init_calibration(struct rt2x00_dev *rt2x00dev,
  3826. const unsigned int rf_reg)
  3827. {
  3828. u8 rfcsr;
  3829. rt2800_rfcsr_read(rt2x00dev, rf_reg, &rfcsr);
  3830. rt2x00_set_field8(&rfcsr, FIELD8(0x80), 1);
  3831. rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
  3832. msleep(1);
  3833. rt2x00_set_field8(&rfcsr, FIELD8(0x80), 0);
  3834. rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
  3835. }
  3836. static void rt2800_rx_filter_calibration(struct rt2x00_dev *rt2x00dev)
  3837. {
  3838. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  3839. u8 filter_tgt_bw20;
  3840. u8 filter_tgt_bw40;
  3841. u8 rfcsr, bbp;
  3842. /*
  3843. * TODO: sync filter_tgt values with vendor driver
  3844. */
  3845. if (rt2x00_rt(rt2x00dev, RT3070)) {
  3846. filter_tgt_bw20 = 0x16;
  3847. filter_tgt_bw40 = 0x19;
  3848. } else {
  3849. filter_tgt_bw20 = 0x13;
  3850. filter_tgt_bw40 = 0x15;
  3851. }
  3852. drv_data->calibration_bw20 =
  3853. rt2800_init_rx_filter(rt2x00dev, false, filter_tgt_bw20);
  3854. drv_data->calibration_bw40 =
  3855. rt2800_init_rx_filter(rt2x00dev, true, filter_tgt_bw40);
  3856. /*
  3857. * Save BBP 25 & 26 values for later use in channel switching (for 3052)
  3858. */
  3859. rt2800_bbp_read(rt2x00dev, 25, &drv_data->bbp25);
  3860. rt2800_bbp_read(rt2x00dev, 26, &drv_data->bbp26);
  3861. /*
  3862. * Set back to initial state
  3863. */
  3864. rt2800_bbp_write(rt2x00dev, 24, 0);
  3865. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  3866. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  3867. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  3868. /*
  3869. * Set BBP back to BW20
  3870. */
  3871. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  3872. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  3873. rt2800_bbp_write(rt2x00dev, 4, bbp);
  3874. }
  3875. static void rt2800_normal_mode_setup_3xxx(struct rt2x00_dev *rt2x00dev)
  3876. {
  3877. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  3878. u8 min_gain, rfcsr, bbp;
  3879. u16 eeprom;
  3880. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  3881. rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
  3882. if (rt2x00_rt(rt2x00dev, RT3070) ||
  3883. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  3884. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  3885. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  3886. if (!test_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags))
  3887. rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
  3888. }
  3889. min_gain = rt2x00_rt(rt2x00dev, RT3070) ? 1 : 2;
  3890. if (drv_data->txmixer_gain_24g >= min_gain) {
  3891. rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
  3892. drv_data->txmixer_gain_24g);
  3893. }
  3894. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  3895. if (rt2x00_rt(rt2x00dev, RT3090)) {
  3896. /* Turn off unused DAC1 and ADC1 to reduce power consumption */
  3897. rt2800_bbp_read(rt2x00dev, 138, &bbp);
  3898. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  3899. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  3900. rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
  3901. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  3902. rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
  3903. rt2800_bbp_write(rt2x00dev, 138, bbp);
  3904. }
  3905. if (rt2x00_rt(rt2x00dev, RT3070)) {
  3906. rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
  3907. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F))
  3908. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
  3909. else
  3910. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
  3911. rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
  3912. rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
  3913. rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
  3914. rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
  3915. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  3916. rt2x00_rt(rt2x00dev, RT3090) ||
  3917. rt2x00_rt(rt2x00dev, RT3390)) {
  3918. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  3919. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  3920. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  3921. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  3922. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  3923. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  3924. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  3925. rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
  3926. rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
  3927. rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
  3928. rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
  3929. rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
  3930. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  3931. rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
  3932. rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
  3933. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  3934. }
  3935. }
  3936. static void rt2800_normal_mode_setup_5xxx(struct rt2x00_dev *rt2x00dev)
  3937. {
  3938. u8 reg;
  3939. u16 eeprom;
  3940. /* Turn off unused DAC1 and ADC1 to reduce power consumption */
  3941. rt2800_bbp_read(rt2x00dev, 138, &reg);
  3942. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  3943. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  3944. rt2x00_set_field8(&reg, BBP138_RX_ADC1, 0);
  3945. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  3946. rt2x00_set_field8(&reg, BBP138_TX_DAC1, 1);
  3947. rt2800_bbp_write(rt2x00dev, 138, reg);
  3948. rt2800_rfcsr_read(rt2x00dev, 38, &reg);
  3949. rt2x00_set_field8(&reg, RFCSR38_RX_LO1_EN, 0);
  3950. rt2800_rfcsr_write(rt2x00dev, 38, reg);
  3951. rt2800_rfcsr_read(rt2x00dev, 39, &reg);
  3952. rt2x00_set_field8(&reg, RFCSR39_RX_LO2_EN, 0);
  3953. rt2800_rfcsr_write(rt2x00dev, 39, reg);
  3954. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  3955. rt2800_rfcsr_read(rt2x00dev, 30, &reg);
  3956. rt2x00_set_field8(&reg, RFCSR30_RX_VCM, 2);
  3957. rt2800_rfcsr_write(rt2x00dev, 30, reg);
  3958. }
  3959. static void rt2800_init_rfcsr_305x_soc(struct rt2x00_dev *rt2x00dev)
  3960. {
  3961. rt2800_rf_init_calibration(rt2x00dev, 30);
  3962. rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
  3963. rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
  3964. rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
  3965. rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
  3966. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  3967. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  3968. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  3969. rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
  3970. rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
  3971. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  3972. rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
  3973. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  3974. rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
  3975. rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
  3976. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  3977. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  3978. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  3979. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  3980. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  3981. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  3982. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  3983. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  3984. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  3985. rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
  3986. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  3987. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  3988. rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
  3989. rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
  3990. rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
  3991. rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
  3992. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  3993. rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
  3994. }
  3995. static void rt2800_init_rfcsr_30xx(struct rt2x00_dev *rt2x00dev)
  3996. {
  3997. u8 rfcsr;
  3998. u16 eeprom;
  3999. u32 reg;
  4000. /* XXX vendor driver do this only for 3070 */
  4001. rt2800_rf_init_calibration(rt2x00dev, 30);
  4002. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  4003. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  4004. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  4005. rt2800_rfcsr_write(rt2x00dev, 7, 0x60);
  4006. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  4007. rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
  4008. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  4009. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  4010. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  4011. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  4012. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  4013. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  4014. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  4015. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  4016. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  4017. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  4018. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  4019. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  4020. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  4021. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  4022. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  4023. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  4024. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  4025. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  4026. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  4027. rt2x00_rt(rt2x00dev, RT3090)) {
  4028. rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
  4029. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  4030. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  4031. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  4032. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  4033. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  4034. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  4035. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
  4036. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  4037. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  4038. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  4039. else
  4040. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  4041. }
  4042. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  4043. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  4044. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  4045. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  4046. }
  4047. rt2800_rx_filter_calibration(rt2x00dev);
  4048. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  4049. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  4050. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E))
  4051. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  4052. rt2800_led_open_drain_enable(rt2x00dev);
  4053. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  4054. }
  4055. static void rt2800_init_rfcsr_3290(struct rt2x00_dev *rt2x00dev)
  4056. {
  4057. u8 rfcsr;
  4058. rt2800_rf_init_calibration(rt2x00dev, 2);
  4059. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  4060. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  4061. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  4062. rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
  4063. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  4064. rt2800_rfcsr_write(rt2x00dev, 8, 0xf3);
  4065. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  4066. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  4067. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  4068. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  4069. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  4070. rt2800_rfcsr_write(rt2x00dev, 18, 0x02);
  4071. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  4072. rt2800_rfcsr_write(rt2x00dev, 25, 0x83);
  4073. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  4074. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  4075. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  4076. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  4077. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  4078. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  4079. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  4080. rt2800_rfcsr_write(rt2x00dev, 34, 0x05);
  4081. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  4082. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  4083. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  4084. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  4085. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  4086. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  4087. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  4088. rt2800_rfcsr_write(rt2x00dev, 43, 0x7b);
  4089. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  4090. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  4091. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  4092. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  4093. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  4094. rt2800_rfcsr_write(rt2x00dev, 49, 0x98);
  4095. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  4096. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  4097. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  4098. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  4099. rt2800_rfcsr_write(rt2x00dev, 56, 0x02);
  4100. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  4101. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  4102. rt2800_rfcsr_write(rt2x00dev, 59, 0x09);
  4103. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  4104. rt2800_rfcsr_write(rt2x00dev, 61, 0xc1);
  4105. rt2800_rfcsr_read(rt2x00dev, 29, &rfcsr);
  4106. rt2x00_set_field8(&rfcsr, RFCSR29_RSSI_GAIN, 3);
  4107. rt2800_rfcsr_write(rt2x00dev, 29, rfcsr);
  4108. rt2800_led_open_drain_enable(rt2x00dev);
  4109. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  4110. }
  4111. static void rt2800_init_rfcsr_3352(struct rt2x00_dev *rt2x00dev)
  4112. {
  4113. rt2800_rf_init_calibration(rt2x00dev, 30);
  4114. rt2800_rfcsr_write(rt2x00dev, 0, 0xf0);
  4115. rt2800_rfcsr_write(rt2x00dev, 1, 0x23);
  4116. rt2800_rfcsr_write(rt2x00dev, 2, 0x50);
  4117. rt2800_rfcsr_write(rt2x00dev, 3, 0x18);
  4118. rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
  4119. rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
  4120. rt2800_rfcsr_write(rt2x00dev, 6, 0x33);
  4121. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  4122. rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
  4123. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  4124. rt2800_rfcsr_write(rt2x00dev, 10, 0xd2);
  4125. rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
  4126. rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
  4127. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  4128. rt2800_rfcsr_write(rt2x00dev, 14, 0x5a);
  4129. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  4130. rt2800_rfcsr_write(rt2x00dev, 16, 0x01);
  4131. rt2800_rfcsr_write(rt2x00dev, 18, 0x45);
  4132. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  4133. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  4134. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  4135. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  4136. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  4137. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  4138. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  4139. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  4140. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  4141. rt2800_rfcsr_write(rt2x00dev, 28, 0x03);
  4142. rt2800_rfcsr_write(rt2x00dev, 29, 0x00);
  4143. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  4144. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  4145. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  4146. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  4147. rt2800_rfcsr_write(rt2x00dev, 34, 0x01);
  4148. rt2800_rfcsr_write(rt2x00dev, 35, 0x03);
  4149. rt2800_rfcsr_write(rt2x00dev, 36, 0xbd);
  4150. rt2800_rfcsr_write(rt2x00dev, 37, 0x3c);
  4151. rt2800_rfcsr_write(rt2x00dev, 38, 0x5f);
  4152. rt2800_rfcsr_write(rt2x00dev, 39, 0xc5);
  4153. rt2800_rfcsr_write(rt2x00dev, 40, 0x33);
  4154. rt2800_rfcsr_write(rt2x00dev, 41, 0x5b);
  4155. rt2800_rfcsr_write(rt2x00dev, 42, 0x5b);
  4156. rt2800_rfcsr_write(rt2x00dev, 43, 0xdb);
  4157. rt2800_rfcsr_write(rt2x00dev, 44, 0xdb);
  4158. rt2800_rfcsr_write(rt2x00dev, 45, 0xdb);
  4159. rt2800_rfcsr_write(rt2x00dev, 46, 0xdd);
  4160. rt2800_rfcsr_write(rt2x00dev, 47, 0x0d);
  4161. rt2800_rfcsr_write(rt2x00dev, 48, 0x14);
  4162. rt2800_rfcsr_write(rt2x00dev, 49, 0x00);
  4163. rt2800_rfcsr_write(rt2x00dev, 50, 0x2d);
  4164. rt2800_rfcsr_write(rt2x00dev, 51, 0x7f);
  4165. rt2800_rfcsr_write(rt2x00dev, 52, 0x00);
  4166. rt2800_rfcsr_write(rt2x00dev, 53, 0x52);
  4167. rt2800_rfcsr_write(rt2x00dev, 54, 0x1b);
  4168. rt2800_rfcsr_write(rt2x00dev, 55, 0x7f);
  4169. rt2800_rfcsr_write(rt2x00dev, 56, 0x00);
  4170. rt2800_rfcsr_write(rt2x00dev, 57, 0x52);
  4171. rt2800_rfcsr_write(rt2x00dev, 58, 0x1b);
  4172. rt2800_rfcsr_write(rt2x00dev, 59, 0x00);
  4173. rt2800_rfcsr_write(rt2x00dev, 60, 0x00);
  4174. rt2800_rfcsr_write(rt2x00dev, 61, 0x00);
  4175. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  4176. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  4177. rt2800_rx_filter_calibration(rt2x00dev);
  4178. rt2800_led_open_drain_enable(rt2x00dev);
  4179. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  4180. }
  4181. static void rt2800_init_rfcsr_3390(struct rt2x00_dev *rt2x00dev)
  4182. {
  4183. u32 reg;
  4184. rt2800_rf_init_calibration(rt2x00dev, 30);
  4185. rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
  4186. rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
  4187. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  4188. rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
  4189. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  4190. rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
  4191. rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
  4192. rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
  4193. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  4194. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  4195. rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
  4196. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  4197. rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
  4198. rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
  4199. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  4200. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  4201. rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
  4202. rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
  4203. rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
  4204. rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
  4205. rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
  4206. rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
  4207. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  4208. rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
  4209. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  4210. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  4211. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  4212. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  4213. rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
  4214. rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
  4215. rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
  4216. rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
  4217. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  4218. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  4219. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  4220. rt2800_rx_filter_calibration(rt2x00dev);
  4221. if (rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
  4222. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  4223. rt2800_led_open_drain_enable(rt2x00dev);
  4224. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  4225. }
  4226. static void rt2800_init_rfcsr_3572(struct rt2x00_dev *rt2x00dev)
  4227. {
  4228. u8 rfcsr;
  4229. u32 reg;
  4230. rt2800_rf_init_calibration(rt2x00dev, 30);
  4231. rt2800_rfcsr_write(rt2x00dev, 0, 0x70);
  4232. rt2800_rfcsr_write(rt2x00dev, 1, 0x81);
  4233. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  4234. rt2800_rfcsr_write(rt2x00dev, 3, 0x02);
  4235. rt2800_rfcsr_write(rt2x00dev, 4, 0x4c);
  4236. rt2800_rfcsr_write(rt2x00dev, 5, 0x05);
  4237. rt2800_rfcsr_write(rt2x00dev, 6, 0x4a);
  4238. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  4239. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  4240. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  4241. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  4242. rt2800_rfcsr_write(rt2x00dev, 12, 0x70);
  4243. rt2800_rfcsr_write(rt2x00dev, 13, 0x65);
  4244. rt2800_rfcsr_write(rt2x00dev, 14, 0xa0);
  4245. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  4246. rt2800_rfcsr_write(rt2x00dev, 16, 0x4c);
  4247. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  4248. rt2800_rfcsr_write(rt2x00dev, 18, 0xac);
  4249. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  4250. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  4251. rt2800_rfcsr_write(rt2x00dev, 21, 0xd0);
  4252. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  4253. rt2800_rfcsr_write(rt2x00dev, 23, 0x3c);
  4254. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  4255. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  4256. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  4257. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  4258. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  4259. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  4260. rt2800_rfcsr_write(rt2x00dev, 30, 0x09);
  4261. rt2800_rfcsr_write(rt2x00dev, 31, 0x10);
  4262. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  4263. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  4264. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  4265. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  4266. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  4267. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  4268. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  4269. msleep(1);
  4270. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  4271. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  4272. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  4273. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  4274. rt2800_rx_filter_calibration(rt2x00dev);
  4275. rt2800_led_open_drain_enable(rt2x00dev);
  4276. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  4277. }
  4278. static void rt2800_init_rfcsr_5390(struct rt2x00_dev *rt2x00dev)
  4279. {
  4280. rt2800_rf_init_calibration(rt2x00dev, 2);
  4281. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  4282. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  4283. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  4284. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  4285. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  4286. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  4287. else
  4288. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  4289. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  4290. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  4291. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  4292. rt2800_rfcsr_write(rt2x00dev, 12, 0xc6);
  4293. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  4294. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  4295. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  4296. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  4297. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  4298. rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
  4299. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  4300. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  4301. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  4302. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  4303. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  4304. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  4305. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  4306. else
  4307. rt2800_rfcsr_write(rt2x00dev, 25, 0xc0);
  4308. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  4309. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  4310. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  4311. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  4312. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  4313. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  4314. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  4315. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  4316. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  4317. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  4318. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  4319. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  4320. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  4321. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  4322. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  4323. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  4324. else
  4325. rt2800_rfcsr_write(rt2x00dev, 40, 0x4b);
  4326. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  4327. rt2800_rfcsr_write(rt2x00dev, 42, 0xd2);
  4328. rt2800_rfcsr_write(rt2x00dev, 43, 0x9a);
  4329. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  4330. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  4331. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  4332. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  4333. else
  4334. rt2800_rfcsr_write(rt2x00dev, 46, 0x7b);
  4335. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  4336. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  4337. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  4338. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  4339. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  4340. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  4341. else
  4342. rt2800_rfcsr_write(rt2x00dev, 53, 0x84);
  4343. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  4344. rt2800_rfcsr_write(rt2x00dev, 55, 0x44);
  4345. rt2800_rfcsr_write(rt2x00dev, 56, 0x22);
  4346. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  4347. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  4348. rt2800_rfcsr_write(rt2x00dev, 59, 0x63);
  4349. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  4350. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  4351. rt2800_rfcsr_write(rt2x00dev, 61, 0xd1);
  4352. else
  4353. rt2800_rfcsr_write(rt2x00dev, 61, 0xdd);
  4354. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  4355. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  4356. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  4357. rt2800_led_open_drain_enable(rt2x00dev);
  4358. }
  4359. static void rt2800_init_rfcsr_5392(struct rt2x00_dev *rt2x00dev)
  4360. {
  4361. rt2800_rf_init_calibration(rt2x00dev, 2);
  4362. rt2800_rfcsr_write(rt2x00dev, 1, 0x17);
  4363. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  4364. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  4365. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  4366. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  4367. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  4368. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  4369. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  4370. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  4371. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  4372. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  4373. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  4374. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  4375. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  4376. rt2800_rfcsr_write(rt2x00dev, 19, 0x4d);
  4377. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  4378. rt2800_rfcsr_write(rt2x00dev, 21, 0x8d);
  4379. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  4380. rt2800_rfcsr_write(rt2x00dev, 23, 0x0b);
  4381. rt2800_rfcsr_write(rt2x00dev, 24, 0x44);
  4382. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  4383. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  4384. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  4385. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  4386. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  4387. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  4388. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  4389. rt2800_rfcsr_write(rt2x00dev, 32, 0x20);
  4390. rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
  4391. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  4392. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  4393. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  4394. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  4395. rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
  4396. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  4397. rt2800_rfcsr_write(rt2x00dev, 40, 0x0f);
  4398. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  4399. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  4400. rt2800_rfcsr_write(rt2x00dev, 43, 0x9b);
  4401. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  4402. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  4403. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  4404. rt2800_rfcsr_write(rt2x00dev, 47, 0x0c);
  4405. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  4406. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  4407. rt2800_rfcsr_write(rt2x00dev, 50, 0x94);
  4408. rt2800_rfcsr_write(rt2x00dev, 51, 0x3a);
  4409. rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
  4410. rt2800_rfcsr_write(rt2x00dev, 53, 0x44);
  4411. rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
  4412. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  4413. rt2800_rfcsr_write(rt2x00dev, 56, 0xa1);
  4414. rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
  4415. rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
  4416. rt2800_rfcsr_write(rt2x00dev, 59, 0x07);
  4417. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  4418. rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
  4419. rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
  4420. rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
  4421. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  4422. rt2800_led_open_drain_enable(rt2x00dev);
  4423. }
  4424. static void rt2800_init_rfcsr_5592(struct rt2x00_dev *rt2x00dev)
  4425. {
  4426. rt2800_rf_init_calibration(rt2x00dev, 30);
  4427. rt2800_rfcsr_write(rt2x00dev, 1, 0x3F);
  4428. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  4429. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  4430. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  4431. rt2800_rfcsr_write(rt2x00dev, 6, 0xE4);
  4432. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  4433. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  4434. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  4435. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  4436. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  4437. rt2800_rfcsr_write(rt2x00dev, 19, 0x4D);
  4438. rt2800_rfcsr_write(rt2x00dev, 20, 0x10);
  4439. rt2800_rfcsr_write(rt2x00dev, 21, 0x8D);
  4440. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  4441. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  4442. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  4443. rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
  4444. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  4445. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  4446. rt2800_rfcsr_write(rt2x00dev, 47, 0x0C);
  4447. rt2800_rfcsr_write(rt2x00dev, 53, 0x22);
  4448. rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
  4449. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  4450. msleep(1);
  4451. rt2800_adjust_freq_offset(rt2x00dev);
  4452. /* Enable DC filter */
  4453. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
  4454. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4455. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  4456. if (rt2x00_rt_rev_lt(rt2x00dev, RT5592, REV_RT5592C))
  4457. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  4458. rt2800_led_open_drain_enable(rt2x00dev);
  4459. }
  4460. static void rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  4461. {
  4462. if (rt2800_is_305x_soc(rt2x00dev)) {
  4463. rt2800_init_rfcsr_305x_soc(rt2x00dev);
  4464. return;
  4465. }
  4466. switch (rt2x00dev->chip.rt) {
  4467. case RT3070:
  4468. case RT3071:
  4469. case RT3090:
  4470. rt2800_init_rfcsr_30xx(rt2x00dev);
  4471. break;
  4472. case RT3290:
  4473. rt2800_init_rfcsr_3290(rt2x00dev);
  4474. break;
  4475. case RT3352:
  4476. rt2800_init_rfcsr_3352(rt2x00dev);
  4477. break;
  4478. case RT3390:
  4479. rt2800_init_rfcsr_3390(rt2x00dev);
  4480. break;
  4481. case RT3572:
  4482. rt2800_init_rfcsr_3572(rt2x00dev);
  4483. break;
  4484. case RT5390:
  4485. rt2800_init_rfcsr_5390(rt2x00dev);
  4486. break;
  4487. case RT5392:
  4488. rt2800_init_rfcsr_5392(rt2x00dev);
  4489. break;
  4490. case RT5592:
  4491. rt2800_init_rfcsr_5592(rt2x00dev);
  4492. break;
  4493. }
  4494. }
  4495. int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
  4496. {
  4497. u32 reg;
  4498. u16 word;
  4499. /*
  4500. * Initialize all registers.
  4501. */
  4502. if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
  4503. rt2800_init_registers(rt2x00dev)))
  4504. return -EIO;
  4505. /*
  4506. * Send signal to firmware during boot time.
  4507. */
  4508. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  4509. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  4510. if (rt2x00_is_usb(rt2x00dev)) {
  4511. rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
  4512. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  4513. }
  4514. msleep(1);
  4515. if (unlikely(rt2800_init_bbp(rt2x00dev)))
  4516. return -EIO;
  4517. rt2800_init_rfcsr(rt2x00dev);
  4518. if (rt2x00_is_usb(rt2x00dev) &&
  4519. (rt2x00_rt(rt2x00dev, RT3070) ||
  4520. rt2x00_rt(rt2x00dev, RT3071) ||
  4521. rt2x00_rt(rt2x00dev, RT3572))) {
  4522. udelay(200);
  4523. rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
  4524. udelay(10);
  4525. }
  4526. /*
  4527. * Enable RX.
  4528. */
  4529. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  4530. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  4531. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  4532. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  4533. udelay(50);
  4534. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  4535. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
  4536. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
  4537. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
  4538. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  4539. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  4540. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  4541. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  4542. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
  4543. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  4544. /*
  4545. * Initialize LED control
  4546. */
  4547. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_AG_CONF, &word);
  4548. rt2800_mcu_request(rt2x00dev, MCU_LED_AG_CONF, 0xff,
  4549. word & 0xff, (word >> 8) & 0xff);
  4550. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_ACT_CONF, &word);
  4551. rt2800_mcu_request(rt2x00dev, MCU_LED_ACT_CONF, 0xff,
  4552. word & 0xff, (word >> 8) & 0xff);
  4553. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_POLARITY, &word);
  4554. rt2800_mcu_request(rt2x00dev, MCU_LED_LED_POLARITY, 0xff,
  4555. word & 0xff, (word >> 8) & 0xff);
  4556. return 0;
  4557. }
  4558. EXPORT_SYMBOL_GPL(rt2800_enable_radio);
  4559. void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
  4560. {
  4561. u32 reg;
  4562. rt2800_disable_wpdma(rt2x00dev);
  4563. /* Wait for DMA, ignore error */
  4564. rt2800_wait_wpdma_ready(rt2x00dev);
  4565. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  4566. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 0);
  4567. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  4568. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  4569. }
  4570. EXPORT_SYMBOL_GPL(rt2800_disable_radio);
  4571. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  4572. {
  4573. u32 reg;
  4574. u16 efuse_ctrl_reg;
  4575. if (rt2x00_rt(rt2x00dev, RT3290))
  4576. efuse_ctrl_reg = EFUSE_CTRL_3290;
  4577. else
  4578. efuse_ctrl_reg = EFUSE_CTRL;
  4579. rt2800_register_read(rt2x00dev, efuse_ctrl_reg, &reg);
  4580. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  4581. }
  4582. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  4583. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  4584. {
  4585. u32 reg;
  4586. u16 efuse_ctrl_reg;
  4587. u16 efuse_data0_reg;
  4588. u16 efuse_data1_reg;
  4589. u16 efuse_data2_reg;
  4590. u16 efuse_data3_reg;
  4591. if (rt2x00_rt(rt2x00dev, RT3290)) {
  4592. efuse_ctrl_reg = EFUSE_CTRL_3290;
  4593. efuse_data0_reg = EFUSE_DATA0_3290;
  4594. efuse_data1_reg = EFUSE_DATA1_3290;
  4595. efuse_data2_reg = EFUSE_DATA2_3290;
  4596. efuse_data3_reg = EFUSE_DATA3_3290;
  4597. } else {
  4598. efuse_ctrl_reg = EFUSE_CTRL;
  4599. efuse_data0_reg = EFUSE_DATA0;
  4600. efuse_data1_reg = EFUSE_DATA1;
  4601. efuse_data2_reg = EFUSE_DATA2;
  4602. efuse_data3_reg = EFUSE_DATA3;
  4603. }
  4604. mutex_lock(&rt2x00dev->csr_mutex);
  4605. rt2800_register_read_lock(rt2x00dev, efuse_ctrl_reg, &reg);
  4606. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  4607. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  4608. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  4609. rt2800_register_write_lock(rt2x00dev, efuse_ctrl_reg, reg);
  4610. /* Wait until the EEPROM has been loaded */
  4611. rt2800_regbusy_read(rt2x00dev, efuse_ctrl_reg, EFUSE_CTRL_KICK, &reg);
  4612. /* Apparently the data is read from end to start */
  4613. rt2800_register_read_lock(rt2x00dev, efuse_data3_reg, &reg);
  4614. /* The returned value is in CPU order, but eeprom is le */
  4615. *(u32 *)&rt2x00dev->eeprom[i] = cpu_to_le32(reg);
  4616. rt2800_register_read_lock(rt2x00dev, efuse_data2_reg, &reg);
  4617. *(u32 *)&rt2x00dev->eeprom[i + 2] = cpu_to_le32(reg);
  4618. rt2800_register_read_lock(rt2x00dev, efuse_data1_reg, &reg);
  4619. *(u32 *)&rt2x00dev->eeprom[i + 4] = cpu_to_le32(reg);
  4620. rt2800_register_read_lock(rt2x00dev, efuse_data0_reg, &reg);
  4621. *(u32 *)&rt2x00dev->eeprom[i + 6] = cpu_to_le32(reg);
  4622. mutex_unlock(&rt2x00dev->csr_mutex);
  4623. }
  4624. int rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  4625. {
  4626. unsigned int i;
  4627. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  4628. rt2800_efuse_read(rt2x00dev, i);
  4629. return 0;
  4630. }
  4631. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  4632. static int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  4633. {
  4634. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  4635. u16 word;
  4636. u8 *mac;
  4637. u8 default_lna_gain;
  4638. int retval;
  4639. /*
  4640. * Read the EEPROM.
  4641. */
  4642. retval = rt2800_read_eeprom(rt2x00dev);
  4643. if (retval)
  4644. return retval;
  4645. /*
  4646. * Start validation of the data that has been read.
  4647. */
  4648. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  4649. if (!is_valid_ether_addr(mac)) {
  4650. eth_random_addr(mac);
  4651. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  4652. }
  4653. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &word);
  4654. if (word == 0xffff) {
  4655. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  4656. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_TXPATH, 1);
  4657. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RF_TYPE, RF2820);
  4658. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  4659. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  4660. } else if (rt2x00_rt(rt2x00dev, RT2860) ||
  4661. rt2x00_rt(rt2x00dev, RT2872)) {
  4662. /*
  4663. * There is a max of 2 RX streams for RT28x0 series
  4664. */
  4665. if (rt2x00_get_field16(word, EEPROM_NIC_CONF0_RXPATH) > 2)
  4666. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  4667. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  4668. }
  4669. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &word);
  4670. if (word == 0xffff) {
  4671. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_HW_RADIO, 0);
  4672. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC, 0);
  4673. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G, 0);
  4674. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G, 0);
  4675. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_CARDBUS_ACCEL, 0);
  4676. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_2G, 0);
  4677. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_5G, 0);
  4678. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_WPS_PBC, 0);
  4679. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_2G, 0);
  4680. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_5G, 0);
  4681. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BROADBAND_EXT_LNA, 0);
  4682. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_ANT_DIVERSITY, 0);
  4683. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_INTERNAL_TX_ALC, 0);
  4684. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BT_COEXIST, 0);
  4685. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_DAC_TEST, 0);
  4686. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF1, word);
  4687. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  4688. }
  4689. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  4690. if ((word & 0x00ff) == 0x00ff) {
  4691. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  4692. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  4693. EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
  4694. }
  4695. if ((word & 0xff00) == 0xff00) {
  4696. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  4697. LED_MODE_TXRX_ACTIVITY);
  4698. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  4699. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  4700. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_AG_CONF, 0x5555);
  4701. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_ACT_CONF, 0x2221);
  4702. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_POLARITY, 0xa9f8);
  4703. EEPROM(rt2x00dev, "Led Mode: 0x%04x\n", word);
  4704. }
  4705. /*
  4706. * During the LNA validation we are going to use
  4707. * lna0 as correct value. Note that EEPROM_LNA
  4708. * is never validated.
  4709. */
  4710. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
  4711. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  4712. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
  4713. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  4714. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  4715. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  4716. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  4717. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  4718. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &word);
  4719. if ((word & 0x00ff) != 0x00ff) {
  4720. drv_data->txmixer_gain_24g =
  4721. rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_BG_VAL);
  4722. } else {
  4723. drv_data->txmixer_gain_24g = 0;
  4724. }
  4725. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
  4726. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  4727. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  4728. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  4729. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  4730. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  4731. default_lna_gain);
  4732. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  4733. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_A, &word);
  4734. if ((word & 0x00ff) != 0x00ff) {
  4735. drv_data->txmixer_gain_5g =
  4736. rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_A_VAL);
  4737. } else {
  4738. drv_data->txmixer_gain_5g = 0;
  4739. }
  4740. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
  4741. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  4742. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  4743. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  4744. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  4745. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  4746. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
  4747. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  4748. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  4749. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  4750. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  4751. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  4752. default_lna_gain);
  4753. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  4754. return 0;
  4755. }
  4756. static int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  4757. {
  4758. u16 value;
  4759. u16 eeprom;
  4760. u16 rf;
  4761. /*
  4762. * Read EEPROM word for configuration.
  4763. */
  4764. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  4765. /*
  4766. * Identify RF chipset by EEPROM value
  4767. * RT28xx/RT30xx: defined in "EEPROM_NIC_CONF0_RF_TYPE" field
  4768. * RT53xx: defined in "EEPROM_CHIP_ID" field
  4769. */
  4770. if (rt2x00_rt(rt2x00dev, RT3290) ||
  4771. rt2x00_rt(rt2x00dev, RT5390) ||
  4772. rt2x00_rt(rt2x00dev, RT5392))
  4773. rt2x00_eeprom_read(rt2x00dev, EEPROM_CHIP_ID, &rf);
  4774. else
  4775. rf = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RF_TYPE);
  4776. switch (rf) {
  4777. case RF2820:
  4778. case RF2850:
  4779. case RF2720:
  4780. case RF2750:
  4781. case RF3020:
  4782. case RF2020:
  4783. case RF3021:
  4784. case RF3022:
  4785. case RF3052:
  4786. case RF3290:
  4787. case RF3320:
  4788. case RF3322:
  4789. case RF5360:
  4790. case RF5370:
  4791. case RF5372:
  4792. case RF5390:
  4793. case RF5392:
  4794. case RF5592:
  4795. break;
  4796. default:
  4797. ERROR(rt2x00dev, "Invalid RF chipset 0x%04x detected.\n", rf);
  4798. return -ENODEV;
  4799. }
  4800. rt2x00_set_rf(rt2x00dev, rf);
  4801. /*
  4802. * Identify default antenna configuration.
  4803. */
  4804. rt2x00dev->default_ant.tx_chain_num =
  4805. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH);
  4806. rt2x00dev->default_ant.rx_chain_num =
  4807. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH);
  4808. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  4809. if (rt2x00_rt(rt2x00dev, RT3070) ||
  4810. rt2x00_rt(rt2x00dev, RT3090) ||
  4811. rt2x00_rt(rt2x00dev, RT3352) ||
  4812. rt2x00_rt(rt2x00dev, RT3390)) {
  4813. value = rt2x00_get_field16(eeprom,
  4814. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  4815. switch (value) {
  4816. case 0:
  4817. case 1:
  4818. case 2:
  4819. rt2x00dev->default_ant.tx = ANTENNA_A;
  4820. rt2x00dev->default_ant.rx = ANTENNA_A;
  4821. break;
  4822. case 3:
  4823. rt2x00dev->default_ant.tx = ANTENNA_A;
  4824. rt2x00dev->default_ant.rx = ANTENNA_B;
  4825. break;
  4826. }
  4827. } else {
  4828. rt2x00dev->default_ant.tx = ANTENNA_A;
  4829. rt2x00dev->default_ant.rx = ANTENNA_A;
  4830. }
  4831. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
  4832. rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY; /* Unused */
  4833. rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY; /* Unused */
  4834. }
  4835. /*
  4836. * Determine external LNA informations.
  4837. */
  4838. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G))
  4839. __set_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags);
  4840. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G))
  4841. __set_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags);
  4842. /*
  4843. * Detect if this device has an hardware controlled radio.
  4844. */
  4845. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_HW_RADIO))
  4846. __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
  4847. /*
  4848. * Detect if this device has Bluetooth co-existence.
  4849. */
  4850. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_BT_COEXIST))
  4851. __set_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags);
  4852. /*
  4853. * Read frequency offset and RF programming sequence.
  4854. */
  4855. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  4856. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  4857. /*
  4858. * Store led settings, for correct led behaviour.
  4859. */
  4860. #ifdef CONFIG_RT2X00_LIB_LEDS
  4861. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  4862. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  4863. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  4864. rt2x00dev->led_mcu_reg = eeprom;
  4865. #endif /* CONFIG_RT2X00_LIB_LEDS */
  4866. /*
  4867. * Check if support EIRP tx power limit feature.
  4868. */
  4869. rt2x00_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER, &eeprom);
  4870. if (rt2x00_get_field16(eeprom, EEPROM_EIRP_MAX_TX_POWER_2GHZ) <
  4871. EIRP_MAX_TX_POWER_LIMIT)
  4872. __set_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags);
  4873. return 0;
  4874. }
  4875. /*
  4876. * RF value list for rt28xx
  4877. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  4878. */
  4879. static const struct rf_channel rf_vals[] = {
  4880. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  4881. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  4882. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  4883. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  4884. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  4885. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  4886. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  4887. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  4888. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  4889. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  4890. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  4891. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  4892. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  4893. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  4894. /* 802.11 UNI / HyperLan 2 */
  4895. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  4896. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  4897. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  4898. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  4899. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  4900. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  4901. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  4902. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  4903. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  4904. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  4905. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  4906. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  4907. /* 802.11 HyperLan 2 */
  4908. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  4909. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  4910. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  4911. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  4912. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  4913. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  4914. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  4915. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  4916. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  4917. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  4918. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  4919. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  4920. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  4921. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  4922. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  4923. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  4924. /* 802.11 UNII */
  4925. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  4926. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  4927. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  4928. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  4929. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  4930. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  4931. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  4932. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  4933. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  4934. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  4935. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  4936. /* 802.11 Japan */
  4937. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  4938. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  4939. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  4940. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  4941. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  4942. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  4943. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  4944. };
  4945. /*
  4946. * RF value list for rt3xxx
  4947. * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
  4948. */
  4949. static const struct rf_channel rf_vals_3x[] = {
  4950. {1, 241, 2, 2 },
  4951. {2, 241, 2, 7 },
  4952. {3, 242, 2, 2 },
  4953. {4, 242, 2, 7 },
  4954. {5, 243, 2, 2 },
  4955. {6, 243, 2, 7 },
  4956. {7, 244, 2, 2 },
  4957. {8, 244, 2, 7 },
  4958. {9, 245, 2, 2 },
  4959. {10, 245, 2, 7 },
  4960. {11, 246, 2, 2 },
  4961. {12, 246, 2, 7 },
  4962. {13, 247, 2, 2 },
  4963. {14, 248, 2, 4 },
  4964. /* 802.11 UNI / HyperLan 2 */
  4965. {36, 0x56, 0, 4},
  4966. {38, 0x56, 0, 6},
  4967. {40, 0x56, 0, 8},
  4968. {44, 0x57, 0, 0},
  4969. {46, 0x57, 0, 2},
  4970. {48, 0x57, 0, 4},
  4971. {52, 0x57, 0, 8},
  4972. {54, 0x57, 0, 10},
  4973. {56, 0x58, 0, 0},
  4974. {60, 0x58, 0, 4},
  4975. {62, 0x58, 0, 6},
  4976. {64, 0x58, 0, 8},
  4977. /* 802.11 HyperLan 2 */
  4978. {100, 0x5b, 0, 8},
  4979. {102, 0x5b, 0, 10},
  4980. {104, 0x5c, 0, 0},
  4981. {108, 0x5c, 0, 4},
  4982. {110, 0x5c, 0, 6},
  4983. {112, 0x5c, 0, 8},
  4984. {116, 0x5d, 0, 0},
  4985. {118, 0x5d, 0, 2},
  4986. {120, 0x5d, 0, 4},
  4987. {124, 0x5d, 0, 8},
  4988. {126, 0x5d, 0, 10},
  4989. {128, 0x5e, 0, 0},
  4990. {132, 0x5e, 0, 4},
  4991. {134, 0x5e, 0, 6},
  4992. {136, 0x5e, 0, 8},
  4993. {140, 0x5f, 0, 0},
  4994. /* 802.11 UNII */
  4995. {149, 0x5f, 0, 9},
  4996. {151, 0x5f, 0, 11},
  4997. {153, 0x60, 0, 1},
  4998. {157, 0x60, 0, 5},
  4999. {159, 0x60, 0, 7},
  5000. {161, 0x60, 0, 9},
  5001. {165, 0x61, 0, 1},
  5002. {167, 0x61, 0, 3},
  5003. {169, 0x61, 0, 5},
  5004. {171, 0x61, 0, 7},
  5005. {173, 0x61, 0, 9},
  5006. };
  5007. static const struct rf_channel rf_vals_5592_xtal20[] = {
  5008. /* Channel, N, K, mod, R */
  5009. {1, 482, 4, 10, 3},
  5010. {2, 483, 4, 10, 3},
  5011. {3, 484, 4, 10, 3},
  5012. {4, 485, 4, 10, 3},
  5013. {5, 486, 4, 10, 3},
  5014. {6, 487, 4, 10, 3},
  5015. {7, 488, 4, 10, 3},
  5016. {8, 489, 4, 10, 3},
  5017. {9, 490, 4, 10, 3},
  5018. {10, 491, 4, 10, 3},
  5019. {11, 492, 4, 10, 3},
  5020. {12, 493, 4, 10, 3},
  5021. {13, 494, 4, 10, 3},
  5022. {14, 496, 8, 10, 3},
  5023. {36, 172, 8, 12, 1},
  5024. {38, 173, 0, 12, 1},
  5025. {40, 173, 4, 12, 1},
  5026. {42, 173, 8, 12, 1},
  5027. {44, 174, 0, 12, 1},
  5028. {46, 174, 4, 12, 1},
  5029. {48, 174, 8, 12, 1},
  5030. {50, 175, 0, 12, 1},
  5031. {52, 175, 4, 12, 1},
  5032. {54, 175, 8, 12, 1},
  5033. {56, 176, 0, 12, 1},
  5034. {58, 176, 4, 12, 1},
  5035. {60, 176, 8, 12, 1},
  5036. {62, 177, 0, 12, 1},
  5037. {64, 177, 4, 12, 1},
  5038. {100, 183, 4, 12, 1},
  5039. {102, 183, 8, 12, 1},
  5040. {104, 184, 0, 12, 1},
  5041. {106, 184, 4, 12, 1},
  5042. {108, 184, 8, 12, 1},
  5043. {110, 185, 0, 12, 1},
  5044. {112, 185, 4, 12, 1},
  5045. {114, 185, 8, 12, 1},
  5046. {116, 186, 0, 12, 1},
  5047. {118, 186, 4, 12, 1},
  5048. {120, 186, 8, 12, 1},
  5049. {122, 187, 0, 12, 1},
  5050. {124, 187, 4, 12, 1},
  5051. {126, 187, 8, 12, 1},
  5052. {128, 188, 0, 12, 1},
  5053. {130, 188, 4, 12, 1},
  5054. {132, 188, 8, 12, 1},
  5055. {134, 189, 0, 12, 1},
  5056. {136, 189, 4, 12, 1},
  5057. {138, 189, 8, 12, 1},
  5058. {140, 190, 0, 12, 1},
  5059. {149, 191, 6, 12, 1},
  5060. {151, 191, 10, 12, 1},
  5061. {153, 192, 2, 12, 1},
  5062. {155, 192, 6, 12, 1},
  5063. {157, 192, 10, 12, 1},
  5064. {159, 193, 2, 12, 1},
  5065. {161, 193, 6, 12, 1},
  5066. {165, 194, 2, 12, 1},
  5067. {184, 164, 0, 12, 1},
  5068. {188, 164, 4, 12, 1},
  5069. {192, 165, 8, 12, 1},
  5070. {196, 166, 0, 12, 1},
  5071. };
  5072. static const struct rf_channel rf_vals_5592_xtal40[] = {
  5073. /* Channel, N, K, mod, R */
  5074. {1, 241, 2, 10, 3},
  5075. {2, 241, 7, 10, 3},
  5076. {3, 242, 2, 10, 3},
  5077. {4, 242, 7, 10, 3},
  5078. {5, 243, 2, 10, 3},
  5079. {6, 243, 7, 10, 3},
  5080. {7, 244, 2, 10, 3},
  5081. {8, 244, 7, 10, 3},
  5082. {9, 245, 2, 10, 3},
  5083. {10, 245, 7, 10, 3},
  5084. {11, 246, 2, 10, 3},
  5085. {12, 246, 7, 10, 3},
  5086. {13, 247, 2, 10, 3},
  5087. {14, 248, 4, 10, 3},
  5088. {36, 86, 4, 12, 1},
  5089. {38, 86, 6, 12, 1},
  5090. {40, 86, 8, 12, 1},
  5091. {42, 86, 10, 12, 1},
  5092. {44, 87, 0, 12, 1},
  5093. {46, 87, 2, 12, 1},
  5094. {48, 87, 4, 12, 1},
  5095. {50, 87, 6, 12, 1},
  5096. {52, 87, 8, 12, 1},
  5097. {54, 87, 10, 12, 1},
  5098. {56, 88, 0, 12, 1},
  5099. {58, 88, 2, 12, 1},
  5100. {60, 88, 4, 12, 1},
  5101. {62, 88, 6, 12, 1},
  5102. {64, 88, 8, 12, 1},
  5103. {100, 91, 8, 12, 1},
  5104. {102, 91, 10, 12, 1},
  5105. {104, 92, 0, 12, 1},
  5106. {106, 92, 2, 12, 1},
  5107. {108, 92, 4, 12, 1},
  5108. {110, 92, 6, 12, 1},
  5109. {112, 92, 8, 12, 1},
  5110. {114, 92, 10, 12, 1},
  5111. {116, 93, 0, 12, 1},
  5112. {118, 93, 2, 12, 1},
  5113. {120, 93, 4, 12, 1},
  5114. {122, 93, 6, 12, 1},
  5115. {124, 93, 8, 12, 1},
  5116. {126, 93, 10, 12, 1},
  5117. {128, 94, 0, 12, 1},
  5118. {130, 94, 2, 12, 1},
  5119. {132, 94, 4, 12, 1},
  5120. {134, 94, 6, 12, 1},
  5121. {136, 94, 8, 12, 1},
  5122. {138, 94, 10, 12, 1},
  5123. {140, 95, 0, 12, 1},
  5124. {149, 95, 9, 12, 1},
  5125. {151, 95, 11, 12, 1},
  5126. {153, 96, 1, 12, 1},
  5127. {155, 96, 3, 12, 1},
  5128. {157, 96, 5, 12, 1},
  5129. {159, 96, 7, 12, 1},
  5130. {161, 96, 9, 12, 1},
  5131. {165, 97, 1, 12, 1},
  5132. {184, 82, 0, 12, 1},
  5133. {188, 82, 4, 12, 1},
  5134. {192, 82, 8, 12, 1},
  5135. {196, 83, 0, 12, 1},
  5136. };
  5137. static int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  5138. {
  5139. struct hw_mode_spec *spec = &rt2x00dev->spec;
  5140. struct channel_info *info;
  5141. char *default_power1;
  5142. char *default_power2;
  5143. unsigned int i;
  5144. u16 eeprom;
  5145. u32 reg;
  5146. /*
  5147. * Disable powersaving as default on PCI devices.
  5148. */
  5149. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  5150. rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  5151. /*
  5152. * Initialize all hw fields.
  5153. */
  5154. rt2x00dev->hw->flags =
  5155. IEEE80211_HW_SIGNAL_DBM |
  5156. IEEE80211_HW_SUPPORTS_PS |
  5157. IEEE80211_HW_PS_NULLFUNC_STACK |
  5158. IEEE80211_HW_AMPDU_AGGREGATION |
  5159. IEEE80211_HW_REPORTS_TX_ACK_STATUS;
  5160. /*
  5161. * Don't set IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING for USB devices
  5162. * unless we are capable of sending the buffered frames out after the
  5163. * DTIM transmission using rt2x00lib_beacondone. This will send out
  5164. * multicast and broadcast traffic immediately instead of buffering it
  5165. * infinitly and thus dropping it after some time.
  5166. */
  5167. if (!rt2x00_is_usb(rt2x00dev))
  5168. rt2x00dev->hw->flags |=
  5169. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
  5170. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  5171. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  5172. rt2x00_eeprom_addr(rt2x00dev,
  5173. EEPROM_MAC_ADDR_0));
  5174. /*
  5175. * As rt2800 has a global fallback table we cannot specify
  5176. * more then one tx rate per frame but since the hw will
  5177. * try several rates (based on the fallback table) we should
  5178. * initialize max_report_rates to the maximum number of rates
  5179. * we are going to try. Otherwise mac80211 will truncate our
  5180. * reported tx rates and the rc algortihm will end up with
  5181. * incorrect data.
  5182. */
  5183. rt2x00dev->hw->max_rates = 1;
  5184. rt2x00dev->hw->max_report_rates = 7;
  5185. rt2x00dev->hw->max_rate_tries = 1;
  5186. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  5187. /*
  5188. * Initialize hw_mode information.
  5189. */
  5190. spec->supported_bands = SUPPORT_BAND_2GHZ;
  5191. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  5192. if (rt2x00_rf(rt2x00dev, RF2820) ||
  5193. rt2x00_rf(rt2x00dev, RF2720)) {
  5194. spec->num_channels = 14;
  5195. spec->channels = rf_vals;
  5196. } else if (rt2x00_rf(rt2x00dev, RF2850) ||
  5197. rt2x00_rf(rt2x00dev, RF2750)) {
  5198. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  5199. spec->num_channels = ARRAY_SIZE(rf_vals);
  5200. spec->channels = rf_vals;
  5201. } else if (rt2x00_rf(rt2x00dev, RF3020) ||
  5202. rt2x00_rf(rt2x00dev, RF2020) ||
  5203. rt2x00_rf(rt2x00dev, RF3021) ||
  5204. rt2x00_rf(rt2x00dev, RF3022) ||
  5205. rt2x00_rf(rt2x00dev, RF3290) ||
  5206. rt2x00_rf(rt2x00dev, RF3320) ||
  5207. rt2x00_rf(rt2x00dev, RF3322) ||
  5208. rt2x00_rf(rt2x00dev, RF5360) ||
  5209. rt2x00_rf(rt2x00dev, RF5370) ||
  5210. rt2x00_rf(rt2x00dev, RF5372) ||
  5211. rt2x00_rf(rt2x00dev, RF5390) ||
  5212. rt2x00_rf(rt2x00dev, RF5392)) {
  5213. spec->num_channels = 14;
  5214. spec->channels = rf_vals_3x;
  5215. } else if (rt2x00_rf(rt2x00dev, RF3052)) {
  5216. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  5217. spec->num_channels = ARRAY_SIZE(rf_vals_3x);
  5218. spec->channels = rf_vals_3x;
  5219. } else if (rt2x00_rf(rt2x00dev, RF5592)) {
  5220. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  5221. rt2800_register_read(rt2x00dev, MAC_DEBUG_INDEX, &reg);
  5222. if (rt2x00_get_field32(reg, MAC_DEBUG_INDEX_XTAL)) {
  5223. spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal40);
  5224. spec->channels = rf_vals_5592_xtal40;
  5225. } else {
  5226. spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal20);
  5227. spec->channels = rf_vals_5592_xtal20;
  5228. }
  5229. }
  5230. if (WARN_ON_ONCE(!spec->channels))
  5231. return -ENODEV;
  5232. /*
  5233. * Initialize HT information.
  5234. */
  5235. if (!rt2x00_rf(rt2x00dev, RF2020))
  5236. spec->ht.ht_supported = true;
  5237. else
  5238. spec->ht.ht_supported = false;
  5239. spec->ht.cap =
  5240. IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  5241. IEEE80211_HT_CAP_GRN_FLD |
  5242. IEEE80211_HT_CAP_SGI_20 |
  5243. IEEE80211_HT_CAP_SGI_40;
  5244. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) >= 2)
  5245. spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
  5246. spec->ht.cap |=
  5247. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) <<
  5248. IEEE80211_HT_CAP_RX_STBC_SHIFT;
  5249. spec->ht.ampdu_factor = 3;
  5250. spec->ht.ampdu_density = 4;
  5251. spec->ht.mcs.tx_params =
  5252. IEEE80211_HT_MCS_TX_DEFINED |
  5253. IEEE80211_HT_MCS_TX_RX_DIFF |
  5254. ((rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) - 1) <<
  5255. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  5256. switch (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH)) {
  5257. case 3:
  5258. spec->ht.mcs.rx_mask[2] = 0xff;
  5259. case 2:
  5260. spec->ht.mcs.rx_mask[1] = 0xff;
  5261. case 1:
  5262. spec->ht.mcs.rx_mask[0] = 0xff;
  5263. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  5264. break;
  5265. }
  5266. /*
  5267. * Create channel information array
  5268. */
  5269. info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
  5270. if (!info)
  5271. return -ENOMEM;
  5272. spec->channels_info = info;
  5273. default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  5274. default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  5275. for (i = 0; i < 14; i++) {
  5276. info[i].default_power1 = default_power1[i];
  5277. info[i].default_power2 = default_power2[i];
  5278. }
  5279. if (spec->num_channels > 14) {
  5280. default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
  5281. default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
  5282. for (i = 14; i < spec->num_channels; i++) {
  5283. info[i].default_power1 = default_power1[i];
  5284. info[i].default_power2 = default_power2[i];
  5285. }
  5286. }
  5287. switch (rt2x00dev->chip.rf) {
  5288. case RF2020:
  5289. case RF3020:
  5290. case RF3021:
  5291. case RF3022:
  5292. case RF3320:
  5293. case RF3052:
  5294. case RF3290:
  5295. case RF5360:
  5296. case RF5370:
  5297. case RF5372:
  5298. case RF5390:
  5299. case RF5392:
  5300. __set_bit(CAPABILITY_VCO_RECALIBRATION, &rt2x00dev->cap_flags);
  5301. break;
  5302. }
  5303. return 0;
  5304. }
  5305. static int rt2800_probe_rt(struct rt2x00_dev *rt2x00dev)
  5306. {
  5307. u32 reg;
  5308. u32 rt;
  5309. u32 rev;
  5310. if (rt2x00_rt(rt2x00dev, RT3290))
  5311. rt2800_register_read(rt2x00dev, MAC_CSR0_3290, &reg);
  5312. else
  5313. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  5314. rt = rt2x00_get_field32(reg, MAC_CSR0_CHIPSET);
  5315. rev = rt2x00_get_field32(reg, MAC_CSR0_REVISION);
  5316. switch (rt) {
  5317. case RT2860:
  5318. case RT2872:
  5319. case RT2883:
  5320. case RT3070:
  5321. case RT3071:
  5322. case RT3090:
  5323. case RT3290:
  5324. case RT3352:
  5325. case RT3390:
  5326. case RT3572:
  5327. case RT5390:
  5328. case RT5392:
  5329. case RT5592:
  5330. break;
  5331. default:
  5332. ERROR(rt2x00dev,
  5333. "Invalid RT chipset 0x%04x, rev %04x detected.\n",
  5334. rt, rev);
  5335. return -ENODEV;
  5336. }
  5337. rt2x00_set_rt(rt2x00dev, rt, rev);
  5338. return 0;
  5339. }
  5340. int rt2800_probe_hw(struct rt2x00_dev *rt2x00dev)
  5341. {
  5342. int retval;
  5343. u32 reg;
  5344. retval = rt2800_probe_rt(rt2x00dev);
  5345. if (retval)
  5346. return retval;
  5347. /*
  5348. * Allocate eeprom data.
  5349. */
  5350. retval = rt2800_validate_eeprom(rt2x00dev);
  5351. if (retval)
  5352. return retval;
  5353. retval = rt2800_init_eeprom(rt2x00dev);
  5354. if (retval)
  5355. return retval;
  5356. /*
  5357. * Enable rfkill polling by setting GPIO direction of the
  5358. * rfkill switch GPIO pin correctly.
  5359. */
  5360. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  5361. rt2x00_set_field32(&reg, GPIO_CTRL_DIR2, 1);
  5362. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  5363. /*
  5364. * Initialize hw specifications.
  5365. */
  5366. retval = rt2800_probe_hw_mode(rt2x00dev);
  5367. if (retval)
  5368. return retval;
  5369. /*
  5370. * Set device capabilities.
  5371. */
  5372. __set_bit(CAPABILITY_CONTROL_FILTERS, &rt2x00dev->cap_flags);
  5373. __set_bit(CAPABILITY_CONTROL_FILTER_PSPOLL, &rt2x00dev->cap_flags);
  5374. if (!rt2x00_is_usb(rt2x00dev))
  5375. __set_bit(CAPABILITY_PRE_TBTT_INTERRUPT, &rt2x00dev->cap_flags);
  5376. /*
  5377. * Set device requirements.
  5378. */
  5379. if (!rt2x00_is_soc(rt2x00dev))
  5380. __set_bit(REQUIRE_FIRMWARE, &rt2x00dev->cap_flags);
  5381. __set_bit(REQUIRE_L2PAD, &rt2x00dev->cap_flags);
  5382. __set_bit(REQUIRE_TXSTATUS_FIFO, &rt2x00dev->cap_flags);
  5383. if (!rt2800_hwcrypt_disabled(rt2x00dev))
  5384. __set_bit(CAPABILITY_HW_CRYPTO, &rt2x00dev->cap_flags);
  5385. __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
  5386. __set_bit(REQUIRE_HT_TX_DESC, &rt2x00dev->cap_flags);
  5387. if (rt2x00_is_usb(rt2x00dev))
  5388. __set_bit(REQUIRE_PS_AUTOWAKE, &rt2x00dev->cap_flags);
  5389. else {
  5390. __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
  5391. __set_bit(REQUIRE_TASKLET_CONTEXT, &rt2x00dev->cap_flags);
  5392. }
  5393. /*
  5394. * Set the rssi offset.
  5395. */
  5396. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  5397. return 0;
  5398. }
  5399. EXPORT_SYMBOL_GPL(rt2800_probe_hw);
  5400. /*
  5401. * IEEE80211 stack callback functions.
  5402. */
  5403. void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx, u32 *iv32,
  5404. u16 *iv16)
  5405. {
  5406. struct rt2x00_dev *rt2x00dev = hw->priv;
  5407. struct mac_iveiv_entry iveiv_entry;
  5408. u32 offset;
  5409. offset = MAC_IVEIV_ENTRY(hw_key_idx);
  5410. rt2800_register_multiread(rt2x00dev, offset,
  5411. &iveiv_entry, sizeof(iveiv_entry));
  5412. memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
  5413. memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
  5414. }
  5415. EXPORT_SYMBOL_GPL(rt2800_get_tkip_seq);
  5416. int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  5417. {
  5418. struct rt2x00_dev *rt2x00dev = hw->priv;
  5419. u32 reg;
  5420. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  5421. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  5422. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  5423. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  5424. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  5425. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  5426. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  5427. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  5428. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  5429. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  5430. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  5431. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  5432. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  5433. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  5434. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  5435. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  5436. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  5437. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  5438. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  5439. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  5440. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  5441. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  5442. return 0;
  5443. }
  5444. EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
  5445. int rt2800_conf_tx(struct ieee80211_hw *hw,
  5446. struct ieee80211_vif *vif, u16 queue_idx,
  5447. const struct ieee80211_tx_queue_params *params)
  5448. {
  5449. struct rt2x00_dev *rt2x00dev = hw->priv;
  5450. struct data_queue *queue;
  5451. struct rt2x00_field32 field;
  5452. int retval;
  5453. u32 reg;
  5454. u32 offset;
  5455. /*
  5456. * First pass the configuration through rt2x00lib, that will
  5457. * update the queue settings and validate the input. After that
  5458. * we are free to update the registers based on the value
  5459. * in the queue parameter.
  5460. */
  5461. retval = rt2x00mac_conf_tx(hw, vif, queue_idx, params);
  5462. if (retval)
  5463. return retval;
  5464. /*
  5465. * We only need to perform additional register initialization
  5466. * for WMM queues/
  5467. */
  5468. if (queue_idx >= 4)
  5469. return 0;
  5470. queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
  5471. /* Update WMM TXOP register */
  5472. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  5473. field.bit_offset = (queue_idx & 1) * 16;
  5474. field.bit_mask = 0xffff << field.bit_offset;
  5475. rt2800_register_read(rt2x00dev, offset, &reg);
  5476. rt2x00_set_field32(&reg, field, queue->txop);
  5477. rt2800_register_write(rt2x00dev, offset, reg);
  5478. /* Update WMM registers */
  5479. field.bit_offset = queue_idx * 4;
  5480. field.bit_mask = 0xf << field.bit_offset;
  5481. rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
  5482. rt2x00_set_field32(&reg, field, queue->aifs);
  5483. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  5484. rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
  5485. rt2x00_set_field32(&reg, field, queue->cw_min);
  5486. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  5487. rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
  5488. rt2x00_set_field32(&reg, field, queue->cw_max);
  5489. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  5490. /* Update EDCA registers */
  5491. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  5492. rt2800_register_read(rt2x00dev, offset, &reg);
  5493. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  5494. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  5495. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  5496. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  5497. rt2800_register_write(rt2x00dev, offset, reg);
  5498. return 0;
  5499. }
  5500. EXPORT_SYMBOL_GPL(rt2800_conf_tx);
  5501. u64 rt2800_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  5502. {
  5503. struct rt2x00_dev *rt2x00dev = hw->priv;
  5504. u64 tsf;
  5505. u32 reg;
  5506. rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
  5507. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  5508. rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
  5509. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  5510. return tsf;
  5511. }
  5512. EXPORT_SYMBOL_GPL(rt2800_get_tsf);
  5513. int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  5514. enum ieee80211_ampdu_mlme_action action,
  5515. struct ieee80211_sta *sta, u16 tid, u16 *ssn,
  5516. u8 buf_size)
  5517. {
  5518. struct rt2x00_sta *sta_priv = (struct rt2x00_sta *)sta->drv_priv;
  5519. int ret = 0;
  5520. /*
  5521. * Don't allow aggregation for stations the hardware isn't aware
  5522. * of because tx status reports for frames to an unknown station
  5523. * always contain wcid=255 and thus we can't distinguish between
  5524. * multiple stations which leads to unwanted situations when the
  5525. * hw reorders frames due to aggregation.
  5526. */
  5527. if (sta_priv->wcid < 0)
  5528. return 1;
  5529. switch (action) {
  5530. case IEEE80211_AMPDU_RX_START:
  5531. case IEEE80211_AMPDU_RX_STOP:
  5532. /*
  5533. * The hw itself takes care of setting up BlockAck mechanisms.
  5534. * So, we only have to allow mac80211 to nagotiate a BlockAck
  5535. * agreement. Once that is done, the hw will BlockAck incoming
  5536. * AMPDUs without further setup.
  5537. */
  5538. break;
  5539. case IEEE80211_AMPDU_TX_START:
  5540. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  5541. break;
  5542. case IEEE80211_AMPDU_TX_STOP_CONT:
  5543. case IEEE80211_AMPDU_TX_STOP_FLUSH:
  5544. case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
  5545. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  5546. break;
  5547. case IEEE80211_AMPDU_TX_OPERATIONAL:
  5548. break;
  5549. default:
  5550. WARNING((struct rt2x00_dev *)hw->priv, "Unknown AMPDU action\n");
  5551. }
  5552. return ret;
  5553. }
  5554. EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
  5555. int rt2800_get_survey(struct ieee80211_hw *hw, int idx,
  5556. struct survey_info *survey)
  5557. {
  5558. struct rt2x00_dev *rt2x00dev = hw->priv;
  5559. struct ieee80211_conf *conf = &hw->conf;
  5560. u32 idle, busy, busy_ext;
  5561. if (idx != 0)
  5562. return -ENOENT;
  5563. survey->channel = conf->chandef.chan;
  5564. rt2800_register_read(rt2x00dev, CH_IDLE_STA, &idle);
  5565. rt2800_register_read(rt2x00dev, CH_BUSY_STA, &busy);
  5566. rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &busy_ext);
  5567. if (idle || busy) {
  5568. survey->filled = SURVEY_INFO_CHANNEL_TIME |
  5569. SURVEY_INFO_CHANNEL_TIME_BUSY |
  5570. SURVEY_INFO_CHANNEL_TIME_EXT_BUSY;
  5571. survey->channel_time = (idle + busy) / 1000;
  5572. survey->channel_time_busy = busy / 1000;
  5573. survey->channel_time_ext_busy = busy_ext / 1000;
  5574. }
  5575. if (!(hw->conf.flags & IEEE80211_CONF_OFFCHANNEL))
  5576. survey->filled |= SURVEY_INFO_IN_USE;
  5577. return 0;
  5578. }
  5579. EXPORT_SYMBOL_GPL(rt2800_get_survey);
  5580. MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
  5581. MODULE_VERSION(DRV_VERSION);
  5582. MODULE_DESCRIPTION("Ralink RT2800 library");
  5583. MODULE_LICENSE("GPL");