i915_gem_gtt.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844
  1. /*
  2. * Copyright © 2010 Daniel Vetter
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include <drm/drmP.h>
  25. #include <drm/i915_drm.h>
  26. #include "i915_drv.h"
  27. #include "i915_trace.h"
  28. #include "intel_drv.h"
  29. typedef uint32_t gen6_gtt_pte_t;
  30. /* PPGTT stuff */
  31. #define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
  32. #define GEN6_PDE_VALID (1 << 0)
  33. /* gen6+ has bit 11-4 for physical addr bit 39-32 */
  34. #define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  35. #define GEN6_PTE_VALID (1 << 0)
  36. #define GEN6_PTE_UNCACHED (1 << 1)
  37. #define HSW_PTE_UNCACHED (0)
  38. #define GEN6_PTE_CACHE_LLC (2 << 1)
  39. #define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
  40. #define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  41. static inline gen6_gtt_pte_t gen6_pte_encode(struct drm_device *dev,
  42. dma_addr_t addr,
  43. enum i915_cache_level level)
  44. {
  45. gen6_gtt_pte_t pte = GEN6_PTE_VALID;
  46. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  47. switch (level) {
  48. case I915_CACHE_LLC_MLC:
  49. /* Haswell doesn't set L3 this way */
  50. if (IS_HASWELL(dev))
  51. pte |= GEN6_PTE_CACHE_LLC;
  52. else
  53. pte |= GEN6_PTE_CACHE_LLC_MLC;
  54. break;
  55. case I915_CACHE_LLC:
  56. pte |= GEN6_PTE_CACHE_LLC;
  57. break;
  58. case I915_CACHE_NONE:
  59. if (IS_HASWELL(dev))
  60. pte |= HSW_PTE_UNCACHED;
  61. else
  62. pte |= GEN6_PTE_UNCACHED;
  63. break;
  64. default:
  65. BUG();
  66. }
  67. return pte;
  68. }
  69. static int gen6_ppgtt_enable(struct drm_device *dev)
  70. {
  71. drm_i915_private_t *dev_priv = dev->dev_private;
  72. uint32_t pd_offset;
  73. struct intel_ring_buffer *ring;
  74. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  75. gen6_gtt_pte_t __iomem *pd_addr;
  76. uint32_t pd_entry;
  77. int i;
  78. pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
  79. ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
  80. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  81. dma_addr_t pt_addr;
  82. pt_addr = ppgtt->pt_dma_addr[i];
  83. pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
  84. pd_entry |= GEN6_PDE_VALID;
  85. writel(pd_entry, pd_addr + i);
  86. }
  87. readl(pd_addr);
  88. pd_offset = ppgtt->pd_offset;
  89. pd_offset /= 64; /* in cachelines, */
  90. pd_offset <<= 16;
  91. if (INTEL_INFO(dev)->gen == 6) {
  92. uint32_t ecochk, gab_ctl, ecobits;
  93. ecobits = I915_READ(GAC_ECO_BITS);
  94. I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
  95. ECOBITS_PPGTT_CACHE64B);
  96. gab_ctl = I915_READ(GAB_CTL);
  97. I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
  98. ecochk = I915_READ(GAM_ECOCHK);
  99. I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
  100. ECOCHK_PPGTT_CACHE64B);
  101. I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  102. } else if (INTEL_INFO(dev)->gen >= 7) {
  103. uint32_t ecochk, ecobits;
  104. ecobits = I915_READ(GAC_ECO_BITS);
  105. I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
  106. ecochk = I915_READ(GAM_ECOCHK);
  107. if (IS_HASWELL(dev)) {
  108. ecochk |= ECOCHK_PPGTT_WB_HSW;
  109. } else {
  110. ecochk |= ECOCHK_PPGTT_LLC_IVB;
  111. ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
  112. }
  113. I915_WRITE(GAM_ECOCHK, ecochk);
  114. /* GFX_MODE is per-ring on gen7+ */
  115. }
  116. for_each_ring(ring, dev_priv, i) {
  117. if (INTEL_INFO(dev)->gen >= 7)
  118. I915_WRITE(RING_MODE_GEN7(ring),
  119. _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  120. I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
  121. I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
  122. }
  123. return 0;
  124. }
  125. /* PPGTT support for Sandybdrige/Gen6 and later */
  126. static void gen6_ppgtt_clear_range(struct i915_hw_ppgtt *ppgtt,
  127. unsigned first_entry,
  128. unsigned num_entries)
  129. {
  130. gen6_gtt_pte_t *pt_vaddr, scratch_pte;
  131. unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
  132. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  133. unsigned last_pte, i;
  134. scratch_pte = gen6_pte_encode(ppgtt->dev,
  135. ppgtt->scratch_page_dma_addr,
  136. I915_CACHE_LLC);
  137. while (num_entries) {
  138. last_pte = first_pte + num_entries;
  139. if (last_pte > I915_PPGTT_PT_ENTRIES)
  140. last_pte = I915_PPGTT_PT_ENTRIES;
  141. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  142. for (i = first_pte; i < last_pte; i++)
  143. pt_vaddr[i] = scratch_pte;
  144. kunmap_atomic(pt_vaddr);
  145. num_entries -= last_pte - first_pte;
  146. first_pte = 0;
  147. act_pt++;
  148. }
  149. }
  150. static void gen6_ppgtt_insert_entries(struct i915_hw_ppgtt *ppgtt,
  151. struct sg_table *pages,
  152. unsigned first_entry,
  153. enum i915_cache_level cache_level)
  154. {
  155. gen6_gtt_pte_t *pt_vaddr;
  156. unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
  157. unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  158. struct sg_page_iter sg_iter;
  159. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  160. for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
  161. dma_addr_t page_addr;
  162. page_addr = sg_page_iter_dma_address(&sg_iter);
  163. pt_vaddr[act_pte] = gen6_pte_encode(ppgtt->dev, page_addr,
  164. cache_level);
  165. if (++act_pte == I915_PPGTT_PT_ENTRIES) {
  166. kunmap_atomic(pt_vaddr);
  167. act_pt++;
  168. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  169. act_pte = 0;
  170. }
  171. }
  172. kunmap_atomic(pt_vaddr);
  173. }
  174. static void gen6_ppgtt_cleanup(struct i915_hw_ppgtt *ppgtt)
  175. {
  176. int i;
  177. if (ppgtt->pt_dma_addr) {
  178. for (i = 0; i < ppgtt->num_pd_entries; i++)
  179. pci_unmap_page(ppgtt->dev->pdev,
  180. ppgtt->pt_dma_addr[i],
  181. 4096, PCI_DMA_BIDIRECTIONAL);
  182. }
  183. kfree(ppgtt->pt_dma_addr);
  184. for (i = 0; i < ppgtt->num_pd_entries; i++)
  185. __free_page(ppgtt->pt_pages[i]);
  186. kfree(ppgtt->pt_pages);
  187. kfree(ppgtt);
  188. }
  189. static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
  190. {
  191. struct drm_device *dev = ppgtt->dev;
  192. struct drm_i915_private *dev_priv = dev->dev_private;
  193. unsigned first_pd_entry_in_global_pt;
  194. int i;
  195. int ret = -ENOMEM;
  196. /* ppgtt PDEs reside in the global gtt pagetable, which has 512*1024
  197. * entries. For aliasing ppgtt support we just steal them at the end for
  198. * now. */
  199. first_pd_entry_in_global_pt =
  200. gtt_total_entries(dev_priv->gtt) - I915_PPGTT_PD_ENTRIES;
  201. ppgtt->num_pd_entries = I915_PPGTT_PD_ENTRIES;
  202. ppgtt->enable = gen6_ppgtt_enable;
  203. ppgtt->clear_range = gen6_ppgtt_clear_range;
  204. ppgtt->insert_entries = gen6_ppgtt_insert_entries;
  205. ppgtt->cleanup = gen6_ppgtt_cleanup;
  206. ppgtt->pt_pages = kzalloc(sizeof(struct page *)*ppgtt->num_pd_entries,
  207. GFP_KERNEL);
  208. if (!ppgtt->pt_pages)
  209. return -ENOMEM;
  210. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  211. ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
  212. if (!ppgtt->pt_pages[i])
  213. goto err_pt_alloc;
  214. }
  215. ppgtt->pt_dma_addr = kzalloc(sizeof(dma_addr_t) *ppgtt->num_pd_entries,
  216. GFP_KERNEL);
  217. if (!ppgtt->pt_dma_addr)
  218. goto err_pt_alloc;
  219. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  220. dma_addr_t pt_addr;
  221. pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
  222. PCI_DMA_BIDIRECTIONAL);
  223. if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
  224. ret = -EIO;
  225. goto err_pd_pin;
  226. }
  227. ppgtt->pt_dma_addr[i] = pt_addr;
  228. }
  229. ppgtt->clear_range(ppgtt, 0,
  230. ppgtt->num_pd_entries*I915_PPGTT_PT_ENTRIES);
  231. ppgtt->pd_offset = first_pd_entry_in_global_pt * sizeof(gen6_gtt_pte_t);
  232. return 0;
  233. err_pd_pin:
  234. if (ppgtt->pt_dma_addr) {
  235. for (i--; i >= 0; i--)
  236. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  237. 4096, PCI_DMA_BIDIRECTIONAL);
  238. }
  239. err_pt_alloc:
  240. kfree(ppgtt->pt_dma_addr);
  241. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  242. if (ppgtt->pt_pages[i])
  243. __free_page(ppgtt->pt_pages[i]);
  244. }
  245. kfree(ppgtt->pt_pages);
  246. return ret;
  247. }
  248. static int i915_gem_init_aliasing_ppgtt(struct drm_device *dev)
  249. {
  250. struct drm_i915_private *dev_priv = dev->dev_private;
  251. struct i915_hw_ppgtt *ppgtt;
  252. int ret;
  253. ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
  254. if (!ppgtt)
  255. return -ENOMEM;
  256. ppgtt->dev = dev;
  257. ppgtt->scratch_page_dma_addr = dev_priv->gtt.scratch_page_dma;
  258. if (INTEL_INFO(dev)->gen < 8)
  259. ret = gen6_ppgtt_init(ppgtt);
  260. else
  261. BUG();
  262. if (ret)
  263. kfree(ppgtt);
  264. else
  265. dev_priv->mm.aliasing_ppgtt = ppgtt;
  266. return ret;
  267. }
  268. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
  269. {
  270. struct drm_i915_private *dev_priv = dev->dev_private;
  271. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  272. if (!ppgtt)
  273. return;
  274. ppgtt->cleanup(ppgtt);
  275. dev_priv->mm.aliasing_ppgtt = NULL;
  276. }
  277. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  278. struct drm_i915_gem_object *obj,
  279. enum i915_cache_level cache_level)
  280. {
  281. ppgtt->insert_entries(ppgtt, obj->pages,
  282. obj->gtt_space->start >> PAGE_SHIFT,
  283. cache_level);
  284. }
  285. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  286. struct drm_i915_gem_object *obj)
  287. {
  288. ppgtt->clear_range(ppgtt,
  289. obj->gtt_space->start >> PAGE_SHIFT,
  290. obj->base.size >> PAGE_SHIFT);
  291. }
  292. extern int intel_iommu_gfx_mapped;
  293. /* Certain Gen5 chipsets require require idling the GPU before
  294. * unmapping anything from the GTT when VT-d is enabled.
  295. */
  296. static inline bool needs_idle_maps(struct drm_device *dev)
  297. {
  298. #ifdef CONFIG_INTEL_IOMMU
  299. /* Query intel_iommu to see if we need the workaround. Presumably that
  300. * was loaded first.
  301. */
  302. if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
  303. return true;
  304. #endif
  305. return false;
  306. }
  307. static bool do_idling(struct drm_i915_private *dev_priv)
  308. {
  309. bool ret = dev_priv->mm.interruptible;
  310. if (unlikely(dev_priv->gtt.do_idle_maps)) {
  311. dev_priv->mm.interruptible = false;
  312. if (i915_gpu_idle(dev_priv->dev)) {
  313. DRM_ERROR("Couldn't idle GPU\n");
  314. /* Wait a bit, in hopes it avoids the hang */
  315. udelay(10);
  316. }
  317. }
  318. return ret;
  319. }
  320. static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
  321. {
  322. if (unlikely(dev_priv->gtt.do_idle_maps))
  323. dev_priv->mm.interruptible = interruptible;
  324. }
  325. void i915_gem_restore_gtt_mappings(struct drm_device *dev)
  326. {
  327. struct drm_i915_private *dev_priv = dev->dev_private;
  328. struct drm_i915_gem_object *obj;
  329. /* First fill our portion of the GTT with scratch pages */
  330. dev_priv->gtt.gtt_clear_range(dev, dev_priv->gtt.start / PAGE_SIZE,
  331. dev_priv->gtt.total / PAGE_SIZE);
  332. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  333. i915_gem_clflush_object(obj);
  334. i915_gem_gtt_bind_object(obj, obj->cache_level);
  335. }
  336. i915_gem_chipset_flush(dev);
  337. }
  338. int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
  339. {
  340. if (obj->has_dma_mapping)
  341. return 0;
  342. if (!dma_map_sg(&obj->base.dev->pdev->dev,
  343. obj->pages->sgl, obj->pages->nents,
  344. PCI_DMA_BIDIRECTIONAL))
  345. return -ENOSPC;
  346. return 0;
  347. }
  348. /*
  349. * Binds an object into the global gtt with the specified cache level. The object
  350. * will be accessible to the GPU via commands whose operands reference offsets
  351. * within the global GTT as well as accessible by the GPU through the GMADR
  352. * mapped BAR (dev_priv->mm.gtt->gtt).
  353. */
  354. static void gen6_ggtt_insert_entries(struct drm_device *dev,
  355. struct sg_table *st,
  356. unsigned int first_entry,
  357. enum i915_cache_level level)
  358. {
  359. struct drm_i915_private *dev_priv = dev->dev_private;
  360. gen6_gtt_pte_t __iomem *gtt_entries =
  361. (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
  362. int i = 0;
  363. struct sg_page_iter sg_iter;
  364. dma_addr_t addr;
  365. for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
  366. addr = sg_page_iter_dma_address(&sg_iter);
  367. iowrite32(gen6_pte_encode(dev, addr, level), &gtt_entries[i]);
  368. i++;
  369. }
  370. /* XXX: This serves as a posting read to make sure that the PTE has
  371. * actually been updated. There is some concern that even though
  372. * registers and PTEs are within the same BAR that they are potentially
  373. * of NUMA access patterns. Therefore, even with the way we assume
  374. * hardware should work, we must keep this posting read for paranoia.
  375. */
  376. if (i != 0)
  377. WARN_ON(readl(&gtt_entries[i-1])
  378. != gen6_pte_encode(dev, addr, level));
  379. /* This next bit makes the above posting read even more important. We
  380. * want to flush the TLBs only after we're certain all the PTE updates
  381. * have finished.
  382. */
  383. I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
  384. POSTING_READ(GFX_FLSH_CNTL_GEN6);
  385. }
  386. static void gen6_ggtt_clear_range(struct drm_device *dev,
  387. unsigned int first_entry,
  388. unsigned int num_entries)
  389. {
  390. struct drm_i915_private *dev_priv = dev->dev_private;
  391. gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
  392. (gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
  393. const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
  394. int i;
  395. if (WARN(num_entries > max_entries,
  396. "First entry = %d; Num entries = %d (max=%d)\n",
  397. first_entry, num_entries, max_entries))
  398. num_entries = max_entries;
  399. scratch_pte = gen6_pte_encode(dev, dev_priv->gtt.scratch_page_dma,
  400. I915_CACHE_LLC);
  401. for (i = 0; i < num_entries; i++)
  402. iowrite32(scratch_pte, &gtt_base[i]);
  403. readl(gtt_base);
  404. }
  405. static void i915_ggtt_insert_entries(struct drm_device *dev,
  406. struct sg_table *st,
  407. unsigned int pg_start,
  408. enum i915_cache_level cache_level)
  409. {
  410. unsigned int flags = (cache_level == I915_CACHE_NONE) ?
  411. AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
  412. intel_gtt_insert_sg_entries(st, pg_start, flags);
  413. }
  414. static void i915_ggtt_clear_range(struct drm_device *dev,
  415. unsigned int first_entry,
  416. unsigned int num_entries)
  417. {
  418. intel_gtt_clear_range(first_entry, num_entries);
  419. }
  420. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  421. enum i915_cache_level cache_level)
  422. {
  423. struct drm_device *dev = obj->base.dev;
  424. struct drm_i915_private *dev_priv = dev->dev_private;
  425. dev_priv->gtt.gtt_insert_entries(dev, obj->pages,
  426. obj->gtt_space->start >> PAGE_SHIFT,
  427. cache_level);
  428. obj->has_global_gtt_mapping = 1;
  429. }
  430. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj)
  431. {
  432. struct drm_device *dev = obj->base.dev;
  433. struct drm_i915_private *dev_priv = dev->dev_private;
  434. dev_priv->gtt.gtt_clear_range(obj->base.dev,
  435. obj->gtt_space->start >> PAGE_SHIFT,
  436. obj->base.size >> PAGE_SHIFT);
  437. obj->has_global_gtt_mapping = 0;
  438. }
  439. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
  440. {
  441. struct drm_device *dev = obj->base.dev;
  442. struct drm_i915_private *dev_priv = dev->dev_private;
  443. bool interruptible;
  444. interruptible = do_idling(dev_priv);
  445. if (!obj->has_dma_mapping)
  446. dma_unmap_sg(&dev->pdev->dev,
  447. obj->pages->sgl, obj->pages->nents,
  448. PCI_DMA_BIDIRECTIONAL);
  449. undo_idling(dev_priv, interruptible);
  450. }
  451. static void i915_gtt_color_adjust(struct drm_mm_node *node,
  452. unsigned long color,
  453. unsigned long *start,
  454. unsigned long *end)
  455. {
  456. if (node->color != color)
  457. *start += 4096;
  458. if (!list_empty(&node->node_list)) {
  459. node = list_entry(node->node_list.next,
  460. struct drm_mm_node,
  461. node_list);
  462. if (node->allocated && node->color != color)
  463. *end -= 4096;
  464. }
  465. }
  466. void i915_gem_setup_global_gtt(struct drm_device *dev,
  467. unsigned long start,
  468. unsigned long mappable_end,
  469. unsigned long end)
  470. {
  471. /* Let GEM Manage all of the aperture.
  472. *
  473. * However, leave one page at the end still bound to the scratch page.
  474. * There are a number of places where the hardware apparently prefetches
  475. * past the end of the object, and we've seen multiple hangs with the
  476. * GPU head pointer stuck in a batchbuffer bound at the last page of the
  477. * aperture. One page should be enough to keep any prefetching inside
  478. * of the aperture.
  479. */
  480. drm_i915_private_t *dev_priv = dev->dev_private;
  481. struct drm_mm_node *entry;
  482. struct drm_i915_gem_object *obj;
  483. unsigned long hole_start, hole_end;
  484. BUG_ON(mappable_end > end);
  485. /* Subtract the guard page ... */
  486. drm_mm_init(&dev_priv->mm.gtt_space, start, end - start - PAGE_SIZE);
  487. if (!HAS_LLC(dev))
  488. dev_priv->mm.gtt_space.color_adjust = i915_gtt_color_adjust;
  489. /* Mark any preallocated objects as occupied */
  490. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  491. DRM_DEBUG_KMS("reserving preallocated space: %x + %zx\n",
  492. obj->gtt_offset, obj->base.size);
  493. BUG_ON(obj->gtt_space != I915_GTT_RESERVED);
  494. obj->gtt_space = drm_mm_create_block(&dev_priv->mm.gtt_space,
  495. obj->gtt_offset,
  496. obj->base.size,
  497. false);
  498. obj->has_global_gtt_mapping = 1;
  499. }
  500. dev_priv->gtt.start = start;
  501. dev_priv->gtt.total = end - start;
  502. /* Clear any non-preallocated blocks */
  503. drm_mm_for_each_hole(entry, &dev_priv->mm.gtt_space,
  504. hole_start, hole_end) {
  505. DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
  506. hole_start, hole_end);
  507. dev_priv->gtt.gtt_clear_range(dev, hole_start / PAGE_SIZE,
  508. (hole_end-hole_start) / PAGE_SIZE);
  509. }
  510. /* And finally clear the reserved guard page */
  511. dev_priv->gtt.gtt_clear_range(dev, end / PAGE_SIZE - 1, 1);
  512. }
  513. static bool
  514. intel_enable_ppgtt(struct drm_device *dev)
  515. {
  516. if (i915_enable_ppgtt >= 0)
  517. return i915_enable_ppgtt;
  518. #ifdef CONFIG_INTEL_IOMMU
  519. /* Disable ppgtt on SNB if VT-d is on. */
  520. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  521. return false;
  522. #endif
  523. return true;
  524. }
  525. void i915_gem_init_global_gtt(struct drm_device *dev)
  526. {
  527. struct drm_i915_private *dev_priv = dev->dev_private;
  528. unsigned long gtt_size, mappable_size;
  529. gtt_size = dev_priv->gtt.total;
  530. mappable_size = dev_priv->gtt.mappable_end;
  531. if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
  532. int ret;
  533. if (INTEL_INFO(dev)->gen <= 7) {
  534. /* PPGTT pdes are stolen from global gtt ptes, so shrink the
  535. * aperture accordingly when using aliasing ppgtt. */
  536. gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
  537. }
  538. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  539. ret = i915_gem_init_aliasing_ppgtt(dev);
  540. if (!ret)
  541. return;
  542. DRM_ERROR("Aliased PPGTT setup failed %d\n", ret);
  543. drm_mm_takedown(&dev_priv->mm.gtt_space);
  544. gtt_size += I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
  545. }
  546. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  547. }
  548. static int setup_scratch_page(struct drm_device *dev)
  549. {
  550. struct drm_i915_private *dev_priv = dev->dev_private;
  551. struct page *page;
  552. dma_addr_t dma_addr;
  553. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  554. if (page == NULL)
  555. return -ENOMEM;
  556. get_page(page);
  557. set_pages_uc(page, 1);
  558. #ifdef CONFIG_INTEL_IOMMU
  559. dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
  560. PCI_DMA_BIDIRECTIONAL);
  561. if (pci_dma_mapping_error(dev->pdev, dma_addr))
  562. return -EINVAL;
  563. #else
  564. dma_addr = page_to_phys(page);
  565. #endif
  566. dev_priv->gtt.scratch_page = page;
  567. dev_priv->gtt.scratch_page_dma = dma_addr;
  568. return 0;
  569. }
  570. static void teardown_scratch_page(struct drm_device *dev)
  571. {
  572. struct drm_i915_private *dev_priv = dev->dev_private;
  573. set_pages_wb(dev_priv->gtt.scratch_page, 1);
  574. pci_unmap_page(dev->pdev, dev_priv->gtt.scratch_page_dma,
  575. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  576. put_page(dev_priv->gtt.scratch_page);
  577. __free_page(dev_priv->gtt.scratch_page);
  578. }
  579. static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
  580. {
  581. snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
  582. snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
  583. return snb_gmch_ctl << 20;
  584. }
  585. static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
  586. {
  587. snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
  588. snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
  589. return snb_gmch_ctl << 25; /* 32 MB units */
  590. }
  591. static inline size_t gen7_get_stolen_size(u16 snb_gmch_ctl)
  592. {
  593. static const int stolen_decoder[] = {
  594. 0, 0, 0, 0, 0, 32, 48, 64, 128, 256, 96, 160, 224, 352};
  595. snb_gmch_ctl >>= IVB_GMCH_GMS_SHIFT;
  596. snb_gmch_ctl &= IVB_GMCH_GMS_MASK;
  597. return stolen_decoder[snb_gmch_ctl] << 20;
  598. }
  599. static int gen6_gmch_probe(struct drm_device *dev,
  600. size_t *gtt_total,
  601. size_t *stolen,
  602. phys_addr_t *mappable_base,
  603. unsigned long *mappable_end)
  604. {
  605. struct drm_i915_private *dev_priv = dev->dev_private;
  606. phys_addr_t gtt_bus_addr;
  607. unsigned int gtt_size;
  608. u16 snb_gmch_ctl;
  609. int ret;
  610. *mappable_base = pci_resource_start(dev->pdev, 2);
  611. *mappable_end = pci_resource_len(dev->pdev, 2);
  612. /* 64/512MB is the current min/max we actually know of, but this is just
  613. * a coarse sanity check.
  614. */
  615. if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
  616. DRM_ERROR("Unknown GMADR size (%lx)\n",
  617. dev_priv->gtt.mappable_end);
  618. return -ENXIO;
  619. }
  620. if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
  621. pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
  622. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  623. gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
  624. if (IS_GEN7(dev) && !IS_VALLEYVIEW(dev))
  625. *stolen = gen7_get_stolen_size(snb_gmch_ctl);
  626. else
  627. *stolen = gen6_get_stolen_size(snb_gmch_ctl);
  628. *gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
  629. /* For Modern GENs the PTEs and register space are split in the BAR */
  630. gtt_bus_addr = pci_resource_start(dev->pdev, 0) +
  631. (pci_resource_len(dev->pdev, 0) / 2);
  632. dev_priv->gtt.gsm = ioremap_wc(gtt_bus_addr, gtt_size);
  633. if (!dev_priv->gtt.gsm) {
  634. DRM_ERROR("Failed to map the gtt page table\n");
  635. return -ENOMEM;
  636. }
  637. ret = setup_scratch_page(dev);
  638. if (ret)
  639. DRM_ERROR("Scratch setup failed\n");
  640. dev_priv->gtt.gtt_clear_range = gen6_ggtt_clear_range;
  641. dev_priv->gtt.gtt_insert_entries = gen6_ggtt_insert_entries;
  642. return ret;
  643. }
  644. static void gen6_gmch_remove(struct drm_device *dev)
  645. {
  646. struct drm_i915_private *dev_priv = dev->dev_private;
  647. iounmap(dev_priv->gtt.gsm);
  648. teardown_scratch_page(dev_priv->dev);
  649. }
  650. static int i915_gmch_probe(struct drm_device *dev,
  651. size_t *gtt_total,
  652. size_t *stolen,
  653. phys_addr_t *mappable_base,
  654. unsigned long *mappable_end)
  655. {
  656. struct drm_i915_private *dev_priv = dev->dev_private;
  657. int ret;
  658. ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
  659. if (!ret) {
  660. DRM_ERROR("failed to set up gmch\n");
  661. return -EIO;
  662. }
  663. intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
  664. dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
  665. dev_priv->gtt.gtt_clear_range = i915_ggtt_clear_range;
  666. dev_priv->gtt.gtt_insert_entries = i915_ggtt_insert_entries;
  667. return 0;
  668. }
  669. static void i915_gmch_remove(struct drm_device *dev)
  670. {
  671. intel_gmch_remove();
  672. }
  673. int i915_gem_gtt_init(struct drm_device *dev)
  674. {
  675. struct drm_i915_private *dev_priv = dev->dev_private;
  676. struct i915_gtt *gtt = &dev_priv->gtt;
  677. int ret;
  678. if (INTEL_INFO(dev)->gen <= 5) {
  679. dev_priv->gtt.gtt_probe = i915_gmch_probe;
  680. dev_priv->gtt.gtt_remove = i915_gmch_remove;
  681. } else {
  682. dev_priv->gtt.gtt_probe = gen6_gmch_probe;
  683. dev_priv->gtt.gtt_remove = gen6_gmch_remove;
  684. }
  685. ret = dev_priv->gtt.gtt_probe(dev, &dev_priv->gtt.total,
  686. &dev_priv->gtt.stolen_size,
  687. &gtt->mappable_base,
  688. &gtt->mappable_end);
  689. if (ret)
  690. return ret;
  691. /* GMADR is the PCI mmio aperture into the global GTT. */
  692. DRM_INFO("Memory usable by graphics device = %zdM\n",
  693. dev_priv->gtt.total >> 20);
  694. DRM_DEBUG_DRIVER("GMADR size = %ldM\n",
  695. dev_priv->gtt.mappable_end >> 20);
  696. DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n",
  697. dev_priv->gtt.stolen_size >> 20);
  698. return 0;
  699. }