iwl-3945.c 86 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * Intel Linux Wireless <ilw@linux.intel.com>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. *****************************************************************************/
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/init.h>
  29. #include <linux/pci.h>
  30. #include <linux/dma-mapping.h>
  31. #include <linux/delay.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/netdevice.h>
  34. #include <linux/wireless.h>
  35. #include <linux/firmware.h>
  36. #include <linux/etherdevice.h>
  37. #include <asm/unaligned.h>
  38. #include <net/mac80211.h>
  39. #include "iwl-fh.h"
  40. #include "iwl-3945-fh.h"
  41. #include "iwl-commands.h"
  42. #include "iwl-sta.h"
  43. #include "iwl-3945.h"
  44. #include "iwl-eeprom.h"
  45. #include "iwl-helpers.h"
  46. #include "iwl-core.h"
  47. #include "iwl-agn-rs.h"
  48. #define IWL_DECLARE_RATE_INFO(r, ip, in, rp, rn, pp, np) \
  49. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  50. IWL_RATE_##r##M_IEEE, \
  51. IWL_RATE_##ip##M_INDEX, \
  52. IWL_RATE_##in##M_INDEX, \
  53. IWL_RATE_##rp##M_INDEX, \
  54. IWL_RATE_##rn##M_INDEX, \
  55. IWL_RATE_##pp##M_INDEX, \
  56. IWL_RATE_##np##M_INDEX, \
  57. IWL_RATE_##r##M_INDEX_TABLE, \
  58. IWL_RATE_##ip##M_INDEX_TABLE }
  59. /*
  60. * Parameter order:
  61. * rate, prev rate, next rate, prev tgg rate, next tgg rate
  62. *
  63. * If there isn't a valid next or previous rate then INV is used which
  64. * maps to IWL_RATE_INVALID
  65. *
  66. */
  67. const struct iwl3945_rate_info iwl3945_rates[IWL_RATE_COUNT_3945] = {
  68. IWL_DECLARE_RATE_INFO(1, INV, 2, INV, 2, INV, 2), /* 1mbps */
  69. IWL_DECLARE_RATE_INFO(2, 1, 5, 1, 5, 1, 5), /* 2mbps */
  70. IWL_DECLARE_RATE_INFO(5, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  71. IWL_DECLARE_RATE_INFO(11, 9, 12, 5, 12, 5, 18), /* 11mbps */
  72. IWL_DECLARE_RATE_INFO(6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  73. IWL_DECLARE_RATE_INFO(9, 6, 11, 5, 11, 5, 11), /* 9mbps */
  74. IWL_DECLARE_RATE_INFO(12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  75. IWL_DECLARE_RATE_INFO(18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  76. IWL_DECLARE_RATE_INFO(24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  77. IWL_DECLARE_RATE_INFO(36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  78. IWL_DECLARE_RATE_INFO(48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  79. IWL_DECLARE_RATE_INFO(54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  80. };
  81. /* 1 = enable the iwl3945_disable_events() function */
  82. #define IWL_EVT_DISABLE (0)
  83. #define IWL_EVT_DISABLE_SIZE (1532/32)
  84. /**
  85. * iwl3945_disable_events - Disable selected events in uCode event log
  86. *
  87. * Disable an event by writing "1"s into "disable"
  88. * bitmap in SRAM. Bit position corresponds to Event # (id/type).
  89. * Default values of 0 enable uCode events to be logged.
  90. * Use for only special debugging. This function is just a placeholder as-is,
  91. * you'll need to provide the special bits! ...
  92. * ... and set IWL_EVT_DISABLE to 1. */
  93. void iwl3945_disable_events(struct iwl_priv *priv)
  94. {
  95. int ret;
  96. int i;
  97. u32 base; /* SRAM address of event log header */
  98. u32 disable_ptr; /* SRAM address of event-disable bitmap array */
  99. u32 array_size; /* # of u32 entries in array */
  100. u32 evt_disable[IWL_EVT_DISABLE_SIZE] = {
  101. 0x00000000, /* 31 - 0 Event id numbers */
  102. 0x00000000, /* 63 - 32 */
  103. 0x00000000, /* 95 - 64 */
  104. 0x00000000, /* 127 - 96 */
  105. 0x00000000, /* 159 - 128 */
  106. 0x00000000, /* 191 - 160 */
  107. 0x00000000, /* 223 - 192 */
  108. 0x00000000, /* 255 - 224 */
  109. 0x00000000, /* 287 - 256 */
  110. 0x00000000, /* 319 - 288 */
  111. 0x00000000, /* 351 - 320 */
  112. 0x00000000, /* 383 - 352 */
  113. 0x00000000, /* 415 - 384 */
  114. 0x00000000, /* 447 - 416 */
  115. 0x00000000, /* 479 - 448 */
  116. 0x00000000, /* 511 - 480 */
  117. 0x00000000, /* 543 - 512 */
  118. 0x00000000, /* 575 - 544 */
  119. 0x00000000, /* 607 - 576 */
  120. 0x00000000, /* 639 - 608 */
  121. 0x00000000, /* 671 - 640 */
  122. 0x00000000, /* 703 - 672 */
  123. 0x00000000, /* 735 - 704 */
  124. 0x00000000, /* 767 - 736 */
  125. 0x00000000, /* 799 - 768 */
  126. 0x00000000, /* 831 - 800 */
  127. 0x00000000, /* 863 - 832 */
  128. 0x00000000, /* 895 - 864 */
  129. 0x00000000, /* 927 - 896 */
  130. 0x00000000, /* 959 - 928 */
  131. 0x00000000, /* 991 - 960 */
  132. 0x00000000, /* 1023 - 992 */
  133. 0x00000000, /* 1055 - 1024 */
  134. 0x00000000, /* 1087 - 1056 */
  135. 0x00000000, /* 1119 - 1088 */
  136. 0x00000000, /* 1151 - 1120 */
  137. 0x00000000, /* 1183 - 1152 */
  138. 0x00000000, /* 1215 - 1184 */
  139. 0x00000000, /* 1247 - 1216 */
  140. 0x00000000, /* 1279 - 1248 */
  141. 0x00000000, /* 1311 - 1280 */
  142. 0x00000000, /* 1343 - 1312 */
  143. 0x00000000, /* 1375 - 1344 */
  144. 0x00000000, /* 1407 - 1376 */
  145. 0x00000000, /* 1439 - 1408 */
  146. 0x00000000, /* 1471 - 1440 */
  147. 0x00000000, /* 1503 - 1472 */
  148. };
  149. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  150. if (!iwl3945_hw_valid_rtc_data_addr(base)) {
  151. IWL_ERR(priv, "Invalid event log pointer 0x%08X\n", base);
  152. return;
  153. }
  154. ret = iwl_grab_nic_access(priv);
  155. if (ret) {
  156. IWL_WARN(priv, "Can not read from adapter at this time.\n");
  157. return;
  158. }
  159. disable_ptr = iwl_read_targ_mem(priv, base + (4 * sizeof(u32)));
  160. array_size = iwl_read_targ_mem(priv, base + (5 * sizeof(u32)));
  161. iwl_release_nic_access(priv);
  162. if (IWL_EVT_DISABLE && (array_size == IWL_EVT_DISABLE_SIZE)) {
  163. IWL_DEBUG_INFO(priv, "Disabling selected uCode log events at 0x%x\n",
  164. disable_ptr);
  165. ret = iwl_grab_nic_access(priv);
  166. for (i = 0; i < IWL_EVT_DISABLE_SIZE; i++)
  167. iwl_write_targ_mem(priv,
  168. disable_ptr + (i * sizeof(u32)),
  169. evt_disable[i]);
  170. iwl_release_nic_access(priv);
  171. } else {
  172. IWL_DEBUG_INFO(priv, "Selected uCode log events may be disabled\n");
  173. IWL_DEBUG_INFO(priv, " by writing \"1\"s into disable bitmap\n");
  174. IWL_DEBUG_INFO(priv, " in SRAM at 0x%x, size %d u32s\n",
  175. disable_ptr, array_size);
  176. }
  177. }
  178. static int iwl3945_hwrate_to_plcp_idx(u8 plcp)
  179. {
  180. int idx;
  181. for (idx = 0; idx < IWL_RATE_COUNT; idx++)
  182. if (iwl3945_rates[idx].plcp == plcp)
  183. return idx;
  184. return -1;
  185. }
  186. #ifdef CONFIG_IWLWIFI_DEBUG
  187. #define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x
  188. static const char *iwl3945_get_tx_fail_reason(u32 status)
  189. {
  190. switch (status & TX_STATUS_MSK) {
  191. case TX_STATUS_SUCCESS:
  192. return "SUCCESS";
  193. TX_STATUS_ENTRY(SHORT_LIMIT);
  194. TX_STATUS_ENTRY(LONG_LIMIT);
  195. TX_STATUS_ENTRY(FIFO_UNDERRUN);
  196. TX_STATUS_ENTRY(MGMNT_ABORT);
  197. TX_STATUS_ENTRY(NEXT_FRAG);
  198. TX_STATUS_ENTRY(LIFE_EXPIRE);
  199. TX_STATUS_ENTRY(DEST_PS);
  200. TX_STATUS_ENTRY(ABORTED);
  201. TX_STATUS_ENTRY(BT_RETRY);
  202. TX_STATUS_ENTRY(STA_INVALID);
  203. TX_STATUS_ENTRY(FRAG_DROPPED);
  204. TX_STATUS_ENTRY(TID_DISABLE);
  205. TX_STATUS_ENTRY(FRAME_FLUSHED);
  206. TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
  207. TX_STATUS_ENTRY(TX_LOCKED);
  208. TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
  209. }
  210. return "UNKNOWN";
  211. }
  212. #else
  213. static inline const char *iwl3945_get_tx_fail_reason(u32 status)
  214. {
  215. return "";
  216. }
  217. #endif
  218. /*
  219. * get ieee prev rate from rate scale table.
  220. * for A and B mode we need to overright prev
  221. * value
  222. */
  223. int iwl3945_rs_next_rate(struct iwl_priv *priv, int rate)
  224. {
  225. int next_rate = iwl3945_get_prev_ieee_rate(rate);
  226. switch (priv->band) {
  227. case IEEE80211_BAND_5GHZ:
  228. if (rate == IWL_RATE_12M_INDEX)
  229. next_rate = IWL_RATE_9M_INDEX;
  230. else if (rate == IWL_RATE_6M_INDEX)
  231. next_rate = IWL_RATE_6M_INDEX;
  232. break;
  233. case IEEE80211_BAND_2GHZ:
  234. if (!(priv->sta_supp_rates & IWL_OFDM_RATES_MASK) &&
  235. iwl_is_associated(priv)) {
  236. if (rate == IWL_RATE_11M_INDEX)
  237. next_rate = IWL_RATE_5M_INDEX;
  238. }
  239. break;
  240. default:
  241. break;
  242. }
  243. return next_rate;
  244. }
  245. /**
  246. * iwl3945_tx_queue_reclaim - Reclaim Tx queue entries already Tx'd
  247. *
  248. * When FW advances 'R' index, all entries between old and new 'R' index
  249. * need to be reclaimed. As result, some free space forms. If there is
  250. * enough free space (> low mark), wake the stack that feeds us.
  251. */
  252. static void iwl3945_tx_queue_reclaim(struct iwl_priv *priv,
  253. int txq_id, int index)
  254. {
  255. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  256. struct iwl_queue *q = &txq->q;
  257. struct iwl_tx_info *tx_info;
  258. BUG_ON(txq_id == IWL_CMD_QUEUE_NUM);
  259. for (index = iwl_queue_inc_wrap(index, q->n_bd); q->read_ptr != index;
  260. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  261. tx_info = &txq->txb[txq->q.read_ptr];
  262. ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb[0]);
  263. tx_info->skb[0] = NULL;
  264. priv->cfg->ops->lib->txq_free_tfd(priv, txq);
  265. }
  266. if (iwl_queue_space(q) > q->low_mark && (txq_id >= 0) &&
  267. (txq_id != IWL_CMD_QUEUE_NUM) &&
  268. priv->mac80211_registered)
  269. iwl_wake_queue(priv, txq_id);
  270. }
  271. /**
  272. * iwl3945_rx_reply_tx - Handle Tx response
  273. */
  274. static void iwl3945_rx_reply_tx(struct iwl_priv *priv,
  275. struct iwl_rx_mem_buffer *rxb)
  276. {
  277. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  278. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  279. int txq_id = SEQ_TO_QUEUE(sequence);
  280. int index = SEQ_TO_INDEX(sequence);
  281. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  282. struct ieee80211_tx_info *info;
  283. struct iwl3945_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  284. u32 status = le32_to_cpu(tx_resp->status);
  285. int rate_idx;
  286. int fail;
  287. if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
  288. IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
  289. "is out of range [0-%d] %d %d\n", txq_id,
  290. index, txq->q.n_bd, txq->q.write_ptr,
  291. txq->q.read_ptr);
  292. return;
  293. }
  294. info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
  295. ieee80211_tx_info_clear_status(info);
  296. /* Fill the MRR chain with some info about on-chip retransmissions */
  297. rate_idx = iwl3945_hwrate_to_plcp_idx(tx_resp->rate);
  298. if (info->band == IEEE80211_BAND_5GHZ)
  299. rate_idx -= IWL_FIRST_OFDM_RATE;
  300. fail = tx_resp->failure_frame;
  301. info->status.rates[0].idx = rate_idx;
  302. info->status.rates[0].count = fail + 1; /* add final attempt */
  303. /* tx_status->rts_retry_count = tx_resp->failure_rts; */
  304. info->flags |= ((status & TX_STATUS_MSK) == TX_STATUS_SUCCESS) ?
  305. IEEE80211_TX_STAT_ACK : 0;
  306. IWL_DEBUG_TX(priv, "Tx queue %d Status %s (0x%08x) plcp rate %d retries %d\n",
  307. txq_id, iwl3945_get_tx_fail_reason(status), status,
  308. tx_resp->rate, tx_resp->failure_frame);
  309. IWL_DEBUG_TX_REPLY(priv, "Tx queue reclaim %d\n", index);
  310. iwl3945_tx_queue_reclaim(priv, txq_id, index);
  311. if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
  312. IWL_ERR(priv, "TODO: Implement Tx ABORT REQUIRED!!!\n");
  313. }
  314. /*****************************************************************************
  315. *
  316. * Intel PRO/Wireless 3945ABG/BG Network Connection
  317. *
  318. * RX handler implementations
  319. *
  320. *****************************************************************************/
  321. void iwl3945_hw_rx_statistics(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
  322. {
  323. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  324. IWL_DEBUG_RX(priv, "Statistics notification received (%d vs %d).\n",
  325. (int)sizeof(struct iwl3945_notif_statistics),
  326. le32_to_cpu(pkt->len));
  327. memcpy(&priv->statistics_39, pkt->u.raw, sizeof(priv->statistics_39));
  328. iwl3945_led_background(priv);
  329. priv->last_statistics_time = jiffies;
  330. }
  331. /******************************************************************************
  332. *
  333. * Misc. internal state and helper functions
  334. *
  335. ******************************************************************************/
  336. #ifdef CONFIG_IWLWIFI_DEBUG
  337. /**
  338. * iwl3945_report_frame - dump frame to syslog during debug sessions
  339. *
  340. * You may hack this function to show different aspects of received frames,
  341. * including selective frame dumps.
  342. * group100 parameter selects whether to show 1 out of 100 good frames.
  343. */
  344. static void _iwl3945_dbg_report_frame(struct iwl_priv *priv,
  345. struct iwl_rx_packet *pkt,
  346. struct ieee80211_hdr *header, int group100)
  347. {
  348. u32 to_us;
  349. u32 print_summary = 0;
  350. u32 print_dump = 0; /* set to 1 to dump all frames' contents */
  351. u32 hundred = 0;
  352. u32 dataframe = 0;
  353. __le16 fc;
  354. u16 seq_ctl;
  355. u16 channel;
  356. u16 phy_flags;
  357. u16 length;
  358. u16 status;
  359. u16 bcn_tmr;
  360. u32 tsf_low;
  361. u64 tsf;
  362. u8 rssi;
  363. u8 agc;
  364. u16 sig_avg;
  365. u16 noise_diff;
  366. struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
  367. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  368. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  369. u8 *data = IWL_RX_DATA(pkt);
  370. /* MAC header */
  371. fc = header->frame_control;
  372. seq_ctl = le16_to_cpu(header->seq_ctrl);
  373. /* metadata */
  374. channel = le16_to_cpu(rx_hdr->channel);
  375. phy_flags = le16_to_cpu(rx_hdr->phy_flags);
  376. length = le16_to_cpu(rx_hdr->len);
  377. /* end-of-frame status and timestamp */
  378. status = le32_to_cpu(rx_end->status);
  379. bcn_tmr = le32_to_cpu(rx_end->beacon_timestamp);
  380. tsf_low = le64_to_cpu(rx_end->timestamp) & 0x0ffffffff;
  381. tsf = le64_to_cpu(rx_end->timestamp);
  382. /* signal statistics */
  383. rssi = rx_stats->rssi;
  384. agc = rx_stats->agc;
  385. sig_avg = le16_to_cpu(rx_stats->sig_avg);
  386. noise_diff = le16_to_cpu(rx_stats->noise_diff);
  387. to_us = !compare_ether_addr(header->addr1, priv->mac_addr);
  388. /* if data frame is to us and all is good,
  389. * (optionally) print summary for only 1 out of every 100 */
  390. if (to_us && (fc & ~cpu_to_le16(IEEE80211_FCTL_PROTECTED)) ==
  391. cpu_to_le16(IEEE80211_FCTL_FROMDS | IEEE80211_FTYPE_DATA)) {
  392. dataframe = 1;
  393. if (!group100)
  394. print_summary = 1; /* print each frame */
  395. else if (priv->framecnt_to_us < 100) {
  396. priv->framecnt_to_us++;
  397. print_summary = 0;
  398. } else {
  399. priv->framecnt_to_us = 0;
  400. print_summary = 1;
  401. hundred = 1;
  402. }
  403. } else {
  404. /* print summary for all other frames */
  405. print_summary = 1;
  406. }
  407. if (print_summary) {
  408. char *title;
  409. int rate;
  410. if (hundred)
  411. title = "100Frames";
  412. else if (ieee80211_has_retry(fc))
  413. title = "Retry";
  414. else if (ieee80211_is_assoc_resp(fc))
  415. title = "AscRsp";
  416. else if (ieee80211_is_reassoc_resp(fc))
  417. title = "RasRsp";
  418. else if (ieee80211_is_probe_resp(fc)) {
  419. title = "PrbRsp";
  420. print_dump = 1; /* dump frame contents */
  421. } else if (ieee80211_is_beacon(fc)) {
  422. title = "Beacon";
  423. print_dump = 1; /* dump frame contents */
  424. } else if (ieee80211_is_atim(fc))
  425. title = "ATIM";
  426. else if (ieee80211_is_auth(fc))
  427. title = "Auth";
  428. else if (ieee80211_is_deauth(fc))
  429. title = "DeAuth";
  430. else if (ieee80211_is_disassoc(fc))
  431. title = "DisAssoc";
  432. else
  433. title = "Frame";
  434. rate = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
  435. if (rate == -1)
  436. rate = 0;
  437. else
  438. rate = iwl3945_rates[rate].ieee / 2;
  439. /* print frame summary.
  440. * MAC addresses show just the last byte (for brevity),
  441. * but you can hack it to show more, if you'd like to. */
  442. if (dataframe)
  443. IWL_DEBUG_RX(priv, "%s: mhd=0x%04x, dst=0x%02x, "
  444. "len=%u, rssi=%d, chnl=%d, rate=%d, \n",
  445. title, le16_to_cpu(fc), header->addr1[5],
  446. length, rssi, channel, rate);
  447. else {
  448. /* src/dst addresses assume managed mode */
  449. IWL_DEBUG_RX(priv, "%s: 0x%04x, dst=0x%02x, "
  450. "src=0x%02x, rssi=%u, tim=%lu usec, "
  451. "phy=0x%02x, chnl=%d\n",
  452. title, le16_to_cpu(fc), header->addr1[5],
  453. header->addr3[5], rssi,
  454. tsf_low - priv->scan_start_tsf,
  455. phy_flags, channel);
  456. }
  457. }
  458. if (print_dump)
  459. iwl_print_hex_dump(priv, IWL_DL_RX, data, length);
  460. }
  461. static void iwl3945_dbg_report_frame(struct iwl_priv *priv,
  462. struct iwl_rx_packet *pkt,
  463. struct ieee80211_hdr *header, int group100)
  464. {
  465. if (priv->debug_level & IWL_DL_RX)
  466. _iwl3945_dbg_report_frame(priv, pkt, header, group100);
  467. }
  468. #else
  469. static inline void iwl3945_dbg_report_frame(struct iwl_priv *priv,
  470. struct iwl_rx_packet *pkt,
  471. struct ieee80211_hdr *header, int group100)
  472. {
  473. }
  474. #endif
  475. /* This is necessary only for a number of statistics, see the caller. */
  476. static int iwl3945_is_network_packet(struct iwl_priv *priv,
  477. struct ieee80211_hdr *header)
  478. {
  479. /* Filter incoming packets to determine if they are targeted toward
  480. * this network, discarding packets coming from ourselves */
  481. switch (priv->iw_mode) {
  482. case NL80211_IFTYPE_ADHOC: /* Header: Dest. | Source | BSSID */
  483. /* packets to our IBSS update information */
  484. return !compare_ether_addr(header->addr3, priv->bssid);
  485. case NL80211_IFTYPE_STATION: /* Header: Dest. | AP{BSSID} | Source */
  486. /* packets to our IBSS update information */
  487. return !compare_ether_addr(header->addr2, priv->bssid);
  488. default:
  489. return 1;
  490. }
  491. }
  492. static void iwl3945_pass_packet_to_mac80211(struct iwl_priv *priv,
  493. struct iwl_rx_mem_buffer *rxb,
  494. struct ieee80211_rx_status *stats)
  495. {
  496. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  497. #ifdef CONFIG_IWLWIFI_LEDS
  498. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
  499. #endif
  500. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  501. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  502. short len = le16_to_cpu(rx_hdr->len);
  503. /* We received data from the HW, so stop the watchdog */
  504. if (unlikely((len + IWL39_RX_FRAME_SIZE) > skb_tailroom(rxb->skb))) {
  505. IWL_DEBUG_DROP(priv, "Corruption detected!\n");
  506. return;
  507. }
  508. /* We only process data packets if the interface is open */
  509. if (unlikely(!priv->is_open)) {
  510. IWL_DEBUG_DROP_LIMIT(priv,
  511. "Dropping packet while interface is not open.\n");
  512. return;
  513. }
  514. skb_reserve(rxb->skb, (void *)rx_hdr->payload - (void *)pkt);
  515. /* Set the size of the skb to the size of the frame */
  516. skb_put(rxb->skb, le16_to_cpu(rx_hdr->len));
  517. if (!iwl3945_mod_params.sw_crypto)
  518. iwl_set_decrypted_flag(priv,
  519. (struct ieee80211_hdr *)rxb->skb->data,
  520. le32_to_cpu(rx_end->status), stats);
  521. #ifdef CONFIG_IWLWIFI_LEDS
  522. if (ieee80211_is_data(hdr->frame_control))
  523. priv->rxtxpackets += len;
  524. #endif
  525. ieee80211_rx_irqsafe(priv->hw, rxb->skb, stats);
  526. rxb->skb = NULL;
  527. }
  528. #define IWL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
  529. static void iwl3945_rx_reply_rx(struct iwl_priv *priv,
  530. struct iwl_rx_mem_buffer *rxb)
  531. {
  532. struct ieee80211_hdr *header;
  533. struct ieee80211_rx_status rx_status;
  534. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  535. struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
  536. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  537. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  538. int snr;
  539. u16 rx_stats_sig_avg = le16_to_cpu(rx_stats->sig_avg);
  540. u16 rx_stats_noise_diff = le16_to_cpu(rx_stats->noise_diff);
  541. u8 network_packet;
  542. rx_status.flag = 0;
  543. rx_status.mactime = le64_to_cpu(rx_end->timestamp);
  544. rx_status.freq =
  545. ieee80211_channel_to_frequency(le16_to_cpu(rx_hdr->channel));
  546. rx_status.band = (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
  547. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  548. rx_status.rate_idx = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
  549. if (rx_status.band == IEEE80211_BAND_5GHZ)
  550. rx_status.rate_idx -= IWL_FIRST_OFDM_RATE;
  551. rx_status.antenna = le16_to_cpu(rx_hdr->phy_flags &
  552. RX_RES_PHY_FLAGS_ANTENNA_MSK) >> 4;
  553. /* set the preamble flag if appropriate */
  554. if (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
  555. rx_status.flag |= RX_FLAG_SHORTPRE;
  556. if ((unlikely(rx_stats->phy_count > 20))) {
  557. IWL_DEBUG_DROP(priv, "dsp size out of range [0,20]: %d/n",
  558. rx_stats->phy_count);
  559. return;
  560. }
  561. if (!(rx_end->status & RX_RES_STATUS_NO_CRC32_ERROR)
  562. || !(rx_end->status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
  563. IWL_DEBUG_RX(priv, "Bad CRC or FIFO: 0x%08X.\n", rx_end->status);
  564. return;
  565. }
  566. /* Convert 3945's rssi indicator to dBm */
  567. rx_status.signal = rx_stats->rssi - IWL39_RSSI_OFFSET;
  568. /* Set default noise value to -127 */
  569. if (priv->last_rx_noise == 0)
  570. priv->last_rx_noise = IWL_NOISE_MEAS_NOT_AVAILABLE;
  571. /* 3945 provides noise info for OFDM frames only.
  572. * sig_avg and noise_diff are measured by the 3945's digital signal
  573. * processor (DSP), and indicate linear levels of signal level and
  574. * distortion/noise within the packet preamble after
  575. * automatic gain control (AGC). sig_avg should stay fairly
  576. * constant if the radio's AGC is working well.
  577. * Since these values are linear (not dB or dBm), linear
  578. * signal-to-noise ratio (SNR) is (sig_avg / noise_diff).
  579. * Convert linear SNR to dB SNR, then subtract that from rssi dBm
  580. * to obtain noise level in dBm.
  581. * Calculate rx_status.signal (quality indicator in %) based on SNR. */
  582. if (rx_stats_noise_diff) {
  583. snr = rx_stats_sig_avg / rx_stats_noise_diff;
  584. rx_status.noise = rx_status.signal -
  585. iwl3945_calc_db_from_ratio(snr);
  586. rx_status.qual = iwl3945_calc_sig_qual(rx_status.signal,
  587. rx_status.noise);
  588. /* If noise info not available, calculate signal quality indicator (%)
  589. * using just the dBm signal level. */
  590. } else {
  591. rx_status.noise = priv->last_rx_noise;
  592. rx_status.qual = iwl3945_calc_sig_qual(rx_status.signal, 0);
  593. }
  594. IWL_DEBUG_STATS(priv, "Rssi %d noise %d qual %d sig_avg %d noise_diff %d\n",
  595. rx_status.signal, rx_status.noise, rx_status.qual,
  596. rx_stats_sig_avg, rx_stats_noise_diff);
  597. header = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
  598. network_packet = iwl3945_is_network_packet(priv, header);
  599. IWL_DEBUG_STATS_LIMIT(priv, "[%c] %d RSSI:%d Signal:%u, Noise:%u, Rate:%u\n",
  600. network_packet ? '*' : ' ',
  601. le16_to_cpu(rx_hdr->channel),
  602. rx_status.signal, rx_status.signal,
  603. rx_status.noise, rx_status.rate_idx);
  604. /* Set "1" to report good data frames in groups of 100 */
  605. iwl3945_dbg_report_frame(priv, pkt, header, 1);
  606. if (network_packet) {
  607. priv->last_beacon_time = le32_to_cpu(rx_end->beacon_timestamp);
  608. priv->last_tsf = le64_to_cpu(rx_end->timestamp);
  609. priv->last_rx_rssi = rx_status.signal;
  610. priv->last_rx_noise = rx_status.noise;
  611. }
  612. iwl3945_pass_packet_to_mac80211(priv, rxb, &rx_status);
  613. }
  614. int iwl3945_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  615. struct iwl_tx_queue *txq,
  616. dma_addr_t addr, u16 len, u8 reset, u8 pad)
  617. {
  618. int count;
  619. struct iwl_queue *q;
  620. struct iwl3945_tfd *tfd, *tfd_tmp;
  621. q = &txq->q;
  622. tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
  623. tfd = &tfd_tmp[q->write_ptr];
  624. if (reset)
  625. memset(tfd, 0, sizeof(*tfd));
  626. count = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  627. if ((count >= NUM_TFD_CHUNKS) || (count < 0)) {
  628. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  629. NUM_TFD_CHUNKS);
  630. return -EINVAL;
  631. }
  632. tfd->tbs[count].addr = cpu_to_le32(addr);
  633. tfd->tbs[count].len = cpu_to_le32(len);
  634. count++;
  635. tfd->control_flags = cpu_to_le32(TFD_CTL_COUNT_SET(count) |
  636. TFD_CTL_PAD_SET(pad));
  637. return 0;
  638. }
  639. /**
  640. * iwl3945_hw_txq_free_tfd - Free one TFD, those at index [txq->q.read_ptr]
  641. *
  642. * Does NOT advance any indexes
  643. */
  644. void iwl3945_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  645. {
  646. struct iwl3945_tfd *tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
  647. int index = txq->q.read_ptr;
  648. struct iwl3945_tfd *tfd = &tfd_tmp[index];
  649. struct pci_dev *dev = priv->pci_dev;
  650. int i;
  651. int counter;
  652. /* sanity check */
  653. counter = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  654. if (counter > NUM_TFD_CHUNKS) {
  655. IWL_ERR(priv, "Too many chunks: %i\n", counter);
  656. /* @todo issue fatal error, it is quite serious situation */
  657. return;
  658. }
  659. /* Unmap tx_cmd */
  660. if (counter)
  661. pci_unmap_single(dev,
  662. pci_unmap_addr(&txq->cmd[index]->meta, mapping),
  663. pci_unmap_len(&txq->cmd[index]->meta, len),
  664. PCI_DMA_TODEVICE);
  665. /* unmap chunks if any */
  666. for (i = 1; i < counter; i++) {
  667. pci_unmap_single(dev, le32_to_cpu(tfd->tbs[i].addr),
  668. le32_to_cpu(tfd->tbs[i].len), PCI_DMA_TODEVICE);
  669. if (txq->txb[txq->q.read_ptr].skb[0]) {
  670. struct sk_buff *skb = txq->txb[txq->q.read_ptr].skb[0];
  671. if (txq->txb[txq->q.read_ptr].skb[0]) {
  672. /* Can be called from interrupt context */
  673. dev_kfree_skb_any(skb);
  674. txq->txb[txq->q.read_ptr].skb[0] = NULL;
  675. }
  676. }
  677. }
  678. return ;
  679. }
  680. u8 iwl3945_hw_find_station(struct iwl_priv *priv, const u8 *addr)
  681. {
  682. int i, start = IWL_AP_ID;
  683. int ret = IWL_INVALID_STATION;
  684. unsigned long flags;
  685. if ((priv->iw_mode == NL80211_IFTYPE_ADHOC) ||
  686. (priv->iw_mode == NL80211_IFTYPE_AP))
  687. start = IWL_STA_ID;
  688. if (is_broadcast_ether_addr(addr))
  689. return priv->hw_params.bcast_sta_id;
  690. spin_lock_irqsave(&priv->sta_lock, flags);
  691. for (i = start; i < priv->hw_params.max_stations; i++)
  692. if ((priv->stations_39[i].used) &&
  693. (!compare_ether_addr
  694. (priv->stations_39[i].sta.sta.addr, addr))) {
  695. ret = i;
  696. goto out;
  697. }
  698. IWL_DEBUG_INFO(priv, "can not find STA %pM (total %d)\n",
  699. addr, priv->num_stations);
  700. out:
  701. spin_unlock_irqrestore(&priv->sta_lock, flags);
  702. return ret;
  703. }
  704. /**
  705. * iwl3945_hw_build_tx_cmd_rate - Add rate portion to TX_CMD:
  706. *
  707. */
  708. void iwl3945_hw_build_tx_cmd_rate(struct iwl_priv *priv, struct iwl_cmd *cmd,
  709. struct ieee80211_tx_info *info,
  710. struct ieee80211_hdr *hdr, int sta_id, int tx_id)
  711. {
  712. u16 hw_value = ieee80211_get_tx_rate(priv->hw, info)->hw_value;
  713. u16 rate_index = min(hw_value & 0xffff, IWL_RATE_COUNT - 1);
  714. u16 rate_mask;
  715. int rate;
  716. u8 rts_retry_limit;
  717. u8 data_retry_limit;
  718. __le32 tx_flags;
  719. __le16 fc = hdr->frame_control;
  720. struct iwl3945_tx_cmd *tx = (struct iwl3945_tx_cmd *)cmd->cmd.payload;
  721. rate = iwl3945_rates[rate_index].plcp;
  722. tx_flags = tx->tx_flags;
  723. /* We need to figure out how to get the sta->supp_rates while
  724. * in this running context */
  725. rate_mask = IWL_RATES_MASK;
  726. if (tx_id >= IWL_CMD_QUEUE_NUM)
  727. rts_retry_limit = 3;
  728. else
  729. rts_retry_limit = 7;
  730. if (ieee80211_is_probe_resp(fc)) {
  731. data_retry_limit = 3;
  732. if (data_retry_limit < rts_retry_limit)
  733. rts_retry_limit = data_retry_limit;
  734. } else
  735. data_retry_limit = IWL_DEFAULT_TX_RETRY;
  736. if (priv->data_retry_limit != -1)
  737. data_retry_limit = priv->data_retry_limit;
  738. if (ieee80211_is_mgmt(fc)) {
  739. switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
  740. case cpu_to_le16(IEEE80211_STYPE_AUTH):
  741. case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
  742. case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
  743. case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
  744. if (tx_flags & TX_CMD_FLG_RTS_MSK) {
  745. tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  746. tx_flags |= TX_CMD_FLG_CTS_MSK;
  747. }
  748. break;
  749. default:
  750. break;
  751. }
  752. }
  753. tx->rts_retry_limit = rts_retry_limit;
  754. tx->data_retry_limit = data_retry_limit;
  755. tx->rate = rate;
  756. tx->tx_flags = tx_flags;
  757. /* OFDM */
  758. tx->supp_rates[0] =
  759. ((rate_mask & IWL_OFDM_RATES_MASK) >> IWL_FIRST_OFDM_RATE) & 0xFF;
  760. /* CCK */
  761. tx->supp_rates[1] = (rate_mask & 0xF);
  762. IWL_DEBUG_RATE(priv, "Tx sta id: %d, rate: %d (plcp), flags: 0x%4X "
  763. "cck/ofdm mask: 0x%x/0x%x\n", sta_id,
  764. tx->rate, le32_to_cpu(tx->tx_flags),
  765. tx->supp_rates[1], tx->supp_rates[0]);
  766. }
  767. u8 iwl3945_sync_sta(struct iwl_priv *priv, int sta_id, u16 tx_rate, u8 flags)
  768. {
  769. unsigned long flags_spin;
  770. struct iwl3945_station_entry *station;
  771. if (sta_id == IWL_INVALID_STATION)
  772. return IWL_INVALID_STATION;
  773. spin_lock_irqsave(&priv->sta_lock, flags_spin);
  774. station = &priv->stations_39[sta_id];
  775. station->sta.sta.modify_mask = STA_MODIFY_TX_RATE_MSK;
  776. station->sta.rate_n_flags = cpu_to_le16(tx_rate);
  777. station->sta.mode = STA_CONTROL_MODIFY_MSK;
  778. spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
  779. iwl_send_add_sta(priv,
  780. (struct iwl_addsta_cmd *)&station->sta, flags);
  781. IWL_DEBUG_RATE(priv, "SCALE sync station %d to rate %d\n",
  782. sta_id, tx_rate);
  783. return sta_id;
  784. }
  785. static int iwl3945_set_pwr_src(struct iwl_priv *priv, enum iwl_pwr_src src)
  786. {
  787. int ret;
  788. unsigned long flags;
  789. spin_lock_irqsave(&priv->lock, flags);
  790. ret = iwl_grab_nic_access(priv);
  791. if (ret) {
  792. spin_unlock_irqrestore(&priv->lock, flags);
  793. return ret;
  794. }
  795. if (src == IWL_PWR_SRC_VAUX) {
  796. if (pci_pme_capable(priv->pci_dev, PCI_D3cold)) {
  797. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  798. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  799. ~APMG_PS_CTRL_MSK_PWR_SRC);
  800. iwl_release_nic_access(priv);
  801. iwl_poll_bit(priv, CSR_GPIO_IN,
  802. CSR_GPIO_IN_VAL_VAUX_PWR_SRC,
  803. CSR_GPIO_IN_BIT_AUX_POWER, 5000);
  804. } else {
  805. iwl_release_nic_access(priv);
  806. }
  807. } else {
  808. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  809. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  810. ~APMG_PS_CTRL_MSK_PWR_SRC);
  811. iwl_release_nic_access(priv);
  812. iwl_poll_bit(priv, CSR_GPIO_IN, CSR_GPIO_IN_VAL_VMAIN_PWR_SRC,
  813. CSR_GPIO_IN_BIT_AUX_POWER, 5000); /* uS */
  814. }
  815. spin_unlock_irqrestore(&priv->lock, flags);
  816. return ret;
  817. }
  818. static int iwl3945_rx_init(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  819. {
  820. int rc;
  821. unsigned long flags;
  822. spin_lock_irqsave(&priv->lock, flags);
  823. rc = iwl_grab_nic_access(priv);
  824. if (rc) {
  825. spin_unlock_irqrestore(&priv->lock, flags);
  826. return rc;
  827. }
  828. iwl_write_direct32(priv, FH39_RCSR_RBD_BASE(0), rxq->dma_addr);
  829. iwl_write_direct32(priv, FH39_RCSR_RPTR_ADDR(0), rxq->rb_stts_dma);
  830. iwl_write_direct32(priv, FH39_RCSR_WPTR(0), 0);
  831. iwl_write_direct32(priv, FH39_RCSR_CONFIG(0),
  832. FH39_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE |
  833. FH39_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE |
  834. FH39_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN |
  835. FH39_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 |
  836. (RX_QUEUE_SIZE_LOG << FH39_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE) |
  837. FH39_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST |
  838. (1 << FH39_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH) |
  839. FH39_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH);
  840. /* fake read to flush all prev I/O */
  841. iwl_read_direct32(priv, FH39_RSSR_CTRL);
  842. iwl_release_nic_access(priv);
  843. spin_unlock_irqrestore(&priv->lock, flags);
  844. return 0;
  845. }
  846. static int iwl3945_tx_reset(struct iwl_priv *priv)
  847. {
  848. int rc;
  849. unsigned long flags;
  850. spin_lock_irqsave(&priv->lock, flags);
  851. rc = iwl_grab_nic_access(priv);
  852. if (rc) {
  853. spin_unlock_irqrestore(&priv->lock, flags);
  854. return rc;
  855. }
  856. /* bypass mode */
  857. iwl_write_prph(priv, ALM_SCD_MODE_REG, 0x2);
  858. /* RA 0 is active */
  859. iwl_write_prph(priv, ALM_SCD_ARASTAT_REG, 0x01);
  860. /* all 6 fifo are active */
  861. iwl_write_prph(priv, ALM_SCD_TXFACT_REG, 0x3f);
  862. iwl_write_prph(priv, ALM_SCD_SBYP_MODE_1_REG, 0x010000);
  863. iwl_write_prph(priv, ALM_SCD_SBYP_MODE_2_REG, 0x030002);
  864. iwl_write_prph(priv, ALM_SCD_TXF4MF_REG, 0x000004);
  865. iwl_write_prph(priv, ALM_SCD_TXF5MF_REG, 0x000005);
  866. iwl_write_direct32(priv, FH39_TSSR_CBB_BASE,
  867. priv->shared_phys);
  868. iwl_write_direct32(priv, FH39_TSSR_MSG_CONFIG,
  869. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON |
  870. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON |
  871. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B |
  872. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON |
  873. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON |
  874. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH |
  875. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH);
  876. iwl_release_nic_access(priv);
  877. spin_unlock_irqrestore(&priv->lock, flags);
  878. return 0;
  879. }
  880. /**
  881. * iwl3945_txq_ctx_reset - Reset TX queue context
  882. *
  883. * Destroys all DMA structures and initialize them again
  884. */
  885. static int iwl3945_txq_ctx_reset(struct iwl_priv *priv)
  886. {
  887. int rc;
  888. int txq_id, slots_num;
  889. iwl3945_hw_txq_ctx_free(priv);
  890. /* Tx CMD queue */
  891. rc = iwl3945_tx_reset(priv);
  892. if (rc)
  893. goto error;
  894. /* Tx queue(s) */
  895. for (txq_id = 0; txq_id <= priv->hw_params.max_txq_num; txq_id++) {
  896. slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
  897. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  898. rc = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
  899. txq_id);
  900. if (rc) {
  901. IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
  902. goto error;
  903. }
  904. }
  905. return rc;
  906. error:
  907. iwl3945_hw_txq_ctx_free(priv);
  908. return rc;
  909. }
  910. static int iwl3945_apm_init(struct iwl_priv *priv)
  911. {
  912. int ret = 0;
  913. iwl_power_initialize(priv);
  914. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  915. CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
  916. /* disable L0s without affecting L1 :don't wait for ICH L0s bug W/A) */
  917. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  918. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  919. /* set "initialization complete" bit to move adapter
  920. * D0U* --> D0A* state */
  921. iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  922. ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
  923. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  924. if (ret < 0) {
  925. IWL_DEBUG_INFO(priv, "Failed to init the card\n");
  926. goto out;
  927. }
  928. ret = iwl_grab_nic_access(priv);
  929. if (ret)
  930. goto out;
  931. /* enable DMA */
  932. iwl_write_prph(priv, APMG_CLK_CTRL_REG, APMG_CLK_VAL_DMA_CLK_RQT |
  933. APMG_CLK_VAL_BSM_CLK_RQT);
  934. udelay(20);
  935. /* disable L1-Active */
  936. iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
  937. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  938. iwl_release_nic_access(priv);
  939. out:
  940. return ret;
  941. }
  942. static void iwl3945_nic_config(struct iwl_priv *priv)
  943. {
  944. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  945. unsigned long flags;
  946. u8 rev_id = 0;
  947. spin_lock_irqsave(&priv->lock, flags);
  948. if (rev_id & PCI_CFG_REV_ID_BIT_RTP)
  949. IWL_DEBUG_INFO(priv, "RTP type \n");
  950. else if (rev_id & PCI_CFG_REV_ID_BIT_BASIC_SKU) {
  951. IWL_DEBUG_INFO(priv, "3945 RADIO-MB type\n");
  952. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  953. CSR39_HW_IF_CONFIG_REG_BIT_3945_MB);
  954. } else {
  955. IWL_DEBUG_INFO(priv, "3945 RADIO-MM type\n");
  956. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  957. CSR39_HW_IF_CONFIG_REG_BIT_3945_MM);
  958. }
  959. if (EEPROM_SKU_CAP_OP_MODE_MRC == eeprom->sku_cap) {
  960. IWL_DEBUG_INFO(priv, "SKU OP mode is mrc\n");
  961. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  962. CSR39_HW_IF_CONFIG_REG_BIT_SKU_MRC);
  963. } else
  964. IWL_DEBUG_INFO(priv, "SKU OP mode is basic\n");
  965. if ((eeprom->board_revision & 0xF0) == 0xD0) {
  966. IWL_DEBUG_INFO(priv, "3945ABG revision is 0x%X\n",
  967. eeprom->board_revision);
  968. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  969. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  970. } else {
  971. IWL_DEBUG_INFO(priv, "3945ABG revision is 0x%X\n",
  972. eeprom->board_revision);
  973. iwl_clear_bit(priv, CSR_HW_IF_CONFIG_REG,
  974. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  975. }
  976. if (eeprom->almgor_m_version <= 1) {
  977. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  978. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A);
  979. IWL_DEBUG_INFO(priv, "Card M type A version is 0x%X\n",
  980. eeprom->almgor_m_version);
  981. } else {
  982. IWL_DEBUG_INFO(priv, "Card M type B version is 0x%X\n",
  983. eeprom->almgor_m_version);
  984. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  985. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B);
  986. }
  987. spin_unlock_irqrestore(&priv->lock, flags);
  988. if (eeprom->sku_cap & EEPROM_SKU_CAP_SW_RF_KILL_ENABLE)
  989. IWL_DEBUG_RF_KILL(priv, "SW RF KILL supported in EEPROM.\n");
  990. if (eeprom->sku_cap & EEPROM_SKU_CAP_HW_RF_KILL_ENABLE)
  991. IWL_DEBUG_RF_KILL(priv, "HW RF KILL supported in EEPROM.\n");
  992. }
  993. int iwl3945_hw_nic_init(struct iwl_priv *priv)
  994. {
  995. u8 rev_id;
  996. int rc;
  997. unsigned long flags;
  998. struct iwl_rx_queue *rxq = &priv->rxq;
  999. spin_lock_irqsave(&priv->lock, flags);
  1000. priv->cfg->ops->lib->apm_ops.init(priv);
  1001. spin_unlock_irqrestore(&priv->lock, flags);
  1002. /* Determine HW type */
  1003. rc = pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &rev_id);
  1004. if (rc)
  1005. return rc;
  1006. IWL_DEBUG_INFO(priv, "HW Revision ID = 0x%X\n", rev_id);
  1007. rc = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
  1008. if (rc)
  1009. return rc;
  1010. priv->cfg->ops->lib->apm_ops.config(priv);
  1011. /* Allocate the RX queue, or reset if it is already allocated */
  1012. if (!rxq->bd) {
  1013. rc = iwl_rx_queue_alloc(priv);
  1014. if (rc) {
  1015. IWL_ERR(priv, "Unable to initialize Rx queue\n");
  1016. return -ENOMEM;
  1017. }
  1018. } else
  1019. iwl3945_rx_queue_reset(priv, rxq);
  1020. iwl3945_rx_replenish(priv);
  1021. iwl3945_rx_init(priv, rxq);
  1022. spin_lock_irqsave(&priv->lock, flags);
  1023. /* Look at using this instead:
  1024. rxq->need_update = 1;
  1025. iwl_rx_queue_update_write_ptr(priv, rxq);
  1026. */
  1027. rc = iwl_grab_nic_access(priv);
  1028. if (rc) {
  1029. spin_unlock_irqrestore(&priv->lock, flags);
  1030. return rc;
  1031. }
  1032. iwl_write_direct32(priv, FH39_RCSR_WPTR(0), rxq->write & ~7);
  1033. iwl_release_nic_access(priv);
  1034. spin_unlock_irqrestore(&priv->lock, flags);
  1035. rc = iwl3945_txq_ctx_reset(priv);
  1036. if (rc)
  1037. return rc;
  1038. set_bit(STATUS_INIT, &priv->status);
  1039. return 0;
  1040. }
  1041. /**
  1042. * iwl3945_hw_txq_ctx_free - Free TXQ Context
  1043. *
  1044. * Destroy all TX DMA queues and structures
  1045. */
  1046. void iwl3945_hw_txq_ctx_free(struct iwl_priv *priv)
  1047. {
  1048. int txq_id;
  1049. /* Tx queues */
  1050. for (txq_id = 0; txq_id <= priv->hw_params.max_txq_num; txq_id++)
  1051. if (txq_id == IWL_CMD_QUEUE_NUM)
  1052. iwl_cmd_queue_free(priv);
  1053. else
  1054. iwl_tx_queue_free(priv, txq_id);
  1055. }
  1056. void iwl3945_hw_txq_ctx_stop(struct iwl_priv *priv)
  1057. {
  1058. int txq_id;
  1059. unsigned long flags;
  1060. spin_lock_irqsave(&priv->lock, flags);
  1061. if (iwl_grab_nic_access(priv)) {
  1062. spin_unlock_irqrestore(&priv->lock, flags);
  1063. iwl3945_hw_txq_ctx_free(priv);
  1064. return;
  1065. }
  1066. /* stop SCD */
  1067. iwl_write_prph(priv, ALM_SCD_MODE_REG, 0);
  1068. /* reset TFD queues */
  1069. for (txq_id = 0; txq_id <= priv->hw_params.max_txq_num; txq_id++) {
  1070. iwl_write_direct32(priv, FH39_TCSR_CONFIG(txq_id), 0x0);
  1071. iwl_poll_direct_bit(priv, FH39_TSSR_TX_STATUS,
  1072. FH39_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(txq_id),
  1073. 1000);
  1074. }
  1075. iwl_release_nic_access(priv);
  1076. spin_unlock_irqrestore(&priv->lock, flags);
  1077. iwl3945_hw_txq_ctx_free(priv);
  1078. }
  1079. static int iwl3945_apm_stop_master(struct iwl_priv *priv)
  1080. {
  1081. int ret = 0;
  1082. unsigned long flags;
  1083. spin_lock_irqsave(&priv->lock, flags);
  1084. /* set stop master bit */
  1085. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
  1086. iwl_poll_direct_bit(priv, CSR_RESET,
  1087. CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
  1088. if (ret < 0)
  1089. goto out;
  1090. out:
  1091. spin_unlock_irqrestore(&priv->lock, flags);
  1092. IWL_DEBUG_INFO(priv, "stop master\n");
  1093. return ret;
  1094. }
  1095. static void iwl3945_apm_stop(struct iwl_priv *priv)
  1096. {
  1097. unsigned long flags;
  1098. iwl3945_apm_stop_master(priv);
  1099. spin_lock_irqsave(&priv->lock, flags);
  1100. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  1101. udelay(10);
  1102. /* clear "init complete" move adapter D0A* --> D0U state */
  1103. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  1104. spin_unlock_irqrestore(&priv->lock, flags);
  1105. }
  1106. static int iwl3945_apm_reset(struct iwl_priv *priv)
  1107. {
  1108. int rc;
  1109. unsigned long flags;
  1110. iwl3945_apm_stop_master(priv);
  1111. spin_lock_irqsave(&priv->lock, flags);
  1112. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  1113. udelay(10);
  1114. iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  1115. iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
  1116. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  1117. rc = iwl_grab_nic_access(priv);
  1118. if (!rc) {
  1119. iwl_write_prph(priv, APMG_CLK_CTRL_REG,
  1120. APMG_CLK_VAL_BSM_CLK_RQT);
  1121. iwl_write_prph(priv, APMG_RTC_INT_MSK_REG, 0x0);
  1122. iwl_write_prph(priv, APMG_RTC_INT_STT_REG,
  1123. 0xFFFFFFFF);
  1124. /* enable DMA */
  1125. iwl_write_prph(priv, APMG_CLK_EN_REG,
  1126. APMG_CLK_VAL_DMA_CLK_RQT |
  1127. APMG_CLK_VAL_BSM_CLK_RQT);
  1128. udelay(10);
  1129. iwl_set_bits_prph(priv, APMG_PS_CTRL_REG,
  1130. APMG_PS_CTRL_VAL_RESET_REQ);
  1131. udelay(5);
  1132. iwl_clear_bits_prph(priv, APMG_PS_CTRL_REG,
  1133. APMG_PS_CTRL_VAL_RESET_REQ);
  1134. iwl_release_nic_access(priv);
  1135. }
  1136. /* Clear the 'host command active' bit... */
  1137. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  1138. wake_up_interruptible(&priv->wait_command_queue);
  1139. spin_unlock_irqrestore(&priv->lock, flags);
  1140. return rc;
  1141. }
  1142. /**
  1143. * iwl3945_hw_reg_adjust_power_by_temp
  1144. * return index delta into power gain settings table
  1145. */
  1146. static int iwl3945_hw_reg_adjust_power_by_temp(int new_reading, int old_reading)
  1147. {
  1148. return (new_reading - old_reading) * (-11) / 100;
  1149. }
  1150. /**
  1151. * iwl3945_hw_reg_temp_out_of_range - Keep temperature in sane range
  1152. */
  1153. static inline int iwl3945_hw_reg_temp_out_of_range(int temperature)
  1154. {
  1155. return ((temperature < -260) || (temperature > 25)) ? 1 : 0;
  1156. }
  1157. int iwl3945_hw_get_temperature(struct iwl_priv *priv)
  1158. {
  1159. return iwl_read32(priv, CSR_UCODE_DRV_GP2);
  1160. }
  1161. /**
  1162. * iwl3945_hw_reg_txpower_get_temperature
  1163. * get the current temperature by reading from NIC
  1164. */
  1165. static int iwl3945_hw_reg_txpower_get_temperature(struct iwl_priv *priv)
  1166. {
  1167. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1168. int temperature;
  1169. temperature = iwl3945_hw_get_temperature(priv);
  1170. /* driver's okay range is -260 to +25.
  1171. * human readable okay range is 0 to +285 */
  1172. IWL_DEBUG_INFO(priv, "Temperature: %d\n", temperature + IWL_TEMP_CONVERT);
  1173. /* handle insane temp reading */
  1174. if (iwl3945_hw_reg_temp_out_of_range(temperature)) {
  1175. IWL_ERR(priv, "Error bad temperature value %d\n", temperature);
  1176. /* if really really hot(?),
  1177. * substitute the 3rd band/group's temp measured at factory */
  1178. if (priv->last_temperature > 100)
  1179. temperature = eeprom->groups[2].temperature;
  1180. else /* else use most recent "sane" value from driver */
  1181. temperature = priv->last_temperature;
  1182. }
  1183. return temperature; /* raw, not "human readable" */
  1184. }
  1185. /* Adjust Txpower only if temperature variance is greater than threshold.
  1186. *
  1187. * Both are lower than older versions' 9 degrees */
  1188. #define IWL_TEMPERATURE_LIMIT_TIMER 6
  1189. /**
  1190. * is_temp_calib_needed - determines if new calibration is needed
  1191. *
  1192. * records new temperature in tx_mgr->temperature.
  1193. * replaces tx_mgr->last_temperature *only* if calib needed
  1194. * (assumes caller will actually do the calibration!). */
  1195. static int is_temp_calib_needed(struct iwl_priv *priv)
  1196. {
  1197. int temp_diff;
  1198. priv->temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
  1199. temp_diff = priv->temperature - priv->last_temperature;
  1200. /* get absolute value */
  1201. if (temp_diff < 0) {
  1202. IWL_DEBUG_POWER(priv, "Getting cooler, delta %d,\n", temp_diff);
  1203. temp_diff = -temp_diff;
  1204. } else if (temp_diff == 0)
  1205. IWL_DEBUG_POWER(priv, "Same temp,\n");
  1206. else
  1207. IWL_DEBUG_POWER(priv, "Getting warmer, delta %d,\n", temp_diff);
  1208. /* if we don't need calibration, *don't* update last_temperature */
  1209. if (temp_diff < IWL_TEMPERATURE_LIMIT_TIMER) {
  1210. IWL_DEBUG_POWER(priv, "Timed thermal calib not needed\n");
  1211. return 0;
  1212. }
  1213. IWL_DEBUG_POWER(priv, "Timed thermal calib needed\n");
  1214. /* assume that caller will actually do calib ...
  1215. * update the "last temperature" value */
  1216. priv->last_temperature = priv->temperature;
  1217. return 1;
  1218. }
  1219. #define IWL_MAX_GAIN_ENTRIES 78
  1220. #define IWL_CCK_FROM_OFDM_POWER_DIFF -5
  1221. #define IWL_CCK_FROM_OFDM_INDEX_DIFF (10)
  1222. /* radio and DSP power table, each step is 1/2 dB.
  1223. * 1st number is for RF analog gain, 2nd number is for DSP pre-DAC gain. */
  1224. static struct iwl3945_tx_power power_gain_table[2][IWL_MAX_GAIN_ENTRIES] = {
  1225. {
  1226. {251, 127}, /* 2.4 GHz, highest power */
  1227. {251, 127},
  1228. {251, 127},
  1229. {251, 127},
  1230. {251, 125},
  1231. {251, 110},
  1232. {251, 105},
  1233. {251, 98},
  1234. {187, 125},
  1235. {187, 115},
  1236. {187, 108},
  1237. {187, 99},
  1238. {243, 119},
  1239. {243, 111},
  1240. {243, 105},
  1241. {243, 97},
  1242. {243, 92},
  1243. {211, 106},
  1244. {211, 100},
  1245. {179, 120},
  1246. {179, 113},
  1247. {179, 107},
  1248. {147, 125},
  1249. {147, 119},
  1250. {147, 112},
  1251. {147, 106},
  1252. {147, 101},
  1253. {147, 97},
  1254. {147, 91},
  1255. {115, 107},
  1256. {235, 121},
  1257. {235, 115},
  1258. {235, 109},
  1259. {203, 127},
  1260. {203, 121},
  1261. {203, 115},
  1262. {203, 108},
  1263. {203, 102},
  1264. {203, 96},
  1265. {203, 92},
  1266. {171, 110},
  1267. {171, 104},
  1268. {171, 98},
  1269. {139, 116},
  1270. {227, 125},
  1271. {227, 119},
  1272. {227, 113},
  1273. {227, 107},
  1274. {227, 101},
  1275. {227, 96},
  1276. {195, 113},
  1277. {195, 106},
  1278. {195, 102},
  1279. {195, 95},
  1280. {163, 113},
  1281. {163, 106},
  1282. {163, 102},
  1283. {163, 95},
  1284. {131, 113},
  1285. {131, 106},
  1286. {131, 102},
  1287. {131, 95},
  1288. {99, 113},
  1289. {99, 106},
  1290. {99, 102},
  1291. {99, 95},
  1292. {67, 113},
  1293. {67, 106},
  1294. {67, 102},
  1295. {67, 95},
  1296. {35, 113},
  1297. {35, 106},
  1298. {35, 102},
  1299. {35, 95},
  1300. {3, 113},
  1301. {3, 106},
  1302. {3, 102},
  1303. {3, 95} }, /* 2.4 GHz, lowest power */
  1304. {
  1305. {251, 127}, /* 5.x GHz, highest power */
  1306. {251, 120},
  1307. {251, 114},
  1308. {219, 119},
  1309. {219, 101},
  1310. {187, 113},
  1311. {187, 102},
  1312. {155, 114},
  1313. {155, 103},
  1314. {123, 117},
  1315. {123, 107},
  1316. {123, 99},
  1317. {123, 92},
  1318. {91, 108},
  1319. {59, 125},
  1320. {59, 118},
  1321. {59, 109},
  1322. {59, 102},
  1323. {59, 96},
  1324. {59, 90},
  1325. {27, 104},
  1326. {27, 98},
  1327. {27, 92},
  1328. {115, 118},
  1329. {115, 111},
  1330. {115, 104},
  1331. {83, 126},
  1332. {83, 121},
  1333. {83, 113},
  1334. {83, 105},
  1335. {83, 99},
  1336. {51, 118},
  1337. {51, 111},
  1338. {51, 104},
  1339. {51, 98},
  1340. {19, 116},
  1341. {19, 109},
  1342. {19, 102},
  1343. {19, 98},
  1344. {19, 93},
  1345. {171, 113},
  1346. {171, 107},
  1347. {171, 99},
  1348. {139, 120},
  1349. {139, 113},
  1350. {139, 107},
  1351. {139, 99},
  1352. {107, 120},
  1353. {107, 113},
  1354. {107, 107},
  1355. {107, 99},
  1356. {75, 120},
  1357. {75, 113},
  1358. {75, 107},
  1359. {75, 99},
  1360. {43, 120},
  1361. {43, 113},
  1362. {43, 107},
  1363. {43, 99},
  1364. {11, 120},
  1365. {11, 113},
  1366. {11, 107},
  1367. {11, 99},
  1368. {131, 107},
  1369. {131, 99},
  1370. {99, 120},
  1371. {99, 113},
  1372. {99, 107},
  1373. {99, 99},
  1374. {67, 120},
  1375. {67, 113},
  1376. {67, 107},
  1377. {67, 99},
  1378. {35, 120},
  1379. {35, 113},
  1380. {35, 107},
  1381. {35, 99},
  1382. {3, 120} } /* 5.x GHz, lowest power */
  1383. };
  1384. static inline u8 iwl3945_hw_reg_fix_power_index(int index)
  1385. {
  1386. if (index < 0)
  1387. return 0;
  1388. if (index >= IWL_MAX_GAIN_ENTRIES)
  1389. return IWL_MAX_GAIN_ENTRIES - 1;
  1390. return (u8) index;
  1391. }
  1392. /* Kick off thermal recalibration check every 60 seconds */
  1393. #define REG_RECALIB_PERIOD (60)
  1394. /**
  1395. * iwl3945_hw_reg_set_scan_power - Set Tx power for scan probe requests
  1396. *
  1397. * Set (in our channel info database) the direct scan Tx power for 1 Mbit (CCK)
  1398. * or 6 Mbit (OFDM) rates.
  1399. */
  1400. static void iwl3945_hw_reg_set_scan_power(struct iwl_priv *priv, u32 scan_tbl_index,
  1401. s32 rate_index, const s8 *clip_pwrs,
  1402. struct iwl_channel_info *ch_info,
  1403. int band_index)
  1404. {
  1405. struct iwl3945_scan_power_info *scan_power_info;
  1406. s8 power;
  1407. u8 power_index;
  1408. scan_power_info = &ch_info->scan_pwr_info[scan_tbl_index];
  1409. /* use this channel group's 6Mbit clipping/saturation pwr,
  1410. * but cap at regulatory scan power restriction (set during init
  1411. * based on eeprom channel data) for this channel. */
  1412. power = min(ch_info->scan_power, clip_pwrs[IWL_RATE_6M_INDEX_TABLE]);
  1413. /* further limit to user's max power preference.
  1414. * FIXME: Other spectrum management power limitations do not
  1415. * seem to apply?? */
  1416. power = min(power, priv->tx_power_user_lmt);
  1417. scan_power_info->requested_power = power;
  1418. /* find difference between new scan *power* and current "normal"
  1419. * Tx *power* for 6Mb. Use this difference (x2) to adjust the
  1420. * current "normal" temperature-compensated Tx power *index* for
  1421. * this rate (1Mb or 6Mb) to yield new temp-compensated scan power
  1422. * *index*. */
  1423. power_index = ch_info->power_info[rate_index].power_table_index
  1424. - (power - ch_info->power_info
  1425. [IWL_RATE_6M_INDEX_TABLE].requested_power) * 2;
  1426. /* store reference index that we use when adjusting *all* scan
  1427. * powers. So we can accommodate user (all channel) or spectrum
  1428. * management (single channel) power changes "between" temperature
  1429. * feedback compensation procedures.
  1430. * don't force fit this reference index into gain table; it may be a
  1431. * negative number. This will help avoid errors when we're at
  1432. * the lower bounds (highest gains, for warmest temperatures)
  1433. * of the table. */
  1434. /* don't exceed table bounds for "real" setting */
  1435. power_index = iwl3945_hw_reg_fix_power_index(power_index);
  1436. scan_power_info->power_table_index = power_index;
  1437. scan_power_info->tpc.tx_gain =
  1438. power_gain_table[band_index][power_index].tx_gain;
  1439. scan_power_info->tpc.dsp_atten =
  1440. power_gain_table[band_index][power_index].dsp_atten;
  1441. }
  1442. /**
  1443. * iwl3945_send_tx_power - fill in Tx Power command with gain settings
  1444. *
  1445. * Configures power settings for all rates for the current channel,
  1446. * using values from channel info struct, and send to NIC
  1447. */
  1448. static int iwl3945_send_tx_power(struct iwl_priv *priv)
  1449. {
  1450. int rate_idx, i;
  1451. const struct iwl_channel_info *ch_info = NULL;
  1452. struct iwl3945_txpowertable_cmd txpower = {
  1453. .channel = priv->active_rxon.channel,
  1454. };
  1455. txpower.band = (priv->band == IEEE80211_BAND_5GHZ) ? 0 : 1;
  1456. ch_info = iwl_get_channel_info(priv,
  1457. priv->band,
  1458. le16_to_cpu(priv->active_rxon.channel));
  1459. if (!ch_info) {
  1460. IWL_ERR(priv,
  1461. "Failed to get channel info for channel %d [%d]\n",
  1462. le16_to_cpu(priv->active_rxon.channel), priv->band);
  1463. return -EINVAL;
  1464. }
  1465. if (!is_channel_valid(ch_info)) {
  1466. IWL_DEBUG_POWER(priv, "Not calling TX_PWR_TABLE_CMD on "
  1467. "non-Tx channel.\n");
  1468. return 0;
  1469. }
  1470. /* fill cmd with power settings for all rates for current channel */
  1471. /* Fill OFDM rate */
  1472. for (rate_idx = IWL_FIRST_OFDM_RATE, i = 0;
  1473. rate_idx <= IWL39_LAST_OFDM_RATE; rate_idx++, i++) {
  1474. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1475. txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
  1476. IWL_DEBUG_POWER(priv, "ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1477. le16_to_cpu(txpower.channel),
  1478. txpower.band,
  1479. txpower.power[i].tpc.tx_gain,
  1480. txpower.power[i].tpc.dsp_atten,
  1481. txpower.power[i].rate);
  1482. }
  1483. /* Fill CCK rates */
  1484. for (rate_idx = IWL_FIRST_CCK_RATE;
  1485. rate_idx <= IWL_LAST_CCK_RATE; rate_idx++, i++) {
  1486. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1487. txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
  1488. IWL_DEBUG_POWER(priv, "ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1489. le16_to_cpu(txpower.channel),
  1490. txpower.band,
  1491. txpower.power[i].tpc.tx_gain,
  1492. txpower.power[i].tpc.dsp_atten,
  1493. txpower.power[i].rate);
  1494. }
  1495. return iwl_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD,
  1496. sizeof(struct iwl3945_txpowertable_cmd),
  1497. &txpower);
  1498. }
  1499. /**
  1500. * iwl3945_hw_reg_set_new_power - Configures power tables at new levels
  1501. * @ch_info: Channel to update. Uses power_info.requested_power.
  1502. *
  1503. * Replace requested_power and base_power_index ch_info fields for
  1504. * one channel.
  1505. *
  1506. * Called if user or spectrum management changes power preferences.
  1507. * Takes into account h/w and modulation limitations (clip power).
  1508. *
  1509. * This does *not* send anything to NIC, just sets up ch_info for one channel.
  1510. *
  1511. * NOTE: reg_compensate_for_temperature_dif() *must* be run after this to
  1512. * properly fill out the scan powers, and actual h/w gain settings,
  1513. * and send changes to NIC
  1514. */
  1515. static int iwl3945_hw_reg_set_new_power(struct iwl_priv *priv,
  1516. struct iwl_channel_info *ch_info)
  1517. {
  1518. struct iwl3945_channel_power_info *power_info;
  1519. int power_changed = 0;
  1520. int i;
  1521. const s8 *clip_pwrs;
  1522. int power;
  1523. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1524. clip_pwrs = priv->clip39_groups[ch_info->group_index].clip_powers;
  1525. /* Get this channel's rate-to-current-power settings table */
  1526. power_info = ch_info->power_info;
  1527. /* update OFDM Txpower settings */
  1528. for (i = IWL_RATE_6M_INDEX_TABLE; i <= IWL_RATE_54M_INDEX_TABLE;
  1529. i++, ++power_info) {
  1530. int delta_idx;
  1531. /* limit new power to be no more than h/w capability */
  1532. power = min(ch_info->curr_txpow, clip_pwrs[i]);
  1533. if (power == power_info->requested_power)
  1534. continue;
  1535. /* find difference between old and new requested powers,
  1536. * update base (non-temp-compensated) power index */
  1537. delta_idx = (power - power_info->requested_power) * 2;
  1538. power_info->base_power_index -= delta_idx;
  1539. /* save new requested power value */
  1540. power_info->requested_power = power;
  1541. power_changed = 1;
  1542. }
  1543. /* update CCK Txpower settings, based on OFDM 12M setting ...
  1544. * ... all CCK power settings for a given channel are the *same*. */
  1545. if (power_changed) {
  1546. power =
  1547. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1548. requested_power + IWL_CCK_FROM_OFDM_POWER_DIFF;
  1549. /* do all CCK rates' iwl3945_channel_power_info structures */
  1550. for (i = IWL_RATE_1M_INDEX_TABLE; i <= IWL_RATE_11M_INDEX_TABLE; i++) {
  1551. power_info->requested_power = power;
  1552. power_info->base_power_index =
  1553. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1554. base_power_index + IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1555. ++power_info;
  1556. }
  1557. }
  1558. return 0;
  1559. }
  1560. /**
  1561. * iwl3945_hw_reg_get_ch_txpower_limit - returns new power limit for channel
  1562. *
  1563. * NOTE: Returned power limit may be less (but not more) than requested,
  1564. * based strictly on regulatory (eeprom and spectrum mgt) limitations
  1565. * (no consideration for h/w clipping limitations).
  1566. */
  1567. static int iwl3945_hw_reg_get_ch_txpower_limit(struct iwl_channel_info *ch_info)
  1568. {
  1569. s8 max_power;
  1570. #if 0
  1571. /* if we're using TGd limits, use lower of TGd or EEPROM */
  1572. if (ch_info->tgd_data.max_power != 0)
  1573. max_power = min(ch_info->tgd_data.max_power,
  1574. ch_info->eeprom.max_power_avg);
  1575. /* else just use EEPROM limits */
  1576. else
  1577. #endif
  1578. max_power = ch_info->eeprom.max_power_avg;
  1579. return min(max_power, ch_info->max_power_avg);
  1580. }
  1581. /**
  1582. * iwl3945_hw_reg_comp_txpower_temp - Compensate for temperature
  1583. *
  1584. * Compensate txpower settings of *all* channels for temperature.
  1585. * This only accounts for the difference between current temperature
  1586. * and the factory calibration temperatures, and bases the new settings
  1587. * on the channel's base_power_index.
  1588. *
  1589. * If RxOn is "associated", this sends the new Txpower to NIC!
  1590. */
  1591. static int iwl3945_hw_reg_comp_txpower_temp(struct iwl_priv *priv)
  1592. {
  1593. struct iwl_channel_info *ch_info = NULL;
  1594. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1595. int delta_index;
  1596. const s8 *clip_pwrs; /* array of h/w max power levels for each rate */
  1597. u8 a_band;
  1598. u8 rate_index;
  1599. u8 scan_tbl_index;
  1600. u8 i;
  1601. int ref_temp;
  1602. int temperature = priv->temperature;
  1603. /* set up new Tx power info for each and every channel, 2.4 and 5.x */
  1604. for (i = 0; i < priv->channel_count; i++) {
  1605. ch_info = &priv->channel_info[i];
  1606. a_band = is_channel_a_band(ch_info);
  1607. /* Get this chnlgrp's factory calibration temperature */
  1608. ref_temp = (s16)eeprom->groups[ch_info->group_index].
  1609. temperature;
  1610. /* get power index adjustment based on current and factory
  1611. * temps */
  1612. delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
  1613. ref_temp);
  1614. /* set tx power value for all rates, OFDM and CCK */
  1615. for (rate_index = 0; rate_index < IWL_RATE_COUNT;
  1616. rate_index++) {
  1617. int power_idx =
  1618. ch_info->power_info[rate_index].base_power_index;
  1619. /* temperature compensate */
  1620. power_idx += delta_index;
  1621. /* stay within table range */
  1622. power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
  1623. ch_info->power_info[rate_index].
  1624. power_table_index = (u8) power_idx;
  1625. ch_info->power_info[rate_index].tpc =
  1626. power_gain_table[a_band][power_idx];
  1627. }
  1628. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1629. clip_pwrs = priv->clip39_groups[ch_info->group_index].clip_powers;
  1630. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1631. for (scan_tbl_index = 0;
  1632. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  1633. s32 actual_index = (scan_tbl_index == 0) ?
  1634. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  1635. iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
  1636. actual_index, clip_pwrs,
  1637. ch_info, a_band);
  1638. }
  1639. }
  1640. /* send Txpower command for current channel to ucode */
  1641. return priv->cfg->ops->lib->send_tx_power(priv);
  1642. }
  1643. int iwl3945_hw_reg_set_txpower(struct iwl_priv *priv, s8 power)
  1644. {
  1645. struct iwl_channel_info *ch_info;
  1646. s8 max_power;
  1647. u8 a_band;
  1648. u8 i;
  1649. if (priv->tx_power_user_lmt == power) {
  1650. IWL_DEBUG_POWER(priv, "Requested Tx power same as current "
  1651. "limit: %ddBm.\n", power);
  1652. return 0;
  1653. }
  1654. IWL_DEBUG_POWER(priv, "Setting upper limit clamp to %ddBm.\n", power);
  1655. priv->tx_power_user_lmt = power;
  1656. /* set up new Tx powers for each and every channel, 2.4 and 5.x */
  1657. for (i = 0; i < priv->channel_count; i++) {
  1658. ch_info = &priv->channel_info[i];
  1659. a_band = is_channel_a_band(ch_info);
  1660. /* find minimum power of all user and regulatory constraints
  1661. * (does not consider h/w clipping limitations) */
  1662. max_power = iwl3945_hw_reg_get_ch_txpower_limit(ch_info);
  1663. max_power = min(power, max_power);
  1664. if (max_power != ch_info->curr_txpow) {
  1665. ch_info->curr_txpow = max_power;
  1666. /* this considers the h/w clipping limitations */
  1667. iwl3945_hw_reg_set_new_power(priv, ch_info);
  1668. }
  1669. }
  1670. /* update txpower settings for all channels,
  1671. * send to NIC if associated. */
  1672. is_temp_calib_needed(priv);
  1673. iwl3945_hw_reg_comp_txpower_temp(priv);
  1674. return 0;
  1675. }
  1676. static int iwl3945_send_rxon_assoc(struct iwl_priv *priv)
  1677. {
  1678. int rc = 0;
  1679. struct iwl_rx_packet *res = NULL;
  1680. struct iwl3945_rxon_assoc_cmd rxon_assoc;
  1681. struct iwl_host_cmd cmd = {
  1682. .id = REPLY_RXON_ASSOC,
  1683. .len = sizeof(rxon_assoc),
  1684. .meta.flags = CMD_WANT_SKB,
  1685. .data = &rxon_assoc,
  1686. };
  1687. const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
  1688. const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;
  1689. if ((rxon1->flags == rxon2->flags) &&
  1690. (rxon1->filter_flags == rxon2->filter_flags) &&
  1691. (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
  1692. (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
  1693. IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC. Not resending.\n");
  1694. return 0;
  1695. }
  1696. rxon_assoc.flags = priv->staging_rxon.flags;
  1697. rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
  1698. rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
  1699. rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
  1700. rxon_assoc.reserved = 0;
  1701. rc = iwl_send_cmd_sync(priv, &cmd);
  1702. if (rc)
  1703. return rc;
  1704. res = (struct iwl_rx_packet *)cmd.meta.u.skb->data;
  1705. if (res->hdr.flags & IWL_CMD_FAILED_MSK) {
  1706. IWL_ERR(priv, "Bad return from REPLY_RXON_ASSOC command\n");
  1707. rc = -EIO;
  1708. }
  1709. priv->alloc_rxb_skb--;
  1710. dev_kfree_skb_any(cmd.meta.u.skb);
  1711. return rc;
  1712. }
  1713. /**
  1714. * iwl3945_commit_rxon - commit staging_rxon to hardware
  1715. *
  1716. * The RXON command in staging_rxon is committed to the hardware and
  1717. * the active_rxon structure is updated with the new data. This
  1718. * function correctly transitions out of the RXON_ASSOC_MSK state if
  1719. * a HW tune is required based on the RXON structure changes.
  1720. */
  1721. static int iwl3945_commit_rxon(struct iwl_priv *priv)
  1722. {
  1723. /* cast away the const for active_rxon in this function */
  1724. struct iwl3945_rxon_cmd *active_rxon = (void *)&priv->active_rxon;
  1725. struct iwl3945_rxon_cmd *staging_rxon = (void *)&priv->staging_rxon;
  1726. int rc = 0;
  1727. bool new_assoc =
  1728. !!(priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK);
  1729. if (!iwl_is_alive(priv))
  1730. return -1;
  1731. /* always get timestamp with Rx frame */
  1732. staging_rxon->flags |= RXON_FLG_TSF2HOST_MSK;
  1733. /* select antenna */
  1734. staging_rxon->flags &=
  1735. ~(RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_SEL_MSK);
  1736. staging_rxon->flags |= iwl3945_get_antenna_flags(priv);
  1737. rc = iwl_check_rxon_cmd(priv);
  1738. if (rc) {
  1739. IWL_ERR(priv, "Invalid RXON configuration. Not committing.\n");
  1740. return -EINVAL;
  1741. }
  1742. /* If we don't need to send a full RXON, we can use
  1743. * iwl3945_rxon_assoc_cmd which is used to reconfigure filter
  1744. * and other flags for the current radio configuration. */
  1745. if (!iwl_full_rxon_required(priv)) {
  1746. rc = iwl_send_rxon_assoc(priv);
  1747. if (rc) {
  1748. IWL_ERR(priv, "Error setting RXON_ASSOC "
  1749. "configuration (%d).\n", rc);
  1750. return rc;
  1751. }
  1752. memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
  1753. return 0;
  1754. }
  1755. /* If we are currently associated and the new config requires
  1756. * an RXON_ASSOC and the new config wants the associated mask enabled,
  1757. * we must clear the associated from the active configuration
  1758. * before we apply the new config */
  1759. if (iwl_is_associated(priv) && new_assoc) {
  1760. IWL_DEBUG_INFO(priv, "Toggling associated bit on current RXON\n");
  1761. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  1762. /*
  1763. * reserved4 and 5 could have been filled by the iwlcore code.
  1764. * Let's clear them before pushing to the 3945.
  1765. */
  1766. active_rxon->reserved4 = 0;
  1767. active_rxon->reserved5 = 0;
  1768. rc = iwl_send_cmd_pdu(priv, REPLY_RXON,
  1769. sizeof(struct iwl3945_rxon_cmd),
  1770. &priv->active_rxon);
  1771. /* If the mask clearing failed then we set
  1772. * active_rxon back to what it was previously */
  1773. if (rc) {
  1774. active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
  1775. IWL_ERR(priv, "Error clearing ASSOC_MSK on current "
  1776. "configuration (%d).\n", rc);
  1777. return rc;
  1778. }
  1779. }
  1780. IWL_DEBUG_INFO(priv, "Sending RXON\n"
  1781. "* with%s RXON_FILTER_ASSOC_MSK\n"
  1782. "* channel = %d\n"
  1783. "* bssid = %pM\n",
  1784. (new_assoc ? "" : "out"),
  1785. le16_to_cpu(staging_rxon->channel),
  1786. staging_rxon->bssid_addr);
  1787. /*
  1788. * reserved4 and 5 could have been filled by the iwlcore code.
  1789. * Let's clear them before pushing to the 3945.
  1790. */
  1791. staging_rxon->reserved4 = 0;
  1792. staging_rxon->reserved5 = 0;
  1793. iwl_set_rxon_hwcrypto(priv, !priv->hw_params.sw_crypto);
  1794. /* Apply the new configuration */
  1795. rc = iwl_send_cmd_pdu(priv, REPLY_RXON,
  1796. sizeof(struct iwl3945_rxon_cmd),
  1797. staging_rxon);
  1798. if (rc) {
  1799. IWL_ERR(priv, "Error setting new configuration (%d).\n", rc);
  1800. return rc;
  1801. }
  1802. memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
  1803. priv->cfg->ops->smgmt->clear_station_table(priv);
  1804. /* If we issue a new RXON command which required a tune then we must
  1805. * send a new TXPOWER command or we won't be able to Tx any frames */
  1806. rc = priv->cfg->ops->lib->send_tx_power(priv);
  1807. if (rc) {
  1808. IWL_ERR(priv, "Error setting Tx power (%d).\n", rc);
  1809. return rc;
  1810. }
  1811. /* Add the broadcast address so we can send broadcast frames */
  1812. if (priv->cfg->ops->smgmt->add_station(priv, iwl_bcast_addr, 0, 0, NULL) ==
  1813. IWL_INVALID_STATION) {
  1814. IWL_ERR(priv, "Error adding BROADCAST address for transmit.\n");
  1815. return -EIO;
  1816. }
  1817. /* If we have set the ASSOC_MSK and we are in BSS mode then
  1818. * add the IWL_AP_ID to the station rate table */
  1819. if (iwl_is_associated(priv) &&
  1820. (priv->iw_mode == NL80211_IFTYPE_STATION))
  1821. if (priv->cfg->ops->smgmt->add_station(priv,
  1822. priv->active_rxon.bssid_addr, 1, 0, NULL)
  1823. == IWL_INVALID_STATION) {
  1824. IWL_ERR(priv, "Error adding AP address for transmit\n");
  1825. return -EIO;
  1826. }
  1827. /* Init the hardware's rate fallback order based on the band */
  1828. rc = iwl3945_init_hw_rate_table(priv);
  1829. if (rc) {
  1830. IWL_ERR(priv, "Error setting HW rate table: %02X\n", rc);
  1831. return -EIO;
  1832. }
  1833. return 0;
  1834. }
  1835. /* will add 3945 channel switch cmd handling later */
  1836. int iwl3945_hw_channel_switch(struct iwl_priv *priv, u16 channel)
  1837. {
  1838. return 0;
  1839. }
  1840. /**
  1841. * iwl3945_reg_txpower_periodic - called when time to check our temperature.
  1842. *
  1843. * -- reset periodic timer
  1844. * -- see if temp has changed enough to warrant re-calibration ... if so:
  1845. * -- correct coeffs for temp (can reset temp timer)
  1846. * -- save this temp as "last",
  1847. * -- send new set of gain settings to NIC
  1848. * NOTE: This should continue working, even when we're not associated,
  1849. * so we can keep our internal table of scan powers current. */
  1850. void iwl3945_reg_txpower_periodic(struct iwl_priv *priv)
  1851. {
  1852. /* This will kick in the "brute force"
  1853. * iwl3945_hw_reg_comp_txpower_temp() below */
  1854. if (!is_temp_calib_needed(priv))
  1855. goto reschedule;
  1856. /* Set up a new set of temp-adjusted TxPowers, send to NIC.
  1857. * This is based *only* on current temperature,
  1858. * ignoring any previous power measurements */
  1859. iwl3945_hw_reg_comp_txpower_temp(priv);
  1860. reschedule:
  1861. queue_delayed_work(priv->workqueue,
  1862. &priv->thermal_periodic, REG_RECALIB_PERIOD * HZ);
  1863. }
  1864. static void iwl3945_bg_reg_txpower_periodic(struct work_struct *work)
  1865. {
  1866. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  1867. thermal_periodic.work);
  1868. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1869. return;
  1870. mutex_lock(&priv->mutex);
  1871. iwl3945_reg_txpower_periodic(priv);
  1872. mutex_unlock(&priv->mutex);
  1873. }
  1874. /**
  1875. * iwl3945_hw_reg_get_ch_grp_index - find the channel-group index (0-4)
  1876. * for the channel.
  1877. *
  1878. * This function is used when initializing channel-info structs.
  1879. *
  1880. * NOTE: These channel groups do *NOT* match the bands above!
  1881. * These channel groups are based on factory-tested channels;
  1882. * on A-band, EEPROM's "group frequency" entries represent the top
  1883. * channel in each group 1-4. Group 5 All B/G channels are in group 0.
  1884. */
  1885. static u16 iwl3945_hw_reg_get_ch_grp_index(struct iwl_priv *priv,
  1886. const struct iwl_channel_info *ch_info)
  1887. {
  1888. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1889. struct iwl3945_eeprom_txpower_group *ch_grp = &eeprom->groups[0];
  1890. u8 group;
  1891. u16 group_index = 0; /* based on factory calib frequencies */
  1892. u8 grp_channel;
  1893. /* Find the group index for the channel ... don't use index 1(?) */
  1894. if (is_channel_a_band(ch_info)) {
  1895. for (group = 1; group < 5; group++) {
  1896. grp_channel = ch_grp[group].group_channel;
  1897. if (ch_info->channel <= grp_channel) {
  1898. group_index = group;
  1899. break;
  1900. }
  1901. }
  1902. /* group 4 has a few channels *above* its factory cal freq */
  1903. if (group == 5)
  1904. group_index = 4;
  1905. } else
  1906. group_index = 0; /* 2.4 GHz, group 0 */
  1907. IWL_DEBUG_POWER(priv, "Chnl %d mapped to grp %d\n", ch_info->channel,
  1908. group_index);
  1909. return group_index;
  1910. }
  1911. /**
  1912. * iwl3945_hw_reg_get_matched_power_index - Interpolate to get nominal index
  1913. *
  1914. * Interpolate to get nominal (i.e. at factory calibration temperature) index
  1915. * into radio/DSP gain settings table for requested power.
  1916. */
  1917. static int iwl3945_hw_reg_get_matched_power_index(struct iwl_priv *priv,
  1918. s8 requested_power,
  1919. s32 setting_index, s32 *new_index)
  1920. {
  1921. const struct iwl3945_eeprom_txpower_group *chnl_grp = NULL;
  1922. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1923. s32 index0, index1;
  1924. s32 power = 2 * requested_power;
  1925. s32 i;
  1926. const struct iwl3945_eeprom_txpower_sample *samples;
  1927. s32 gains0, gains1;
  1928. s32 res;
  1929. s32 denominator;
  1930. chnl_grp = &eeprom->groups[setting_index];
  1931. samples = chnl_grp->samples;
  1932. for (i = 0; i < 5; i++) {
  1933. if (power == samples[i].power) {
  1934. *new_index = samples[i].gain_index;
  1935. return 0;
  1936. }
  1937. }
  1938. if (power > samples[1].power) {
  1939. index0 = 0;
  1940. index1 = 1;
  1941. } else if (power > samples[2].power) {
  1942. index0 = 1;
  1943. index1 = 2;
  1944. } else if (power > samples[3].power) {
  1945. index0 = 2;
  1946. index1 = 3;
  1947. } else {
  1948. index0 = 3;
  1949. index1 = 4;
  1950. }
  1951. denominator = (s32) samples[index1].power - (s32) samples[index0].power;
  1952. if (denominator == 0)
  1953. return -EINVAL;
  1954. gains0 = (s32) samples[index0].gain_index * (1 << 19);
  1955. gains1 = (s32) samples[index1].gain_index * (1 << 19);
  1956. res = gains0 + (gains1 - gains0) *
  1957. ((s32) power - (s32) samples[index0].power) / denominator +
  1958. (1 << 18);
  1959. *new_index = res >> 19;
  1960. return 0;
  1961. }
  1962. static void iwl3945_hw_reg_init_channel_groups(struct iwl_priv *priv)
  1963. {
  1964. u32 i;
  1965. s32 rate_index;
  1966. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1967. const struct iwl3945_eeprom_txpower_group *group;
  1968. IWL_DEBUG_POWER(priv, "Initializing factory calib info from EEPROM\n");
  1969. for (i = 0; i < IWL_NUM_TX_CALIB_GROUPS; i++) {
  1970. s8 *clip_pwrs; /* table of power levels for each rate */
  1971. s8 satur_pwr; /* saturation power for each chnl group */
  1972. group = &eeprom->groups[i];
  1973. /* sanity check on factory saturation power value */
  1974. if (group->saturation_power < 40) {
  1975. IWL_WARN(priv, "Error: saturation power is %d, "
  1976. "less than minimum expected 40\n",
  1977. group->saturation_power);
  1978. return;
  1979. }
  1980. /*
  1981. * Derive requested power levels for each rate, based on
  1982. * hardware capabilities (saturation power for band).
  1983. * Basic value is 3dB down from saturation, with further
  1984. * power reductions for highest 3 data rates. These
  1985. * backoffs provide headroom for high rate modulation
  1986. * power peaks, without too much distortion (clipping).
  1987. */
  1988. /* we'll fill in this array with h/w max power levels */
  1989. clip_pwrs = (s8 *) priv->clip39_groups[i].clip_powers;
  1990. /* divide factory saturation power by 2 to find -3dB level */
  1991. satur_pwr = (s8) (group->saturation_power >> 1);
  1992. /* fill in channel group's nominal powers for each rate */
  1993. for (rate_index = 0;
  1994. rate_index < IWL_RATE_COUNT; rate_index++, clip_pwrs++) {
  1995. switch (rate_index) {
  1996. case IWL_RATE_36M_INDEX_TABLE:
  1997. if (i == 0) /* B/G */
  1998. *clip_pwrs = satur_pwr;
  1999. else /* A */
  2000. *clip_pwrs = satur_pwr - 5;
  2001. break;
  2002. case IWL_RATE_48M_INDEX_TABLE:
  2003. if (i == 0)
  2004. *clip_pwrs = satur_pwr - 7;
  2005. else
  2006. *clip_pwrs = satur_pwr - 10;
  2007. break;
  2008. case IWL_RATE_54M_INDEX_TABLE:
  2009. if (i == 0)
  2010. *clip_pwrs = satur_pwr - 9;
  2011. else
  2012. *clip_pwrs = satur_pwr - 12;
  2013. break;
  2014. default:
  2015. *clip_pwrs = satur_pwr;
  2016. break;
  2017. }
  2018. }
  2019. }
  2020. }
  2021. /**
  2022. * iwl3945_txpower_set_from_eeprom - Set channel power info based on EEPROM
  2023. *
  2024. * Second pass (during init) to set up priv->channel_info
  2025. *
  2026. * Set up Tx-power settings in our channel info database for each VALID
  2027. * (for this geo/SKU) channel, at all Tx data rates, based on eeprom values
  2028. * and current temperature.
  2029. *
  2030. * Since this is based on current temperature (at init time), these values may
  2031. * not be valid for very long, but it gives us a starting/default point,
  2032. * and allows us to active (i.e. using Tx) scan.
  2033. *
  2034. * This does *not* write values to NIC, just sets up our internal table.
  2035. */
  2036. int iwl3945_txpower_set_from_eeprom(struct iwl_priv *priv)
  2037. {
  2038. struct iwl_channel_info *ch_info = NULL;
  2039. struct iwl3945_channel_power_info *pwr_info;
  2040. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  2041. int delta_index;
  2042. u8 rate_index;
  2043. u8 scan_tbl_index;
  2044. const s8 *clip_pwrs; /* array of power levels for each rate */
  2045. u8 gain, dsp_atten;
  2046. s8 power;
  2047. u8 pwr_index, base_pwr_index, a_band;
  2048. u8 i;
  2049. int temperature;
  2050. /* save temperature reference,
  2051. * so we can determine next time to calibrate */
  2052. temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
  2053. priv->last_temperature = temperature;
  2054. iwl3945_hw_reg_init_channel_groups(priv);
  2055. /* initialize Tx power info for each and every channel, 2.4 and 5.x */
  2056. for (i = 0, ch_info = priv->channel_info; i < priv->channel_count;
  2057. i++, ch_info++) {
  2058. a_band = is_channel_a_band(ch_info);
  2059. if (!is_channel_valid(ch_info))
  2060. continue;
  2061. /* find this channel's channel group (*not* "band") index */
  2062. ch_info->group_index =
  2063. iwl3945_hw_reg_get_ch_grp_index(priv, ch_info);
  2064. /* Get this chnlgrp's rate->max/clip-powers table */
  2065. clip_pwrs = priv->clip39_groups[ch_info->group_index].clip_powers;
  2066. /* calculate power index *adjustment* value according to
  2067. * diff between current temperature and factory temperature */
  2068. delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
  2069. eeprom->groups[ch_info->group_index].
  2070. temperature);
  2071. IWL_DEBUG_POWER(priv, "Delta index for channel %d: %d [%d]\n",
  2072. ch_info->channel, delta_index, temperature +
  2073. IWL_TEMP_CONVERT);
  2074. /* set tx power value for all OFDM rates */
  2075. for (rate_index = 0; rate_index < IWL_OFDM_RATES;
  2076. rate_index++) {
  2077. s32 uninitialized_var(power_idx);
  2078. int rc;
  2079. /* use channel group's clip-power table,
  2080. * but don't exceed channel's max power */
  2081. s8 pwr = min(ch_info->max_power_avg,
  2082. clip_pwrs[rate_index]);
  2083. pwr_info = &ch_info->power_info[rate_index];
  2084. /* get base (i.e. at factory-measured temperature)
  2085. * power table index for this rate's power */
  2086. rc = iwl3945_hw_reg_get_matched_power_index(priv, pwr,
  2087. ch_info->group_index,
  2088. &power_idx);
  2089. if (rc) {
  2090. IWL_ERR(priv, "Invalid power index\n");
  2091. return rc;
  2092. }
  2093. pwr_info->base_power_index = (u8) power_idx;
  2094. /* temperature compensate */
  2095. power_idx += delta_index;
  2096. /* stay within range of gain table */
  2097. power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
  2098. /* fill 1 OFDM rate's iwl3945_channel_power_info struct */
  2099. pwr_info->requested_power = pwr;
  2100. pwr_info->power_table_index = (u8) power_idx;
  2101. pwr_info->tpc.tx_gain =
  2102. power_gain_table[a_band][power_idx].tx_gain;
  2103. pwr_info->tpc.dsp_atten =
  2104. power_gain_table[a_band][power_idx].dsp_atten;
  2105. }
  2106. /* set tx power for CCK rates, based on OFDM 12 Mbit settings*/
  2107. pwr_info = &ch_info->power_info[IWL_RATE_12M_INDEX_TABLE];
  2108. power = pwr_info->requested_power +
  2109. IWL_CCK_FROM_OFDM_POWER_DIFF;
  2110. pwr_index = pwr_info->power_table_index +
  2111. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  2112. base_pwr_index = pwr_info->base_power_index +
  2113. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  2114. /* stay within table range */
  2115. pwr_index = iwl3945_hw_reg_fix_power_index(pwr_index);
  2116. gain = power_gain_table[a_band][pwr_index].tx_gain;
  2117. dsp_atten = power_gain_table[a_band][pwr_index].dsp_atten;
  2118. /* fill each CCK rate's iwl3945_channel_power_info structure
  2119. * NOTE: All CCK-rate Txpwrs are the same for a given chnl!
  2120. * NOTE: CCK rates start at end of OFDM rates! */
  2121. for (rate_index = 0;
  2122. rate_index < IWL_CCK_RATES; rate_index++) {
  2123. pwr_info = &ch_info->power_info[rate_index+IWL_OFDM_RATES];
  2124. pwr_info->requested_power = power;
  2125. pwr_info->power_table_index = pwr_index;
  2126. pwr_info->base_power_index = base_pwr_index;
  2127. pwr_info->tpc.tx_gain = gain;
  2128. pwr_info->tpc.dsp_atten = dsp_atten;
  2129. }
  2130. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  2131. for (scan_tbl_index = 0;
  2132. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  2133. s32 actual_index = (scan_tbl_index == 0) ?
  2134. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  2135. iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
  2136. actual_index, clip_pwrs, ch_info, a_band);
  2137. }
  2138. }
  2139. return 0;
  2140. }
  2141. int iwl3945_hw_rxq_stop(struct iwl_priv *priv)
  2142. {
  2143. int rc;
  2144. unsigned long flags;
  2145. spin_lock_irqsave(&priv->lock, flags);
  2146. rc = iwl_grab_nic_access(priv);
  2147. if (rc) {
  2148. spin_unlock_irqrestore(&priv->lock, flags);
  2149. return rc;
  2150. }
  2151. iwl_write_direct32(priv, FH39_RCSR_CONFIG(0), 0);
  2152. rc = iwl_poll_direct_bit(priv, FH39_RSSR_STATUS,
  2153. FH39_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
  2154. if (rc < 0)
  2155. IWL_ERR(priv, "Can't stop Rx DMA.\n");
  2156. iwl_release_nic_access(priv);
  2157. spin_unlock_irqrestore(&priv->lock, flags);
  2158. return 0;
  2159. }
  2160. int iwl3945_hw_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  2161. {
  2162. int rc;
  2163. unsigned long flags;
  2164. int txq_id = txq->q.id;
  2165. struct iwl3945_shared *shared_data = priv->shared_virt;
  2166. shared_data->tx_base_ptr[txq_id] = cpu_to_le32((u32)txq->q.dma_addr);
  2167. spin_lock_irqsave(&priv->lock, flags);
  2168. rc = iwl_grab_nic_access(priv);
  2169. if (rc) {
  2170. spin_unlock_irqrestore(&priv->lock, flags);
  2171. return rc;
  2172. }
  2173. iwl_write_direct32(priv, FH39_CBCC_CTRL(txq_id), 0);
  2174. iwl_write_direct32(priv, FH39_CBCC_BASE(txq_id), 0);
  2175. iwl_write_direct32(priv, FH39_TCSR_CONFIG(txq_id),
  2176. FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT |
  2177. FH39_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF |
  2178. FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD |
  2179. FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL |
  2180. FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE);
  2181. iwl_release_nic_access(priv);
  2182. /* fake read to flush all prev. writes */
  2183. iwl_read32(priv, FH39_TSSR_CBB_BASE);
  2184. spin_unlock_irqrestore(&priv->lock, flags);
  2185. return 0;
  2186. }
  2187. /*
  2188. * HCMD utils
  2189. */
  2190. static u16 iwl3945_get_hcmd_size(u8 cmd_id, u16 len)
  2191. {
  2192. switch (cmd_id) {
  2193. case REPLY_RXON:
  2194. return sizeof(struct iwl3945_rxon_cmd);
  2195. case POWER_TABLE_CMD:
  2196. return sizeof(struct iwl3945_powertable_cmd);
  2197. default:
  2198. return len;
  2199. }
  2200. }
  2201. static u16 iwl3945_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
  2202. {
  2203. u16 size = (u16)sizeof(struct iwl3945_addsta_cmd);
  2204. memcpy(data, cmd, size);
  2205. return size;
  2206. }
  2207. /**
  2208. * iwl3945_init_hw_rate_table - Initialize the hardware rate fallback table
  2209. */
  2210. int iwl3945_init_hw_rate_table(struct iwl_priv *priv)
  2211. {
  2212. int rc, i, index, prev_index;
  2213. struct iwl3945_rate_scaling_cmd rate_cmd = {
  2214. .reserved = {0, 0, 0},
  2215. };
  2216. struct iwl3945_rate_scaling_info *table = rate_cmd.table;
  2217. for (i = 0; i < ARRAY_SIZE(iwl3945_rates); i++) {
  2218. index = iwl3945_rates[i].table_rs_index;
  2219. table[index].rate_n_flags =
  2220. iwl3945_hw_set_rate_n_flags(iwl3945_rates[i].plcp, 0);
  2221. table[index].try_cnt = priv->retry_rate;
  2222. prev_index = iwl3945_get_prev_ieee_rate(i);
  2223. table[index].next_rate_index =
  2224. iwl3945_rates[prev_index].table_rs_index;
  2225. }
  2226. switch (priv->band) {
  2227. case IEEE80211_BAND_5GHZ:
  2228. IWL_DEBUG_RATE(priv, "Select A mode rate scale\n");
  2229. /* If one of the following CCK rates is used,
  2230. * have it fall back to the 6M OFDM rate */
  2231. for (i = IWL_RATE_1M_INDEX_TABLE;
  2232. i <= IWL_RATE_11M_INDEX_TABLE; i++)
  2233. table[i].next_rate_index =
  2234. iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  2235. /* Don't fall back to CCK rates */
  2236. table[IWL_RATE_12M_INDEX_TABLE].next_rate_index =
  2237. IWL_RATE_9M_INDEX_TABLE;
  2238. /* Don't drop out of OFDM rates */
  2239. table[IWL_RATE_6M_INDEX_TABLE].next_rate_index =
  2240. iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  2241. break;
  2242. case IEEE80211_BAND_2GHZ:
  2243. IWL_DEBUG_RATE(priv, "Select B/G mode rate scale\n");
  2244. /* If an OFDM rate is used, have it fall back to the
  2245. * 1M CCK rates */
  2246. if (!(priv->sta_supp_rates & IWL_OFDM_RATES_MASK) &&
  2247. iwl_is_associated(priv)) {
  2248. index = IWL_FIRST_CCK_RATE;
  2249. for (i = IWL_RATE_6M_INDEX_TABLE;
  2250. i <= IWL_RATE_54M_INDEX_TABLE; i++)
  2251. table[i].next_rate_index =
  2252. iwl3945_rates[index].table_rs_index;
  2253. index = IWL_RATE_11M_INDEX_TABLE;
  2254. /* CCK shouldn't fall back to OFDM... */
  2255. table[index].next_rate_index = IWL_RATE_5M_INDEX_TABLE;
  2256. }
  2257. break;
  2258. default:
  2259. WARN_ON(1);
  2260. break;
  2261. }
  2262. /* Update the rate scaling for control frame Tx */
  2263. rate_cmd.table_id = 0;
  2264. rc = iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  2265. &rate_cmd);
  2266. if (rc)
  2267. return rc;
  2268. /* Update the rate scaling for data frame Tx */
  2269. rate_cmd.table_id = 1;
  2270. return iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  2271. &rate_cmd);
  2272. }
  2273. /* Called when initializing driver */
  2274. int iwl3945_hw_set_hw_params(struct iwl_priv *priv)
  2275. {
  2276. memset((void *)&priv->hw_params, 0,
  2277. sizeof(struct iwl_hw_params));
  2278. priv->shared_virt =
  2279. pci_alloc_consistent(priv->pci_dev,
  2280. sizeof(struct iwl3945_shared),
  2281. &priv->shared_phys);
  2282. if (!priv->shared_virt) {
  2283. IWL_ERR(priv, "failed to allocate pci memory\n");
  2284. mutex_unlock(&priv->mutex);
  2285. return -ENOMEM;
  2286. }
  2287. /* Assign number of Usable TX queues */
  2288. priv->hw_params.max_txq_num = TFD_QUEUE_MAX;
  2289. priv->hw_params.tfd_size = sizeof(struct iwl3945_tfd);
  2290. priv->hw_params.rx_buf_size = IWL_RX_BUF_SIZE_3K;
  2291. priv->hw_params.max_pkt_size = 2342;
  2292. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  2293. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  2294. priv->hw_params.max_stations = IWL3945_STATION_COUNT;
  2295. priv->hw_params.bcast_sta_id = IWL3945_BROADCAST_ID;
  2296. priv->hw_params.rx_wrt_ptr_reg = FH39_RSCSR_CHNL0_WPTR;
  2297. return 0;
  2298. }
  2299. unsigned int iwl3945_hw_get_beacon_cmd(struct iwl_priv *priv,
  2300. struct iwl3945_frame *frame, u8 rate)
  2301. {
  2302. struct iwl3945_tx_beacon_cmd *tx_beacon_cmd;
  2303. unsigned int frame_size;
  2304. tx_beacon_cmd = (struct iwl3945_tx_beacon_cmd *)&frame->u;
  2305. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  2306. tx_beacon_cmd->tx.sta_id = priv->hw_params.bcast_sta_id;
  2307. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  2308. frame_size = iwl3945_fill_beacon_frame(priv,
  2309. tx_beacon_cmd->frame,
  2310. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  2311. BUG_ON(frame_size > MAX_MPDU_SIZE);
  2312. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  2313. tx_beacon_cmd->tx.rate = rate;
  2314. tx_beacon_cmd->tx.tx_flags = (TX_CMD_FLG_SEQ_CTL_MSK |
  2315. TX_CMD_FLG_TSF_MSK);
  2316. /* supp_rates[0] == OFDM start at IWL_FIRST_OFDM_RATE*/
  2317. tx_beacon_cmd->tx.supp_rates[0] =
  2318. (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  2319. tx_beacon_cmd->tx.supp_rates[1] =
  2320. (IWL_CCK_BASIC_RATES_MASK & 0xF);
  2321. return sizeof(struct iwl3945_tx_beacon_cmd) + frame_size;
  2322. }
  2323. void iwl3945_hw_rx_handler_setup(struct iwl_priv *priv)
  2324. {
  2325. priv->rx_handlers[REPLY_TX] = iwl3945_rx_reply_tx;
  2326. priv->rx_handlers[REPLY_3945_RX] = iwl3945_rx_reply_rx;
  2327. }
  2328. void iwl3945_hw_setup_deferred_work(struct iwl_priv *priv)
  2329. {
  2330. INIT_DELAYED_WORK(&priv->thermal_periodic,
  2331. iwl3945_bg_reg_txpower_periodic);
  2332. }
  2333. void iwl3945_hw_cancel_deferred_work(struct iwl_priv *priv)
  2334. {
  2335. cancel_delayed_work(&priv->thermal_periodic);
  2336. }
  2337. /* check contents of special bootstrap uCode SRAM */
  2338. static int iwl3945_verify_bsm(struct iwl_priv *priv)
  2339. {
  2340. __le32 *image = priv->ucode_boot.v_addr;
  2341. u32 len = priv->ucode_boot.len;
  2342. u32 reg;
  2343. u32 val;
  2344. IWL_DEBUG_INFO(priv, "Begin verify bsm\n");
  2345. /* verify BSM SRAM contents */
  2346. val = iwl_read_prph(priv, BSM_WR_DWCOUNT_REG);
  2347. for (reg = BSM_SRAM_LOWER_BOUND;
  2348. reg < BSM_SRAM_LOWER_BOUND + len;
  2349. reg += sizeof(u32), image++) {
  2350. val = iwl_read_prph(priv, reg);
  2351. if (val != le32_to_cpu(*image)) {
  2352. IWL_ERR(priv, "BSM uCode verification failed at "
  2353. "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
  2354. BSM_SRAM_LOWER_BOUND,
  2355. reg - BSM_SRAM_LOWER_BOUND, len,
  2356. val, le32_to_cpu(*image));
  2357. return -EIO;
  2358. }
  2359. }
  2360. IWL_DEBUG_INFO(priv, "BSM bootstrap uCode image OK\n");
  2361. return 0;
  2362. }
  2363. /******************************************************************************
  2364. *
  2365. * EEPROM related functions
  2366. *
  2367. ******************************************************************************/
  2368. /*
  2369. * Clear the OWNER_MSK, to establish driver (instead of uCode running on
  2370. * embedded controller) as EEPROM reader; each read is a series of pulses
  2371. * to/from the EEPROM chip, not a single event, so even reads could conflict
  2372. * if they weren't arbitrated by some ownership mechanism. Here, the driver
  2373. * simply claims ownership, which should be safe when this function is called
  2374. * (i.e. before loading uCode!).
  2375. */
  2376. static int iwl3945_eeprom_acquire_semaphore(struct iwl_priv *priv)
  2377. {
  2378. _iwl_clear_bit(priv, CSR_EEPROM_GP, CSR_EEPROM_GP_IF_OWNER_MSK);
  2379. return 0;
  2380. }
  2381. static void iwl3945_eeprom_release_semaphore(struct iwl_priv *priv)
  2382. {
  2383. return;
  2384. }
  2385. /**
  2386. * iwl3945_load_bsm - Load bootstrap instructions
  2387. *
  2388. * BSM operation:
  2389. *
  2390. * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
  2391. * in special SRAM that does not power down during RFKILL. When powering back
  2392. * up after power-saving sleeps (or during initial uCode load), the BSM loads
  2393. * the bootstrap program into the on-board processor, and starts it.
  2394. *
  2395. * The bootstrap program loads (via DMA) instructions and data for a new
  2396. * program from host DRAM locations indicated by the host driver in the
  2397. * BSM_DRAM_* registers. Once the new program is loaded, it starts
  2398. * automatically.
  2399. *
  2400. * When initializing the NIC, the host driver points the BSM to the
  2401. * "initialize" uCode image. This uCode sets up some internal data, then
  2402. * notifies host via "initialize alive" that it is complete.
  2403. *
  2404. * The host then replaces the BSM_DRAM_* pointer values to point to the
  2405. * normal runtime uCode instructions and a backup uCode data cache buffer
  2406. * (filled initially with starting data values for the on-board processor),
  2407. * then triggers the "initialize" uCode to load and launch the runtime uCode,
  2408. * which begins normal operation.
  2409. *
  2410. * When doing a power-save shutdown, runtime uCode saves data SRAM into
  2411. * the backup data cache in DRAM before SRAM is powered down.
  2412. *
  2413. * When powering back up, the BSM loads the bootstrap program. This reloads
  2414. * the runtime uCode instructions and the backup data cache into SRAM,
  2415. * and re-launches the runtime uCode from where it left off.
  2416. */
  2417. static int iwl3945_load_bsm(struct iwl_priv *priv)
  2418. {
  2419. __le32 *image = priv->ucode_boot.v_addr;
  2420. u32 len = priv->ucode_boot.len;
  2421. dma_addr_t pinst;
  2422. dma_addr_t pdata;
  2423. u32 inst_len;
  2424. u32 data_len;
  2425. int rc;
  2426. int i;
  2427. u32 done;
  2428. u32 reg_offset;
  2429. IWL_DEBUG_INFO(priv, "Begin load bsm\n");
  2430. /* make sure bootstrap program is no larger than BSM's SRAM size */
  2431. if (len > IWL39_MAX_BSM_SIZE)
  2432. return -EINVAL;
  2433. /* Tell bootstrap uCode where to find the "Initialize" uCode
  2434. * in host DRAM ... host DRAM physical address bits 31:0 for 3945.
  2435. * NOTE: iwl3945_initialize_alive_start() will replace these values,
  2436. * after the "initialize" uCode has run, to point to
  2437. * runtime/protocol instructions and backup data cache. */
  2438. pinst = priv->ucode_init.p_addr;
  2439. pdata = priv->ucode_init_data.p_addr;
  2440. inst_len = priv->ucode_init.len;
  2441. data_len = priv->ucode_init_data.len;
  2442. rc = iwl_grab_nic_access(priv);
  2443. if (rc)
  2444. return rc;
  2445. iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
  2446. iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
  2447. iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
  2448. iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
  2449. /* Fill BSM memory with bootstrap instructions */
  2450. for (reg_offset = BSM_SRAM_LOWER_BOUND;
  2451. reg_offset < BSM_SRAM_LOWER_BOUND + len;
  2452. reg_offset += sizeof(u32), image++)
  2453. _iwl_write_prph(priv, reg_offset,
  2454. le32_to_cpu(*image));
  2455. rc = iwl3945_verify_bsm(priv);
  2456. if (rc) {
  2457. iwl_release_nic_access(priv);
  2458. return rc;
  2459. }
  2460. /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
  2461. iwl_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
  2462. iwl_write_prph(priv, BSM_WR_MEM_DST_REG,
  2463. IWL39_RTC_INST_LOWER_BOUND);
  2464. iwl_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
  2465. /* Load bootstrap code into instruction SRAM now,
  2466. * to prepare to load "initialize" uCode */
  2467. iwl_write_prph(priv, BSM_WR_CTRL_REG,
  2468. BSM_WR_CTRL_REG_BIT_START);
  2469. /* Wait for load of bootstrap uCode to finish */
  2470. for (i = 0; i < 100; i++) {
  2471. done = iwl_read_prph(priv, BSM_WR_CTRL_REG);
  2472. if (!(done & BSM_WR_CTRL_REG_BIT_START))
  2473. break;
  2474. udelay(10);
  2475. }
  2476. if (i < 100)
  2477. IWL_DEBUG_INFO(priv, "BSM write complete, poll %d iterations\n", i);
  2478. else {
  2479. IWL_ERR(priv, "BSM write did not complete!\n");
  2480. return -EIO;
  2481. }
  2482. /* Enable future boot loads whenever power management unit triggers it
  2483. * (e.g. when powering back up after power-save shutdown) */
  2484. iwl_write_prph(priv, BSM_WR_CTRL_REG,
  2485. BSM_WR_CTRL_REG_BIT_START_EN);
  2486. iwl_release_nic_access(priv);
  2487. return 0;
  2488. }
  2489. static struct iwl_hcmd_ops iwl3945_hcmd = {
  2490. .rxon_assoc = iwl3945_send_rxon_assoc,
  2491. .commit_rxon = iwl3945_commit_rxon,
  2492. };
  2493. static struct iwl_lib_ops iwl3945_lib = {
  2494. .txq_attach_buf_to_tfd = iwl3945_hw_txq_attach_buf_to_tfd,
  2495. .txq_free_tfd = iwl3945_hw_txq_free_tfd,
  2496. .txq_init = iwl3945_hw_tx_queue_init,
  2497. .load_ucode = iwl3945_load_bsm,
  2498. .apm_ops = {
  2499. .init = iwl3945_apm_init,
  2500. .reset = iwl3945_apm_reset,
  2501. .stop = iwl3945_apm_stop,
  2502. .config = iwl3945_nic_config,
  2503. .set_pwr_src = iwl3945_set_pwr_src,
  2504. },
  2505. .eeprom_ops = {
  2506. .regulatory_bands = {
  2507. EEPROM_REGULATORY_BAND_1_CHANNELS,
  2508. EEPROM_REGULATORY_BAND_2_CHANNELS,
  2509. EEPROM_REGULATORY_BAND_3_CHANNELS,
  2510. EEPROM_REGULATORY_BAND_4_CHANNELS,
  2511. EEPROM_REGULATORY_BAND_5_CHANNELS,
  2512. EEPROM_REGULATORY_BAND_NO_FAT,
  2513. EEPROM_REGULATORY_BAND_NO_FAT,
  2514. },
  2515. .verify_signature = iwlcore_eeprom_verify_signature,
  2516. .acquire_semaphore = iwl3945_eeprom_acquire_semaphore,
  2517. .release_semaphore = iwl3945_eeprom_release_semaphore,
  2518. .query_addr = iwlcore_eeprom_query_addr,
  2519. },
  2520. .send_tx_power = iwl3945_send_tx_power,
  2521. .is_valid_rtc_data_addr = iwl3945_hw_valid_rtc_data_addr,
  2522. .post_associate = iwl3945_post_associate,
  2523. .config_ap = iwl3945_config_ap,
  2524. };
  2525. static struct iwl_station_mgmt_ops iwl3945_station_mgmt = {
  2526. .add_station = iwl3945_add_station,
  2527. #if 0
  2528. .remove_station = iwl3945_remove_station,
  2529. #endif
  2530. .find_station = iwl3945_hw_find_station,
  2531. .clear_station_table = iwl3945_clear_stations_table,
  2532. };
  2533. static struct iwl_hcmd_utils_ops iwl3945_hcmd_utils = {
  2534. .get_hcmd_size = iwl3945_get_hcmd_size,
  2535. .build_addsta_hcmd = iwl3945_build_addsta_hcmd,
  2536. };
  2537. static struct iwl_ops iwl3945_ops = {
  2538. .lib = &iwl3945_lib,
  2539. .hcmd = &iwl3945_hcmd,
  2540. .utils = &iwl3945_hcmd_utils,
  2541. .smgmt = &iwl3945_station_mgmt,
  2542. };
  2543. static struct iwl_cfg iwl3945_bg_cfg = {
  2544. .name = "3945BG",
  2545. .fw_name_pre = IWL3945_FW_PRE,
  2546. .ucode_api_max = IWL3945_UCODE_API_MAX,
  2547. .ucode_api_min = IWL3945_UCODE_API_MIN,
  2548. .sku = IWL_SKU_G,
  2549. .eeprom_size = IWL3945_EEPROM_IMG_SIZE,
  2550. .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
  2551. .ops = &iwl3945_ops,
  2552. .mod_params = &iwl3945_mod_params
  2553. };
  2554. static struct iwl_cfg iwl3945_abg_cfg = {
  2555. .name = "3945ABG",
  2556. .fw_name_pre = IWL3945_FW_PRE,
  2557. .ucode_api_max = IWL3945_UCODE_API_MAX,
  2558. .ucode_api_min = IWL3945_UCODE_API_MIN,
  2559. .sku = IWL_SKU_A|IWL_SKU_G,
  2560. .eeprom_size = IWL3945_EEPROM_IMG_SIZE,
  2561. .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
  2562. .ops = &iwl3945_ops,
  2563. .mod_params = &iwl3945_mod_params
  2564. };
  2565. struct pci_device_id iwl3945_hw_card_ids[] = {
  2566. {IWL_PCI_DEVICE(0x4222, 0x1005, iwl3945_bg_cfg)},
  2567. {IWL_PCI_DEVICE(0x4222, 0x1034, iwl3945_bg_cfg)},
  2568. {IWL_PCI_DEVICE(0x4222, 0x1044, iwl3945_bg_cfg)},
  2569. {IWL_PCI_DEVICE(0x4227, 0x1014, iwl3945_bg_cfg)},
  2570. {IWL_PCI_DEVICE(0x4222, PCI_ANY_ID, iwl3945_abg_cfg)},
  2571. {IWL_PCI_DEVICE(0x4227, PCI_ANY_ID, iwl3945_abg_cfg)},
  2572. {0}
  2573. };
  2574. MODULE_DEVICE_TABLE(pci, iwl3945_hw_card_ids);