hw.c 102 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/io.h>
  17. #include <asm/unaligned.h>
  18. #include "ath9k.h"
  19. #include "initvals.h"
  20. static int btcoex_enable;
  21. module_param(btcoex_enable, bool, 0);
  22. MODULE_PARM_DESC(btcoex_enable, "Enable Bluetooth coexistence support");
  23. #define ATH9K_CLOCK_RATE_CCK 22
  24. #define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
  25. #define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
  26. static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
  27. static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan,
  28. enum ath9k_ht_macmode macmode);
  29. static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
  30. struct ar5416_eeprom_def *pEepData,
  31. u32 reg, u32 value);
  32. static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
  33. static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
  34. /********************/
  35. /* Helper Functions */
  36. /********************/
  37. static u32 ath9k_hw_mac_usec(struct ath_hw *ah, u32 clks)
  38. {
  39. struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
  40. if (!ah->curchan) /* should really check for CCK instead */
  41. return clks / ATH9K_CLOCK_RATE_CCK;
  42. if (conf->channel->band == IEEE80211_BAND_2GHZ)
  43. return clks / ATH9K_CLOCK_RATE_2GHZ_OFDM;
  44. return clks / ATH9K_CLOCK_RATE_5GHZ_OFDM;
  45. }
  46. static u32 ath9k_hw_mac_to_usec(struct ath_hw *ah, u32 clks)
  47. {
  48. struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
  49. if (conf_is_ht40(conf))
  50. return ath9k_hw_mac_usec(ah, clks) / 2;
  51. else
  52. return ath9k_hw_mac_usec(ah, clks);
  53. }
  54. static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
  55. {
  56. struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
  57. if (!ah->curchan) /* should really check for CCK instead */
  58. return usecs *ATH9K_CLOCK_RATE_CCK;
  59. if (conf->channel->band == IEEE80211_BAND_2GHZ)
  60. return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
  61. return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
  62. }
  63. static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
  64. {
  65. struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
  66. if (conf_is_ht40(conf))
  67. return ath9k_hw_mac_clks(ah, usecs) * 2;
  68. else
  69. return ath9k_hw_mac_clks(ah, usecs);
  70. }
  71. bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
  72. {
  73. int i;
  74. BUG_ON(timeout < AH_TIME_QUANTUM);
  75. for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
  76. if ((REG_READ(ah, reg) & mask) == val)
  77. return true;
  78. udelay(AH_TIME_QUANTUM);
  79. }
  80. DPRINTF(ah->ah_sc, ATH_DBG_ANY,
  81. "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
  82. timeout, reg, REG_READ(ah, reg), mask, val);
  83. return false;
  84. }
  85. u32 ath9k_hw_reverse_bits(u32 val, u32 n)
  86. {
  87. u32 retval;
  88. int i;
  89. for (i = 0, retval = 0; i < n; i++) {
  90. retval = (retval << 1) | (val & 1);
  91. val >>= 1;
  92. }
  93. return retval;
  94. }
  95. bool ath9k_get_channel_edges(struct ath_hw *ah,
  96. u16 flags, u16 *low,
  97. u16 *high)
  98. {
  99. struct ath9k_hw_capabilities *pCap = &ah->caps;
  100. if (flags & CHANNEL_5GHZ) {
  101. *low = pCap->low_5ghz_chan;
  102. *high = pCap->high_5ghz_chan;
  103. return true;
  104. }
  105. if ((flags & CHANNEL_2GHZ)) {
  106. *low = pCap->low_2ghz_chan;
  107. *high = pCap->high_2ghz_chan;
  108. return true;
  109. }
  110. return false;
  111. }
  112. u16 ath9k_hw_computetxtime(struct ath_hw *ah,
  113. struct ath_rate_table *rates,
  114. u32 frameLen, u16 rateix,
  115. bool shortPreamble)
  116. {
  117. u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
  118. u32 kbps;
  119. kbps = rates->info[rateix].ratekbps;
  120. if (kbps == 0)
  121. return 0;
  122. switch (rates->info[rateix].phy) {
  123. case WLAN_RC_PHY_CCK:
  124. phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
  125. if (shortPreamble && rates->info[rateix].short_preamble)
  126. phyTime >>= 1;
  127. numBits = frameLen << 3;
  128. txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
  129. break;
  130. case WLAN_RC_PHY_OFDM:
  131. if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
  132. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
  133. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  134. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  135. txTime = OFDM_SIFS_TIME_QUARTER
  136. + OFDM_PREAMBLE_TIME_QUARTER
  137. + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
  138. } else if (ah->curchan &&
  139. IS_CHAN_HALF_RATE(ah->curchan)) {
  140. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
  141. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  142. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  143. txTime = OFDM_SIFS_TIME_HALF +
  144. OFDM_PREAMBLE_TIME_HALF
  145. + (numSymbols * OFDM_SYMBOL_TIME_HALF);
  146. } else {
  147. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
  148. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  149. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  150. txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
  151. + (numSymbols * OFDM_SYMBOL_TIME);
  152. }
  153. break;
  154. default:
  155. DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
  156. "Unknown phy %u (rate ix %u)\n",
  157. rates->info[rateix].phy, rateix);
  158. txTime = 0;
  159. break;
  160. }
  161. return txTime;
  162. }
  163. void ath9k_hw_get_channel_centers(struct ath_hw *ah,
  164. struct ath9k_channel *chan,
  165. struct chan_centers *centers)
  166. {
  167. int8_t extoff;
  168. if (!IS_CHAN_HT40(chan)) {
  169. centers->ctl_center = centers->ext_center =
  170. centers->synth_center = chan->channel;
  171. return;
  172. }
  173. if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
  174. (chan->chanmode == CHANNEL_G_HT40PLUS)) {
  175. centers->synth_center =
  176. chan->channel + HT40_CHANNEL_CENTER_SHIFT;
  177. extoff = 1;
  178. } else {
  179. centers->synth_center =
  180. chan->channel - HT40_CHANNEL_CENTER_SHIFT;
  181. extoff = -1;
  182. }
  183. centers->ctl_center =
  184. centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
  185. centers->ext_center =
  186. centers->synth_center + (extoff *
  187. ((ah->extprotspacing == ATH9K_HT_EXTPROTSPACING_20) ?
  188. HT40_CHANNEL_CENTER_SHIFT : 15));
  189. }
  190. /******************/
  191. /* Chip Revisions */
  192. /******************/
  193. static void ath9k_hw_read_revisions(struct ath_hw *ah)
  194. {
  195. u32 val;
  196. val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
  197. if (val == 0xFF) {
  198. val = REG_READ(ah, AR_SREV);
  199. ah->hw_version.macVersion =
  200. (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
  201. ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
  202. ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
  203. } else {
  204. if (!AR_SREV_9100(ah))
  205. ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
  206. ah->hw_version.macRev = val & AR_SREV_REVISION;
  207. if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
  208. ah->is_pciexpress = true;
  209. }
  210. }
  211. static int ath9k_hw_get_radiorev(struct ath_hw *ah)
  212. {
  213. u32 val;
  214. int i;
  215. REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
  216. for (i = 0; i < 8; i++)
  217. REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
  218. val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
  219. val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
  220. return ath9k_hw_reverse_bits(val, 8);
  221. }
  222. /************************************/
  223. /* HW Attach, Detach, Init Routines */
  224. /************************************/
  225. static void ath9k_hw_disablepcie(struct ath_hw *ah)
  226. {
  227. if (AR_SREV_9100(ah))
  228. return;
  229. REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
  230. REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
  231. REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
  232. REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
  233. REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
  234. REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
  235. REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
  236. REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
  237. REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
  238. REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
  239. }
  240. static bool ath9k_hw_chip_test(struct ath_hw *ah)
  241. {
  242. u32 regAddr[2] = { AR_STA_ID0, AR_PHY_BASE + (8 << 2) };
  243. u32 regHold[2];
  244. u32 patternData[4] = { 0x55555555,
  245. 0xaaaaaaaa,
  246. 0x66666666,
  247. 0x99999999 };
  248. int i, j;
  249. for (i = 0; i < 2; i++) {
  250. u32 addr = regAddr[i];
  251. u32 wrData, rdData;
  252. regHold[i] = REG_READ(ah, addr);
  253. for (j = 0; j < 0x100; j++) {
  254. wrData = (j << 16) | j;
  255. REG_WRITE(ah, addr, wrData);
  256. rdData = REG_READ(ah, addr);
  257. if (rdData != wrData) {
  258. DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
  259. "address test failed "
  260. "addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
  261. addr, wrData, rdData);
  262. return false;
  263. }
  264. }
  265. for (j = 0; j < 4; j++) {
  266. wrData = patternData[j];
  267. REG_WRITE(ah, addr, wrData);
  268. rdData = REG_READ(ah, addr);
  269. if (wrData != rdData) {
  270. DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
  271. "address test failed "
  272. "addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
  273. addr, wrData, rdData);
  274. return false;
  275. }
  276. }
  277. REG_WRITE(ah, regAddr[i], regHold[i]);
  278. }
  279. udelay(100);
  280. return true;
  281. }
  282. static const char *ath9k_hw_devname(u16 devid)
  283. {
  284. switch (devid) {
  285. case AR5416_DEVID_PCI:
  286. return "Atheros 5416";
  287. case AR5416_DEVID_PCIE:
  288. return "Atheros 5418";
  289. case AR9160_DEVID_PCI:
  290. return "Atheros 9160";
  291. case AR5416_AR9100_DEVID:
  292. return "Atheros 9100";
  293. case AR9280_DEVID_PCI:
  294. case AR9280_DEVID_PCIE:
  295. return "Atheros 9280";
  296. case AR9285_DEVID_PCIE:
  297. return "Atheros 9285";
  298. }
  299. return NULL;
  300. }
  301. static void ath9k_hw_set_defaults(struct ath_hw *ah)
  302. {
  303. int i;
  304. ah->config.dma_beacon_response_time = 2;
  305. ah->config.sw_beacon_response_time = 10;
  306. ah->config.additional_swba_backoff = 0;
  307. ah->config.ack_6mb = 0x0;
  308. ah->config.cwm_ignore_extcca = 0;
  309. ah->config.pcie_powersave_enable = 0;
  310. ah->config.pcie_clock_req = 0;
  311. ah->config.pcie_waen = 0;
  312. ah->config.analog_shiftreg = 1;
  313. ah->config.ht_enable = 1;
  314. ah->config.ofdm_trig_low = 200;
  315. ah->config.ofdm_trig_high = 500;
  316. ah->config.cck_trig_high = 200;
  317. ah->config.cck_trig_low = 100;
  318. ah->config.enable_ani = 1;
  319. ah->config.diversity_control = 0;
  320. ah->config.antenna_switch_swap = 0;
  321. for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
  322. ah->config.spurchans[i][0] = AR_NO_SPUR;
  323. ah->config.spurchans[i][1] = AR_NO_SPUR;
  324. }
  325. ah->config.intr_mitigation = true;
  326. /*
  327. * We need this for PCI devices only (Cardbus, PCI, miniPCI)
  328. * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
  329. * This means we use it for all AR5416 devices, and the few
  330. * minor PCI AR9280 devices out there.
  331. *
  332. * Serialization is required because these devices do not handle
  333. * well the case of two concurrent reads/writes due to the latency
  334. * involved. During one read/write another read/write can be issued
  335. * on another CPU while the previous read/write may still be working
  336. * on our hardware, if we hit this case the hardware poops in a loop.
  337. * We prevent this by serializing reads and writes.
  338. *
  339. * This issue is not present on PCI-Express devices or pre-AR5416
  340. * devices (legacy, 802.11abg).
  341. */
  342. if (num_possible_cpus() > 1)
  343. ah->config.serialize_regmode = SER_REG_MODE_AUTO;
  344. }
  345. static struct ath_hw *ath9k_hw_newstate(u16 devid, struct ath_softc *sc,
  346. int *status)
  347. {
  348. struct ath_hw *ah;
  349. ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
  350. if (ah == NULL) {
  351. DPRINTF(sc, ATH_DBG_FATAL,
  352. "Cannot allocate memory for state block\n");
  353. *status = -ENOMEM;
  354. return NULL;
  355. }
  356. ah->ah_sc = sc;
  357. ah->hw_version.magic = AR5416_MAGIC;
  358. ah->regulatory.country_code = CTRY_DEFAULT;
  359. ah->hw_version.devid = devid;
  360. ah->hw_version.subvendorid = 0;
  361. ah->ah_flags = 0;
  362. if ((devid == AR5416_AR9100_DEVID))
  363. ah->hw_version.macVersion = AR_SREV_VERSION_9100;
  364. if (!AR_SREV_9100(ah))
  365. ah->ah_flags = AH_USE_EEPROM;
  366. ah->regulatory.power_limit = MAX_RATE_POWER;
  367. ah->regulatory.tp_scale = ATH9K_TP_SCALE_MAX;
  368. ah->atim_window = 0;
  369. ah->diversity_control = ah->config.diversity_control;
  370. ah->antenna_switch_swap =
  371. ah->config.antenna_switch_swap;
  372. ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
  373. ah->beacon_interval = 100;
  374. ah->enable_32kHz_clock = DONT_USE_32KHZ;
  375. ah->slottime = (u32) -1;
  376. ah->acktimeout = (u32) -1;
  377. ah->ctstimeout = (u32) -1;
  378. ah->globaltxtimeout = (u32) -1;
  379. ah->gbeacon_rate = 0;
  380. return ah;
  381. }
  382. static int ath9k_hw_rfattach(struct ath_hw *ah)
  383. {
  384. bool rfStatus = false;
  385. int ecode = 0;
  386. rfStatus = ath9k_hw_init_rf(ah, &ecode);
  387. if (!rfStatus) {
  388. DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
  389. "RF setup failed, status: %u\n", ecode);
  390. return ecode;
  391. }
  392. return 0;
  393. }
  394. static int ath9k_hw_rf_claim(struct ath_hw *ah)
  395. {
  396. u32 val;
  397. REG_WRITE(ah, AR_PHY(0), 0x00000007);
  398. val = ath9k_hw_get_radiorev(ah);
  399. switch (val & AR_RADIO_SREV_MAJOR) {
  400. case 0:
  401. val = AR_RAD5133_SREV_MAJOR;
  402. break;
  403. case AR_RAD5133_SREV_MAJOR:
  404. case AR_RAD5122_SREV_MAJOR:
  405. case AR_RAD2133_SREV_MAJOR:
  406. case AR_RAD2122_SREV_MAJOR:
  407. break;
  408. default:
  409. DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
  410. "Radio Chip Rev 0x%02X not supported\n",
  411. val & AR_RADIO_SREV_MAJOR);
  412. return -EOPNOTSUPP;
  413. }
  414. ah->hw_version.analog5GhzRev = val;
  415. return 0;
  416. }
  417. static int ath9k_hw_init_macaddr(struct ath_hw *ah)
  418. {
  419. u32 sum;
  420. int i;
  421. u16 eeval;
  422. sum = 0;
  423. for (i = 0; i < 3; i++) {
  424. eeval = ah->eep_ops->get_eeprom(ah, AR_EEPROM_MAC(i));
  425. sum += eeval;
  426. ah->macaddr[2 * i] = eeval >> 8;
  427. ah->macaddr[2 * i + 1] = eeval & 0xff;
  428. }
  429. if (sum == 0 || sum == 0xffff * 3)
  430. return -EADDRNOTAVAIL;
  431. return 0;
  432. }
  433. static void ath9k_hw_init_rxgain_ini(struct ath_hw *ah)
  434. {
  435. u32 rxgain_type;
  436. if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) {
  437. rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
  438. if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
  439. INIT_INI_ARRAY(&ah->iniModesRxGain,
  440. ar9280Modes_backoff_13db_rxgain_9280_2,
  441. ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 6);
  442. else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
  443. INIT_INI_ARRAY(&ah->iniModesRxGain,
  444. ar9280Modes_backoff_23db_rxgain_9280_2,
  445. ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 6);
  446. else
  447. INIT_INI_ARRAY(&ah->iniModesRxGain,
  448. ar9280Modes_original_rxgain_9280_2,
  449. ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
  450. } else {
  451. INIT_INI_ARRAY(&ah->iniModesRxGain,
  452. ar9280Modes_original_rxgain_9280_2,
  453. ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
  454. }
  455. }
  456. static void ath9k_hw_init_txgain_ini(struct ath_hw *ah)
  457. {
  458. u32 txgain_type;
  459. if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) {
  460. txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
  461. if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
  462. INIT_INI_ARRAY(&ah->iniModesTxGain,
  463. ar9280Modes_high_power_tx_gain_9280_2,
  464. ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 6);
  465. else
  466. INIT_INI_ARRAY(&ah->iniModesTxGain,
  467. ar9280Modes_original_tx_gain_9280_2,
  468. ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
  469. } else {
  470. INIT_INI_ARRAY(&ah->iniModesTxGain,
  471. ar9280Modes_original_tx_gain_9280_2,
  472. ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
  473. }
  474. }
  475. static int ath9k_hw_post_attach(struct ath_hw *ah)
  476. {
  477. int ecode;
  478. if (!ath9k_hw_chip_test(ah))
  479. return -ENODEV;
  480. ecode = ath9k_hw_rf_claim(ah);
  481. if (ecode != 0)
  482. return ecode;
  483. ecode = ath9k_hw_eeprom_attach(ah);
  484. if (ecode != 0)
  485. return ecode;
  486. DPRINTF(ah->ah_sc, ATH_DBG_CONFIG, "Eeprom VER: %d, REV: %d\n",
  487. ah->eep_ops->get_eeprom_ver(ah), ah->eep_ops->get_eeprom_rev(ah));
  488. ecode = ath9k_hw_rfattach(ah);
  489. if (ecode != 0)
  490. return ecode;
  491. if (!AR_SREV_9100(ah)) {
  492. ath9k_hw_ani_setup(ah);
  493. ath9k_hw_ani_attach(ah);
  494. }
  495. return 0;
  496. }
  497. static struct ath_hw *ath9k_hw_do_attach(u16 devid, struct ath_softc *sc,
  498. int *status)
  499. {
  500. struct ath_hw *ah;
  501. int ecode;
  502. u32 i, j;
  503. ah = ath9k_hw_newstate(devid, sc, status);
  504. if (ah == NULL)
  505. return NULL;
  506. ath9k_hw_set_defaults(ah);
  507. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
  508. DPRINTF(sc, ATH_DBG_FATAL, "Couldn't reset chip\n");
  509. ecode = -EIO;
  510. goto bad;
  511. }
  512. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
  513. DPRINTF(sc, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
  514. ecode = -EIO;
  515. goto bad;
  516. }
  517. if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
  518. if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
  519. (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
  520. ah->config.serialize_regmode =
  521. SER_REG_MODE_ON;
  522. } else {
  523. ah->config.serialize_regmode =
  524. SER_REG_MODE_OFF;
  525. }
  526. }
  527. DPRINTF(sc, ATH_DBG_RESET, "serialize_regmode is %d\n",
  528. ah->config.serialize_regmode);
  529. if ((ah->hw_version.macVersion != AR_SREV_VERSION_5416_PCI) &&
  530. (ah->hw_version.macVersion != AR_SREV_VERSION_5416_PCIE) &&
  531. (ah->hw_version.macVersion != AR_SREV_VERSION_9160) &&
  532. (!AR_SREV_9100(ah)) && (!AR_SREV_9280(ah)) && (!AR_SREV_9285(ah))) {
  533. DPRINTF(sc, ATH_DBG_FATAL,
  534. "Mac Chip Rev 0x%02x.%x is not supported by "
  535. "this driver\n", ah->hw_version.macVersion,
  536. ah->hw_version.macRev);
  537. ecode = -EOPNOTSUPP;
  538. goto bad;
  539. }
  540. if (AR_SREV_9100(ah)) {
  541. ah->iq_caldata.calData = &iq_cal_multi_sample;
  542. ah->supp_cals = IQ_MISMATCH_CAL;
  543. ah->is_pciexpress = false;
  544. }
  545. ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
  546. if (AR_SREV_9160_10_OR_LATER(ah)) {
  547. if (AR_SREV_9280_10_OR_LATER(ah)) {
  548. ah->iq_caldata.calData = &iq_cal_single_sample;
  549. ah->adcgain_caldata.calData =
  550. &adc_gain_cal_single_sample;
  551. ah->adcdc_caldata.calData =
  552. &adc_dc_cal_single_sample;
  553. ah->adcdc_calinitdata.calData =
  554. &adc_init_dc_cal;
  555. } else {
  556. ah->iq_caldata.calData = &iq_cal_multi_sample;
  557. ah->adcgain_caldata.calData =
  558. &adc_gain_cal_multi_sample;
  559. ah->adcdc_caldata.calData =
  560. &adc_dc_cal_multi_sample;
  561. ah->adcdc_calinitdata.calData =
  562. &adc_init_dc_cal;
  563. }
  564. ah->supp_cals = ADC_GAIN_CAL | ADC_DC_CAL | IQ_MISMATCH_CAL;
  565. }
  566. ah->ani_function = ATH9K_ANI_ALL;
  567. if (AR_SREV_9280_10_OR_LATER(ah))
  568. ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
  569. if (AR_SREV_9285_12_OR_LATER(ah)) {
  570. INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
  571. ARRAY_SIZE(ar9285Modes_9285_1_2), 6);
  572. INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
  573. ARRAY_SIZE(ar9285Common_9285_1_2), 2);
  574. if (ah->config.pcie_clock_req) {
  575. INIT_INI_ARRAY(&ah->iniPcieSerdes,
  576. ar9285PciePhy_clkreq_off_L1_9285_1_2,
  577. ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285_1_2), 2);
  578. } else {
  579. INIT_INI_ARRAY(&ah->iniPcieSerdes,
  580. ar9285PciePhy_clkreq_always_on_L1_9285_1_2,
  581. ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285_1_2),
  582. 2);
  583. }
  584. } else if (AR_SREV_9285_10_OR_LATER(ah)) {
  585. INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285,
  586. ARRAY_SIZE(ar9285Modes_9285), 6);
  587. INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285,
  588. ARRAY_SIZE(ar9285Common_9285), 2);
  589. if (ah->config.pcie_clock_req) {
  590. INIT_INI_ARRAY(&ah->iniPcieSerdes,
  591. ar9285PciePhy_clkreq_off_L1_9285,
  592. ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285), 2);
  593. } else {
  594. INIT_INI_ARRAY(&ah->iniPcieSerdes,
  595. ar9285PciePhy_clkreq_always_on_L1_9285,
  596. ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285), 2);
  597. }
  598. } else if (AR_SREV_9280_20_OR_LATER(ah)) {
  599. INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
  600. ARRAY_SIZE(ar9280Modes_9280_2), 6);
  601. INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
  602. ARRAY_SIZE(ar9280Common_9280_2), 2);
  603. if (ah->config.pcie_clock_req) {
  604. INIT_INI_ARRAY(&ah->iniPcieSerdes,
  605. ar9280PciePhy_clkreq_off_L1_9280,
  606. ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280),2);
  607. } else {
  608. INIT_INI_ARRAY(&ah->iniPcieSerdes,
  609. ar9280PciePhy_clkreq_always_on_L1_9280,
  610. ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
  611. }
  612. INIT_INI_ARRAY(&ah->iniModesAdditional,
  613. ar9280Modes_fast_clock_9280_2,
  614. ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
  615. } else if (AR_SREV_9280_10_OR_LATER(ah)) {
  616. INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280,
  617. ARRAY_SIZE(ar9280Modes_9280), 6);
  618. INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280,
  619. ARRAY_SIZE(ar9280Common_9280), 2);
  620. } else if (AR_SREV_9160_10_OR_LATER(ah)) {
  621. INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
  622. ARRAY_SIZE(ar5416Modes_9160), 6);
  623. INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
  624. ARRAY_SIZE(ar5416Common_9160), 2);
  625. INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9160,
  626. ARRAY_SIZE(ar5416Bank0_9160), 2);
  627. INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9160,
  628. ARRAY_SIZE(ar5416BB_RfGain_9160), 3);
  629. INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9160,
  630. ARRAY_SIZE(ar5416Bank1_9160), 2);
  631. INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9160,
  632. ARRAY_SIZE(ar5416Bank2_9160), 2);
  633. INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9160,
  634. ARRAY_SIZE(ar5416Bank3_9160), 3);
  635. INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9160,
  636. ARRAY_SIZE(ar5416Bank6_9160), 3);
  637. INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9160,
  638. ARRAY_SIZE(ar5416Bank6TPC_9160), 3);
  639. INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9160,
  640. ARRAY_SIZE(ar5416Bank7_9160), 2);
  641. if (AR_SREV_9160_11(ah)) {
  642. INIT_INI_ARRAY(&ah->iniAddac,
  643. ar5416Addac_91601_1,
  644. ARRAY_SIZE(ar5416Addac_91601_1), 2);
  645. } else {
  646. INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
  647. ARRAY_SIZE(ar5416Addac_9160), 2);
  648. }
  649. } else if (AR_SREV_9100_OR_LATER(ah)) {
  650. INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
  651. ARRAY_SIZE(ar5416Modes_9100), 6);
  652. INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
  653. ARRAY_SIZE(ar5416Common_9100), 2);
  654. INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9100,
  655. ARRAY_SIZE(ar5416Bank0_9100), 2);
  656. INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9100,
  657. ARRAY_SIZE(ar5416BB_RfGain_9100), 3);
  658. INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9100,
  659. ARRAY_SIZE(ar5416Bank1_9100), 2);
  660. INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9100,
  661. ARRAY_SIZE(ar5416Bank2_9100), 2);
  662. INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9100,
  663. ARRAY_SIZE(ar5416Bank3_9100), 3);
  664. INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
  665. ARRAY_SIZE(ar5416Bank6_9100), 3);
  666. INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
  667. ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
  668. INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9100,
  669. ARRAY_SIZE(ar5416Bank7_9100), 2);
  670. INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
  671. ARRAY_SIZE(ar5416Addac_9100), 2);
  672. } else {
  673. INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
  674. ARRAY_SIZE(ar5416Modes), 6);
  675. INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
  676. ARRAY_SIZE(ar5416Common), 2);
  677. INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
  678. ARRAY_SIZE(ar5416Bank0), 2);
  679. INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
  680. ARRAY_SIZE(ar5416BB_RfGain), 3);
  681. INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
  682. ARRAY_SIZE(ar5416Bank1), 2);
  683. INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
  684. ARRAY_SIZE(ar5416Bank2), 2);
  685. INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
  686. ARRAY_SIZE(ar5416Bank3), 3);
  687. INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
  688. ARRAY_SIZE(ar5416Bank6), 3);
  689. INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
  690. ARRAY_SIZE(ar5416Bank6TPC), 3);
  691. INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
  692. ARRAY_SIZE(ar5416Bank7), 2);
  693. INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
  694. ARRAY_SIZE(ar5416Addac), 2);
  695. }
  696. if (ah->is_pciexpress)
  697. ath9k_hw_configpcipowersave(ah, 0);
  698. else
  699. ath9k_hw_disablepcie(ah);
  700. ecode = ath9k_hw_post_attach(ah);
  701. if (ecode != 0)
  702. goto bad;
  703. if (AR_SREV_9285_12_OR_LATER(ah)) {
  704. u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
  705. /* txgain table */
  706. if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
  707. INIT_INI_ARRAY(&ah->iniModesTxGain,
  708. ar9285Modes_high_power_tx_gain_9285_1_2,
  709. ARRAY_SIZE(ar9285Modes_high_power_tx_gain_9285_1_2), 6);
  710. } else {
  711. INIT_INI_ARRAY(&ah->iniModesTxGain,
  712. ar9285Modes_original_tx_gain_9285_1_2,
  713. ARRAY_SIZE(ar9285Modes_original_tx_gain_9285_1_2), 6);
  714. }
  715. }
  716. /* rxgain table */
  717. if (AR_SREV_9280_20(ah))
  718. ath9k_hw_init_rxgain_ini(ah);
  719. /* txgain table */
  720. if (AR_SREV_9280_20(ah))
  721. ath9k_hw_init_txgain_ini(ah);
  722. ath9k_hw_fill_cap_info(ah);
  723. if ((ah->hw_version.devid == AR9280_DEVID_PCI) &&
  724. test_bit(ATH9K_MODE_11A, ah->caps.wireless_modes)) {
  725. /* EEPROM Fixup */
  726. for (i = 0; i < ah->iniModes.ia_rows; i++) {
  727. u32 reg = INI_RA(&ah->iniModes, i, 0);
  728. for (j = 1; j < ah->iniModes.ia_columns; j++) {
  729. u32 val = INI_RA(&ah->iniModes, i, j);
  730. INI_RA(&ah->iniModes, i, j) =
  731. ath9k_hw_ini_fixup(ah,
  732. &ah->eeprom.def,
  733. reg, val);
  734. }
  735. }
  736. }
  737. ecode = ath9k_hw_init_macaddr(ah);
  738. if (ecode != 0) {
  739. DPRINTF(sc, ATH_DBG_FATAL,
  740. "Failed to initialize MAC address\n");
  741. goto bad;
  742. }
  743. if (AR_SREV_9285(ah))
  744. ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
  745. else
  746. ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
  747. ath9k_init_nfcal_hist_buffer(ah);
  748. return ah;
  749. bad:
  750. if (ah)
  751. ath9k_hw_detach(ah);
  752. if (status)
  753. *status = ecode;
  754. return NULL;
  755. }
  756. static void ath9k_hw_init_bb(struct ath_hw *ah,
  757. struct ath9k_channel *chan)
  758. {
  759. u32 synthDelay;
  760. synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
  761. if (IS_CHAN_B(chan))
  762. synthDelay = (4 * synthDelay) / 22;
  763. else
  764. synthDelay /= 10;
  765. REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
  766. udelay(synthDelay + BASE_ACTIVATE_DELAY);
  767. }
  768. static void ath9k_hw_init_qos(struct ath_hw *ah)
  769. {
  770. REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
  771. REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
  772. REG_WRITE(ah, AR_QOS_NO_ACK,
  773. SM(2, AR_QOS_NO_ACK_TWO_BIT) |
  774. SM(5, AR_QOS_NO_ACK_BIT_OFF) |
  775. SM(0, AR_QOS_NO_ACK_BYTE_OFF));
  776. REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
  777. REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
  778. REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
  779. REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
  780. REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
  781. }
  782. static void ath9k_hw_init_pll(struct ath_hw *ah,
  783. struct ath9k_channel *chan)
  784. {
  785. u32 pll;
  786. if (AR_SREV_9100(ah)) {
  787. if (chan && IS_CHAN_5GHZ(chan))
  788. pll = 0x1450;
  789. else
  790. pll = 0x1458;
  791. } else {
  792. if (AR_SREV_9280_10_OR_LATER(ah)) {
  793. pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
  794. if (chan && IS_CHAN_HALF_RATE(chan))
  795. pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
  796. else if (chan && IS_CHAN_QUARTER_RATE(chan))
  797. pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
  798. if (chan && IS_CHAN_5GHZ(chan)) {
  799. pll |= SM(0x28, AR_RTC_9160_PLL_DIV);
  800. if (AR_SREV_9280_20(ah)) {
  801. if (((chan->channel % 20) == 0)
  802. || ((chan->channel % 10) == 0))
  803. pll = 0x2850;
  804. else
  805. pll = 0x142c;
  806. }
  807. } else {
  808. pll |= SM(0x2c, AR_RTC_9160_PLL_DIV);
  809. }
  810. } else if (AR_SREV_9160_10_OR_LATER(ah)) {
  811. pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
  812. if (chan && IS_CHAN_HALF_RATE(chan))
  813. pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
  814. else if (chan && IS_CHAN_QUARTER_RATE(chan))
  815. pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
  816. if (chan && IS_CHAN_5GHZ(chan))
  817. pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
  818. else
  819. pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
  820. } else {
  821. pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
  822. if (chan && IS_CHAN_HALF_RATE(chan))
  823. pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
  824. else if (chan && IS_CHAN_QUARTER_RATE(chan))
  825. pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
  826. if (chan && IS_CHAN_5GHZ(chan))
  827. pll |= SM(0xa, AR_RTC_PLL_DIV);
  828. else
  829. pll |= SM(0xb, AR_RTC_PLL_DIV);
  830. }
  831. }
  832. REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
  833. udelay(RTC_PLL_SETTLE_DELAY);
  834. REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
  835. }
  836. static void ath9k_hw_init_chain_masks(struct ath_hw *ah)
  837. {
  838. int rx_chainmask, tx_chainmask;
  839. rx_chainmask = ah->rxchainmask;
  840. tx_chainmask = ah->txchainmask;
  841. switch (rx_chainmask) {
  842. case 0x5:
  843. REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
  844. AR_PHY_SWAP_ALT_CHAIN);
  845. case 0x3:
  846. if (((ah)->hw_version.macVersion <= AR_SREV_VERSION_9160)) {
  847. REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7);
  848. REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7);
  849. break;
  850. }
  851. case 0x1:
  852. case 0x2:
  853. case 0x7:
  854. REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
  855. REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
  856. break;
  857. default:
  858. break;
  859. }
  860. REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask);
  861. if (tx_chainmask == 0x5) {
  862. REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
  863. AR_PHY_SWAP_ALT_CHAIN);
  864. }
  865. if (AR_SREV_9100(ah))
  866. REG_WRITE(ah, AR_PHY_ANALOG_SWAP,
  867. REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001);
  868. }
  869. static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
  870. enum nl80211_iftype opmode)
  871. {
  872. ah->mask_reg = AR_IMR_TXERR |
  873. AR_IMR_TXURN |
  874. AR_IMR_RXERR |
  875. AR_IMR_RXORN |
  876. AR_IMR_BCNMISC;
  877. if (ah->config.intr_mitigation)
  878. ah->mask_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
  879. else
  880. ah->mask_reg |= AR_IMR_RXOK;
  881. ah->mask_reg |= AR_IMR_TXOK;
  882. if (opmode == NL80211_IFTYPE_AP)
  883. ah->mask_reg |= AR_IMR_MIB;
  884. REG_WRITE(ah, AR_IMR, ah->mask_reg);
  885. REG_WRITE(ah, AR_IMR_S2, REG_READ(ah, AR_IMR_S2) | AR_IMR_S2_GTT);
  886. if (!AR_SREV_9100(ah)) {
  887. REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
  888. REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
  889. REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
  890. }
  891. }
  892. static bool ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
  893. {
  894. if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_ACK))) {
  895. DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad ack timeout %u\n", us);
  896. ah->acktimeout = (u32) -1;
  897. return false;
  898. } else {
  899. REG_RMW_FIELD(ah, AR_TIME_OUT,
  900. AR_TIME_OUT_ACK, ath9k_hw_mac_to_clks(ah, us));
  901. ah->acktimeout = us;
  902. return true;
  903. }
  904. }
  905. static bool ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
  906. {
  907. if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_CTS))) {
  908. DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad cts timeout %u\n", us);
  909. ah->ctstimeout = (u32) -1;
  910. return false;
  911. } else {
  912. REG_RMW_FIELD(ah, AR_TIME_OUT,
  913. AR_TIME_OUT_CTS, ath9k_hw_mac_to_clks(ah, us));
  914. ah->ctstimeout = us;
  915. return true;
  916. }
  917. }
  918. static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
  919. {
  920. if (tu > 0xFFFF) {
  921. DPRINTF(ah->ah_sc, ATH_DBG_XMIT,
  922. "bad global tx timeout %u\n", tu);
  923. ah->globaltxtimeout = (u32) -1;
  924. return false;
  925. } else {
  926. REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
  927. ah->globaltxtimeout = tu;
  928. return true;
  929. }
  930. }
  931. static void ath9k_hw_init_user_settings(struct ath_hw *ah)
  932. {
  933. DPRINTF(ah->ah_sc, ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
  934. ah->misc_mode);
  935. if (ah->misc_mode != 0)
  936. REG_WRITE(ah, AR_PCU_MISC,
  937. REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
  938. if (ah->slottime != (u32) -1)
  939. ath9k_hw_setslottime(ah, ah->slottime);
  940. if (ah->acktimeout != (u32) -1)
  941. ath9k_hw_set_ack_timeout(ah, ah->acktimeout);
  942. if (ah->ctstimeout != (u32) -1)
  943. ath9k_hw_set_cts_timeout(ah, ah->ctstimeout);
  944. if (ah->globaltxtimeout != (u32) -1)
  945. ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
  946. }
  947. const char *ath9k_hw_probe(u16 vendorid, u16 devid)
  948. {
  949. return vendorid == ATHEROS_VENDOR_ID ?
  950. ath9k_hw_devname(devid) : NULL;
  951. }
  952. void ath9k_hw_detach(struct ath_hw *ah)
  953. {
  954. if (!AR_SREV_9100(ah))
  955. ath9k_hw_ani_detach(ah);
  956. ath9k_hw_rfdetach(ah);
  957. ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
  958. kfree(ah);
  959. }
  960. struct ath_hw *ath9k_hw_attach(u16 devid, struct ath_softc *sc, int *error)
  961. {
  962. struct ath_hw *ah = NULL;
  963. switch (devid) {
  964. case AR5416_DEVID_PCI:
  965. case AR5416_DEVID_PCIE:
  966. case AR5416_AR9100_DEVID:
  967. case AR9160_DEVID_PCI:
  968. case AR9280_DEVID_PCI:
  969. case AR9280_DEVID_PCIE:
  970. case AR9285_DEVID_PCIE:
  971. ah = ath9k_hw_do_attach(devid, sc, error);
  972. break;
  973. default:
  974. *error = -ENXIO;
  975. break;
  976. }
  977. return ah;
  978. }
  979. /*******/
  980. /* INI */
  981. /*******/
  982. static void ath9k_hw_override_ini(struct ath_hw *ah,
  983. struct ath9k_channel *chan)
  984. {
  985. /*
  986. * Set the RX_ABORT and RX_DIS and clear if off only after
  987. * RXE is set for MAC. This prevents frames with corrupted
  988. * descriptor status.
  989. */
  990. REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
  991. if (!AR_SREV_5416_20_OR_LATER(ah) ||
  992. AR_SREV_9280_10_OR_LATER(ah))
  993. return;
  994. REG_WRITE(ah, 0x9800 + (651 << 2), 0x11);
  995. }
  996. static u32 ath9k_hw_def_ini_fixup(struct ath_hw *ah,
  997. struct ar5416_eeprom_def *pEepData,
  998. u32 reg, u32 value)
  999. {
  1000. struct base_eep_header *pBase = &(pEepData->baseEepHeader);
  1001. switch (ah->hw_version.devid) {
  1002. case AR9280_DEVID_PCI:
  1003. if (reg == 0x7894) {
  1004. DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
  1005. "ini VAL: %x EEPROM: %x\n", value,
  1006. (pBase->version & 0xff));
  1007. if ((pBase->version & 0xff) > 0x0a) {
  1008. DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
  1009. "PWDCLKIND: %d\n",
  1010. pBase->pwdclkind);
  1011. value &= ~AR_AN_TOP2_PWDCLKIND;
  1012. value |= AR_AN_TOP2_PWDCLKIND &
  1013. (pBase->pwdclkind << AR_AN_TOP2_PWDCLKIND_S);
  1014. } else {
  1015. DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
  1016. "PWDCLKIND Earlier Rev\n");
  1017. }
  1018. DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
  1019. "final ini VAL: %x\n", value);
  1020. }
  1021. break;
  1022. }
  1023. return value;
  1024. }
  1025. static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
  1026. struct ar5416_eeprom_def *pEepData,
  1027. u32 reg, u32 value)
  1028. {
  1029. if (ah->eep_map == EEP_MAP_4KBITS)
  1030. return value;
  1031. else
  1032. return ath9k_hw_def_ini_fixup(ah, pEepData, reg, value);
  1033. }
  1034. static void ath9k_olc_init(struct ath_hw *ah)
  1035. {
  1036. u32 i;
  1037. for (i = 0; i < AR9280_TX_GAIN_TABLE_SIZE; i++)
  1038. ah->originalGain[i] =
  1039. MS(REG_READ(ah, AR_PHY_TX_GAIN_TBL1 + i * 4),
  1040. AR_PHY_TX_GAIN);
  1041. ah->PDADCdelta = 0;
  1042. }
  1043. static u32 ath9k_regd_get_ctl(struct ath_regulatory *reg,
  1044. struct ath9k_channel *chan)
  1045. {
  1046. u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
  1047. if (IS_CHAN_B(chan))
  1048. ctl |= CTL_11B;
  1049. else if (IS_CHAN_G(chan))
  1050. ctl |= CTL_11G;
  1051. else
  1052. ctl |= CTL_11A;
  1053. return ctl;
  1054. }
  1055. static int ath9k_hw_process_ini(struct ath_hw *ah,
  1056. struct ath9k_channel *chan,
  1057. enum ath9k_ht_macmode macmode)
  1058. {
  1059. int i, regWrites = 0;
  1060. struct ieee80211_channel *channel = chan->chan;
  1061. u32 modesIndex, freqIndex;
  1062. int status;
  1063. switch (chan->chanmode) {
  1064. case CHANNEL_A:
  1065. case CHANNEL_A_HT20:
  1066. modesIndex = 1;
  1067. freqIndex = 1;
  1068. break;
  1069. case CHANNEL_A_HT40PLUS:
  1070. case CHANNEL_A_HT40MINUS:
  1071. modesIndex = 2;
  1072. freqIndex = 1;
  1073. break;
  1074. case CHANNEL_G:
  1075. case CHANNEL_G_HT20:
  1076. case CHANNEL_B:
  1077. modesIndex = 4;
  1078. freqIndex = 2;
  1079. break;
  1080. case CHANNEL_G_HT40PLUS:
  1081. case CHANNEL_G_HT40MINUS:
  1082. modesIndex = 3;
  1083. freqIndex = 2;
  1084. break;
  1085. default:
  1086. return -EINVAL;
  1087. }
  1088. REG_WRITE(ah, AR_PHY(0), 0x00000007);
  1089. REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO);
  1090. ah->eep_ops->set_addac(ah, chan);
  1091. if (AR_SREV_5416_22_OR_LATER(ah)) {
  1092. REG_WRITE_ARRAY(&ah->iniAddac, 1, regWrites);
  1093. } else {
  1094. struct ar5416IniArray temp;
  1095. u32 addacSize =
  1096. sizeof(u32) * ah->iniAddac.ia_rows *
  1097. ah->iniAddac.ia_columns;
  1098. memcpy(ah->addac5416_21,
  1099. ah->iniAddac.ia_array, addacSize);
  1100. (ah->addac5416_21)[31 * ah->iniAddac.ia_columns + 1] = 0;
  1101. temp.ia_array = ah->addac5416_21;
  1102. temp.ia_columns = ah->iniAddac.ia_columns;
  1103. temp.ia_rows = ah->iniAddac.ia_rows;
  1104. REG_WRITE_ARRAY(&temp, 1, regWrites);
  1105. }
  1106. REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC);
  1107. for (i = 0; i < ah->iniModes.ia_rows; i++) {
  1108. u32 reg = INI_RA(&ah->iniModes, i, 0);
  1109. u32 val = INI_RA(&ah->iniModes, i, modesIndex);
  1110. REG_WRITE(ah, reg, val);
  1111. if (reg >= 0x7800 && reg < 0x78a0
  1112. && ah->config.analog_shiftreg) {
  1113. udelay(100);
  1114. }
  1115. DO_DELAY(regWrites);
  1116. }
  1117. if (AR_SREV_9280(ah))
  1118. REG_WRITE_ARRAY(&ah->iniModesRxGain, modesIndex, regWrites);
  1119. if (AR_SREV_9280(ah) || (AR_SREV_9285(ah) &&
  1120. AR_SREV_9285_12_OR_LATER(ah)))
  1121. REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
  1122. for (i = 0; i < ah->iniCommon.ia_rows; i++) {
  1123. u32 reg = INI_RA(&ah->iniCommon, i, 0);
  1124. u32 val = INI_RA(&ah->iniCommon, i, 1);
  1125. REG_WRITE(ah, reg, val);
  1126. if (reg >= 0x7800 && reg < 0x78a0
  1127. && ah->config.analog_shiftreg) {
  1128. udelay(100);
  1129. }
  1130. DO_DELAY(regWrites);
  1131. }
  1132. ath9k_hw_write_regs(ah, modesIndex, freqIndex, regWrites);
  1133. if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan)) {
  1134. REG_WRITE_ARRAY(&ah->iniModesAdditional, modesIndex,
  1135. regWrites);
  1136. }
  1137. ath9k_hw_override_ini(ah, chan);
  1138. ath9k_hw_set_regs(ah, chan, macmode);
  1139. ath9k_hw_init_chain_masks(ah);
  1140. if (OLC_FOR_AR9280_20_LATER)
  1141. ath9k_olc_init(ah);
  1142. status = ah->eep_ops->set_txpower(ah, chan,
  1143. ath9k_regd_get_ctl(&ah->regulatory, chan),
  1144. channel->max_antenna_gain * 2,
  1145. channel->max_power * 2,
  1146. min((u32) MAX_RATE_POWER,
  1147. (u32) ah->regulatory.power_limit));
  1148. if (status != 0) {
  1149. DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
  1150. "Error initializing transmit power\n");
  1151. return -EIO;
  1152. }
  1153. if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) {
  1154. DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
  1155. "ar5416SetRfRegs failed\n");
  1156. return -EIO;
  1157. }
  1158. return 0;
  1159. }
  1160. /****************************************/
  1161. /* Reset and Channel Switching Routines */
  1162. /****************************************/
  1163. static void ath9k_hw_set_rfmode(struct ath_hw *ah, struct ath9k_channel *chan)
  1164. {
  1165. u32 rfMode = 0;
  1166. if (chan == NULL)
  1167. return;
  1168. rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
  1169. ? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;
  1170. if (!AR_SREV_9280_10_OR_LATER(ah))
  1171. rfMode |= (IS_CHAN_5GHZ(chan)) ?
  1172. AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ;
  1173. if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan))
  1174. rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);
  1175. REG_WRITE(ah, AR_PHY_MODE, rfMode);
  1176. }
  1177. static void ath9k_hw_mark_phy_inactive(struct ath_hw *ah)
  1178. {
  1179. REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
  1180. }
  1181. static inline void ath9k_hw_set_dma(struct ath_hw *ah)
  1182. {
  1183. u32 regval;
  1184. regval = REG_READ(ah, AR_AHB_MODE);
  1185. REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
  1186. regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
  1187. REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);
  1188. REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
  1189. regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
  1190. REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);
  1191. REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
  1192. if (AR_SREV_9285(ah)) {
  1193. REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
  1194. AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
  1195. } else {
  1196. REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
  1197. AR_PCU_TXBUF_CTRL_USABLE_SIZE);
  1198. }
  1199. }
  1200. static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
  1201. {
  1202. u32 val;
  1203. val = REG_READ(ah, AR_STA_ID1);
  1204. val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
  1205. switch (opmode) {
  1206. case NL80211_IFTYPE_AP:
  1207. REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
  1208. | AR_STA_ID1_KSRCH_MODE);
  1209. REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
  1210. break;
  1211. case NL80211_IFTYPE_ADHOC:
  1212. case NL80211_IFTYPE_MESH_POINT:
  1213. REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
  1214. | AR_STA_ID1_KSRCH_MODE);
  1215. REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
  1216. break;
  1217. case NL80211_IFTYPE_STATION:
  1218. case NL80211_IFTYPE_MONITOR:
  1219. REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
  1220. break;
  1221. }
  1222. }
  1223. static inline void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah,
  1224. u32 coef_scaled,
  1225. u32 *coef_mantissa,
  1226. u32 *coef_exponent)
  1227. {
  1228. u32 coef_exp, coef_man;
  1229. for (coef_exp = 31; coef_exp > 0; coef_exp--)
  1230. if ((coef_scaled >> coef_exp) & 0x1)
  1231. break;
  1232. coef_exp = 14 - (coef_exp - COEF_SCALE_S);
  1233. coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
  1234. *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
  1235. *coef_exponent = coef_exp - 16;
  1236. }
  1237. static void ath9k_hw_set_delta_slope(struct ath_hw *ah,
  1238. struct ath9k_channel *chan)
  1239. {
  1240. u32 coef_scaled, ds_coef_exp, ds_coef_man;
  1241. u32 clockMhzScaled = 0x64000000;
  1242. struct chan_centers centers;
  1243. if (IS_CHAN_HALF_RATE(chan))
  1244. clockMhzScaled = clockMhzScaled >> 1;
  1245. else if (IS_CHAN_QUARTER_RATE(chan))
  1246. clockMhzScaled = clockMhzScaled >> 2;
  1247. ath9k_hw_get_channel_centers(ah, chan, &centers);
  1248. coef_scaled = clockMhzScaled / centers.synth_center;
  1249. ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
  1250. &ds_coef_exp);
  1251. REG_RMW_FIELD(ah, AR_PHY_TIMING3,
  1252. AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
  1253. REG_RMW_FIELD(ah, AR_PHY_TIMING3,
  1254. AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);
  1255. coef_scaled = (9 * coef_scaled) / 10;
  1256. ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
  1257. &ds_coef_exp);
  1258. REG_RMW_FIELD(ah, AR_PHY_HALFGI,
  1259. AR_PHY_HALFGI_DSC_MAN, ds_coef_man);
  1260. REG_RMW_FIELD(ah, AR_PHY_HALFGI,
  1261. AR_PHY_HALFGI_DSC_EXP, ds_coef_exp);
  1262. }
  1263. static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
  1264. {
  1265. u32 rst_flags;
  1266. u32 tmpReg;
  1267. if (AR_SREV_9100(ah)) {
  1268. u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
  1269. val &= ~AR_RTC_DERIVED_CLK_PERIOD;
  1270. val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
  1271. REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
  1272. (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
  1273. }
  1274. REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
  1275. AR_RTC_FORCE_WAKE_ON_INT);
  1276. if (AR_SREV_9100(ah)) {
  1277. rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
  1278. AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
  1279. } else {
  1280. tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
  1281. if (tmpReg &
  1282. (AR_INTR_SYNC_LOCAL_TIMEOUT |
  1283. AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
  1284. REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
  1285. REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
  1286. } else {
  1287. REG_WRITE(ah, AR_RC, AR_RC_AHB);
  1288. }
  1289. rst_flags = AR_RTC_RC_MAC_WARM;
  1290. if (type == ATH9K_RESET_COLD)
  1291. rst_flags |= AR_RTC_RC_MAC_COLD;
  1292. }
  1293. REG_WRITE(ah, AR_RTC_RC, rst_flags);
  1294. udelay(50);
  1295. REG_WRITE(ah, AR_RTC_RC, 0);
  1296. if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
  1297. DPRINTF(ah->ah_sc, ATH_DBG_RESET,
  1298. "RTC stuck in MAC reset\n");
  1299. return false;
  1300. }
  1301. if (!AR_SREV_9100(ah))
  1302. REG_WRITE(ah, AR_RC, 0);
  1303. ath9k_hw_init_pll(ah, NULL);
  1304. if (AR_SREV_9100(ah))
  1305. udelay(50);
  1306. return true;
  1307. }
  1308. static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
  1309. {
  1310. REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
  1311. AR_RTC_FORCE_WAKE_ON_INT);
  1312. REG_WRITE(ah, AR_RTC_RESET, 0);
  1313. udelay(2);
  1314. REG_WRITE(ah, AR_RTC_RESET, 1);
  1315. if (!ath9k_hw_wait(ah,
  1316. AR_RTC_STATUS,
  1317. AR_RTC_STATUS_M,
  1318. AR_RTC_STATUS_ON,
  1319. AH_WAIT_TIMEOUT)) {
  1320. DPRINTF(ah->ah_sc, ATH_DBG_RESET, "RTC not waking up\n");
  1321. return false;
  1322. }
  1323. ath9k_hw_read_revisions(ah);
  1324. return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
  1325. }
  1326. static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
  1327. {
  1328. REG_WRITE(ah, AR_RTC_FORCE_WAKE,
  1329. AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
  1330. switch (type) {
  1331. case ATH9K_RESET_POWER_ON:
  1332. return ath9k_hw_set_reset_power_on(ah);
  1333. break;
  1334. case ATH9K_RESET_WARM:
  1335. case ATH9K_RESET_COLD:
  1336. return ath9k_hw_set_reset(ah, type);
  1337. break;
  1338. default:
  1339. return false;
  1340. }
  1341. }
  1342. static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan,
  1343. enum ath9k_ht_macmode macmode)
  1344. {
  1345. u32 phymode;
  1346. u32 enableDacFifo = 0;
  1347. if (AR_SREV_9285_10_OR_LATER(ah))
  1348. enableDacFifo = (REG_READ(ah, AR_PHY_TURBO) &
  1349. AR_PHY_FC_ENABLE_DAC_FIFO);
  1350. phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40
  1351. | AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH | enableDacFifo;
  1352. if (IS_CHAN_HT40(chan)) {
  1353. phymode |= AR_PHY_FC_DYN2040_EN;
  1354. if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
  1355. (chan->chanmode == CHANNEL_G_HT40PLUS))
  1356. phymode |= AR_PHY_FC_DYN2040_PRI_CH;
  1357. if (ah->extprotspacing == ATH9K_HT_EXTPROTSPACING_25)
  1358. phymode |= AR_PHY_FC_DYN2040_EXT_CH;
  1359. }
  1360. REG_WRITE(ah, AR_PHY_TURBO, phymode);
  1361. ath9k_hw_set11nmac2040(ah, macmode);
  1362. REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
  1363. REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
  1364. }
  1365. static bool ath9k_hw_chip_reset(struct ath_hw *ah,
  1366. struct ath9k_channel *chan)
  1367. {
  1368. if (OLC_FOR_AR9280_20_LATER) {
  1369. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
  1370. return false;
  1371. } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
  1372. return false;
  1373. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  1374. return false;
  1375. ah->chip_fullsleep = false;
  1376. ath9k_hw_init_pll(ah, chan);
  1377. ath9k_hw_set_rfmode(ah, chan);
  1378. return true;
  1379. }
  1380. static bool ath9k_hw_channel_change(struct ath_hw *ah,
  1381. struct ath9k_channel *chan,
  1382. enum ath9k_ht_macmode macmode)
  1383. {
  1384. struct ieee80211_channel *channel = chan->chan;
  1385. u32 synthDelay, qnum;
  1386. for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
  1387. if (ath9k_hw_numtxpending(ah, qnum)) {
  1388. DPRINTF(ah->ah_sc, ATH_DBG_QUEUE,
  1389. "Transmit frames pending on queue %d\n", qnum);
  1390. return false;
  1391. }
  1392. }
  1393. REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
  1394. if (!ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
  1395. AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT)) {
  1396. DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
  1397. "Could not kill baseband RX\n");
  1398. return false;
  1399. }
  1400. ath9k_hw_set_regs(ah, chan, macmode);
  1401. if (AR_SREV_9280_10_OR_LATER(ah)) {
  1402. if (!(ath9k_hw_ar9280_set_channel(ah, chan))) {
  1403. DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
  1404. "Failed to set channel\n");
  1405. return false;
  1406. }
  1407. } else {
  1408. if (!(ath9k_hw_set_channel(ah, chan))) {
  1409. DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
  1410. "Failed to set channel\n");
  1411. return false;
  1412. }
  1413. }
  1414. if (ah->eep_ops->set_txpower(ah, chan,
  1415. ath9k_regd_get_ctl(&ah->regulatory, chan),
  1416. channel->max_antenna_gain * 2,
  1417. channel->max_power * 2,
  1418. min((u32) MAX_RATE_POWER,
  1419. (u32) ah->regulatory.power_limit)) != 0) {
  1420. DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
  1421. "Error initializing transmit power\n");
  1422. return false;
  1423. }
  1424. synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
  1425. if (IS_CHAN_B(chan))
  1426. synthDelay = (4 * synthDelay) / 22;
  1427. else
  1428. synthDelay /= 10;
  1429. udelay(synthDelay + BASE_ACTIVATE_DELAY);
  1430. REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);
  1431. if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
  1432. ath9k_hw_set_delta_slope(ah, chan);
  1433. if (AR_SREV_9280_10_OR_LATER(ah))
  1434. ath9k_hw_9280_spur_mitigate(ah, chan);
  1435. else
  1436. ath9k_hw_spur_mitigate(ah, chan);
  1437. if (!chan->oneTimeCalsDone)
  1438. chan->oneTimeCalsDone = true;
  1439. return true;
  1440. }
  1441. static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
  1442. {
  1443. int bb_spur = AR_NO_SPUR;
  1444. int freq;
  1445. int bin, cur_bin;
  1446. int bb_spur_off, spur_subchannel_sd;
  1447. int spur_freq_sd;
  1448. int spur_delta_phase;
  1449. int denominator;
  1450. int upper, lower, cur_vit_mask;
  1451. int tmp, newVal;
  1452. int i;
  1453. int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
  1454. AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
  1455. };
  1456. int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
  1457. AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
  1458. };
  1459. int inc[4] = { 0, 100, 0, 0 };
  1460. struct chan_centers centers;
  1461. int8_t mask_m[123];
  1462. int8_t mask_p[123];
  1463. int8_t mask_amt;
  1464. int tmp_mask;
  1465. int cur_bb_spur;
  1466. bool is2GHz = IS_CHAN_2GHZ(chan);
  1467. memset(&mask_m, 0, sizeof(int8_t) * 123);
  1468. memset(&mask_p, 0, sizeof(int8_t) * 123);
  1469. ath9k_hw_get_channel_centers(ah, chan, &centers);
  1470. freq = centers.synth_center;
  1471. ah->config.spurmode = SPUR_ENABLE_EEPROM;
  1472. for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
  1473. cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
  1474. if (is2GHz)
  1475. cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_2GHZ;
  1476. else
  1477. cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_5GHZ;
  1478. if (AR_NO_SPUR == cur_bb_spur)
  1479. break;
  1480. cur_bb_spur = cur_bb_spur - freq;
  1481. if (IS_CHAN_HT40(chan)) {
  1482. if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT40) &&
  1483. (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT40)) {
  1484. bb_spur = cur_bb_spur;
  1485. break;
  1486. }
  1487. } else if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT20) &&
  1488. (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT20)) {
  1489. bb_spur = cur_bb_spur;
  1490. break;
  1491. }
  1492. }
  1493. if (AR_NO_SPUR == bb_spur) {
  1494. REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
  1495. AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
  1496. return;
  1497. } else {
  1498. REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
  1499. AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
  1500. }
  1501. bin = bb_spur * 320;
  1502. tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
  1503. newVal = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
  1504. AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
  1505. AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
  1506. AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
  1507. REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), newVal);
  1508. newVal = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
  1509. AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
  1510. AR_PHY_SPUR_REG_MASK_RATE_SELECT |
  1511. AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
  1512. SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
  1513. REG_WRITE(ah, AR_PHY_SPUR_REG, newVal);
  1514. if (IS_CHAN_HT40(chan)) {
  1515. if (bb_spur < 0) {
  1516. spur_subchannel_sd = 1;
  1517. bb_spur_off = bb_spur + 10;
  1518. } else {
  1519. spur_subchannel_sd = 0;
  1520. bb_spur_off = bb_spur - 10;
  1521. }
  1522. } else {
  1523. spur_subchannel_sd = 0;
  1524. bb_spur_off = bb_spur;
  1525. }
  1526. if (IS_CHAN_HT40(chan))
  1527. spur_delta_phase =
  1528. ((bb_spur * 262144) /
  1529. 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;
  1530. else
  1531. spur_delta_phase =
  1532. ((bb_spur * 524288) /
  1533. 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;
  1534. denominator = IS_CHAN_2GHZ(chan) ? 44 : 40;
  1535. spur_freq_sd = ((bb_spur_off * 2048) / denominator) & 0x3ff;
  1536. newVal = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
  1537. SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
  1538. SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
  1539. REG_WRITE(ah, AR_PHY_TIMING11, newVal);
  1540. newVal = spur_subchannel_sd << AR_PHY_SFCORR_SPUR_SUBCHNL_SD_S;
  1541. REG_WRITE(ah, AR_PHY_SFCORR_EXT, newVal);
  1542. cur_bin = -6000;
  1543. upper = bin + 100;
  1544. lower = bin - 100;
  1545. for (i = 0; i < 4; i++) {
  1546. int pilot_mask = 0;
  1547. int chan_mask = 0;
  1548. int bp = 0;
  1549. for (bp = 0; bp < 30; bp++) {
  1550. if ((cur_bin > lower) && (cur_bin < upper)) {
  1551. pilot_mask = pilot_mask | 0x1 << bp;
  1552. chan_mask = chan_mask | 0x1 << bp;
  1553. }
  1554. cur_bin += 100;
  1555. }
  1556. cur_bin += inc[i];
  1557. REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
  1558. REG_WRITE(ah, chan_mask_reg[i], chan_mask);
  1559. }
  1560. cur_vit_mask = 6100;
  1561. upper = bin + 120;
  1562. lower = bin - 120;
  1563. for (i = 0; i < 123; i++) {
  1564. if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
  1565. /* workaround for gcc bug #37014 */
  1566. volatile int tmp_v = abs(cur_vit_mask - bin);
  1567. if (tmp_v < 75)
  1568. mask_amt = 1;
  1569. else
  1570. mask_amt = 0;
  1571. if (cur_vit_mask < 0)
  1572. mask_m[abs(cur_vit_mask / 100)] = mask_amt;
  1573. else
  1574. mask_p[cur_vit_mask / 100] = mask_amt;
  1575. }
  1576. cur_vit_mask -= 100;
  1577. }
  1578. tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
  1579. | (mask_m[48] << 26) | (mask_m[49] << 24)
  1580. | (mask_m[50] << 22) | (mask_m[51] << 20)
  1581. | (mask_m[52] << 18) | (mask_m[53] << 16)
  1582. | (mask_m[54] << 14) | (mask_m[55] << 12)
  1583. | (mask_m[56] << 10) | (mask_m[57] << 8)
  1584. | (mask_m[58] << 6) | (mask_m[59] << 4)
  1585. | (mask_m[60] << 2) | (mask_m[61] << 0);
  1586. REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
  1587. REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
  1588. tmp_mask = (mask_m[31] << 28)
  1589. | (mask_m[32] << 26) | (mask_m[33] << 24)
  1590. | (mask_m[34] << 22) | (mask_m[35] << 20)
  1591. | (mask_m[36] << 18) | (mask_m[37] << 16)
  1592. | (mask_m[48] << 14) | (mask_m[39] << 12)
  1593. | (mask_m[40] << 10) | (mask_m[41] << 8)
  1594. | (mask_m[42] << 6) | (mask_m[43] << 4)
  1595. | (mask_m[44] << 2) | (mask_m[45] << 0);
  1596. REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
  1597. REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
  1598. tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
  1599. | (mask_m[18] << 26) | (mask_m[18] << 24)
  1600. | (mask_m[20] << 22) | (mask_m[20] << 20)
  1601. | (mask_m[22] << 18) | (mask_m[22] << 16)
  1602. | (mask_m[24] << 14) | (mask_m[24] << 12)
  1603. | (mask_m[25] << 10) | (mask_m[26] << 8)
  1604. | (mask_m[27] << 6) | (mask_m[28] << 4)
  1605. | (mask_m[29] << 2) | (mask_m[30] << 0);
  1606. REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
  1607. REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
  1608. tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
  1609. | (mask_m[2] << 26) | (mask_m[3] << 24)
  1610. | (mask_m[4] << 22) | (mask_m[5] << 20)
  1611. | (mask_m[6] << 18) | (mask_m[7] << 16)
  1612. | (mask_m[8] << 14) | (mask_m[9] << 12)
  1613. | (mask_m[10] << 10) | (mask_m[11] << 8)
  1614. | (mask_m[12] << 6) | (mask_m[13] << 4)
  1615. | (mask_m[14] << 2) | (mask_m[15] << 0);
  1616. REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
  1617. REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
  1618. tmp_mask = (mask_p[15] << 28)
  1619. | (mask_p[14] << 26) | (mask_p[13] << 24)
  1620. | (mask_p[12] << 22) | (mask_p[11] << 20)
  1621. | (mask_p[10] << 18) | (mask_p[9] << 16)
  1622. | (mask_p[8] << 14) | (mask_p[7] << 12)
  1623. | (mask_p[6] << 10) | (mask_p[5] << 8)
  1624. | (mask_p[4] << 6) | (mask_p[3] << 4)
  1625. | (mask_p[2] << 2) | (mask_p[1] << 0);
  1626. REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
  1627. REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
  1628. tmp_mask = (mask_p[30] << 28)
  1629. | (mask_p[29] << 26) | (mask_p[28] << 24)
  1630. | (mask_p[27] << 22) | (mask_p[26] << 20)
  1631. | (mask_p[25] << 18) | (mask_p[24] << 16)
  1632. | (mask_p[23] << 14) | (mask_p[22] << 12)
  1633. | (mask_p[21] << 10) | (mask_p[20] << 8)
  1634. | (mask_p[19] << 6) | (mask_p[18] << 4)
  1635. | (mask_p[17] << 2) | (mask_p[16] << 0);
  1636. REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
  1637. REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
  1638. tmp_mask = (mask_p[45] << 28)
  1639. | (mask_p[44] << 26) | (mask_p[43] << 24)
  1640. | (mask_p[42] << 22) | (mask_p[41] << 20)
  1641. | (mask_p[40] << 18) | (mask_p[39] << 16)
  1642. | (mask_p[38] << 14) | (mask_p[37] << 12)
  1643. | (mask_p[36] << 10) | (mask_p[35] << 8)
  1644. | (mask_p[34] << 6) | (mask_p[33] << 4)
  1645. | (mask_p[32] << 2) | (mask_p[31] << 0);
  1646. REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
  1647. REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
  1648. tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
  1649. | (mask_p[59] << 26) | (mask_p[58] << 24)
  1650. | (mask_p[57] << 22) | (mask_p[56] << 20)
  1651. | (mask_p[55] << 18) | (mask_p[54] << 16)
  1652. | (mask_p[53] << 14) | (mask_p[52] << 12)
  1653. | (mask_p[51] << 10) | (mask_p[50] << 8)
  1654. | (mask_p[49] << 6) | (mask_p[48] << 4)
  1655. | (mask_p[47] << 2) | (mask_p[46] << 0);
  1656. REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
  1657. REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
  1658. }
  1659. static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
  1660. {
  1661. int bb_spur = AR_NO_SPUR;
  1662. int bin, cur_bin;
  1663. int spur_freq_sd;
  1664. int spur_delta_phase;
  1665. int denominator;
  1666. int upper, lower, cur_vit_mask;
  1667. int tmp, new;
  1668. int i;
  1669. int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
  1670. AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
  1671. };
  1672. int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
  1673. AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
  1674. };
  1675. int inc[4] = { 0, 100, 0, 0 };
  1676. int8_t mask_m[123];
  1677. int8_t mask_p[123];
  1678. int8_t mask_amt;
  1679. int tmp_mask;
  1680. int cur_bb_spur;
  1681. bool is2GHz = IS_CHAN_2GHZ(chan);
  1682. memset(&mask_m, 0, sizeof(int8_t) * 123);
  1683. memset(&mask_p, 0, sizeof(int8_t) * 123);
  1684. for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
  1685. cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
  1686. if (AR_NO_SPUR == cur_bb_spur)
  1687. break;
  1688. cur_bb_spur = cur_bb_spur - (chan->channel * 10);
  1689. if ((cur_bb_spur > -95) && (cur_bb_spur < 95)) {
  1690. bb_spur = cur_bb_spur;
  1691. break;
  1692. }
  1693. }
  1694. if (AR_NO_SPUR == bb_spur)
  1695. return;
  1696. bin = bb_spur * 32;
  1697. tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
  1698. new = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
  1699. AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
  1700. AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
  1701. AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
  1702. REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), new);
  1703. new = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
  1704. AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
  1705. AR_PHY_SPUR_REG_MASK_RATE_SELECT |
  1706. AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
  1707. SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
  1708. REG_WRITE(ah, AR_PHY_SPUR_REG, new);
  1709. spur_delta_phase = ((bb_spur * 524288) / 100) &
  1710. AR_PHY_TIMING11_SPUR_DELTA_PHASE;
  1711. denominator = IS_CHAN_2GHZ(chan) ? 440 : 400;
  1712. spur_freq_sd = ((bb_spur * 2048) / denominator) & 0x3ff;
  1713. new = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
  1714. SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
  1715. SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
  1716. REG_WRITE(ah, AR_PHY_TIMING11, new);
  1717. cur_bin = -6000;
  1718. upper = bin + 100;
  1719. lower = bin - 100;
  1720. for (i = 0; i < 4; i++) {
  1721. int pilot_mask = 0;
  1722. int chan_mask = 0;
  1723. int bp = 0;
  1724. for (bp = 0; bp < 30; bp++) {
  1725. if ((cur_bin > lower) && (cur_bin < upper)) {
  1726. pilot_mask = pilot_mask | 0x1 << bp;
  1727. chan_mask = chan_mask | 0x1 << bp;
  1728. }
  1729. cur_bin += 100;
  1730. }
  1731. cur_bin += inc[i];
  1732. REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
  1733. REG_WRITE(ah, chan_mask_reg[i], chan_mask);
  1734. }
  1735. cur_vit_mask = 6100;
  1736. upper = bin + 120;
  1737. lower = bin - 120;
  1738. for (i = 0; i < 123; i++) {
  1739. if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
  1740. /* workaround for gcc bug #37014 */
  1741. volatile int tmp_v = abs(cur_vit_mask - bin);
  1742. if (tmp_v < 75)
  1743. mask_amt = 1;
  1744. else
  1745. mask_amt = 0;
  1746. if (cur_vit_mask < 0)
  1747. mask_m[abs(cur_vit_mask / 100)] = mask_amt;
  1748. else
  1749. mask_p[cur_vit_mask / 100] = mask_amt;
  1750. }
  1751. cur_vit_mask -= 100;
  1752. }
  1753. tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
  1754. | (mask_m[48] << 26) | (mask_m[49] << 24)
  1755. | (mask_m[50] << 22) | (mask_m[51] << 20)
  1756. | (mask_m[52] << 18) | (mask_m[53] << 16)
  1757. | (mask_m[54] << 14) | (mask_m[55] << 12)
  1758. | (mask_m[56] << 10) | (mask_m[57] << 8)
  1759. | (mask_m[58] << 6) | (mask_m[59] << 4)
  1760. | (mask_m[60] << 2) | (mask_m[61] << 0);
  1761. REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
  1762. REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
  1763. tmp_mask = (mask_m[31] << 28)
  1764. | (mask_m[32] << 26) | (mask_m[33] << 24)
  1765. | (mask_m[34] << 22) | (mask_m[35] << 20)
  1766. | (mask_m[36] << 18) | (mask_m[37] << 16)
  1767. | (mask_m[48] << 14) | (mask_m[39] << 12)
  1768. | (mask_m[40] << 10) | (mask_m[41] << 8)
  1769. | (mask_m[42] << 6) | (mask_m[43] << 4)
  1770. | (mask_m[44] << 2) | (mask_m[45] << 0);
  1771. REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
  1772. REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
  1773. tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
  1774. | (mask_m[18] << 26) | (mask_m[18] << 24)
  1775. | (mask_m[20] << 22) | (mask_m[20] << 20)
  1776. | (mask_m[22] << 18) | (mask_m[22] << 16)
  1777. | (mask_m[24] << 14) | (mask_m[24] << 12)
  1778. | (mask_m[25] << 10) | (mask_m[26] << 8)
  1779. | (mask_m[27] << 6) | (mask_m[28] << 4)
  1780. | (mask_m[29] << 2) | (mask_m[30] << 0);
  1781. REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
  1782. REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
  1783. tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
  1784. | (mask_m[2] << 26) | (mask_m[3] << 24)
  1785. | (mask_m[4] << 22) | (mask_m[5] << 20)
  1786. | (mask_m[6] << 18) | (mask_m[7] << 16)
  1787. | (mask_m[8] << 14) | (mask_m[9] << 12)
  1788. | (mask_m[10] << 10) | (mask_m[11] << 8)
  1789. | (mask_m[12] << 6) | (mask_m[13] << 4)
  1790. | (mask_m[14] << 2) | (mask_m[15] << 0);
  1791. REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
  1792. REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
  1793. tmp_mask = (mask_p[15] << 28)
  1794. | (mask_p[14] << 26) | (mask_p[13] << 24)
  1795. | (mask_p[12] << 22) | (mask_p[11] << 20)
  1796. | (mask_p[10] << 18) | (mask_p[9] << 16)
  1797. | (mask_p[8] << 14) | (mask_p[7] << 12)
  1798. | (mask_p[6] << 10) | (mask_p[5] << 8)
  1799. | (mask_p[4] << 6) | (mask_p[3] << 4)
  1800. | (mask_p[2] << 2) | (mask_p[1] << 0);
  1801. REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
  1802. REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
  1803. tmp_mask = (mask_p[30] << 28)
  1804. | (mask_p[29] << 26) | (mask_p[28] << 24)
  1805. | (mask_p[27] << 22) | (mask_p[26] << 20)
  1806. | (mask_p[25] << 18) | (mask_p[24] << 16)
  1807. | (mask_p[23] << 14) | (mask_p[22] << 12)
  1808. | (mask_p[21] << 10) | (mask_p[20] << 8)
  1809. | (mask_p[19] << 6) | (mask_p[18] << 4)
  1810. | (mask_p[17] << 2) | (mask_p[16] << 0);
  1811. REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
  1812. REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
  1813. tmp_mask = (mask_p[45] << 28)
  1814. | (mask_p[44] << 26) | (mask_p[43] << 24)
  1815. | (mask_p[42] << 22) | (mask_p[41] << 20)
  1816. | (mask_p[40] << 18) | (mask_p[39] << 16)
  1817. | (mask_p[38] << 14) | (mask_p[37] << 12)
  1818. | (mask_p[36] << 10) | (mask_p[35] << 8)
  1819. | (mask_p[34] << 6) | (mask_p[33] << 4)
  1820. | (mask_p[32] << 2) | (mask_p[31] << 0);
  1821. REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
  1822. REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
  1823. tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
  1824. | (mask_p[59] << 26) | (mask_p[58] << 24)
  1825. | (mask_p[57] << 22) | (mask_p[56] << 20)
  1826. | (mask_p[55] << 18) | (mask_p[54] << 16)
  1827. | (mask_p[53] << 14) | (mask_p[52] << 12)
  1828. | (mask_p[51] << 10) | (mask_p[50] << 8)
  1829. | (mask_p[49] << 6) | (mask_p[48] << 4)
  1830. | (mask_p[47] << 2) | (mask_p[46] << 0);
  1831. REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
  1832. REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
  1833. }
  1834. int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
  1835. bool bChannelChange)
  1836. {
  1837. u32 saveLedState;
  1838. struct ath_softc *sc = ah->ah_sc;
  1839. struct ath9k_channel *curchan = ah->curchan;
  1840. u32 saveDefAntenna;
  1841. u32 macStaId1;
  1842. int i, rx_chainmask, r;
  1843. ah->extprotspacing = sc->ht_extprotspacing;
  1844. ah->txchainmask = sc->tx_chainmask;
  1845. ah->rxchainmask = sc->rx_chainmask;
  1846. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  1847. return -EIO;
  1848. if (curchan)
  1849. ath9k_hw_getnf(ah, curchan);
  1850. if (bChannelChange &&
  1851. (ah->chip_fullsleep != true) &&
  1852. (ah->curchan != NULL) &&
  1853. (chan->channel != ah->curchan->channel) &&
  1854. ((chan->channelFlags & CHANNEL_ALL) ==
  1855. (ah->curchan->channelFlags & CHANNEL_ALL)) &&
  1856. (!AR_SREV_9280(ah) || (!IS_CHAN_A_5MHZ_SPACED(chan) &&
  1857. !IS_CHAN_A_5MHZ_SPACED(ah->curchan)))) {
  1858. if (ath9k_hw_channel_change(ah, chan, sc->tx_chan_width)) {
  1859. ath9k_hw_loadnf(ah, ah->curchan);
  1860. ath9k_hw_start_nfcal(ah);
  1861. return 0;
  1862. }
  1863. }
  1864. saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
  1865. if (saveDefAntenna == 0)
  1866. saveDefAntenna = 1;
  1867. macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
  1868. saveLedState = REG_READ(ah, AR_CFG_LED) &
  1869. (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
  1870. AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
  1871. ath9k_hw_mark_phy_inactive(ah);
  1872. if (!ath9k_hw_chip_reset(ah, chan)) {
  1873. DPRINTF(ah->ah_sc, ATH_DBG_FATAL, "Chip reset failed\n");
  1874. return -EINVAL;
  1875. }
  1876. if (AR_SREV_9280_10_OR_LATER(ah))
  1877. REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
  1878. r = ath9k_hw_process_ini(ah, chan, sc->tx_chan_width);
  1879. if (r)
  1880. return r;
  1881. /* Setup MFP options for CCMP */
  1882. if (AR_SREV_9280_20_OR_LATER(ah)) {
  1883. /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
  1884. * frames when constructing CCMP AAD. */
  1885. REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
  1886. 0xc7ff);
  1887. ah->sw_mgmt_crypto = false;
  1888. } else if (AR_SREV_9160_10_OR_LATER(ah)) {
  1889. /* Disable hardware crypto for management frames */
  1890. REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
  1891. AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
  1892. REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
  1893. AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
  1894. ah->sw_mgmt_crypto = true;
  1895. } else
  1896. ah->sw_mgmt_crypto = true;
  1897. if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
  1898. ath9k_hw_set_delta_slope(ah, chan);
  1899. if (AR_SREV_9280_10_OR_LATER(ah))
  1900. ath9k_hw_9280_spur_mitigate(ah, chan);
  1901. else
  1902. ath9k_hw_spur_mitigate(ah, chan);
  1903. ah->eep_ops->set_board_values(ah, chan);
  1904. ath9k_hw_decrease_chain_power(ah, chan);
  1905. REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(ah->macaddr));
  1906. REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(ah->macaddr + 4)
  1907. | macStaId1
  1908. | AR_STA_ID1_RTS_USE_DEF
  1909. | (ah->config.
  1910. ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
  1911. | ah->sta_id1_defaults);
  1912. ath9k_hw_set_operating_mode(ah, ah->opmode);
  1913. REG_WRITE(ah, AR_BSSMSKL, get_unaligned_le32(sc->bssidmask));
  1914. REG_WRITE(ah, AR_BSSMSKU, get_unaligned_le16(sc->bssidmask + 4));
  1915. REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
  1916. REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(sc->curbssid));
  1917. REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(sc->curbssid + 4) |
  1918. ((sc->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
  1919. REG_WRITE(ah, AR_ISR, ~0);
  1920. REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
  1921. if (AR_SREV_9280_10_OR_LATER(ah)) {
  1922. if (!(ath9k_hw_ar9280_set_channel(ah, chan)))
  1923. return -EIO;
  1924. } else {
  1925. if (!(ath9k_hw_set_channel(ah, chan)))
  1926. return -EIO;
  1927. }
  1928. for (i = 0; i < AR_NUM_DCU; i++)
  1929. REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
  1930. ah->intr_txqs = 0;
  1931. for (i = 0; i < ah->caps.total_queues; i++)
  1932. ath9k_hw_resettxqueue(ah, i);
  1933. ath9k_hw_init_interrupt_masks(ah, ah->opmode);
  1934. ath9k_hw_init_qos(ah);
  1935. #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
  1936. if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
  1937. ath9k_enable_rfkill(ah);
  1938. #endif
  1939. ath9k_hw_init_user_settings(ah);
  1940. REG_WRITE(ah, AR_STA_ID1,
  1941. REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);
  1942. ath9k_hw_set_dma(ah);
  1943. REG_WRITE(ah, AR_OBS, 8);
  1944. if (ah->config.intr_mitigation) {
  1945. REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
  1946. REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
  1947. }
  1948. ath9k_hw_init_bb(ah, chan);
  1949. if (!ath9k_hw_init_cal(ah, chan))
  1950. return -EIO;;
  1951. rx_chainmask = ah->rxchainmask;
  1952. if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) {
  1953. REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
  1954. REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
  1955. }
  1956. REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
  1957. if (AR_SREV_9100(ah)) {
  1958. u32 mask;
  1959. mask = REG_READ(ah, AR_CFG);
  1960. if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
  1961. DPRINTF(ah->ah_sc, ATH_DBG_RESET,
  1962. "CFG Byte Swap Set 0x%x\n", mask);
  1963. } else {
  1964. mask =
  1965. INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
  1966. REG_WRITE(ah, AR_CFG, mask);
  1967. DPRINTF(ah->ah_sc, ATH_DBG_RESET,
  1968. "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
  1969. }
  1970. } else {
  1971. #ifdef __BIG_ENDIAN
  1972. REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
  1973. #endif
  1974. }
  1975. return 0;
  1976. }
  1977. /************************/
  1978. /* Key Cache Management */
  1979. /************************/
  1980. bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
  1981. {
  1982. u32 keyType;
  1983. if (entry >= ah->caps.keycache_size) {
  1984. DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
  1985. "keychache entry %u out of range\n", entry);
  1986. return false;
  1987. }
  1988. keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
  1989. REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
  1990. REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
  1991. REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
  1992. REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
  1993. REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
  1994. REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
  1995. REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
  1996. REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
  1997. if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
  1998. u16 micentry = entry + 64;
  1999. REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
  2000. REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
  2001. REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
  2002. REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
  2003. }
  2004. if (ah->curchan == NULL)
  2005. return true;
  2006. return true;
  2007. }
  2008. bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
  2009. {
  2010. u32 macHi, macLo;
  2011. if (entry >= ah->caps.keycache_size) {
  2012. DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
  2013. "keychache entry %u out of range\n", entry);
  2014. return false;
  2015. }
  2016. if (mac != NULL) {
  2017. macHi = (mac[5] << 8) | mac[4];
  2018. macLo = (mac[3] << 24) |
  2019. (mac[2] << 16) |
  2020. (mac[1] << 8) |
  2021. mac[0];
  2022. macLo >>= 1;
  2023. macLo |= (macHi & 1) << 31;
  2024. macHi >>= 1;
  2025. } else {
  2026. macLo = macHi = 0;
  2027. }
  2028. REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
  2029. REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
  2030. return true;
  2031. }
  2032. bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
  2033. const struct ath9k_keyval *k,
  2034. const u8 *mac)
  2035. {
  2036. const struct ath9k_hw_capabilities *pCap = &ah->caps;
  2037. u32 key0, key1, key2, key3, key4;
  2038. u32 keyType;
  2039. if (entry >= pCap->keycache_size) {
  2040. DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
  2041. "keycache entry %u out of range\n", entry);
  2042. return false;
  2043. }
  2044. switch (k->kv_type) {
  2045. case ATH9K_CIPHER_AES_OCB:
  2046. keyType = AR_KEYTABLE_TYPE_AES;
  2047. break;
  2048. case ATH9K_CIPHER_AES_CCM:
  2049. if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
  2050. DPRINTF(ah->ah_sc, ATH_DBG_ANY,
  2051. "AES-CCM not supported by mac rev 0x%x\n",
  2052. ah->hw_version.macRev);
  2053. return false;
  2054. }
  2055. keyType = AR_KEYTABLE_TYPE_CCM;
  2056. break;
  2057. case ATH9K_CIPHER_TKIP:
  2058. keyType = AR_KEYTABLE_TYPE_TKIP;
  2059. if (ATH9K_IS_MIC_ENABLED(ah)
  2060. && entry + 64 >= pCap->keycache_size) {
  2061. DPRINTF(ah->ah_sc, ATH_DBG_ANY,
  2062. "entry %u inappropriate for TKIP\n", entry);
  2063. return false;
  2064. }
  2065. break;
  2066. case ATH9K_CIPHER_WEP:
  2067. if (k->kv_len < LEN_WEP40) {
  2068. DPRINTF(ah->ah_sc, ATH_DBG_ANY,
  2069. "WEP key length %u too small\n", k->kv_len);
  2070. return false;
  2071. }
  2072. if (k->kv_len <= LEN_WEP40)
  2073. keyType = AR_KEYTABLE_TYPE_40;
  2074. else if (k->kv_len <= LEN_WEP104)
  2075. keyType = AR_KEYTABLE_TYPE_104;
  2076. else
  2077. keyType = AR_KEYTABLE_TYPE_128;
  2078. break;
  2079. case ATH9K_CIPHER_CLR:
  2080. keyType = AR_KEYTABLE_TYPE_CLR;
  2081. break;
  2082. default:
  2083. DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
  2084. "cipher %u not supported\n", k->kv_type);
  2085. return false;
  2086. }
  2087. key0 = get_unaligned_le32(k->kv_val + 0);
  2088. key1 = get_unaligned_le16(k->kv_val + 4);
  2089. key2 = get_unaligned_le32(k->kv_val + 6);
  2090. key3 = get_unaligned_le16(k->kv_val + 10);
  2091. key4 = get_unaligned_le32(k->kv_val + 12);
  2092. if (k->kv_len <= LEN_WEP104)
  2093. key4 &= 0xff;
  2094. /*
  2095. * Note: Key cache registers access special memory area that requires
  2096. * two 32-bit writes to actually update the values in the internal
  2097. * memory. Consequently, the exact order and pairs used here must be
  2098. * maintained.
  2099. */
  2100. if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
  2101. u16 micentry = entry + 64;
  2102. /*
  2103. * Write inverted key[47:0] first to avoid Michael MIC errors
  2104. * on frames that could be sent or received at the same time.
  2105. * The correct key will be written in the end once everything
  2106. * else is ready.
  2107. */
  2108. REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
  2109. REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
  2110. /* Write key[95:48] */
  2111. REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
  2112. REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
  2113. /* Write key[127:96] and key type */
  2114. REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
  2115. REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
  2116. /* Write MAC address for the entry */
  2117. (void) ath9k_hw_keysetmac(ah, entry, mac);
  2118. if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
  2119. /*
  2120. * TKIP uses two key cache entries:
  2121. * Michael MIC TX/RX keys in the same key cache entry
  2122. * (idx = main index + 64):
  2123. * key0 [31:0] = RX key [31:0]
  2124. * key1 [15:0] = TX key [31:16]
  2125. * key1 [31:16] = reserved
  2126. * key2 [31:0] = RX key [63:32]
  2127. * key3 [15:0] = TX key [15:0]
  2128. * key3 [31:16] = reserved
  2129. * key4 [31:0] = TX key [63:32]
  2130. */
  2131. u32 mic0, mic1, mic2, mic3, mic4;
  2132. mic0 = get_unaligned_le32(k->kv_mic + 0);
  2133. mic2 = get_unaligned_le32(k->kv_mic + 4);
  2134. mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
  2135. mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
  2136. mic4 = get_unaligned_le32(k->kv_txmic + 4);
  2137. /* Write RX[31:0] and TX[31:16] */
  2138. REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
  2139. REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
  2140. /* Write RX[63:32] and TX[15:0] */
  2141. REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
  2142. REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
  2143. /* Write TX[63:32] and keyType(reserved) */
  2144. REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
  2145. REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
  2146. AR_KEYTABLE_TYPE_CLR);
  2147. } else {
  2148. /*
  2149. * TKIP uses four key cache entries (two for group
  2150. * keys):
  2151. * Michael MIC TX/RX keys are in different key cache
  2152. * entries (idx = main index + 64 for TX and
  2153. * main index + 32 + 96 for RX):
  2154. * key0 [31:0] = TX/RX MIC key [31:0]
  2155. * key1 [31:0] = reserved
  2156. * key2 [31:0] = TX/RX MIC key [63:32]
  2157. * key3 [31:0] = reserved
  2158. * key4 [31:0] = reserved
  2159. *
  2160. * Upper layer code will call this function separately
  2161. * for TX and RX keys when these registers offsets are
  2162. * used.
  2163. */
  2164. u32 mic0, mic2;
  2165. mic0 = get_unaligned_le32(k->kv_mic + 0);
  2166. mic2 = get_unaligned_le32(k->kv_mic + 4);
  2167. /* Write MIC key[31:0] */
  2168. REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
  2169. REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
  2170. /* Write MIC key[63:32] */
  2171. REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
  2172. REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
  2173. /* Write TX[63:32] and keyType(reserved) */
  2174. REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
  2175. REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
  2176. AR_KEYTABLE_TYPE_CLR);
  2177. }
  2178. /* MAC address registers are reserved for the MIC entry */
  2179. REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
  2180. REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
  2181. /*
  2182. * Write the correct (un-inverted) key[47:0] last to enable
  2183. * TKIP now that all other registers are set with correct
  2184. * values.
  2185. */
  2186. REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
  2187. REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
  2188. } else {
  2189. /* Write key[47:0] */
  2190. REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
  2191. REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
  2192. /* Write key[95:48] */
  2193. REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
  2194. REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
  2195. /* Write key[127:96] and key type */
  2196. REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
  2197. REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
  2198. /* Write MAC address for the entry */
  2199. (void) ath9k_hw_keysetmac(ah, entry, mac);
  2200. }
  2201. return true;
  2202. }
  2203. bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
  2204. {
  2205. if (entry < ah->caps.keycache_size) {
  2206. u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
  2207. if (val & AR_KEYTABLE_VALID)
  2208. return true;
  2209. }
  2210. return false;
  2211. }
  2212. /******************************/
  2213. /* Power Management (Chipset) */
  2214. /******************************/
  2215. static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
  2216. {
  2217. REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  2218. if (setChip) {
  2219. REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
  2220. AR_RTC_FORCE_WAKE_EN);
  2221. if (!AR_SREV_9100(ah))
  2222. REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
  2223. REG_CLR_BIT(ah, (AR_RTC_RESET),
  2224. AR_RTC_RESET_EN);
  2225. }
  2226. }
  2227. static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
  2228. {
  2229. REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  2230. if (setChip) {
  2231. struct ath9k_hw_capabilities *pCap = &ah->caps;
  2232. if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
  2233. REG_WRITE(ah, AR_RTC_FORCE_WAKE,
  2234. AR_RTC_FORCE_WAKE_ON_INT);
  2235. } else {
  2236. REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
  2237. AR_RTC_FORCE_WAKE_EN);
  2238. }
  2239. }
  2240. }
  2241. static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
  2242. {
  2243. u32 val;
  2244. int i;
  2245. if (setChip) {
  2246. if ((REG_READ(ah, AR_RTC_STATUS) &
  2247. AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
  2248. if (ath9k_hw_set_reset_reg(ah,
  2249. ATH9K_RESET_POWER_ON) != true) {
  2250. return false;
  2251. }
  2252. }
  2253. if (AR_SREV_9100(ah))
  2254. REG_SET_BIT(ah, AR_RTC_RESET,
  2255. AR_RTC_RESET_EN);
  2256. REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
  2257. AR_RTC_FORCE_WAKE_EN);
  2258. udelay(50);
  2259. for (i = POWER_UP_TIME / 50; i > 0; i--) {
  2260. val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
  2261. if (val == AR_RTC_STATUS_ON)
  2262. break;
  2263. udelay(50);
  2264. REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
  2265. AR_RTC_FORCE_WAKE_EN);
  2266. }
  2267. if (i == 0) {
  2268. DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
  2269. "Failed to wakeup in %uus\n", POWER_UP_TIME / 20);
  2270. return false;
  2271. }
  2272. }
  2273. REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  2274. return true;
  2275. }
  2276. bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
  2277. {
  2278. int status = true, setChip = true;
  2279. static const char *modes[] = {
  2280. "AWAKE",
  2281. "FULL-SLEEP",
  2282. "NETWORK SLEEP",
  2283. "UNDEFINED"
  2284. };
  2285. DPRINTF(ah->ah_sc, ATH_DBG_RESET, "%s -> %s\n",
  2286. modes[ah->power_mode], modes[mode]);
  2287. switch (mode) {
  2288. case ATH9K_PM_AWAKE:
  2289. status = ath9k_hw_set_power_awake(ah, setChip);
  2290. break;
  2291. case ATH9K_PM_FULL_SLEEP:
  2292. ath9k_set_power_sleep(ah, setChip);
  2293. ah->chip_fullsleep = true;
  2294. break;
  2295. case ATH9K_PM_NETWORK_SLEEP:
  2296. ath9k_set_power_network_sleep(ah, setChip);
  2297. break;
  2298. default:
  2299. DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
  2300. "Unknown power mode %u\n", mode);
  2301. return false;
  2302. }
  2303. ah->power_mode = mode;
  2304. return status;
  2305. }
  2306. /*
  2307. * Helper for ASPM support.
  2308. *
  2309. * Disable PLL when in L0s as well as receiver clock when in L1.
  2310. * This power saving option must be enabled through the SerDes.
  2311. *
  2312. * Programming the SerDes must go through the same 288 bit serial shift
  2313. * register as the other analog registers. Hence the 9 writes.
  2314. */
  2315. void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore)
  2316. {
  2317. u8 i;
  2318. if (ah->is_pciexpress != true)
  2319. return;
  2320. /* Do not touch SerDes registers */
  2321. if (ah->config.pcie_powersave_enable == 2)
  2322. return;
  2323. /* Nothing to do on restore for 11N */
  2324. if (restore)
  2325. return;
  2326. if (AR_SREV_9280_20_OR_LATER(ah)) {
  2327. /*
  2328. * AR9280 2.0 or later chips use SerDes values from the
  2329. * initvals.h initialized depending on chipset during
  2330. * ath9k_hw_do_attach()
  2331. */
  2332. for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
  2333. REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
  2334. INI_RA(&ah->iniPcieSerdes, i, 1));
  2335. }
  2336. } else if (AR_SREV_9280(ah) &&
  2337. (ah->hw_version.macRev == AR_SREV_REVISION_9280_10)) {
  2338. REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fd00);
  2339. REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
  2340. /* RX shut off when elecidle is asserted */
  2341. REG_WRITE(ah, AR_PCIE_SERDES, 0xa8000019);
  2342. REG_WRITE(ah, AR_PCIE_SERDES, 0x13160820);
  2343. REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980560);
  2344. /* Shut off CLKREQ active in L1 */
  2345. if (ah->config.pcie_clock_req)
  2346. REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffc);
  2347. else
  2348. REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffd);
  2349. REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
  2350. REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
  2351. REG_WRITE(ah, AR_PCIE_SERDES, 0x00043007);
  2352. /* Load the new settings */
  2353. REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
  2354. } else {
  2355. REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
  2356. REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
  2357. /* RX shut off when elecidle is asserted */
  2358. REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
  2359. REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
  2360. REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
  2361. /*
  2362. * Ignore ah->ah_config.pcie_clock_req setting for
  2363. * pre-AR9280 11n
  2364. */
  2365. REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
  2366. REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
  2367. REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
  2368. REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
  2369. /* Load the new settings */
  2370. REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
  2371. }
  2372. udelay(1000);
  2373. /* set bit 19 to allow forcing of pcie core into L1 state */
  2374. REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
  2375. /* Several PCIe massages to ensure proper behaviour */
  2376. if (ah->config.pcie_waen) {
  2377. REG_WRITE(ah, AR_WA, ah->config.pcie_waen);
  2378. } else {
  2379. if (AR_SREV_9285(ah))
  2380. REG_WRITE(ah, AR_WA, AR9285_WA_DEFAULT);
  2381. /*
  2382. * On AR9280 chips bit 22 of 0x4004 needs to be set to
  2383. * otherwise card may disappear.
  2384. */
  2385. else if (AR_SREV_9280(ah))
  2386. REG_WRITE(ah, AR_WA, AR9280_WA_DEFAULT);
  2387. else
  2388. REG_WRITE(ah, AR_WA, AR_WA_DEFAULT);
  2389. }
  2390. }
  2391. /**********************/
  2392. /* Interrupt Handling */
  2393. /**********************/
  2394. bool ath9k_hw_intrpend(struct ath_hw *ah)
  2395. {
  2396. u32 host_isr;
  2397. if (AR_SREV_9100(ah))
  2398. return true;
  2399. host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
  2400. if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
  2401. return true;
  2402. host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
  2403. if ((host_isr & AR_INTR_SYNC_DEFAULT)
  2404. && (host_isr != AR_INTR_SPURIOUS))
  2405. return true;
  2406. return false;
  2407. }
  2408. bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
  2409. {
  2410. u32 isr = 0;
  2411. u32 mask2 = 0;
  2412. struct ath9k_hw_capabilities *pCap = &ah->caps;
  2413. u32 sync_cause = 0;
  2414. bool fatal_int = false;
  2415. if (!AR_SREV_9100(ah)) {
  2416. if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
  2417. if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
  2418. == AR_RTC_STATUS_ON) {
  2419. isr = REG_READ(ah, AR_ISR);
  2420. }
  2421. }
  2422. sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
  2423. AR_INTR_SYNC_DEFAULT;
  2424. *masked = 0;
  2425. if (!isr && !sync_cause)
  2426. return false;
  2427. } else {
  2428. *masked = 0;
  2429. isr = REG_READ(ah, AR_ISR);
  2430. }
  2431. if (isr) {
  2432. if (isr & AR_ISR_BCNMISC) {
  2433. u32 isr2;
  2434. isr2 = REG_READ(ah, AR_ISR_S2);
  2435. if (isr2 & AR_ISR_S2_TIM)
  2436. mask2 |= ATH9K_INT_TIM;
  2437. if (isr2 & AR_ISR_S2_DTIM)
  2438. mask2 |= ATH9K_INT_DTIM;
  2439. if (isr2 & AR_ISR_S2_DTIMSYNC)
  2440. mask2 |= ATH9K_INT_DTIMSYNC;
  2441. if (isr2 & (AR_ISR_S2_CABEND))
  2442. mask2 |= ATH9K_INT_CABEND;
  2443. if (isr2 & AR_ISR_S2_GTT)
  2444. mask2 |= ATH9K_INT_GTT;
  2445. if (isr2 & AR_ISR_S2_CST)
  2446. mask2 |= ATH9K_INT_CST;
  2447. if (isr2 & AR_ISR_S2_TSFOOR)
  2448. mask2 |= ATH9K_INT_TSFOOR;
  2449. }
  2450. isr = REG_READ(ah, AR_ISR_RAC);
  2451. if (isr == 0xffffffff) {
  2452. *masked = 0;
  2453. return false;
  2454. }
  2455. *masked = isr & ATH9K_INT_COMMON;
  2456. if (ah->config.intr_mitigation) {
  2457. if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
  2458. *masked |= ATH9K_INT_RX;
  2459. }
  2460. if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
  2461. *masked |= ATH9K_INT_RX;
  2462. if (isr &
  2463. (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
  2464. AR_ISR_TXEOL)) {
  2465. u32 s0_s, s1_s;
  2466. *masked |= ATH9K_INT_TX;
  2467. s0_s = REG_READ(ah, AR_ISR_S0_S);
  2468. ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
  2469. ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
  2470. s1_s = REG_READ(ah, AR_ISR_S1_S);
  2471. ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
  2472. ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
  2473. }
  2474. if (isr & AR_ISR_RXORN) {
  2475. DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT,
  2476. "receive FIFO overrun interrupt\n");
  2477. }
  2478. if (!AR_SREV_9100(ah)) {
  2479. if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
  2480. u32 isr5 = REG_READ(ah, AR_ISR_S5_S);
  2481. if (isr5 & AR_ISR_S5_TIM_TIMER)
  2482. *masked |= ATH9K_INT_TIM_TIMER;
  2483. }
  2484. }
  2485. *masked |= mask2;
  2486. }
  2487. if (AR_SREV_9100(ah))
  2488. return true;
  2489. if (sync_cause) {
  2490. fatal_int =
  2491. (sync_cause &
  2492. (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
  2493. ? true : false;
  2494. if (fatal_int) {
  2495. if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
  2496. DPRINTF(ah->ah_sc, ATH_DBG_ANY,
  2497. "received PCI FATAL interrupt\n");
  2498. }
  2499. if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
  2500. DPRINTF(ah->ah_sc, ATH_DBG_ANY,
  2501. "received PCI PERR interrupt\n");
  2502. }
  2503. *masked |= ATH9K_INT_FATAL;
  2504. }
  2505. if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
  2506. DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT,
  2507. "AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
  2508. REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
  2509. REG_WRITE(ah, AR_RC, 0);
  2510. *masked |= ATH9K_INT_FATAL;
  2511. }
  2512. if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
  2513. DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT,
  2514. "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
  2515. }
  2516. REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
  2517. (void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
  2518. }
  2519. return true;
  2520. }
  2521. enum ath9k_int ath9k_hw_intrget(struct ath_hw *ah)
  2522. {
  2523. return ah->mask_reg;
  2524. }
  2525. enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints)
  2526. {
  2527. u32 omask = ah->mask_reg;
  2528. u32 mask, mask2;
  2529. struct ath9k_hw_capabilities *pCap = &ah->caps;
  2530. DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints);
  2531. if (omask & ATH9K_INT_GLOBAL) {
  2532. DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "disable IER\n");
  2533. REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
  2534. (void) REG_READ(ah, AR_IER);
  2535. if (!AR_SREV_9100(ah)) {
  2536. REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
  2537. (void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);
  2538. REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
  2539. (void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
  2540. }
  2541. }
  2542. mask = ints & ATH9K_INT_COMMON;
  2543. mask2 = 0;
  2544. if (ints & ATH9K_INT_TX) {
  2545. if (ah->txok_interrupt_mask)
  2546. mask |= AR_IMR_TXOK;
  2547. if (ah->txdesc_interrupt_mask)
  2548. mask |= AR_IMR_TXDESC;
  2549. if (ah->txerr_interrupt_mask)
  2550. mask |= AR_IMR_TXERR;
  2551. if (ah->txeol_interrupt_mask)
  2552. mask |= AR_IMR_TXEOL;
  2553. }
  2554. if (ints & ATH9K_INT_RX) {
  2555. mask |= AR_IMR_RXERR;
  2556. if (ah->config.intr_mitigation)
  2557. mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
  2558. else
  2559. mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
  2560. if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
  2561. mask |= AR_IMR_GENTMR;
  2562. }
  2563. if (ints & (ATH9K_INT_BMISC)) {
  2564. mask |= AR_IMR_BCNMISC;
  2565. if (ints & ATH9K_INT_TIM)
  2566. mask2 |= AR_IMR_S2_TIM;
  2567. if (ints & ATH9K_INT_DTIM)
  2568. mask2 |= AR_IMR_S2_DTIM;
  2569. if (ints & ATH9K_INT_DTIMSYNC)
  2570. mask2 |= AR_IMR_S2_DTIMSYNC;
  2571. if (ints & ATH9K_INT_CABEND)
  2572. mask2 |= AR_IMR_S2_CABEND;
  2573. if (ints & ATH9K_INT_TSFOOR)
  2574. mask2 |= AR_IMR_S2_TSFOOR;
  2575. }
  2576. if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
  2577. mask |= AR_IMR_BCNMISC;
  2578. if (ints & ATH9K_INT_GTT)
  2579. mask2 |= AR_IMR_S2_GTT;
  2580. if (ints & ATH9K_INT_CST)
  2581. mask2 |= AR_IMR_S2_CST;
  2582. }
  2583. DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
  2584. REG_WRITE(ah, AR_IMR, mask);
  2585. mask = REG_READ(ah, AR_IMR_S2) & ~(AR_IMR_S2_TIM |
  2586. AR_IMR_S2_DTIM |
  2587. AR_IMR_S2_DTIMSYNC |
  2588. AR_IMR_S2_CABEND |
  2589. AR_IMR_S2_CABTO |
  2590. AR_IMR_S2_TSFOOR |
  2591. AR_IMR_S2_GTT | AR_IMR_S2_CST);
  2592. REG_WRITE(ah, AR_IMR_S2, mask | mask2);
  2593. ah->mask_reg = ints;
  2594. if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
  2595. if (ints & ATH9K_INT_TIM_TIMER)
  2596. REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
  2597. else
  2598. REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
  2599. }
  2600. if (ints & ATH9K_INT_GLOBAL) {
  2601. DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "enable IER\n");
  2602. REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
  2603. if (!AR_SREV_9100(ah)) {
  2604. REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
  2605. AR_INTR_MAC_IRQ);
  2606. REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);
  2607. REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
  2608. AR_INTR_SYNC_DEFAULT);
  2609. REG_WRITE(ah, AR_INTR_SYNC_MASK,
  2610. AR_INTR_SYNC_DEFAULT);
  2611. }
  2612. DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
  2613. REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
  2614. }
  2615. return omask;
  2616. }
  2617. /*******************/
  2618. /* Beacon Handling */
  2619. /*******************/
  2620. void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
  2621. {
  2622. int flags = 0;
  2623. ah->beacon_interval = beacon_period;
  2624. switch (ah->opmode) {
  2625. case NL80211_IFTYPE_STATION:
  2626. case NL80211_IFTYPE_MONITOR:
  2627. REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
  2628. REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
  2629. REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
  2630. flags |= AR_TBTT_TIMER_EN;
  2631. break;
  2632. case NL80211_IFTYPE_ADHOC:
  2633. case NL80211_IFTYPE_MESH_POINT:
  2634. REG_SET_BIT(ah, AR_TXCFG,
  2635. AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
  2636. REG_WRITE(ah, AR_NEXT_NDP_TIMER,
  2637. TU_TO_USEC(next_beacon +
  2638. (ah->atim_window ? ah->
  2639. atim_window : 1)));
  2640. flags |= AR_NDP_TIMER_EN;
  2641. case NL80211_IFTYPE_AP:
  2642. REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
  2643. REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
  2644. TU_TO_USEC(next_beacon -
  2645. ah->config.
  2646. dma_beacon_response_time));
  2647. REG_WRITE(ah, AR_NEXT_SWBA,
  2648. TU_TO_USEC(next_beacon -
  2649. ah->config.
  2650. sw_beacon_response_time));
  2651. flags |=
  2652. AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
  2653. break;
  2654. default:
  2655. DPRINTF(ah->ah_sc, ATH_DBG_BEACON,
  2656. "%s: unsupported opmode: %d\n",
  2657. __func__, ah->opmode);
  2658. return;
  2659. break;
  2660. }
  2661. REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
  2662. REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
  2663. REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
  2664. REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));
  2665. beacon_period &= ~ATH9K_BEACON_ENA;
  2666. if (beacon_period & ATH9K_BEACON_RESET_TSF) {
  2667. beacon_period &= ~ATH9K_BEACON_RESET_TSF;
  2668. ath9k_hw_reset_tsf(ah);
  2669. }
  2670. REG_SET_BIT(ah, AR_TIMER_MODE, flags);
  2671. }
  2672. void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
  2673. const struct ath9k_beacon_state *bs)
  2674. {
  2675. u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
  2676. struct ath9k_hw_capabilities *pCap = &ah->caps;
  2677. REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
  2678. REG_WRITE(ah, AR_BEACON_PERIOD,
  2679. TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
  2680. REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
  2681. TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
  2682. REG_RMW_FIELD(ah, AR_RSSI_THR,
  2683. AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
  2684. beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
  2685. if (bs->bs_sleepduration > beaconintval)
  2686. beaconintval = bs->bs_sleepduration;
  2687. dtimperiod = bs->bs_dtimperiod;
  2688. if (bs->bs_sleepduration > dtimperiod)
  2689. dtimperiod = bs->bs_sleepduration;
  2690. if (beaconintval == dtimperiod)
  2691. nextTbtt = bs->bs_nextdtim;
  2692. else
  2693. nextTbtt = bs->bs_nexttbtt;
  2694. DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
  2695. DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
  2696. DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
  2697. DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
  2698. REG_WRITE(ah, AR_NEXT_DTIM,
  2699. TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
  2700. REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
  2701. REG_WRITE(ah, AR_SLEEP1,
  2702. SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
  2703. | AR_SLEEP1_ASSUME_DTIM);
  2704. if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
  2705. beacontimeout = (BEACON_TIMEOUT_VAL << 3);
  2706. else
  2707. beacontimeout = MIN_BEACON_TIMEOUT_VAL;
  2708. REG_WRITE(ah, AR_SLEEP2,
  2709. SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
  2710. REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
  2711. REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
  2712. REG_SET_BIT(ah, AR_TIMER_MODE,
  2713. AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
  2714. AR_DTIM_TIMER_EN);
  2715. /* TSF Out of Range Threshold */
  2716. REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
  2717. }
  2718. /*******************/
  2719. /* HW Capabilities */
  2720. /*******************/
  2721. void ath9k_hw_fill_cap_info(struct ath_hw *ah)
  2722. {
  2723. struct ath9k_hw_capabilities *pCap = &ah->caps;
  2724. u16 capField = 0, eeval;
  2725. eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
  2726. ah->regulatory.current_rd = eeval;
  2727. eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
  2728. if (AR_SREV_9285_10_OR_LATER(ah))
  2729. eeval |= AR9285_RDEXT_DEFAULT;
  2730. ah->regulatory.current_rd_ext = eeval;
  2731. capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
  2732. if (ah->opmode != NL80211_IFTYPE_AP &&
  2733. ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
  2734. if (ah->regulatory.current_rd == 0x64 ||
  2735. ah->regulatory.current_rd == 0x65)
  2736. ah->regulatory.current_rd += 5;
  2737. else if (ah->regulatory.current_rd == 0x41)
  2738. ah->regulatory.current_rd = 0x43;
  2739. DPRINTF(ah->ah_sc, ATH_DBG_REGULATORY,
  2740. "regdomain mapped to 0x%x\n", ah->regulatory.current_rd);
  2741. }
  2742. eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
  2743. bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
  2744. if (eeval & AR5416_OPFLAGS_11A) {
  2745. set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
  2746. if (ah->config.ht_enable) {
  2747. if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
  2748. set_bit(ATH9K_MODE_11NA_HT20,
  2749. pCap->wireless_modes);
  2750. if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
  2751. set_bit(ATH9K_MODE_11NA_HT40PLUS,
  2752. pCap->wireless_modes);
  2753. set_bit(ATH9K_MODE_11NA_HT40MINUS,
  2754. pCap->wireless_modes);
  2755. }
  2756. }
  2757. }
  2758. if (eeval & AR5416_OPFLAGS_11G) {
  2759. set_bit(ATH9K_MODE_11B, pCap->wireless_modes);
  2760. set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
  2761. if (ah->config.ht_enable) {
  2762. if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
  2763. set_bit(ATH9K_MODE_11NG_HT20,
  2764. pCap->wireless_modes);
  2765. if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
  2766. set_bit(ATH9K_MODE_11NG_HT40PLUS,
  2767. pCap->wireless_modes);
  2768. set_bit(ATH9K_MODE_11NG_HT40MINUS,
  2769. pCap->wireless_modes);
  2770. }
  2771. }
  2772. }
  2773. pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
  2774. if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
  2775. !(eeval & AR5416_OPFLAGS_11A))
  2776. pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
  2777. else
  2778. pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
  2779. if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
  2780. ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
  2781. pCap->low_2ghz_chan = 2312;
  2782. pCap->high_2ghz_chan = 2732;
  2783. pCap->low_5ghz_chan = 4920;
  2784. pCap->high_5ghz_chan = 6100;
  2785. pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
  2786. pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
  2787. pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
  2788. pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
  2789. pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
  2790. pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
  2791. if (ah->config.ht_enable)
  2792. pCap->hw_caps |= ATH9K_HW_CAP_HT;
  2793. else
  2794. pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
  2795. pCap->hw_caps |= ATH9K_HW_CAP_GTT;
  2796. pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
  2797. pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
  2798. pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
  2799. if (capField & AR_EEPROM_EEPCAP_MAXQCU)
  2800. pCap->total_queues =
  2801. MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
  2802. else
  2803. pCap->total_queues = ATH9K_NUM_TX_QUEUES;
  2804. if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
  2805. pCap->keycache_size =
  2806. 1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
  2807. else
  2808. pCap->keycache_size = AR_KEYTABLE_SIZE;
  2809. pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
  2810. pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
  2811. if (AR_SREV_9285_10_OR_LATER(ah))
  2812. pCap->num_gpio_pins = AR9285_NUM_GPIO;
  2813. else if (AR_SREV_9280_10_OR_LATER(ah))
  2814. pCap->num_gpio_pins = AR928X_NUM_GPIO;
  2815. else
  2816. pCap->num_gpio_pins = AR_NUM_GPIO;
  2817. if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
  2818. pCap->hw_caps |= ATH9K_HW_CAP_CST;
  2819. pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
  2820. } else {
  2821. pCap->rts_aggr_limit = (8 * 1024);
  2822. }
  2823. pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;
  2824. #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
  2825. ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
  2826. if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
  2827. ah->rfkill_gpio =
  2828. MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
  2829. ah->rfkill_polarity =
  2830. MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
  2831. pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
  2832. }
  2833. #endif
  2834. if ((ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI) ||
  2835. (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE) ||
  2836. (ah->hw_version.macVersion == AR_SREV_VERSION_9160) ||
  2837. (ah->hw_version.macVersion == AR_SREV_VERSION_9100) ||
  2838. (ah->hw_version.macVersion == AR_SREV_VERSION_9280) ||
  2839. (ah->hw_version.macVersion == AR_SREV_VERSION_9285))
  2840. pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
  2841. else
  2842. pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
  2843. if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
  2844. pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
  2845. else
  2846. pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
  2847. if (ah->regulatory.current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
  2848. pCap->reg_cap =
  2849. AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
  2850. AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
  2851. AR_EEPROM_EEREGCAP_EN_KK_U2 |
  2852. AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
  2853. } else {
  2854. pCap->reg_cap =
  2855. AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
  2856. AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
  2857. }
  2858. pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
  2859. pCap->num_antcfg_5ghz =
  2860. ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
  2861. pCap->num_antcfg_2ghz =
  2862. ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
  2863. if (AR_SREV_9280_10_OR_LATER(ah) && btcoex_enable) {
  2864. pCap->hw_caps |= ATH9K_HW_CAP_BT_COEX;
  2865. ah->btactive_gpio = 6;
  2866. ah->wlanactive_gpio = 5;
  2867. }
  2868. }
  2869. bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
  2870. u32 capability, u32 *result)
  2871. {
  2872. switch (type) {
  2873. case ATH9K_CAP_CIPHER:
  2874. switch (capability) {
  2875. case ATH9K_CIPHER_AES_CCM:
  2876. case ATH9K_CIPHER_AES_OCB:
  2877. case ATH9K_CIPHER_TKIP:
  2878. case ATH9K_CIPHER_WEP:
  2879. case ATH9K_CIPHER_MIC:
  2880. case ATH9K_CIPHER_CLR:
  2881. return true;
  2882. default:
  2883. return false;
  2884. }
  2885. case ATH9K_CAP_TKIP_MIC:
  2886. switch (capability) {
  2887. case 0:
  2888. return true;
  2889. case 1:
  2890. return (ah->sta_id1_defaults &
  2891. AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
  2892. false;
  2893. }
  2894. case ATH9K_CAP_TKIP_SPLIT:
  2895. return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
  2896. false : true;
  2897. case ATH9K_CAP_DIVERSITY:
  2898. return (REG_READ(ah, AR_PHY_CCK_DETECT) &
  2899. AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV) ?
  2900. true : false;
  2901. case ATH9K_CAP_MCAST_KEYSRCH:
  2902. switch (capability) {
  2903. case 0:
  2904. return true;
  2905. case 1:
  2906. if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
  2907. return false;
  2908. } else {
  2909. return (ah->sta_id1_defaults &
  2910. AR_STA_ID1_MCAST_KSRCH) ? true :
  2911. false;
  2912. }
  2913. }
  2914. return false;
  2915. case ATH9K_CAP_TXPOW:
  2916. switch (capability) {
  2917. case 0:
  2918. return 0;
  2919. case 1:
  2920. *result = ah->regulatory.power_limit;
  2921. return 0;
  2922. case 2:
  2923. *result = ah->regulatory.max_power_level;
  2924. return 0;
  2925. case 3:
  2926. *result = ah->regulatory.tp_scale;
  2927. return 0;
  2928. }
  2929. return false;
  2930. case ATH9K_CAP_DS:
  2931. return (AR_SREV_9280_20_OR_LATER(ah) &&
  2932. (ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
  2933. ? false : true;
  2934. default:
  2935. return false;
  2936. }
  2937. }
  2938. bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
  2939. u32 capability, u32 setting, int *status)
  2940. {
  2941. u32 v;
  2942. switch (type) {
  2943. case ATH9K_CAP_TKIP_MIC:
  2944. if (setting)
  2945. ah->sta_id1_defaults |=
  2946. AR_STA_ID1_CRPT_MIC_ENABLE;
  2947. else
  2948. ah->sta_id1_defaults &=
  2949. ~AR_STA_ID1_CRPT_MIC_ENABLE;
  2950. return true;
  2951. case ATH9K_CAP_DIVERSITY:
  2952. v = REG_READ(ah, AR_PHY_CCK_DETECT);
  2953. if (setting)
  2954. v |= AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
  2955. else
  2956. v &= ~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
  2957. REG_WRITE(ah, AR_PHY_CCK_DETECT, v);
  2958. return true;
  2959. case ATH9K_CAP_MCAST_KEYSRCH:
  2960. if (setting)
  2961. ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
  2962. else
  2963. ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
  2964. return true;
  2965. default:
  2966. return false;
  2967. }
  2968. }
  2969. /****************************/
  2970. /* GPIO / RFKILL / Antennae */
  2971. /****************************/
  2972. static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
  2973. u32 gpio, u32 type)
  2974. {
  2975. int addr;
  2976. u32 gpio_shift, tmp;
  2977. if (gpio > 11)
  2978. addr = AR_GPIO_OUTPUT_MUX3;
  2979. else if (gpio > 5)
  2980. addr = AR_GPIO_OUTPUT_MUX2;
  2981. else
  2982. addr = AR_GPIO_OUTPUT_MUX1;
  2983. gpio_shift = (gpio % 6) * 5;
  2984. if (AR_SREV_9280_20_OR_LATER(ah)
  2985. || (addr != AR_GPIO_OUTPUT_MUX1)) {
  2986. REG_RMW(ah, addr, (type << gpio_shift),
  2987. (0x1f << gpio_shift));
  2988. } else {
  2989. tmp = REG_READ(ah, addr);
  2990. tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
  2991. tmp &= ~(0x1f << gpio_shift);
  2992. tmp |= (type << gpio_shift);
  2993. REG_WRITE(ah, addr, tmp);
  2994. }
  2995. }
  2996. void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
  2997. {
  2998. u32 gpio_shift;
  2999. ASSERT(gpio < ah->caps.num_gpio_pins);
  3000. gpio_shift = gpio << 1;
  3001. REG_RMW(ah,
  3002. AR_GPIO_OE_OUT,
  3003. (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
  3004. (AR_GPIO_OE_OUT_DRV << gpio_shift));
  3005. }
  3006. u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
  3007. {
  3008. #define MS_REG_READ(x, y) \
  3009. (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
  3010. if (gpio >= ah->caps.num_gpio_pins)
  3011. return 0xffffffff;
  3012. if (AR_SREV_9285_10_OR_LATER(ah))
  3013. return MS_REG_READ(AR9285, gpio) != 0;
  3014. else if (AR_SREV_9280_10_OR_LATER(ah))
  3015. return MS_REG_READ(AR928X, gpio) != 0;
  3016. else
  3017. return MS_REG_READ(AR, gpio) != 0;
  3018. }
  3019. void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
  3020. u32 ah_signal_type)
  3021. {
  3022. u32 gpio_shift;
  3023. ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
  3024. gpio_shift = 2 * gpio;
  3025. REG_RMW(ah,
  3026. AR_GPIO_OE_OUT,
  3027. (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
  3028. (AR_GPIO_OE_OUT_DRV << gpio_shift));
  3029. }
  3030. void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
  3031. {
  3032. REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
  3033. AR_GPIO_BIT(gpio));
  3034. }
  3035. #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
  3036. void ath9k_enable_rfkill(struct ath_hw *ah)
  3037. {
  3038. REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
  3039. AR_GPIO_INPUT_EN_VAL_RFSILENT_BB);
  3040. REG_CLR_BIT(ah, AR_GPIO_INPUT_MUX2,
  3041. AR_GPIO_INPUT_MUX2_RFSILENT);
  3042. ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
  3043. REG_SET_BIT(ah, AR_PHY_TEST, RFSILENT_BB);
  3044. }
  3045. #endif
  3046. u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
  3047. {
  3048. return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
  3049. }
  3050. void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
  3051. {
  3052. REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
  3053. }
  3054. bool ath9k_hw_setantennaswitch(struct ath_hw *ah,
  3055. enum ath9k_ant_setting settings,
  3056. struct ath9k_channel *chan,
  3057. u8 *tx_chainmask,
  3058. u8 *rx_chainmask,
  3059. u8 *antenna_cfgd)
  3060. {
  3061. static u8 tx_chainmask_cfg, rx_chainmask_cfg;
  3062. if (AR_SREV_9280(ah)) {
  3063. if (!tx_chainmask_cfg) {
  3064. tx_chainmask_cfg = *tx_chainmask;
  3065. rx_chainmask_cfg = *rx_chainmask;
  3066. }
  3067. switch (settings) {
  3068. case ATH9K_ANT_FIXED_A:
  3069. *tx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
  3070. *rx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
  3071. *antenna_cfgd = true;
  3072. break;
  3073. case ATH9K_ANT_FIXED_B:
  3074. if (ah->caps.tx_chainmask >
  3075. ATH9K_ANTENNA1_CHAINMASK) {
  3076. *tx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
  3077. }
  3078. *rx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
  3079. *antenna_cfgd = true;
  3080. break;
  3081. case ATH9K_ANT_VARIABLE:
  3082. *tx_chainmask = tx_chainmask_cfg;
  3083. *rx_chainmask = rx_chainmask_cfg;
  3084. *antenna_cfgd = true;
  3085. break;
  3086. default:
  3087. break;
  3088. }
  3089. } else {
  3090. ah->diversity_control = settings;
  3091. }
  3092. return true;
  3093. }
  3094. /*********************/
  3095. /* General Operation */
  3096. /*********************/
  3097. u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
  3098. {
  3099. u32 bits = REG_READ(ah, AR_RX_FILTER);
  3100. u32 phybits = REG_READ(ah, AR_PHY_ERR);
  3101. if (phybits & AR_PHY_ERR_RADAR)
  3102. bits |= ATH9K_RX_FILTER_PHYRADAR;
  3103. if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
  3104. bits |= ATH9K_RX_FILTER_PHYERR;
  3105. return bits;
  3106. }
  3107. void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
  3108. {
  3109. u32 phybits;
  3110. REG_WRITE(ah, AR_RX_FILTER, (bits & 0xffff) | AR_RX_COMPR_BAR);
  3111. phybits = 0;
  3112. if (bits & ATH9K_RX_FILTER_PHYRADAR)
  3113. phybits |= AR_PHY_ERR_RADAR;
  3114. if (bits & ATH9K_RX_FILTER_PHYERR)
  3115. phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
  3116. REG_WRITE(ah, AR_PHY_ERR, phybits);
  3117. if (phybits)
  3118. REG_WRITE(ah, AR_RXCFG,
  3119. REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
  3120. else
  3121. REG_WRITE(ah, AR_RXCFG,
  3122. REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
  3123. }
  3124. bool ath9k_hw_phy_disable(struct ath_hw *ah)
  3125. {
  3126. return ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM);
  3127. }
  3128. bool ath9k_hw_disable(struct ath_hw *ah)
  3129. {
  3130. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  3131. return false;
  3132. return ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD);
  3133. }
  3134. bool ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
  3135. {
  3136. struct ath9k_channel *chan = ah->curchan;
  3137. struct ieee80211_channel *channel = chan->chan;
  3138. ah->regulatory.power_limit = min(limit, (u32) MAX_RATE_POWER);
  3139. if (ah->eep_ops->set_txpower(ah, chan,
  3140. ath9k_regd_get_ctl(&ah->regulatory, chan),
  3141. channel->max_antenna_gain * 2,
  3142. channel->max_power * 2,
  3143. min((u32) MAX_RATE_POWER,
  3144. (u32) ah->regulatory.power_limit)) != 0)
  3145. return false;
  3146. return true;
  3147. }
  3148. void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
  3149. {
  3150. memcpy(ah->macaddr, mac, ETH_ALEN);
  3151. }
  3152. void ath9k_hw_setopmode(struct ath_hw *ah)
  3153. {
  3154. ath9k_hw_set_operating_mode(ah, ah->opmode);
  3155. }
  3156. void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
  3157. {
  3158. REG_WRITE(ah, AR_MCAST_FIL0, filter0);
  3159. REG_WRITE(ah, AR_MCAST_FIL1, filter1);
  3160. }
  3161. void ath9k_hw_setbssidmask(struct ath_softc *sc)
  3162. {
  3163. REG_WRITE(sc->sc_ah, AR_BSSMSKL, get_unaligned_le32(sc->bssidmask));
  3164. REG_WRITE(sc->sc_ah, AR_BSSMSKU, get_unaligned_le16(sc->bssidmask + 4));
  3165. }
  3166. void ath9k_hw_write_associd(struct ath_softc *sc)
  3167. {
  3168. REG_WRITE(sc->sc_ah, AR_BSS_ID0, get_unaligned_le32(sc->curbssid));
  3169. REG_WRITE(sc->sc_ah, AR_BSS_ID1, get_unaligned_le16(sc->curbssid + 4) |
  3170. ((sc->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
  3171. }
  3172. u64 ath9k_hw_gettsf64(struct ath_hw *ah)
  3173. {
  3174. u64 tsf;
  3175. tsf = REG_READ(ah, AR_TSF_U32);
  3176. tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
  3177. return tsf;
  3178. }
  3179. void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
  3180. {
  3181. REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
  3182. REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
  3183. }
  3184. void ath9k_hw_reset_tsf(struct ath_hw *ah)
  3185. {
  3186. int count;
  3187. count = 0;
  3188. while (REG_READ(ah, AR_SLP32_MODE) & AR_SLP32_TSF_WRITE_STATUS) {
  3189. count++;
  3190. if (count > 10) {
  3191. DPRINTF(ah->ah_sc, ATH_DBG_RESET,
  3192. "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
  3193. break;
  3194. }
  3195. udelay(10);
  3196. }
  3197. REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
  3198. }
  3199. bool ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
  3200. {
  3201. if (setting)
  3202. ah->misc_mode |= AR_PCU_TX_ADD_TSF;
  3203. else
  3204. ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
  3205. return true;
  3206. }
  3207. bool ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
  3208. {
  3209. if (us < ATH9K_SLOT_TIME_9 || us > ath9k_hw_mac_to_usec(ah, 0xffff)) {
  3210. DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad slot time %u\n", us);
  3211. ah->slottime = (u32) -1;
  3212. return false;
  3213. } else {
  3214. REG_WRITE(ah, AR_D_GBL_IFS_SLOT, ath9k_hw_mac_to_clks(ah, us));
  3215. ah->slottime = us;
  3216. return true;
  3217. }
  3218. }
  3219. void ath9k_hw_set11nmac2040(struct ath_hw *ah, enum ath9k_ht_macmode mode)
  3220. {
  3221. u32 macmode;
  3222. if (mode == ATH9K_HT_MACMODE_2040 &&
  3223. !ah->config.cwm_ignore_extcca)
  3224. macmode = AR_2040_JOINED_RX_CLEAR;
  3225. else
  3226. macmode = 0;
  3227. REG_WRITE(ah, AR_2040_MODE, macmode);
  3228. }
  3229. /***************************/
  3230. /* Bluetooth Coexistence */
  3231. /***************************/
  3232. void ath9k_hw_btcoex_enable(struct ath_hw *ah)
  3233. {
  3234. /* connect bt_active to baseband */
  3235. REG_CLR_BIT(ah, AR_GPIO_INPUT_EN_VAL,
  3236. (AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_DEF |
  3237. AR_GPIO_INPUT_EN_VAL_BT_FREQUENCY_DEF));
  3238. REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
  3239. AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB);
  3240. /* Set input mux for bt_active to gpio pin */
  3241. REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1,
  3242. AR_GPIO_INPUT_MUX1_BT_ACTIVE,
  3243. ah->btactive_gpio);
  3244. /* Configure the desired gpio port for input */
  3245. ath9k_hw_cfg_gpio_input(ah, ah->btactive_gpio);
  3246. /* Configure the desired GPIO port for TX_FRAME output */
  3247. ath9k_hw_cfg_output(ah, ah->wlanactive_gpio,
  3248. AR_GPIO_OUTPUT_MUX_AS_TX_FRAME);
  3249. }