langwell_udc.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310
  1. /*
  2. * Intel Langwell USB Device Controller driver
  3. * Copyright (C) 2008-2009, Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  17. *
  18. */
  19. #ifndef __LANGWELL_UDC_H
  20. #define __LANGWELL_UDC_H
  21. /* MACRO defines */
  22. #define CAP_REG_OFFSET 0x0
  23. #define OP_REG_OFFSET 0x28
  24. #define DMA_ADDR_INVALID (~(dma_addr_t)0)
  25. #define DQH_ALIGNMENT 2048
  26. #define DTD_ALIGNMENT 64
  27. #define DMA_BOUNDARY 4096
  28. #define EP0_MAX_PKT_SIZE 64
  29. #define EP_DIR_IN 1
  30. #define EP_DIR_OUT 0
  31. #define FLUSH_TIMEOUT 1000
  32. #define RESET_TIMEOUT 1000
  33. #define SETUPSTAT_TIMEOUT 100
  34. #define PRIME_TIMEOUT 100
  35. /* device memory space registers */
  36. /* Capability Registers, BAR0 + CAP_REG_OFFSET */
  37. struct langwell_cap_regs {
  38. /* offset: 0x0 */
  39. u8 caplength; /* offset of Operational Register */
  40. u8 _reserved3;
  41. u16 hciversion; /* H: BCD encoding of host version */
  42. u32 hcsparams; /* H: host port steering logic capability */
  43. u32 hccparams; /* H: host multiple mode control capability */
  44. #define HCC_LEN BIT(17) /* Link power management (LPM) capability */
  45. u8 _reserved4[0x20-0xc];
  46. /* offset: 0x20 */
  47. u16 dciversion; /* BCD encoding of device version */
  48. u8 _reserved5[0x24-0x22];
  49. u32 dccparams; /* overall device controller capability */
  50. #define HOSTCAP BIT(8) /* host capable */
  51. #define DEVCAP BIT(7) /* device capable */
  52. #define DEN(d) \
  53. (((d)>>0)&0x1f) /* bits 4:0, device endpoint number */
  54. } __attribute__ ((packed));
  55. /* Operational Registers, BAR0 + OP_REG_OFFSET */
  56. struct langwell_op_regs {
  57. /* offset: 0x28 */
  58. u32 extsts;
  59. #define EXTS_TI1 BIT(4) /* general purpose timer interrupt 1 */
  60. #define EXTS_TI1TI0 BIT(3) /* general purpose timer interrupt 0 */
  61. #define EXTS_TI1UPI BIT(2) /* USB host periodic interrupt */
  62. #define EXTS_TI1UAI BIT(1) /* USB host asynchronous interrupt */
  63. #define EXTS_TI1NAKI BIT(0) /* NAK interrupt */
  64. u32 extintr;
  65. #define EXTI_TIE1 BIT(4) /* general purpose timer interrupt enable 1 */
  66. #define EXTI_TIE0 BIT(3) /* general purpose timer interrupt enable 0 */
  67. #define EXTI_UPIE BIT(2) /* USB host periodic interrupt enable */
  68. #define EXTI_UAIE BIT(1) /* USB host asynchronous interrupt enable */
  69. #define EXTI_NAKE BIT(0) /* NAK interrupt enable */
  70. /* offset: 0x30 */
  71. u32 usbcmd;
  72. #define CMD_HIRD(u) \
  73. (((u)>>24)&0xf) /* bits 27:24, host init resume duration */
  74. #define CMD_ITC(u) \
  75. (((u)>>16)&0xff) /* bits 23:16, interrupt threshold control */
  76. #define CMD_PPE BIT(15) /* per-port change events enable */
  77. #define CMD_ATDTW BIT(14) /* add dTD tripwire */
  78. #define CMD_SUTW BIT(13) /* setup tripwire */
  79. #define CMD_ASPE BIT(11) /* asynchronous schedule park mode enable */
  80. #define CMD_FS2 BIT(10) /* frame list size */
  81. #define CMD_ASP1 BIT(9) /* asynchronous schedule park mode count */
  82. #define CMD_ASP0 BIT(8)
  83. #define CMD_LR BIT(7) /* light host/device controller reset */
  84. #define CMD_IAA BIT(6) /* interrupt on async advance doorbell */
  85. #define CMD_ASE BIT(5) /* asynchronous schedule enable */
  86. #define CMD_PSE BIT(4) /* periodic schedule enable */
  87. #define CMD_FS1 BIT(3)
  88. #define CMD_FS0 BIT(2)
  89. #define CMD_RST BIT(1) /* controller reset */
  90. #define CMD_RUNSTOP BIT(0) /* run/stop */
  91. u32 usbsts;
  92. #define STS_PPCI(u) \
  93. (((u)>>16)&0xffff) /* bits 31:16, port-n change detect */
  94. #define STS_AS BIT(15) /* asynchronous schedule status */
  95. #define STS_PS BIT(14) /* periodic schedule status */
  96. #define STS_RCL BIT(13) /* reclamation */
  97. #define STS_HCH BIT(12) /* HC halted */
  98. #define STS_ULPII BIT(10) /* ULPI interrupt */
  99. #define STS_SLI BIT(8) /* DC suspend */
  100. #define STS_SRI BIT(7) /* SOF received */
  101. #define STS_URI BIT(6) /* USB reset received */
  102. #define STS_AAI BIT(5) /* interrupt on async advance */
  103. #define STS_SEI BIT(4) /* system error */
  104. #define STS_FRI BIT(3) /* frame list rollover */
  105. #define STS_PCI BIT(2) /* port change detect */
  106. #define STS_UEI BIT(1) /* USB error interrupt */
  107. #define STS_UI BIT(0) /* USB interrupt */
  108. u32 usbintr;
  109. /* bits 31:16, per-port interrupt enable */
  110. #define INTR_PPCE(u) (((u)>>16)&0xffff)
  111. #define INTR_ULPIE BIT(10) /* ULPI enable */
  112. #define INTR_SLE BIT(8) /* DC sleep/suspend enable */
  113. #define INTR_SRE BIT(7) /* SOF received enable */
  114. #define INTR_URE BIT(6) /* USB reset enable */
  115. #define INTR_AAE BIT(5) /* interrupt on async advance enable */
  116. #define INTR_SEE BIT(4) /* system error enable */
  117. #define INTR_FRE BIT(3) /* frame list rollover enable */
  118. #define INTR_PCE BIT(2) /* port change detect enable */
  119. #define INTR_UEE BIT(1) /* USB error interrupt enable */
  120. #define INTR_UE BIT(0) /* USB interrupt enable */
  121. u32 frindex; /* frame index */
  122. #define FRINDEX_MASK (0x3fff << 0)
  123. u32 ctrldssegment; /* not used */
  124. u32 deviceaddr;
  125. #define USBADR_SHIFT 25
  126. #define USBADR(d) \
  127. (((d)>>25)&0x7f) /* bits 31:25, device address */
  128. #define USBADR_MASK (0x7f << 25)
  129. #define USBADRA BIT(24) /* device address advance */
  130. u32 endpointlistaddr;/* endpoint list top memory address */
  131. /* bits 31:11, endpoint list pointer */
  132. #define EPBASE(d) (((d)>>11)&0x1fffff)
  133. #define ENDPOINTLISTADDR_MASK (0x1fffff << 11)
  134. u32 ttctrl; /* H: TT operatin, not used */
  135. /* offset: 0x50 */
  136. u32 burstsize; /* burst size of data movement */
  137. #define TXPBURST(b) \
  138. (((b)>>8)&0xff) /* bits 15:8, TX burst length */
  139. #define RXPBURST(b) \
  140. (((b)>>0)&0xff) /* bits 7:0, RX burst length */
  141. u32 txfilltuning; /* TX tuning */
  142. u32 txttfilltuning; /* H: TX TT tuning */
  143. u32 ic_usb; /* control the IC_USB FS/LS transceiver */
  144. /* offset: 0x60 */
  145. u32 ulpi_viewport; /* indirect access to ULPI PHY */
  146. #define ULPIWU BIT(31) /* ULPI wakeup */
  147. #define ULPIRUN BIT(30) /* ULPI read/write run */
  148. #define ULPIRW BIT(29) /* ULPI read/write control */
  149. #define ULPISS BIT(27) /* ULPI sync state */
  150. #define ULPIPORT(u) \
  151. (((u)>>24)&7) /* bits 26:24, ULPI port number */
  152. #define ULPIADDR(u) \
  153. (((u)>>16)&0xff) /* bits 23:16, ULPI data address */
  154. #define ULPIDATRD(u) \
  155. (((u)>>8)&0xff) /* bits 15:8, ULPI data read */
  156. #define ULPIDATWR(u) \
  157. (((u)>>0)&0xff) /* bits 7:0, ULPI date write */
  158. u8 _reserved6[0x70-0x64];
  159. /* offset: 0x70 */
  160. u32 configflag; /* H: not used */
  161. u32 portsc1; /* port status */
  162. #define DA(p) \
  163. (((p)>>25)&0x7f) /* bits 31:25, device address */
  164. #define PORTS_SSTS (BIT(24) | BIT(23)) /* suspend status */
  165. #define PORTS_WKOC BIT(22) /* wake on over-current enable */
  166. #define PORTS_WKDS BIT(21) /* wake on disconnect enable */
  167. #define PORTS_WKCN BIT(20) /* wake on connect enable */
  168. #define PORTS_PTC(p) (((p)>>16)&0xf) /* bits 19:16, port test control */
  169. #define PORTS_PIC (BIT(15) | BIT(14)) /* port indicator control */
  170. #define PORTS_PO BIT(13) /* port owner */
  171. #define PORTS_PP BIT(12) /* port power */
  172. #define PORTS_LS (BIT(11) | BIT(10)) /* line status */
  173. #define PORTS_SLP BIT(9) /* suspend using L1 */
  174. #define PORTS_PR BIT(8) /* port reset */
  175. #define PORTS_SUSP BIT(7) /* suspend */
  176. #define PORTS_FPR BIT(6) /* force port resume */
  177. #define PORTS_OCC BIT(5) /* over-current change */
  178. #define PORTS_OCA BIT(4) /* over-current active */
  179. #define PORTS_PEC BIT(3) /* port enable/disable change */
  180. #define PORTS_PE BIT(2) /* port enable/disable */
  181. #define PORTS_CSC BIT(1) /* connect status change */
  182. #define PORTS_CCS BIT(0) /* current connect status */
  183. u8 _reserved7[0xb4-0x78];
  184. /* offset: 0xb4 */
  185. u32 devlc; /* control LPM and each USB port behavior */
  186. /* bits 31:29, parallel transceiver select */
  187. #define LPM_PTS(d) (((d)>>29)&7)
  188. #define LPM_STS BIT(28) /* serial transceiver select */
  189. #define LPM_PTW BIT(27) /* parallel transceiver width */
  190. #define LPM_PSPD(d) (((d)>>25)&3) /* bits 26:25, port speed */
  191. #define LPM_PSPD_MASK (BIT(26) | BIT(25))
  192. #define LPM_SPEED_FULL 0
  193. #define LPM_SPEED_LOW 1
  194. #define LPM_SPEED_HIGH 2
  195. #define LPM_SRT BIT(24) /* shorten reset time */
  196. #define LPM_PFSC BIT(23) /* port force full speed connect */
  197. #define LPM_PHCD BIT(22) /* PHY low power suspend clock disable */
  198. #define LPM_STL BIT(16) /* STALL reply to LPM token */
  199. #define LPM_BA(d) \
  200. (((d)>>1)&0x7ff) /* bits 11:1, BmAttributes */
  201. #define LPM_NYT_ACK BIT(0) /* NYET/ACK reply to LPM token */
  202. u8 _reserved8[0xf4-0xb8];
  203. /* offset: 0xf4 */
  204. u32 otgsc; /* On-The-Go status and control */
  205. #define OTGSC_DPIE BIT(30) /* data pulse interrupt enable */
  206. #define OTGSC_MSE BIT(29) /* 1 ms timer interrupt enable */
  207. #define OTGSC_BSEIE BIT(28) /* B session end interrupt enable */
  208. #define OTGSC_BSVIE BIT(27) /* B session valid interrupt enable */
  209. #define OTGSC_ASVIE BIT(26) /* A session valid interrupt enable */
  210. #define OTGSC_AVVIE BIT(25) /* A VBUS valid interrupt enable */
  211. #define OTGSC_IDIE BIT(24) /* USB ID interrupt enable */
  212. #define OTGSC_DPIS BIT(22) /* data pulse interrupt status */
  213. #define OTGSC_MSS BIT(21) /* 1 ms timer interrupt status */
  214. #define OTGSC_BSEIS BIT(20) /* B session end interrupt status */
  215. #define OTGSC_BSVIS BIT(19) /* B session valid interrupt status */
  216. #define OTGSC_ASVIS BIT(18) /* A session valid interrupt status */
  217. #define OTGSC_AVVIS BIT(17) /* A VBUS valid interrupt status */
  218. #define OTGSC_IDIS BIT(16) /* USB ID interrupt status */
  219. #define OTGSC_DPS BIT(14) /* data bus pulsing status */
  220. #define OTGSC_MST BIT(13) /* 1 ms timer toggle */
  221. #define OTGSC_BSE BIT(12) /* B session end */
  222. #define OTGSC_BSV BIT(11) /* B session valid */
  223. #define OTGSC_ASV BIT(10) /* A session valid */
  224. #define OTGSC_AVV BIT(9) /* A VBUS valid */
  225. #define OTGSC_USBID BIT(8) /* USB ID */
  226. #define OTGSC_HABA BIT(7) /* hw assist B-disconnect to A-connect */
  227. #define OTGSC_HADP BIT(6) /* hw assist data pulse */
  228. #define OTGSC_IDPU BIT(5) /* ID pullup */
  229. #define OTGSC_DP BIT(4) /* data pulsing */
  230. #define OTGSC_OT BIT(3) /* OTG termination */
  231. #define OTGSC_HAAR BIT(2) /* hw assist auto reset */
  232. #define OTGSC_VC BIT(1) /* VBUS charge */
  233. #define OTGSC_VD BIT(0) /* VBUS discharge */
  234. u32 usbmode;
  235. #define MODE_VBPS BIT(5) /* R/W VBUS power select */
  236. #define MODE_SDIS BIT(4) /* R/W stream disable mode */
  237. #define MODE_SLOM BIT(3) /* R/W setup lockout mode */
  238. #define MODE_ENSE BIT(2) /* endian select */
  239. #define MODE_CM(u) (((u)>>0)&3) /* bits 1:0, controller mode */
  240. #define MODE_IDLE 0
  241. #define MODE_DEVICE 2
  242. #define MODE_HOST 3
  243. u8 _reserved9[0x100-0xfc];
  244. /* offset: 0x100 */
  245. u32 endptnak;
  246. #define EPTN(e) \
  247. (((e)>>16)&0xffff) /* bits 31:16, TX endpoint NAK */
  248. #define EPRN(e) \
  249. (((e)>>0)&0xffff) /* bits 15:0, RX endpoint NAK */
  250. u32 endptnaken;
  251. #define EPTNE(e) \
  252. (((e)>>16)&0xffff) /* bits 31:16, TX endpoint NAK enable */
  253. #define EPRNE(e) \
  254. (((e)>>0)&0xffff) /* bits 15:0, RX endpoint NAK enable */
  255. u32 endptsetupstat;
  256. #define SETUPSTAT_MASK (0xffff << 0) /* bits 15:0 */
  257. #define EP0SETUPSTAT_MASK 1
  258. u32 endptprime;
  259. /* bits 31:16, prime endpoint transmit buffer */
  260. #define PETB(e) (((e)>>16)&0xffff)
  261. /* bits 15:0, prime endpoint receive buffer */
  262. #define PERB(e) (((e)>>0)&0xffff)
  263. /* offset: 0x110 */
  264. u32 endptflush;
  265. /* bits 31:16, flush endpoint transmit buffer */
  266. #define FETB(e) (((e)>>16)&0xffff)
  267. /* bits 15:0, flush endpoint receive buffer */
  268. #define FERB(e) (((e)>>0)&0xffff)
  269. u32 endptstat;
  270. /* bits 31:16, endpoint transmit buffer ready */
  271. #define ETBR(e) (((e)>>16)&0xffff)
  272. /* bits 15:0, endpoint receive buffer ready */
  273. #define ERBR(e) (((e)>>0)&0xffff)
  274. u32 endptcomplete;
  275. /* bits 31:16, endpoint transmit complete event */
  276. #define ETCE(e) (((e)>>16)&0xffff)
  277. /* bits 15:0, endpoint receive complete event */
  278. #define ERCE(e) (((e)>>0)&0xffff)
  279. /* offset: 0x11c */
  280. u32 endptctrl[16];
  281. #define EPCTRL_TXE BIT(23) /* TX endpoint enable */
  282. #define EPCTRL_TXR BIT(22) /* TX data toggle reset */
  283. #define EPCTRL_TXI BIT(21) /* TX data toggle inhibit */
  284. #define EPCTRL_TXT(e) (((e)>>18)&3) /* bits 19:18, TX endpoint type */
  285. #define EPCTRL_TXT_SHIFT 18
  286. #define EPCTRL_TXD BIT(17) /* TX endpoint data source */
  287. #define EPCTRL_TXS BIT(16) /* TX endpoint STALL */
  288. #define EPCTRL_RXE BIT(7) /* RX endpoint enable */
  289. #define EPCTRL_RXR BIT(6) /* RX data toggle reset */
  290. #define EPCTRL_RXI BIT(5) /* RX data toggle inhibit */
  291. #define EPCTRL_RXT(e) (((e)>>2)&3) /* bits 3:2, RX endpoint type */
  292. #define EPCTRL_RXT_SHIFT 2 /* bits 19:18, TX endpoint type */
  293. #define EPCTRL_RXD BIT(1) /* RX endpoint data sink */
  294. #define EPCTRL_RXS BIT(0) /* RX endpoint STALL */
  295. } __attribute__ ((packed));
  296. #endif /* __LANGWELL_UDC_H */