pata_amd.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792
  1. /*
  2. * pata_amd.c - AMD PATA for new ATA layer
  3. * (C) 2005-2006 Red Hat Inc
  4. * Alan Cox <alan@redhat.com>
  5. *
  6. * Based on pata-sil680. Errata information is taken from data sheets
  7. * and the amd74xx.c driver by Vojtech Pavlik. Nvidia SATA devices are
  8. * claimed by sata-nv.c.
  9. *
  10. * TODO:
  11. * Variable system clock when/if it makes sense
  12. * Power management on ports
  13. *
  14. *
  15. * Documentation publically available.
  16. */
  17. #include <linux/kernel.h>
  18. #include <linux/module.h>
  19. #include <linux/pci.h>
  20. #include <linux/init.h>
  21. #include <linux/blkdev.h>
  22. #include <linux/delay.h>
  23. #include <scsi/scsi_host.h>
  24. #include <linux/libata.h>
  25. #define DRV_NAME "pata_amd"
  26. #define DRV_VERSION "0.3.10"
  27. /**
  28. * timing_setup - shared timing computation and load
  29. * @ap: ATA port being set up
  30. * @adev: drive being configured
  31. * @offset: port offset
  32. * @speed: target speed
  33. * @clock: clock multiplier (number of times 33MHz for this part)
  34. *
  35. * Perform the actual timing set up for Nvidia or AMD PATA devices.
  36. * The actual devices vary so they all call into this helper function
  37. * providing the clock multipler and offset (because AMD and Nvidia put
  38. * the ports at different locations).
  39. */
  40. static void timing_setup(struct ata_port *ap, struct ata_device *adev, int offset, int speed, int clock)
  41. {
  42. static const unsigned char amd_cyc2udma[] = {
  43. 6, 6, 5, 4, 0, 1, 1, 2, 2, 3, 3, 3, 3, 3, 3, 7
  44. };
  45. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  46. struct ata_device *peer = ata_dev_pair(adev);
  47. int dn = ap->port_no * 2 + adev->devno;
  48. struct ata_timing at, apeer;
  49. int T, UT;
  50. const int amd_clock = 33333; /* KHz. */
  51. u8 t;
  52. T = 1000000000 / amd_clock;
  53. UT = T / min_t(int, max_t(int, clock, 1), 2);
  54. if (ata_timing_compute(adev, speed, &at, T, UT) < 0) {
  55. dev_printk(KERN_ERR, &pdev->dev, "unknown mode %d.\n", speed);
  56. return;
  57. }
  58. if (peer) {
  59. /* This may be over conservative */
  60. if (peer->dma_mode) {
  61. ata_timing_compute(peer, peer->dma_mode, &apeer, T, UT);
  62. ata_timing_merge(&apeer, &at, &at, ATA_TIMING_8BIT);
  63. }
  64. ata_timing_compute(peer, peer->pio_mode, &apeer, T, UT);
  65. ata_timing_merge(&apeer, &at, &at, ATA_TIMING_8BIT);
  66. }
  67. if (speed == XFER_UDMA_5 && amd_clock <= 33333) at.udma = 1;
  68. if (speed == XFER_UDMA_6 && amd_clock <= 33333) at.udma = 15;
  69. /*
  70. * Now do the setup work
  71. */
  72. /* Configure the address set up timing */
  73. pci_read_config_byte(pdev, offset + 0x0C, &t);
  74. t = (t & ~(3 << ((3 - dn) << 1))) | ((FIT(at.setup, 1, 4) - 1) << ((3 - dn) << 1));
  75. pci_write_config_byte(pdev, offset + 0x0C , t);
  76. /* Configure the 8bit I/O timing */
  77. pci_write_config_byte(pdev, offset + 0x0E + (1 - (dn >> 1)),
  78. ((FIT(at.act8b, 1, 16) - 1) << 4) | (FIT(at.rec8b, 1, 16) - 1));
  79. /* Drive timing */
  80. pci_write_config_byte(pdev, offset + 0x08 + (3 - dn),
  81. ((FIT(at.active, 1, 16) - 1) << 4) | (FIT(at.recover, 1, 16) - 1));
  82. switch (clock) {
  83. case 1:
  84. t = at.udma ? (0xc0 | (FIT(at.udma, 2, 5) - 2)) : 0x03;
  85. break;
  86. case 2:
  87. t = at.udma ? (0xc0 | amd_cyc2udma[FIT(at.udma, 2, 10)]) : 0x03;
  88. break;
  89. case 3:
  90. t = at.udma ? (0xc0 | amd_cyc2udma[FIT(at.udma, 1, 10)]) : 0x03;
  91. break;
  92. case 4:
  93. t = at.udma ? (0xc0 | amd_cyc2udma[FIT(at.udma, 1, 15)]) : 0x03;
  94. break;
  95. default:
  96. return;
  97. }
  98. /* UDMA timing */
  99. if (at.udma)
  100. pci_write_config_byte(pdev, offset + 0x10 + (3 - dn), t);
  101. }
  102. /**
  103. * amd_pre_reset - perform reset handling
  104. * @link: ATA link
  105. * @deadline: deadline jiffies for the operation
  106. *
  107. * Reset sequence checking enable bits to see which ports are
  108. * active.
  109. */
  110. static int amd_pre_reset(struct ata_link *link, unsigned long deadline)
  111. {
  112. static const struct pci_bits amd_enable_bits[] = {
  113. { 0x40, 1, 0x02, 0x02 },
  114. { 0x40, 1, 0x01, 0x01 }
  115. };
  116. struct ata_port *ap = link->ap;
  117. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  118. if (!pci_test_config_bits(pdev, &amd_enable_bits[ap->port_no]))
  119. return -ENOENT;
  120. return ata_std_prereset(link, deadline);
  121. }
  122. static void amd_error_handler(struct ata_port *ap)
  123. {
  124. ata_bmdma_drive_eh(ap, amd_pre_reset, ata_std_softreset, NULL,
  125. ata_std_postreset);
  126. }
  127. static int amd_cable_detect(struct ata_port *ap)
  128. {
  129. static const u32 bitmask[2] = {0x03, 0x0C};
  130. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  131. u8 ata66;
  132. pci_read_config_byte(pdev, 0x42, &ata66);
  133. if (ata66 & bitmask[ap->port_no])
  134. return ATA_CBL_PATA80;
  135. return ATA_CBL_PATA40;
  136. }
  137. /**
  138. * amd33_set_piomode - set initial PIO mode data
  139. * @ap: ATA interface
  140. * @adev: ATA device
  141. *
  142. * Program the AMD registers for PIO mode.
  143. */
  144. static void amd33_set_piomode(struct ata_port *ap, struct ata_device *adev)
  145. {
  146. timing_setup(ap, adev, 0x40, adev->pio_mode, 1);
  147. }
  148. static void amd66_set_piomode(struct ata_port *ap, struct ata_device *adev)
  149. {
  150. timing_setup(ap, adev, 0x40, adev->pio_mode, 2);
  151. }
  152. static void amd100_set_piomode(struct ata_port *ap, struct ata_device *adev)
  153. {
  154. timing_setup(ap, adev, 0x40, adev->pio_mode, 3);
  155. }
  156. static void amd133_set_piomode(struct ata_port *ap, struct ata_device *adev)
  157. {
  158. timing_setup(ap, adev, 0x40, adev->pio_mode, 4);
  159. }
  160. /**
  161. * amd33_set_dmamode - set initial DMA mode data
  162. * @ap: ATA interface
  163. * @adev: ATA device
  164. *
  165. * Program the MWDMA/UDMA modes for the AMD and Nvidia
  166. * chipset.
  167. */
  168. static void amd33_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  169. {
  170. timing_setup(ap, adev, 0x40, adev->dma_mode, 1);
  171. }
  172. static void amd66_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  173. {
  174. timing_setup(ap, adev, 0x40, adev->dma_mode, 2);
  175. }
  176. static void amd100_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  177. {
  178. timing_setup(ap, adev, 0x40, adev->dma_mode, 3);
  179. }
  180. static void amd133_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  181. {
  182. timing_setup(ap, adev, 0x40, adev->dma_mode, 4);
  183. }
  184. /* Both host-side and drive-side detection results are worthless on NV
  185. * PATAs. Ignore them and just follow what BIOS configured. Both the
  186. * current configuration in PCI config reg and ACPI GTM result are
  187. * cached during driver attach and are consulted to select transfer
  188. * mode.
  189. */
  190. static unsigned long nv_mode_filter(struct ata_device *dev,
  191. unsigned long xfer_mask)
  192. {
  193. static const unsigned int udma_mask_map[] =
  194. { ATA_UDMA2, ATA_UDMA1, ATA_UDMA0, 0,
  195. ATA_UDMA3, ATA_UDMA4, ATA_UDMA5, ATA_UDMA6 };
  196. struct ata_port *ap = dev->link->ap;
  197. char acpi_str[32] = "";
  198. u32 saved_udma, udma;
  199. const struct ata_acpi_gtm *gtm;
  200. unsigned long bios_limit = 0, acpi_limit = 0, limit;
  201. /* find out what BIOS configured */
  202. udma = saved_udma = (unsigned long)ap->host->private_data;
  203. if (ap->port_no == 0)
  204. udma >>= 16;
  205. if (dev->devno == 0)
  206. udma >>= 8;
  207. if ((udma & 0xc0) == 0xc0)
  208. bios_limit = ata_pack_xfermask(0, 0, udma_mask_map[udma & 0x7]);
  209. /* consult ACPI GTM too */
  210. gtm = ata_acpi_init_gtm(ap);
  211. if (gtm) {
  212. acpi_limit = ata_acpi_gtm_xfermask(dev, gtm);
  213. snprintf(acpi_str, sizeof(acpi_str), " (%u:%u:0x%x)",
  214. gtm->drive[0].dma, gtm->drive[1].dma, gtm->flags);
  215. }
  216. /* be optimistic, EH can take care of things if something goes wrong */
  217. limit = bios_limit | acpi_limit;
  218. /* If PIO or DMA isn't configured at all, don't limit. Let EH
  219. * handle it.
  220. */
  221. if (!(limit & ATA_MASK_PIO))
  222. limit |= ATA_MASK_PIO;
  223. if (!(limit & (ATA_MASK_MWDMA | ATA_MASK_UDMA)))
  224. limit |= ATA_MASK_MWDMA | ATA_MASK_UDMA;
  225. ata_port_printk(ap, KERN_DEBUG, "nv_mode_filter: 0x%lx&0x%lx->0x%lx, "
  226. "BIOS=0x%lx (0x%x) ACPI=0x%lx%s\n",
  227. xfer_mask, limit, xfer_mask & limit, bios_limit,
  228. saved_udma, acpi_limit, acpi_str);
  229. return xfer_mask & limit;
  230. }
  231. /**
  232. * nv_probe_init - cable detection
  233. * @lin: ATA link
  234. *
  235. * Perform cable detection. The BIOS stores this in PCI config
  236. * space for us.
  237. */
  238. static int nv_pre_reset(struct ata_link *link, unsigned long deadline)
  239. {
  240. static const struct pci_bits nv_enable_bits[] = {
  241. { 0x50, 1, 0x02, 0x02 },
  242. { 0x50, 1, 0x01, 0x01 }
  243. };
  244. struct ata_port *ap = link->ap;
  245. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  246. if (!pci_test_config_bits(pdev, &nv_enable_bits[ap->port_no]))
  247. return -ENOENT;
  248. return ata_std_prereset(link, deadline);
  249. }
  250. static void nv_error_handler(struct ata_port *ap)
  251. {
  252. ata_bmdma_drive_eh(ap, nv_pre_reset,
  253. ata_std_softreset, NULL,
  254. ata_std_postreset);
  255. }
  256. /**
  257. * nv100_set_piomode - set initial PIO mode data
  258. * @ap: ATA interface
  259. * @adev: ATA device
  260. *
  261. * Program the AMD registers for PIO mode.
  262. */
  263. static void nv100_set_piomode(struct ata_port *ap, struct ata_device *adev)
  264. {
  265. timing_setup(ap, adev, 0x50, adev->pio_mode, 3);
  266. }
  267. static void nv133_set_piomode(struct ata_port *ap, struct ata_device *adev)
  268. {
  269. timing_setup(ap, adev, 0x50, adev->pio_mode, 4);
  270. }
  271. /**
  272. * nv100_set_dmamode - set initial DMA mode data
  273. * @ap: ATA interface
  274. * @adev: ATA device
  275. *
  276. * Program the MWDMA/UDMA modes for the AMD and Nvidia
  277. * chipset.
  278. */
  279. static void nv100_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  280. {
  281. timing_setup(ap, adev, 0x50, adev->dma_mode, 3);
  282. }
  283. static void nv133_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  284. {
  285. timing_setup(ap, adev, 0x50, adev->dma_mode, 4);
  286. }
  287. static void nv_host_stop(struct ata_host *host)
  288. {
  289. u32 udma = (unsigned long)host->private_data;
  290. /* restore PCI config register 0x60 */
  291. pci_write_config_dword(to_pci_dev(host->dev), 0x60, udma);
  292. }
  293. static struct scsi_host_template amd_sht = {
  294. .module = THIS_MODULE,
  295. .name = DRV_NAME,
  296. .ioctl = ata_scsi_ioctl,
  297. .queuecommand = ata_scsi_queuecmd,
  298. .can_queue = ATA_DEF_QUEUE,
  299. .this_id = ATA_SHT_THIS_ID,
  300. .sg_tablesize = LIBATA_MAX_PRD,
  301. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  302. .emulated = ATA_SHT_EMULATED,
  303. .use_clustering = ATA_SHT_USE_CLUSTERING,
  304. .proc_name = DRV_NAME,
  305. .dma_boundary = ATA_DMA_BOUNDARY,
  306. .slave_configure = ata_scsi_slave_config,
  307. .slave_destroy = ata_scsi_slave_destroy,
  308. .bios_param = ata_std_bios_param,
  309. };
  310. static struct ata_port_operations amd33_port_ops = {
  311. .set_piomode = amd33_set_piomode,
  312. .set_dmamode = amd33_set_dmamode,
  313. .mode_filter = ata_pci_default_filter,
  314. .tf_load = ata_tf_load,
  315. .tf_read = ata_tf_read,
  316. .check_status = ata_check_status,
  317. .exec_command = ata_exec_command,
  318. .dev_select = ata_std_dev_select,
  319. .freeze = ata_bmdma_freeze,
  320. .thaw = ata_bmdma_thaw,
  321. .error_handler = amd_error_handler,
  322. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  323. .cable_detect = ata_cable_40wire,
  324. .bmdma_setup = ata_bmdma_setup,
  325. .bmdma_start = ata_bmdma_start,
  326. .bmdma_stop = ata_bmdma_stop,
  327. .bmdma_status = ata_bmdma_status,
  328. .qc_prep = ata_qc_prep,
  329. .qc_issue = ata_qc_issue_prot,
  330. .data_xfer = ata_data_xfer,
  331. .irq_handler = ata_interrupt,
  332. .irq_clear = ata_bmdma_irq_clear,
  333. .irq_on = ata_irq_on,
  334. .port_start = ata_sff_port_start,
  335. };
  336. static struct ata_port_operations amd66_port_ops = {
  337. .set_piomode = amd66_set_piomode,
  338. .set_dmamode = amd66_set_dmamode,
  339. .mode_filter = ata_pci_default_filter,
  340. .tf_load = ata_tf_load,
  341. .tf_read = ata_tf_read,
  342. .check_status = ata_check_status,
  343. .exec_command = ata_exec_command,
  344. .dev_select = ata_std_dev_select,
  345. .freeze = ata_bmdma_freeze,
  346. .thaw = ata_bmdma_thaw,
  347. .error_handler = amd_error_handler,
  348. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  349. .cable_detect = ata_cable_unknown,
  350. .bmdma_setup = ata_bmdma_setup,
  351. .bmdma_start = ata_bmdma_start,
  352. .bmdma_stop = ata_bmdma_stop,
  353. .bmdma_status = ata_bmdma_status,
  354. .qc_prep = ata_qc_prep,
  355. .qc_issue = ata_qc_issue_prot,
  356. .data_xfer = ata_data_xfer,
  357. .irq_handler = ata_interrupt,
  358. .irq_clear = ata_bmdma_irq_clear,
  359. .irq_on = ata_irq_on,
  360. .port_start = ata_sff_port_start,
  361. };
  362. static struct ata_port_operations amd100_port_ops = {
  363. .set_piomode = amd100_set_piomode,
  364. .set_dmamode = amd100_set_dmamode,
  365. .mode_filter = ata_pci_default_filter,
  366. .tf_load = ata_tf_load,
  367. .tf_read = ata_tf_read,
  368. .check_status = ata_check_status,
  369. .exec_command = ata_exec_command,
  370. .dev_select = ata_std_dev_select,
  371. .freeze = ata_bmdma_freeze,
  372. .thaw = ata_bmdma_thaw,
  373. .error_handler = amd_error_handler,
  374. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  375. .cable_detect = ata_cable_unknown,
  376. .bmdma_setup = ata_bmdma_setup,
  377. .bmdma_start = ata_bmdma_start,
  378. .bmdma_stop = ata_bmdma_stop,
  379. .bmdma_status = ata_bmdma_status,
  380. .qc_prep = ata_qc_prep,
  381. .qc_issue = ata_qc_issue_prot,
  382. .data_xfer = ata_data_xfer,
  383. .irq_handler = ata_interrupt,
  384. .irq_clear = ata_bmdma_irq_clear,
  385. .irq_on = ata_irq_on,
  386. .port_start = ata_sff_port_start,
  387. };
  388. static struct ata_port_operations amd133_port_ops = {
  389. .set_piomode = amd133_set_piomode,
  390. .set_dmamode = amd133_set_dmamode,
  391. .mode_filter = ata_pci_default_filter,
  392. .tf_load = ata_tf_load,
  393. .tf_read = ata_tf_read,
  394. .check_status = ata_check_status,
  395. .exec_command = ata_exec_command,
  396. .dev_select = ata_std_dev_select,
  397. .freeze = ata_bmdma_freeze,
  398. .thaw = ata_bmdma_thaw,
  399. .error_handler = amd_error_handler,
  400. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  401. .cable_detect = amd_cable_detect,
  402. .bmdma_setup = ata_bmdma_setup,
  403. .bmdma_start = ata_bmdma_start,
  404. .bmdma_stop = ata_bmdma_stop,
  405. .bmdma_status = ata_bmdma_status,
  406. .qc_prep = ata_qc_prep,
  407. .qc_issue = ata_qc_issue_prot,
  408. .data_xfer = ata_data_xfer,
  409. .irq_handler = ata_interrupt,
  410. .irq_clear = ata_bmdma_irq_clear,
  411. .irq_on = ata_irq_on,
  412. .port_start = ata_sff_port_start,
  413. };
  414. static struct ata_port_operations nv100_port_ops = {
  415. .set_piomode = nv100_set_piomode,
  416. .set_dmamode = nv100_set_dmamode,
  417. .tf_load = ata_tf_load,
  418. .tf_read = ata_tf_read,
  419. .check_status = ata_check_status,
  420. .exec_command = ata_exec_command,
  421. .dev_select = ata_std_dev_select,
  422. .freeze = ata_bmdma_freeze,
  423. .thaw = ata_bmdma_thaw,
  424. .error_handler = nv_error_handler,
  425. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  426. .cable_detect = ata_cable_ignore,
  427. .mode_filter = nv_mode_filter,
  428. .bmdma_setup = ata_bmdma_setup,
  429. .bmdma_start = ata_bmdma_start,
  430. .bmdma_stop = ata_bmdma_stop,
  431. .bmdma_status = ata_bmdma_status,
  432. .qc_prep = ata_qc_prep,
  433. .qc_issue = ata_qc_issue_prot,
  434. .data_xfer = ata_data_xfer,
  435. .irq_handler = ata_interrupt,
  436. .irq_clear = ata_bmdma_irq_clear,
  437. .irq_on = ata_irq_on,
  438. .port_start = ata_sff_port_start,
  439. .host_stop = nv_host_stop,
  440. };
  441. static struct ata_port_operations nv133_port_ops = {
  442. .set_piomode = nv133_set_piomode,
  443. .set_dmamode = nv133_set_dmamode,
  444. .tf_load = ata_tf_load,
  445. .tf_read = ata_tf_read,
  446. .check_status = ata_check_status,
  447. .exec_command = ata_exec_command,
  448. .dev_select = ata_std_dev_select,
  449. .freeze = ata_bmdma_freeze,
  450. .thaw = ata_bmdma_thaw,
  451. .error_handler = nv_error_handler,
  452. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  453. .cable_detect = ata_cable_ignore,
  454. .mode_filter = nv_mode_filter,
  455. .bmdma_setup = ata_bmdma_setup,
  456. .bmdma_start = ata_bmdma_start,
  457. .bmdma_stop = ata_bmdma_stop,
  458. .bmdma_status = ata_bmdma_status,
  459. .qc_prep = ata_qc_prep,
  460. .qc_issue = ata_qc_issue_prot,
  461. .data_xfer = ata_data_xfer,
  462. .irq_handler = ata_interrupt,
  463. .irq_clear = ata_bmdma_irq_clear,
  464. .irq_on = ata_irq_on,
  465. .port_start = ata_sff_port_start,
  466. .host_stop = nv_host_stop,
  467. };
  468. static int amd_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  469. {
  470. static const struct ata_port_info info[10] = {
  471. { /* 0: AMD 7401 */
  472. .sht = &amd_sht,
  473. .flags = ATA_FLAG_SLAVE_POSS,
  474. .pio_mask = 0x1f,
  475. .mwdma_mask = 0x07, /* No SWDMA */
  476. .udma_mask = 0x07, /* UDMA 33 */
  477. .port_ops = &amd33_port_ops
  478. },
  479. { /* 1: Early AMD7409 - no swdma */
  480. .sht = &amd_sht,
  481. .flags = ATA_FLAG_SLAVE_POSS,
  482. .pio_mask = 0x1f,
  483. .mwdma_mask = 0x07,
  484. .udma_mask = ATA_UDMA4, /* UDMA 66 */
  485. .port_ops = &amd66_port_ops
  486. },
  487. { /* 2: AMD 7409, no swdma errata */
  488. .sht = &amd_sht,
  489. .flags = ATA_FLAG_SLAVE_POSS,
  490. .pio_mask = 0x1f,
  491. .mwdma_mask = 0x07,
  492. .udma_mask = ATA_UDMA4, /* UDMA 66 */
  493. .port_ops = &amd66_port_ops
  494. },
  495. { /* 3: AMD 7411 */
  496. .sht = &amd_sht,
  497. .flags = ATA_FLAG_SLAVE_POSS,
  498. .pio_mask = 0x1f,
  499. .mwdma_mask = 0x07,
  500. .udma_mask = ATA_UDMA5, /* UDMA 100 */
  501. .port_ops = &amd100_port_ops
  502. },
  503. { /* 4: AMD 7441 */
  504. .sht = &amd_sht,
  505. .flags = ATA_FLAG_SLAVE_POSS,
  506. .pio_mask = 0x1f,
  507. .mwdma_mask = 0x07,
  508. .udma_mask = ATA_UDMA5, /* UDMA 100 */
  509. .port_ops = &amd100_port_ops
  510. },
  511. { /* 5: AMD 8111*/
  512. .sht = &amd_sht,
  513. .flags = ATA_FLAG_SLAVE_POSS,
  514. .pio_mask = 0x1f,
  515. .mwdma_mask = 0x07,
  516. .udma_mask = ATA_UDMA6, /* UDMA 133, no swdma */
  517. .port_ops = &amd133_port_ops
  518. },
  519. { /* 6: AMD 8111 UDMA 100 (Serenade) */
  520. .sht = &amd_sht,
  521. .flags = ATA_FLAG_SLAVE_POSS,
  522. .pio_mask = 0x1f,
  523. .mwdma_mask = 0x07,
  524. .udma_mask = ATA_UDMA5, /* UDMA 100, no swdma */
  525. .port_ops = &amd133_port_ops
  526. },
  527. { /* 7: Nvidia Nforce */
  528. .sht = &amd_sht,
  529. .flags = ATA_FLAG_SLAVE_POSS,
  530. .pio_mask = 0x1f,
  531. .mwdma_mask = 0x07,
  532. .udma_mask = ATA_UDMA5, /* UDMA 100 */
  533. .port_ops = &nv100_port_ops
  534. },
  535. { /* 8: Nvidia Nforce2 and later */
  536. .sht = &amd_sht,
  537. .flags = ATA_FLAG_SLAVE_POSS,
  538. .pio_mask = 0x1f,
  539. .mwdma_mask = 0x07,
  540. .udma_mask = ATA_UDMA6, /* UDMA 133, no swdma */
  541. .port_ops = &nv133_port_ops
  542. },
  543. { /* 9: AMD CS5536 (Geode companion) */
  544. .sht = &amd_sht,
  545. .flags = ATA_FLAG_SLAVE_POSS,
  546. .pio_mask = 0x1f,
  547. .mwdma_mask = 0x07,
  548. .udma_mask = ATA_UDMA5, /* UDMA 100 */
  549. .port_ops = &amd100_port_ops
  550. }
  551. };
  552. struct ata_port_info pi;
  553. const struct ata_port_info *ppi[] = { &pi, NULL };
  554. static int printed_version;
  555. int type = id->driver_data;
  556. u8 fifo;
  557. int rc;
  558. if (!printed_version++)
  559. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  560. rc = pcim_enable_device(pdev);
  561. if (rc)
  562. return rc;
  563. pci_read_config_byte(pdev, 0x41, &fifo);
  564. /* Check for AMD7409 without swdma errata and if found adjust type */
  565. if (type == 1 && pdev->revision > 0x7)
  566. type = 2;
  567. /* Serenade ? */
  568. if (type == 5 && pdev->subsystem_vendor == PCI_VENDOR_ID_AMD &&
  569. pdev->subsystem_device == PCI_DEVICE_ID_AMD_SERENADE)
  570. type = 6; /* UDMA 100 only */
  571. /*
  572. * Okay, type is determined now. Apply type-specific workarounds.
  573. */
  574. pi = info[type];
  575. if (type < 3)
  576. ata_pci_clear_simplex(pdev);
  577. /* Check for AMD7411 */
  578. if (type == 3)
  579. /* FIFO is broken */
  580. pci_write_config_byte(pdev, 0x41, fifo & 0x0F);
  581. else
  582. pci_write_config_byte(pdev, 0x41, fifo | 0xF0);
  583. /* Cable detection on Nvidia chips doesn't work too well,
  584. * cache BIOS programmed UDMA mode.
  585. */
  586. if (type == 7 || type == 8) {
  587. u32 udma;
  588. pci_read_config_dword(pdev, 0x60, &udma);
  589. pi.private_data = (void *)(unsigned long)udma;
  590. }
  591. /* And fire it up */
  592. return ata_pci_init_one(pdev, ppi);
  593. }
  594. #ifdef CONFIG_PM
  595. static int amd_reinit_one(struct pci_dev *pdev)
  596. {
  597. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  598. int rc;
  599. rc = ata_pci_device_do_resume(pdev);
  600. if (rc)
  601. return rc;
  602. if (pdev->vendor == PCI_VENDOR_ID_AMD) {
  603. u8 fifo;
  604. pci_read_config_byte(pdev, 0x41, &fifo);
  605. if (pdev->device == PCI_DEVICE_ID_AMD_VIPER_7411)
  606. /* FIFO is broken */
  607. pci_write_config_byte(pdev, 0x41, fifo & 0x0F);
  608. else
  609. pci_write_config_byte(pdev, 0x41, fifo | 0xF0);
  610. if (pdev->device == PCI_DEVICE_ID_AMD_VIPER_7409 ||
  611. pdev->device == PCI_DEVICE_ID_AMD_COBRA_7401)
  612. ata_pci_clear_simplex(pdev);
  613. }
  614. ata_host_resume(host);
  615. return 0;
  616. }
  617. #endif
  618. static const struct pci_device_id amd[] = {
  619. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_COBRA_7401), 0 },
  620. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_VIPER_7409), 1 },
  621. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_VIPER_7411), 3 },
  622. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_OPUS_7441), 4 },
  623. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_8111_IDE), 5 },
  624. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_IDE), 7 },
  625. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2_IDE), 8 },
  626. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_IDE), 8 },
  627. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3_IDE), 8 },
  628. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_IDE), 8 },
  629. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_IDE), 8 },
  630. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_IDE), 8 },
  631. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_IDE), 8 },
  632. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_IDE), 8 },
  633. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_IDE), 8 },
  634. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP65_IDE), 8 },
  635. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP67_IDE), 8 },
  636. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP73_IDE), 8 },
  637. { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP77_IDE), 8 },
  638. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_CS5536_IDE), 9 },
  639. { },
  640. };
  641. static struct pci_driver amd_pci_driver = {
  642. .name = DRV_NAME,
  643. .id_table = amd,
  644. .probe = amd_init_one,
  645. .remove = ata_pci_remove_one,
  646. #ifdef CONFIG_PM
  647. .suspend = ata_pci_device_suspend,
  648. .resume = amd_reinit_one,
  649. #endif
  650. };
  651. static int __init amd_init(void)
  652. {
  653. return pci_register_driver(&amd_pci_driver);
  654. }
  655. static void __exit amd_exit(void)
  656. {
  657. pci_unregister_driver(&amd_pci_driver);
  658. }
  659. MODULE_AUTHOR("Alan Cox");
  660. MODULE_DESCRIPTION("low-level driver for AMD and Nvidia PATA IDE");
  661. MODULE_LICENSE("GPL");
  662. MODULE_DEVICE_TABLE(pci, amd);
  663. MODULE_VERSION(DRV_VERSION);
  664. module_init(amd_init);
  665. module_exit(amd_exit);