radeon_cp.c 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780
  1. /* radeon_cp.c -- CP support for Radeon -*- linux-c -*- */
  2. /*
  3. * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
  4. * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
  5. * Copyright 2007 Advanced Micro Devices, Inc.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  25. * DEALINGS IN THE SOFTWARE.
  26. *
  27. * Authors:
  28. * Kevin E. Martin <martin@valinux.com>
  29. * Gareth Hughes <gareth@valinux.com>
  30. */
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "radeon_drm.h"
  34. #include "radeon_drv.h"
  35. #include "r300_reg.h"
  36. #include "radeon_microcode.h"
  37. #define RADEON_FIFO_DEBUG 0
  38. static int radeon_do_cleanup_cp(struct drm_device * dev);
  39. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv);
  40. static u32 R500_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  41. {
  42. u32 ret;
  43. RADEON_WRITE(R520_MC_IND_INDEX, 0x7f0000 | (addr & 0xff));
  44. ret = RADEON_READ(R520_MC_IND_DATA);
  45. RADEON_WRITE(R520_MC_IND_INDEX, 0);
  46. return ret;
  47. }
  48. static u32 RS480_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  49. {
  50. u32 ret;
  51. RADEON_WRITE(RS480_NB_MC_INDEX, addr & 0xff);
  52. ret = RADEON_READ(RS480_NB_MC_DATA);
  53. RADEON_WRITE(RS480_NB_MC_INDEX, 0xff);
  54. return ret;
  55. }
  56. static u32 RS690_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  57. {
  58. u32 ret;
  59. RADEON_WRITE(RS690_MC_INDEX, (addr & RS690_MC_INDEX_MASK));
  60. ret = RADEON_READ(RS690_MC_DATA);
  61. RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_MASK);
  62. return ret;
  63. }
  64. static u32 IGP_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  65. {
  66. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  67. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  68. return RS690_READ_MCIND(dev_priv, addr);
  69. else
  70. return RS480_READ_MCIND(dev_priv, addr);
  71. }
  72. u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv)
  73. {
  74. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  75. return R500_READ_MCIND(dev_priv, RV515_MC_FB_LOCATION);
  76. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  77. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  78. return RS690_READ_MCIND(dev_priv, RS690_MC_FB_LOCATION);
  79. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  80. return R500_READ_MCIND(dev_priv, R520_MC_FB_LOCATION);
  81. else
  82. return RADEON_READ(RADEON_MC_FB_LOCATION);
  83. }
  84. static void radeon_write_fb_location(drm_radeon_private_t *dev_priv, u32 fb_loc)
  85. {
  86. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  87. R500_WRITE_MCIND(RV515_MC_FB_LOCATION, fb_loc);
  88. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  89. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  90. RS690_WRITE_MCIND(RS690_MC_FB_LOCATION, fb_loc);
  91. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  92. R500_WRITE_MCIND(R520_MC_FB_LOCATION, fb_loc);
  93. else
  94. RADEON_WRITE(RADEON_MC_FB_LOCATION, fb_loc);
  95. }
  96. static void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc)
  97. {
  98. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  99. R500_WRITE_MCIND(RV515_MC_AGP_LOCATION, agp_loc);
  100. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  101. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  102. RS690_WRITE_MCIND(RS690_MC_AGP_LOCATION, agp_loc);
  103. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  104. R500_WRITE_MCIND(R520_MC_AGP_LOCATION, agp_loc);
  105. else
  106. RADEON_WRITE(RADEON_MC_AGP_LOCATION, agp_loc);
  107. }
  108. static void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base)
  109. {
  110. u32 agp_base_hi = upper_32_bits(agp_base);
  111. u32 agp_base_lo = agp_base & 0xffffffff;
  112. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) {
  113. R500_WRITE_MCIND(RV515_MC_AGP_BASE, agp_base_lo);
  114. R500_WRITE_MCIND(RV515_MC_AGP_BASE_2, agp_base_hi);
  115. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  116. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  117. RS690_WRITE_MCIND(RS690_MC_AGP_BASE, agp_base_lo);
  118. RS690_WRITE_MCIND(RS690_MC_AGP_BASE_2, agp_base_hi);
  119. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515) {
  120. R500_WRITE_MCIND(R520_MC_AGP_BASE, agp_base_lo);
  121. R500_WRITE_MCIND(R520_MC_AGP_BASE_2, agp_base_hi);
  122. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480) {
  123. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  124. RADEON_WRITE(RS480_AGP_BASE_2, 0);
  125. } else {
  126. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  127. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R200)
  128. RADEON_WRITE(RADEON_AGP_BASE_2, agp_base_hi);
  129. }
  130. }
  131. static int RADEON_READ_PLL(struct drm_device * dev, int addr)
  132. {
  133. drm_radeon_private_t *dev_priv = dev->dev_private;
  134. RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, addr & 0x1f);
  135. return RADEON_READ(RADEON_CLOCK_CNTL_DATA);
  136. }
  137. static u32 RADEON_READ_PCIE(drm_radeon_private_t *dev_priv, int addr)
  138. {
  139. RADEON_WRITE8(RADEON_PCIE_INDEX, addr & 0xff);
  140. return RADEON_READ(RADEON_PCIE_DATA);
  141. }
  142. #if RADEON_FIFO_DEBUG
  143. static void radeon_status(drm_radeon_private_t * dev_priv)
  144. {
  145. printk("%s:\n", __func__);
  146. printk("RBBM_STATUS = 0x%08x\n",
  147. (unsigned int)RADEON_READ(RADEON_RBBM_STATUS));
  148. printk("CP_RB_RTPR = 0x%08x\n",
  149. (unsigned int)RADEON_READ(RADEON_CP_RB_RPTR));
  150. printk("CP_RB_WTPR = 0x%08x\n",
  151. (unsigned int)RADEON_READ(RADEON_CP_RB_WPTR));
  152. printk("AIC_CNTL = 0x%08x\n",
  153. (unsigned int)RADEON_READ(RADEON_AIC_CNTL));
  154. printk("AIC_STAT = 0x%08x\n",
  155. (unsigned int)RADEON_READ(RADEON_AIC_STAT));
  156. printk("AIC_PT_BASE = 0x%08x\n",
  157. (unsigned int)RADEON_READ(RADEON_AIC_PT_BASE));
  158. printk("TLB_ADDR = 0x%08x\n",
  159. (unsigned int)RADEON_READ(RADEON_AIC_TLB_ADDR));
  160. printk("TLB_DATA = 0x%08x\n",
  161. (unsigned int)RADEON_READ(RADEON_AIC_TLB_DATA));
  162. }
  163. #endif
  164. /* ================================================================
  165. * Engine, FIFO control
  166. */
  167. static int radeon_do_pixcache_flush(drm_radeon_private_t * dev_priv)
  168. {
  169. u32 tmp;
  170. int i;
  171. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  172. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) {
  173. tmp = RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT);
  174. tmp |= RADEON_RB3D_DC_FLUSH_ALL;
  175. RADEON_WRITE(RADEON_RB3D_DSTCACHE_CTLSTAT, tmp);
  176. for (i = 0; i < dev_priv->usec_timeout; i++) {
  177. if (!(RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT)
  178. & RADEON_RB3D_DC_BUSY)) {
  179. return 0;
  180. }
  181. DRM_UDELAY(1);
  182. }
  183. } else {
  184. /* don't flush or purge cache here or lockup */
  185. return 0;
  186. }
  187. #if RADEON_FIFO_DEBUG
  188. DRM_ERROR("failed!\n");
  189. radeon_status(dev_priv);
  190. #endif
  191. return -EBUSY;
  192. }
  193. static int radeon_do_wait_for_fifo(drm_radeon_private_t * dev_priv, int entries)
  194. {
  195. int i;
  196. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  197. for (i = 0; i < dev_priv->usec_timeout; i++) {
  198. int slots = (RADEON_READ(RADEON_RBBM_STATUS)
  199. & RADEON_RBBM_FIFOCNT_MASK);
  200. if (slots >= entries)
  201. return 0;
  202. DRM_UDELAY(1);
  203. }
  204. DRM_DEBUG("wait for fifo failed status : 0x%08X 0x%08X\n",
  205. RADEON_READ(RADEON_RBBM_STATUS),
  206. RADEON_READ(R300_VAP_CNTL_STATUS));
  207. #if RADEON_FIFO_DEBUG
  208. DRM_ERROR("failed!\n");
  209. radeon_status(dev_priv);
  210. #endif
  211. return -EBUSY;
  212. }
  213. static int radeon_do_wait_for_idle(drm_radeon_private_t * dev_priv)
  214. {
  215. int i, ret;
  216. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  217. ret = radeon_do_wait_for_fifo(dev_priv, 64);
  218. if (ret)
  219. return ret;
  220. for (i = 0; i < dev_priv->usec_timeout; i++) {
  221. if (!(RADEON_READ(RADEON_RBBM_STATUS)
  222. & RADEON_RBBM_ACTIVE)) {
  223. radeon_do_pixcache_flush(dev_priv);
  224. return 0;
  225. }
  226. DRM_UDELAY(1);
  227. }
  228. DRM_DEBUG("wait idle failed status : 0x%08X 0x%08X\n",
  229. RADEON_READ(RADEON_RBBM_STATUS),
  230. RADEON_READ(R300_VAP_CNTL_STATUS));
  231. #if RADEON_FIFO_DEBUG
  232. DRM_ERROR("failed!\n");
  233. radeon_status(dev_priv);
  234. #endif
  235. return -EBUSY;
  236. }
  237. static void radeon_init_pipes(drm_radeon_private_t *dev_priv)
  238. {
  239. uint32_t gb_tile_config, gb_pipe_sel = 0;
  240. /* RS4xx/RS6xx/R4xx/R5xx */
  241. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R420) {
  242. gb_pipe_sel = RADEON_READ(R400_GB_PIPE_SELECT);
  243. dev_priv->num_gb_pipes = ((gb_pipe_sel >> 12) & 0x3) + 1;
  244. } else {
  245. /* R3xx */
  246. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
  247. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350)) {
  248. dev_priv->num_gb_pipes = 2;
  249. } else {
  250. /* R3Vxx */
  251. dev_priv->num_gb_pipes = 1;
  252. }
  253. }
  254. DRM_INFO("Num pipes: %d\n", dev_priv->num_gb_pipes);
  255. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16 /*| R300_SUBPIXEL_1_16*/);
  256. switch (dev_priv->num_gb_pipes) {
  257. case 2: gb_tile_config |= R300_PIPE_COUNT_R300; break;
  258. case 3: gb_tile_config |= R300_PIPE_COUNT_R420_3P; break;
  259. case 4: gb_tile_config |= R300_PIPE_COUNT_R420; break;
  260. default:
  261. case 1: gb_tile_config |= R300_PIPE_COUNT_RV350; break;
  262. }
  263. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV515) {
  264. RADEON_WRITE_PLL(R500_DYN_SCLK_PWMEM_PIPE, (1 | ((gb_pipe_sel >> 8) & 0xf) << 4));
  265. RADEON_WRITE(R500_SU_REG_DEST, ((1 << dev_priv->num_gb_pipes) - 1));
  266. }
  267. RADEON_WRITE(R300_GB_TILE_CONFIG, gb_tile_config);
  268. radeon_do_wait_for_idle(dev_priv);
  269. RADEON_WRITE(R300_DST_PIPE_CONFIG, RADEON_READ(R300_DST_PIPE_CONFIG) | R300_PIPE_AUTO_CONFIG);
  270. RADEON_WRITE(R300_RB2D_DSTCACHE_MODE, (RADEON_READ(R300_RB2D_DSTCACHE_MODE) |
  271. R300_DC_AUTOFLUSH_ENABLE |
  272. R300_DC_DC_DISABLE_IGNORE_PE));
  273. }
  274. /* ================================================================
  275. * CP control, initialization
  276. */
  277. /* Load the microcode for the CP */
  278. static void radeon_cp_load_microcode(drm_radeon_private_t * dev_priv)
  279. {
  280. int i;
  281. DRM_DEBUG("\n");
  282. radeon_do_wait_for_idle(dev_priv);
  283. RADEON_WRITE(RADEON_CP_ME_RAM_ADDR, 0);
  284. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R100) ||
  285. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV100) ||
  286. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV200) ||
  287. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS100) ||
  288. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS200)) {
  289. DRM_INFO("Loading R100 Microcode\n");
  290. for (i = 0; i < 256; i++) {
  291. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  292. R100_cp_microcode[i][1]);
  293. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  294. R100_cp_microcode[i][0]);
  295. }
  296. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R200) ||
  297. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV250) ||
  298. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV280) ||
  299. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS300)) {
  300. DRM_INFO("Loading R200 Microcode\n");
  301. for (i = 0; i < 256; i++) {
  302. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  303. R200_cp_microcode[i][1]);
  304. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  305. R200_cp_microcode[i][0]);
  306. }
  307. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
  308. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350) ||
  309. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV350) ||
  310. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV380) ||
  311. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  312. DRM_INFO("Loading R300 Microcode\n");
  313. for (i = 0; i < 256; i++) {
  314. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  315. R300_cp_microcode[i][1]);
  316. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  317. R300_cp_microcode[i][0]);
  318. }
  319. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
  320. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV410)) {
  321. DRM_INFO("Loading R400 Microcode\n");
  322. for (i = 0; i < 256; i++) {
  323. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  324. R420_cp_microcode[i][1]);
  325. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  326. R420_cp_microcode[i][0]);
  327. }
  328. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  329. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  330. DRM_INFO("Loading RS690/RS740 Microcode\n");
  331. for (i = 0; i < 256; i++) {
  332. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  333. RS690_cp_microcode[i][1]);
  334. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  335. RS690_cp_microcode[i][0]);
  336. }
  337. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) ||
  338. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R520) ||
  339. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) ||
  340. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R580) ||
  341. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV560) ||
  342. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV570)) {
  343. DRM_INFO("Loading R500 Microcode\n");
  344. for (i = 0; i < 256; i++) {
  345. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  346. R520_cp_microcode[i][1]);
  347. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  348. R520_cp_microcode[i][0]);
  349. }
  350. }
  351. }
  352. /* Flush any pending commands to the CP. This should only be used just
  353. * prior to a wait for idle, as it informs the engine that the command
  354. * stream is ending.
  355. */
  356. static void radeon_do_cp_flush(drm_radeon_private_t * dev_priv)
  357. {
  358. DRM_DEBUG("\n");
  359. #if 0
  360. u32 tmp;
  361. tmp = RADEON_READ(RADEON_CP_RB_WPTR) | (1 << 31);
  362. RADEON_WRITE(RADEON_CP_RB_WPTR, tmp);
  363. #endif
  364. }
  365. /* Wait for the CP to go idle.
  366. */
  367. int radeon_do_cp_idle(drm_radeon_private_t * dev_priv)
  368. {
  369. RING_LOCALS;
  370. DRM_DEBUG("\n");
  371. BEGIN_RING(6);
  372. RADEON_PURGE_CACHE();
  373. RADEON_PURGE_ZCACHE();
  374. RADEON_WAIT_UNTIL_IDLE();
  375. ADVANCE_RING();
  376. COMMIT_RING();
  377. return radeon_do_wait_for_idle(dev_priv);
  378. }
  379. /* Start the Command Processor.
  380. */
  381. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv)
  382. {
  383. RING_LOCALS;
  384. DRM_DEBUG("\n");
  385. radeon_do_wait_for_idle(dev_priv);
  386. RADEON_WRITE(RADEON_CP_CSQ_CNTL, dev_priv->cp_mode);
  387. dev_priv->cp_running = 1;
  388. BEGIN_RING(8);
  389. /* isync can only be written through cp on r5xx write it here */
  390. OUT_RING(CP_PACKET0(RADEON_ISYNC_CNTL, 0));
  391. OUT_RING(RADEON_ISYNC_ANY2D_IDLE3D |
  392. RADEON_ISYNC_ANY3D_IDLE2D |
  393. RADEON_ISYNC_WAIT_IDLEGUI |
  394. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  395. RADEON_PURGE_CACHE();
  396. RADEON_PURGE_ZCACHE();
  397. RADEON_WAIT_UNTIL_IDLE();
  398. ADVANCE_RING();
  399. COMMIT_RING();
  400. dev_priv->track_flush |= RADEON_FLUSH_EMITED | RADEON_PURGE_EMITED;
  401. }
  402. /* Reset the Command Processor. This will not flush any pending
  403. * commands, so you must wait for the CP command stream to complete
  404. * before calling this routine.
  405. */
  406. static void radeon_do_cp_reset(drm_radeon_private_t * dev_priv)
  407. {
  408. u32 cur_read_ptr;
  409. DRM_DEBUG("\n");
  410. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  411. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  412. SET_RING_HEAD(dev_priv, cur_read_ptr);
  413. dev_priv->ring.tail = cur_read_ptr;
  414. }
  415. /* Stop the Command Processor. This will not flush any pending
  416. * commands, so you must flush the command stream and wait for the CP
  417. * to go idle before calling this routine.
  418. */
  419. static void radeon_do_cp_stop(drm_radeon_private_t * dev_priv)
  420. {
  421. DRM_DEBUG("\n");
  422. RADEON_WRITE(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIDIS_INDDIS);
  423. dev_priv->cp_running = 0;
  424. }
  425. /* Reset the engine. This will stop the CP if it is running.
  426. */
  427. static int radeon_do_engine_reset(struct drm_device * dev)
  428. {
  429. drm_radeon_private_t *dev_priv = dev->dev_private;
  430. u32 clock_cntl_index = 0, mclk_cntl = 0, rbbm_soft_reset;
  431. DRM_DEBUG("\n");
  432. radeon_do_pixcache_flush(dev_priv);
  433. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  434. /* may need something similar for newer chips */
  435. clock_cntl_index = RADEON_READ(RADEON_CLOCK_CNTL_INDEX);
  436. mclk_cntl = RADEON_READ_PLL(dev, RADEON_MCLK_CNTL);
  437. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, (mclk_cntl |
  438. RADEON_FORCEON_MCLKA |
  439. RADEON_FORCEON_MCLKB |
  440. RADEON_FORCEON_YCLKA |
  441. RADEON_FORCEON_YCLKB |
  442. RADEON_FORCEON_MC |
  443. RADEON_FORCEON_AIC));
  444. }
  445. rbbm_soft_reset = RADEON_READ(RADEON_RBBM_SOFT_RESET);
  446. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset |
  447. RADEON_SOFT_RESET_CP |
  448. RADEON_SOFT_RESET_HI |
  449. RADEON_SOFT_RESET_SE |
  450. RADEON_SOFT_RESET_RE |
  451. RADEON_SOFT_RESET_PP |
  452. RADEON_SOFT_RESET_E2 |
  453. RADEON_SOFT_RESET_RB));
  454. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  455. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset &
  456. ~(RADEON_SOFT_RESET_CP |
  457. RADEON_SOFT_RESET_HI |
  458. RADEON_SOFT_RESET_SE |
  459. RADEON_SOFT_RESET_RE |
  460. RADEON_SOFT_RESET_PP |
  461. RADEON_SOFT_RESET_E2 |
  462. RADEON_SOFT_RESET_RB)));
  463. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  464. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  465. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, mclk_cntl);
  466. RADEON_WRITE(RADEON_CLOCK_CNTL_INDEX, clock_cntl_index);
  467. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, rbbm_soft_reset);
  468. }
  469. /* setup the raster pipes */
  470. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R300)
  471. radeon_init_pipes(dev_priv);
  472. /* Reset the CP ring */
  473. radeon_do_cp_reset(dev_priv);
  474. /* The CP is no longer running after an engine reset */
  475. dev_priv->cp_running = 0;
  476. /* Reset any pending vertex, indirect buffers */
  477. radeon_freelist_reset(dev);
  478. return 0;
  479. }
  480. static void radeon_cp_init_ring_buffer(struct drm_device * dev,
  481. drm_radeon_private_t * dev_priv)
  482. {
  483. u32 ring_start, cur_read_ptr;
  484. u32 tmp;
  485. /* Initialize the memory controller. With new memory map, the fb location
  486. * is not changed, it should have been properly initialized already. Part
  487. * of the problem is that the code below is bogus, assuming the GART is
  488. * always appended to the fb which is not necessarily the case
  489. */
  490. if (!dev_priv->new_memmap)
  491. radeon_write_fb_location(dev_priv,
  492. ((dev_priv->gart_vm_start - 1) & 0xffff0000)
  493. | (dev_priv->fb_location >> 16));
  494. #if __OS_HAS_AGP
  495. if (dev_priv->flags & RADEON_IS_AGP) {
  496. radeon_write_agp_base(dev_priv, dev->agp->base);
  497. radeon_write_agp_location(dev_priv,
  498. (((dev_priv->gart_vm_start - 1 +
  499. dev_priv->gart_size) & 0xffff0000) |
  500. (dev_priv->gart_vm_start >> 16)));
  501. ring_start = (dev_priv->cp_ring->offset
  502. - dev->agp->base
  503. + dev_priv->gart_vm_start);
  504. } else
  505. #endif
  506. ring_start = (dev_priv->cp_ring->offset
  507. - (unsigned long)dev->sg->virtual
  508. + dev_priv->gart_vm_start);
  509. RADEON_WRITE(RADEON_CP_RB_BASE, ring_start);
  510. /* Set the write pointer delay */
  511. RADEON_WRITE(RADEON_CP_RB_WPTR_DELAY, 0);
  512. /* Initialize the ring buffer's read and write pointers */
  513. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  514. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  515. SET_RING_HEAD(dev_priv, cur_read_ptr);
  516. dev_priv->ring.tail = cur_read_ptr;
  517. #if __OS_HAS_AGP
  518. if (dev_priv->flags & RADEON_IS_AGP) {
  519. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
  520. dev_priv->ring_rptr->offset
  521. - dev->agp->base + dev_priv->gart_vm_start);
  522. } else
  523. #endif
  524. {
  525. struct drm_sg_mem *entry = dev->sg;
  526. unsigned long tmp_ofs, page_ofs;
  527. tmp_ofs = dev_priv->ring_rptr->offset -
  528. (unsigned long)dev->sg->virtual;
  529. page_ofs = tmp_ofs >> PAGE_SHIFT;
  530. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR, entry->busaddr[page_ofs]);
  531. DRM_DEBUG("ring rptr: offset=0x%08lx handle=0x%08lx\n",
  532. (unsigned long)entry->busaddr[page_ofs],
  533. entry->handle + tmp_ofs);
  534. }
  535. /* Set ring buffer size */
  536. #ifdef __BIG_ENDIAN
  537. RADEON_WRITE(RADEON_CP_RB_CNTL,
  538. RADEON_BUF_SWAP_32BIT |
  539. (dev_priv->ring.fetch_size_l2ow << 18) |
  540. (dev_priv->ring.rptr_update_l2qw << 8) |
  541. dev_priv->ring.size_l2qw);
  542. #else
  543. RADEON_WRITE(RADEON_CP_RB_CNTL,
  544. (dev_priv->ring.fetch_size_l2ow << 18) |
  545. (dev_priv->ring.rptr_update_l2qw << 8) |
  546. dev_priv->ring.size_l2qw);
  547. #endif
  548. /* Initialize the scratch register pointer. This will cause
  549. * the scratch register values to be written out to memory
  550. * whenever they are updated.
  551. *
  552. * We simply put this behind the ring read pointer, this works
  553. * with PCI GART as well as (whatever kind of) AGP GART
  554. */
  555. RADEON_WRITE(RADEON_SCRATCH_ADDR, RADEON_READ(RADEON_CP_RB_RPTR_ADDR)
  556. + RADEON_SCRATCH_REG_OFFSET);
  557. dev_priv->scratch = ((__volatile__ u32 *)
  558. dev_priv->ring_rptr->handle +
  559. (RADEON_SCRATCH_REG_OFFSET / sizeof(u32)));
  560. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0x7);
  561. /* Turn on bus mastering */
  562. tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  563. RADEON_WRITE(RADEON_BUS_CNTL, tmp);
  564. dev_priv->sarea_priv->last_frame = dev_priv->scratch[0] = 0;
  565. RADEON_WRITE(RADEON_LAST_FRAME_REG, dev_priv->sarea_priv->last_frame);
  566. dev_priv->sarea_priv->last_dispatch = dev_priv->scratch[1] = 0;
  567. RADEON_WRITE(RADEON_LAST_DISPATCH_REG,
  568. dev_priv->sarea_priv->last_dispatch);
  569. dev_priv->sarea_priv->last_clear = dev_priv->scratch[2] = 0;
  570. RADEON_WRITE(RADEON_LAST_CLEAR_REG, dev_priv->sarea_priv->last_clear);
  571. radeon_do_wait_for_idle(dev_priv);
  572. /* Sync everything up */
  573. RADEON_WRITE(RADEON_ISYNC_CNTL,
  574. (RADEON_ISYNC_ANY2D_IDLE3D |
  575. RADEON_ISYNC_ANY3D_IDLE2D |
  576. RADEON_ISYNC_WAIT_IDLEGUI |
  577. RADEON_ISYNC_CPSCRATCH_IDLEGUI));
  578. }
  579. static void radeon_test_writeback(drm_radeon_private_t * dev_priv)
  580. {
  581. u32 tmp;
  582. /* Start with assuming that writeback doesn't work */
  583. dev_priv->writeback_works = 0;
  584. /* Writeback doesn't seem to work everywhere, test it here and possibly
  585. * enable it if it appears to work
  586. */
  587. DRM_WRITE32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1), 0);
  588. RADEON_WRITE(RADEON_SCRATCH_REG1, 0xdeadbeef);
  589. for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
  590. if (DRM_READ32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1)) ==
  591. 0xdeadbeef)
  592. break;
  593. DRM_UDELAY(1);
  594. }
  595. if (tmp < dev_priv->usec_timeout) {
  596. dev_priv->writeback_works = 1;
  597. DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
  598. } else {
  599. dev_priv->writeback_works = 0;
  600. DRM_INFO("writeback test failed\n");
  601. }
  602. if (radeon_no_wb == 1) {
  603. dev_priv->writeback_works = 0;
  604. DRM_INFO("writeback forced off\n");
  605. }
  606. if (!dev_priv->writeback_works) {
  607. /* Disable writeback to avoid unnecessary bus master transfer */
  608. RADEON_WRITE(RADEON_CP_RB_CNTL, RADEON_READ(RADEON_CP_RB_CNTL) |
  609. RADEON_RB_NO_UPDATE);
  610. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0);
  611. }
  612. }
  613. /* Enable or disable IGP GART on the chip */
  614. static void radeon_set_igpgart(drm_radeon_private_t * dev_priv, int on)
  615. {
  616. u32 temp;
  617. if (on) {
  618. DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
  619. dev_priv->gart_vm_start,
  620. (long)dev_priv->gart_info.bus_addr,
  621. dev_priv->gart_size);
  622. temp = IGP_READ_MCIND(dev_priv, RS480_MC_MISC_CNTL);
  623. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  624. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  625. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, (RS480_GART_INDEX_REG_EN |
  626. RS690_BLOCK_GFX_D3_EN));
  627. else
  628. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, RS480_GART_INDEX_REG_EN);
  629. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  630. RS480_VA_SIZE_32MB));
  631. temp = IGP_READ_MCIND(dev_priv, RS480_GART_FEATURE_ID);
  632. IGP_WRITE_MCIND(RS480_GART_FEATURE_ID, (RS480_HANG_EN |
  633. RS480_TLB_ENABLE |
  634. RS480_GTW_LAC_EN |
  635. RS480_1LEVEL_GART));
  636. temp = dev_priv->gart_info.bus_addr & 0xfffff000;
  637. temp |= (upper_32_bits(dev_priv->gart_info.bus_addr) & 0xff) << 4;
  638. IGP_WRITE_MCIND(RS480_GART_BASE, temp);
  639. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_MODE_CNTL);
  640. IGP_WRITE_MCIND(RS480_AGP_MODE_CNTL, ((1 << RS480_REQ_TYPE_SNOOP_SHIFT) |
  641. RS480_REQ_TYPE_SNOOP_DIS));
  642. radeon_write_agp_base(dev_priv, dev_priv->gart_vm_start);
  643. dev_priv->gart_size = 32*1024*1024;
  644. temp = (((dev_priv->gart_vm_start - 1 + dev_priv->gart_size) &
  645. 0xffff0000) | (dev_priv->gart_vm_start >> 16));
  646. radeon_write_agp_location(dev_priv, temp);
  647. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_ADDRESS_SPACE_SIZE);
  648. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  649. RS480_VA_SIZE_32MB));
  650. do {
  651. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  652. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  653. break;
  654. DRM_UDELAY(1);
  655. } while (1);
  656. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL,
  657. RS480_GART_CACHE_INVALIDATE);
  658. do {
  659. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  660. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  661. break;
  662. DRM_UDELAY(1);
  663. } while (1);
  664. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL, 0);
  665. } else {
  666. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
  667. }
  668. }
  669. static void radeon_set_pciegart(drm_radeon_private_t * dev_priv, int on)
  670. {
  671. u32 tmp = RADEON_READ_PCIE(dev_priv, RADEON_PCIE_TX_GART_CNTL);
  672. if (on) {
  673. DRM_DEBUG("programming pcie %08X %08lX %08X\n",
  674. dev_priv->gart_vm_start,
  675. (long)dev_priv->gart_info.bus_addr,
  676. dev_priv->gart_size);
  677. RADEON_WRITE_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO,
  678. dev_priv->gart_vm_start);
  679. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_BASE,
  680. dev_priv->gart_info.bus_addr);
  681. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_START_LO,
  682. dev_priv->gart_vm_start);
  683. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_END_LO,
  684. dev_priv->gart_vm_start +
  685. dev_priv->gart_size - 1);
  686. radeon_write_agp_location(dev_priv, 0xffffffc0); /* ?? */
  687. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  688. RADEON_PCIE_TX_GART_EN);
  689. } else {
  690. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  691. tmp & ~RADEON_PCIE_TX_GART_EN);
  692. }
  693. }
  694. /* Enable or disable PCI GART on the chip */
  695. static void radeon_set_pcigart(drm_radeon_private_t * dev_priv, int on)
  696. {
  697. u32 tmp;
  698. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  699. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740) ||
  700. (dev_priv->flags & RADEON_IS_IGPGART)) {
  701. radeon_set_igpgart(dev_priv, on);
  702. return;
  703. }
  704. if (dev_priv->flags & RADEON_IS_PCIE) {
  705. radeon_set_pciegart(dev_priv, on);
  706. return;
  707. }
  708. tmp = RADEON_READ(RADEON_AIC_CNTL);
  709. if (on) {
  710. RADEON_WRITE(RADEON_AIC_CNTL,
  711. tmp | RADEON_PCIGART_TRANSLATE_EN);
  712. /* set PCI GART page-table base address
  713. */
  714. RADEON_WRITE(RADEON_AIC_PT_BASE, dev_priv->gart_info.bus_addr);
  715. /* set address range for PCI address translate
  716. */
  717. RADEON_WRITE(RADEON_AIC_LO_ADDR, dev_priv->gart_vm_start);
  718. RADEON_WRITE(RADEON_AIC_HI_ADDR, dev_priv->gart_vm_start
  719. + dev_priv->gart_size - 1);
  720. /* Turn off AGP aperture -- is this required for PCI GART?
  721. */
  722. radeon_write_agp_location(dev_priv, 0xffffffc0);
  723. RADEON_WRITE(RADEON_AGP_COMMAND, 0); /* clear AGP_COMMAND */
  724. } else {
  725. RADEON_WRITE(RADEON_AIC_CNTL,
  726. tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  727. }
  728. }
  729. static int radeon_do_init_cp(struct drm_device * dev, drm_radeon_init_t * init)
  730. {
  731. drm_radeon_private_t *dev_priv = dev->dev_private;
  732. DRM_DEBUG("\n");
  733. /* if we require new memory map but we don't have it fail */
  734. if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
  735. DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
  736. radeon_do_cleanup_cp(dev);
  737. return -EINVAL;
  738. }
  739. if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
  740. DRM_DEBUG("Forcing AGP card to PCI mode\n");
  741. dev_priv->flags &= ~RADEON_IS_AGP;
  742. } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
  743. && !init->is_pci) {
  744. DRM_DEBUG("Restoring AGP flag\n");
  745. dev_priv->flags |= RADEON_IS_AGP;
  746. }
  747. if ((!(dev_priv->flags & RADEON_IS_AGP)) && !dev->sg) {
  748. DRM_ERROR("PCI GART memory not allocated!\n");
  749. radeon_do_cleanup_cp(dev);
  750. return -EINVAL;
  751. }
  752. dev_priv->usec_timeout = init->usec_timeout;
  753. if (dev_priv->usec_timeout < 1 ||
  754. dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
  755. DRM_DEBUG("TIMEOUT problem!\n");
  756. radeon_do_cleanup_cp(dev);
  757. return -EINVAL;
  758. }
  759. /* Enable vblank on CRTC1 for older X servers
  760. */
  761. dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
  762. switch(init->func) {
  763. case RADEON_INIT_R200_CP:
  764. dev_priv->microcode_version = UCODE_R200;
  765. break;
  766. case RADEON_INIT_R300_CP:
  767. dev_priv->microcode_version = UCODE_R300;
  768. break;
  769. default:
  770. dev_priv->microcode_version = UCODE_R100;
  771. }
  772. dev_priv->do_boxes = 0;
  773. dev_priv->cp_mode = init->cp_mode;
  774. /* We don't support anything other than bus-mastering ring mode,
  775. * but the ring can be in either AGP or PCI space for the ring
  776. * read pointer.
  777. */
  778. if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
  779. (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
  780. DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
  781. radeon_do_cleanup_cp(dev);
  782. return -EINVAL;
  783. }
  784. switch (init->fb_bpp) {
  785. case 16:
  786. dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
  787. break;
  788. case 32:
  789. default:
  790. dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
  791. break;
  792. }
  793. dev_priv->front_offset = init->front_offset;
  794. dev_priv->front_pitch = init->front_pitch;
  795. dev_priv->back_offset = init->back_offset;
  796. dev_priv->back_pitch = init->back_pitch;
  797. switch (init->depth_bpp) {
  798. case 16:
  799. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_16BIT_INT_Z;
  800. break;
  801. case 32:
  802. default:
  803. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_24BIT_INT_Z;
  804. break;
  805. }
  806. dev_priv->depth_offset = init->depth_offset;
  807. dev_priv->depth_pitch = init->depth_pitch;
  808. /* Hardware state for depth clears. Remove this if/when we no
  809. * longer clear the depth buffer with a 3D rectangle. Hard-code
  810. * all values to prevent unwanted 3D state from slipping through
  811. * and screwing with the clear operation.
  812. */
  813. dev_priv->depth_clear.rb3d_cntl = (RADEON_PLANE_MASK_ENABLE |
  814. (dev_priv->color_fmt << 10) |
  815. (dev_priv->microcode_version ==
  816. UCODE_R100 ? RADEON_ZBLOCK16 : 0));
  817. dev_priv->depth_clear.rb3d_zstencilcntl =
  818. (dev_priv->depth_fmt |
  819. RADEON_Z_TEST_ALWAYS |
  820. RADEON_STENCIL_TEST_ALWAYS |
  821. RADEON_STENCIL_S_FAIL_REPLACE |
  822. RADEON_STENCIL_ZPASS_REPLACE |
  823. RADEON_STENCIL_ZFAIL_REPLACE | RADEON_Z_WRITE_ENABLE);
  824. dev_priv->depth_clear.se_cntl = (RADEON_FFACE_CULL_CW |
  825. RADEON_BFACE_SOLID |
  826. RADEON_FFACE_SOLID |
  827. RADEON_FLAT_SHADE_VTX_LAST |
  828. RADEON_DIFFUSE_SHADE_FLAT |
  829. RADEON_ALPHA_SHADE_FLAT |
  830. RADEON_SPECULAR_SHADE_FLAT |
  831. RADEON_FOG_SHADE_FLAT |
  832. RADEON_VTX_PIX_CENTER_OGL |
  833. RADEON_ROUND_MODE_TRUNC |
  834. RADEON_ROUND_PREC_8TH_PIX);
  835. dev_priv->ring_offset = init->ring_offset;
  836. dev_priv->ring_rptr_offset = init->ring_rptr_offset;
  837. dev_priv->buffers_offset = init->buffers_offset;
  838. dev_priv->gart_textures_offset = init->gart_textures_offset;
  839. dev_priv->sarea = drm_getsarea(dev);
  840. if (!dev_priv->sarea) {
  841. DRM_ERROR("could not find sarea!\n");
  842. radeon_do_cleanup_cp(dev);
  843. return -EINVAL;
  844. }
  845. dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
  846. if (!dev_priv->cp_ring) {
  847. DRM_ERROR("could not find cp ring region!\n");
  848. radeon_do_cleanup_cp(dev);
  849. return -EINVAL;
  850. }
  851. dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
  852. if (!dev_priv->ring_rptr) {
  853. DRM_ERROR("could not find ring read pointer!\n");
  854. radeon_do_cleanup_cp(dev);
  855. return -EINVAL;
  856. }
  857. dev->agp_buffer_token = init->buffers_offset;
  858. dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
  859. if (!dev->agp_buffer_map) {
  860. DRM_ERROR("could not find dma buffer region!\n");
  861. radeon_do_cleanup_cp(dev);
  862. return -EINVAL;
  863. }
  864. if (init->gart_textures_offset) {
  865. dev_priv->gart_textures =
  866. drm_core_findmap(dev, init->gart_textures_offset);
  867. if (!dev_priv->gart_textures) {
  868. DRM_ERROR("could not find GART texture region!\n");
  869. radeon_do_cleanup_cp(dev);
  870. return -EINVAL;
  871. }
  872. }
  873. dev_priv->sarea_priv =
  874. (drm_radeon_sarea_t *) ((u8 *) dev_priv->sarea->handle +
  875. init->sarea_priv_offset);
  876. #if __OS_HAS_AGP
  877. if (dev_priv->flags & RADEON_IS_AGP) {
  878. drm_core_ioremap(dev_priv->cp_ring, dev);
  879. drm_core_ioremap(dev_priv->ring_rptr, dev);
  880. drm_core_ioremap(dev->agp_buffer_map, dev);
  881. if (!dev_priv->cp_ring->handle ||
  882. !dev_priv->ring_rptr->handle ||
  883. !dev->agp_buffer_map->handle) {
  884. DRM_ERROR("could not find ioremap agp regions!\n");
  885. radeon_do_cleanup_cp(dev);
  886. return -EINVAL;
  887. }
  888. } else
  889. #endif
  890. {
  891. dev_priv->cp_ring->handle = (void *)dev_priv->cp_ring->offset;
  892. dev_priv->ring_rptr->handle =
  893. (void *)dev_priv->ring_rptr->offset;
  894. dev->agp_buffer_map->handle =
  895. (void *)dev->agp_buffer_map->offset;
  896. DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
  897. dev_priv->cp_ring->handle);
  898. DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
  899. dev_priv->ring_rptr->handle);
  900. DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
  901. dev->agp_buffer_map->handle);
  902. }
  903. dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 16;
  904. dev_priv->fb_size =
  905. ((radeon_read_fb_location(dev_priv) & 0xffff0000u) + 0x10000)
  906. - dev_priv->fb_location;
  907. dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
  908. ((dev_priv->front_offset
  909. + dev_priv->fb_location) >> 10));
  910. dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
  911. ((dev_priv->back_offset
  912. + dev_priv->fb_location) >> 10));
  913. dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
  914. ((dev_priv->depth_offset
  915. + dev_priv->fb_location) >> 10));
  916. dev_priv->gart_size = init->gart_size;
  917. /* New let's set the memory map ... */
  918. if (dev_priv->new_memmap) {
  919. u32 base = 0;
  920. DRM_INFO("Setting GART location based on new memory map\n");
  921. /* If using AGP, try to locate the AGP aperture at the same
  922. * location in the card and on the bus, though we have to
  923. * align it down.
  924. */
  925. #if __OS_HAS_AGP
  926. if (dev_priv->flags & RADEON_IS_AGP) {
  927. base = dev->agp->base;
  928. /* Check if valid */
  929. if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
  930. base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
  931. DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
  932. dev->agp->base);
  933. base = 0;
  934. }
  935. }
  936. #endif
  937. /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
  938. if (base == 0) {
  939. base = dev_priv->fb_location + dev_priv->fb_size;
  940. if (base < dev_priv->fb_location ||
  941. ((base + dev_priv->gart_size) & 0xfffffffful) < base)
  942. base = dev_priv->fb_location
  943. - dev_priv->gart_size;
  944. }
  945. dev_priv->gart_vm_start = base & 0xffc00000u;
  946. if (dev_priv->gart_vm_start != base)
  947. DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
  948. base, dev_priv->gart_vm_start);
  949. } else {
  950. DRM_INFO("Setting GART location based on old memory map\n");
  951. dev_priv->gart_vm_start = dev_priv->fb_location +
  952. RADEON_READ(RADEON_CONFIG_APER_SIZE);
  953. }
  954. #if __OS_HAS_AGP
  955. if (dev_priv->flags & RADEON_IS_AGP)
  956. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  957. - dev->agp->base
  958. + dev_priv->gart_vm_start);
  959. else
  960. #endif
  961. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  962. - (unsigned long)dev->sg->virtual
  963. + dev_priv->gart_vm_start);
  964. DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
  965. DRM_DEBUG("dev_priv->gart_vm_start 0x%x\n", dev_priv->gart_vm_start);
  966. DRM_DEBUG("dev_priv->gart_buffers_offset 0x%lx\n",
  967. dev_priv->gart_buffers_offset);
  968. dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
  969. dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
  970. + init->ring_size / sizeof(u32));
  971. dev_priv->ring.size = init->ring_size;
  972. dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
  973. dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
  974. dev_priv->ring.rptr_update_l2qw = drm_order( /* init->rptr_update */ 4096 / 8);
  975. dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
  976. dev_priv->ring.fetch_size_l2ow = drm_order( /* init->fetch_size */ 32 / 16);
  977. dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
  978. dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
  979. #if __OS_HAS_AGP
  980. if (dev_priv->flags & RADEON_IS_AGP) {
  981. /* Turn off PCI GART */
  982. radeon_set_pcigart(dev_priv, 0);
  983. } else
  984. #endif
  985. {
  986. dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
  987. /* if we have an offset set from userspace */
  988. if (dev_priv->pcigart_offset_set) {
  989. dev_priv->gart_info.bus_addr =
  990. dev_priv->pcigart_offset + dev_priv->fb_location;
  991. dev_priv->gart_info.mapping.offset =
  992. dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
  993. dev_priv->gart_info.mapping.size =
  994. dev_priv->gart_info.table_size;
  995. drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
  996. dev_priv->gart_info.addr =
  997. dev_priv->gart_info.mapping.handle;
  998. if (dev_priv->flags & RADEON_IS_PCIE)
  999. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCIE;
  1000. else
  1001. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  1002. dev_priv->gart_info.gart_table_location =
  1003. DRM_ATI_GART_FB;
  1004. DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
  1005. dev_priv->gart_info.addr,
  1006. dev_priv->pcigart_offset);
  1007. } else {
  1008. if (dev_priv->flags & RADEON_IS_IGPGART)
  1009. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_IGP;
  1010. else
  1011. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  1012. dev_priv->gart_info.gart_table_location =
  1013. DRM_ATI_GART_MAIN;
  1014. dev_priv->gart_info.addr = NULL;
  1015. dev_priv->gart_info.bus_addr = 0;
  1016. if (dev_priv->flags & RADEON_IS_PCIE) {
  1017. DRM_ERROR
  1018. ("Cannot use PCI Express without GART in FB memory\n");
  1019. radeon_do_cleanup_cp(dev);
  1020. return -EINVAL;
  1021. }
  1022. }
  1023. if (!drm_ati_pcigart_init(dev, &dev_priv->gart_info)) {
  1024. DRM_ERROR("failed to init PCI GART!\n");
  1025. radeon_do_cleanup_cp(dev);
  1026. return -ENOMEM;
  1027. }
  1028. /* Turn on PCI GART */
  1029. radeon_set_pcigart(dev_priv, 1);
  1030. }
  1031. radeon_cp_load_microcode(dev_priv);
  1032. radeon_cp_init_ring_buffer(dev, dev_priv);
  1033. dev_priv->last_buf = 0;
  1034. radeon_do_engine_reset(dev);
  1035. radeon_test_writeback(dev_priv);
  1036. return 0;
  1037. }
  1038. static int radeon_do_cleanup_cp(struct drm_device * dev)
  1039. {
  1040. drm_radeon_private_t *dev_priv = dev->dev_private;
  1041. DRM_DEBUG("\n");
  1042. /* Make sure interrupts are disabled here because the uninstall ioctl
  1043. * may not have been called from userspace and after dev_private
  1044. * is freed, it's too late.
  1045. */
  1046. if (dev->irq_enabled)
  1047. drm_irq_uninstall(dev);
  1048. #if __OS_HAS_AGP
  1049. if (dev_priv->flags & RADEON_IS_AGP) {
  1050. if (dev_priv->cp_ring != NULL) {
  1051. drm_core_ioremapfree(dev_priv->cp_ring, dev);
  1052. dev_priv->cp_ring = NULL;
  1053. }
  1054. if (dev_priv->ring_rptr != NULL) {
  1055. drm_core_ioremapfree(dev_priv->ring_rptr, dev);
  1056. dev_priv->ring_rptr = NULL;
  1057. }
  1058. if (dev->agp_buffer_map != NULL) {
  1059. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  1060. dev->agp_buffer_map = NULL;
  1061. }
  1062. } else
  1063. #endif
  1064. {
  1065. if (dev_priv->gart_info.bus_addr) {
  1066. /* Turn off PCI GART */
  1067. radeon_set_pcigart(dev_priv, 0);
  1068. if (!drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info))
  1069. DRM_ERROR("failed to cleanup PCI GART!\n");
  1070. }
  1071. if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB)
  1072. {
  1073. drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
  1074. dev_priv->gart_info.addr = 0;
  1075. }
  1076. }
  1077. /* only clear to the start of flags */
  1078. memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
  1079. return 0;
  1080. }
  1081. /* This code will reinit the Radeon CP hardware after a resume from disc.
  1082. * AFAIK, it would be very difficult to pickle the state at suspend time, so
  1083. * here we make sure that all Radeon hardware initialisation is re-done without
  1084. * affecting running applications.
  1085. *
  1086. * Charl P. Botha <http://cpbotha.net>
  1087. */
  1088. static int radeon_do_resume_cp(struct drm_device * dev)
  1089. {
  1090. drm_radeon_private_t *dev_priv = dev->dev_private;
  1091. if (!dev_priv) {
  1092. DRM_ERROR("Called with no initialization\n");
  1093. return -EINVAL;
  1094. }
  1095. DRM_DEBUG("Starting radeon_do_resume_cp()\n");
  1096. #if __OS_HAS_AGP
  1097. if (dev_priv->flags & RADEON_IS_AGP) {
  1098. /* Turn off PCI GART */
  1099. radeon_set_pcigart(dev_priv, 0);
  1100. } else
  1101. #endif
  1102. {
  1103. /* Turn on PCI GART */
  1104. radeon_set_pcigart(dev_priv, 1);
  1105. }
  1106. radeon_cp_load_microcode(dev_priv);
  1107. radeon_cp_init_ring_buffer(dev, dev_priv);
  1108. radeon_do_engine_reset(dev);
  1109. radeon_irq_set_state(dev, RADEON_SW_INT_ENABLE, 1);
  1110. DRM_DEBUG("radeon_do_resume_cp() complete\n");
  1111. return 0;
  1112. }
  1113. int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1114. {
  1115. drm_radeon_init_t *init = data;
  1116. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1117. if (init->func == RADEON_INIT_R300_CP)
  1118. r300_init_reg_flags(dev);
  1119. switch (init->func) {
  1120. case RADEON_INIT_CP:
  1121. case RADEON_INIT_R200_CP:
  1122. case RADEON_INIT_R300_CP:
  1123. return radeon_do_init_cp(dev, init);
  1124. case RADEON_CLEANUP_CP:
  1125. return radeon_do_cleanup_cp(dev);
  1126. }
  1127. return -EINVAL;
  1128. }
  1129. int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1130. {
  1131. drm_radeon_private_t *dev_priv = dev->dev_private;
  1132. DRM_DEBUG("\n");
  1133. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1134. if (dev_priv->cp_running) {
  1135. DRM_DEBUG("while CP running\n");
  1136. return 0;
  1137. }
  1138. if (dev_priv->cp_mode == RADEON_CSQ_PRIDIS_INDDIS) {
  1139. DRM_DEBUG("called with bogus CP mode (%d)\n",
  1140. dev_priv->cp_mode);
  1141. return 0;
  1142. }
  1143. radeon_do_cp_start(dev_priv);
  1144. return 0;
  1145. }
  1146. /* Stop the CP. The engine must have been idled before calling this
  1147. * routine.
  1148. */
  1149. int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1150. {
  1151. drm_radeon_private_t *dev_priv = dev->dev_private;
  1152. drm_radeon_cp_stop_t *stop = data;
  1153. int ret;
  1154. DRM_DEBUG("\n");
  1155. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1156. if (!dev_priv->cp_running)
  1157. return 0;
  1158. /* Flush any pending CP commands. This ensures any outstanding
  1159. * commands are exectuted by the engine before we turn it off.
  1160. */
  1161. if (stop->flush) {
  1162. radeon_do_cp_flush(dev_priv);
  1163. }
  1164. /* If we fail to make the engine go idle, we return an error
  1165. * code so that the DRM ioctl wrapper can try again.
  1166. */
  1167. if (stop->idle) {
  1168. ret = radeon_do_cp_idle(dev_priv);
  1169. if (ret)
  1170. return ret;
  1171. }
  1172. /* Finally, we can turn off the CP. If the engine isn't idle,
  1173. * we will get some dropped triangles as they won't be fully
  1174. * rendered before the CP is shut down.
  1175. */
  1176. radeon_do_cp_stop(dev_priv);
  1177. /* Reset the engine */
  1178. radeon_do_engine_reset(dev);
  1179. return 0;
  1180. }
  1181. void radeon_do_release(struct drm_device * dev)
  1182. {
  1183. drm_radeon_private_t *dev_priv = dev->dev_private;
  1184. int i, ret;
  1185. if (dev_priv) {
  1186. if (dev_priv->cp_running) {
  1187. /* Stop the cp */
  1188. while ((ret = radeon_do_cp_idle(dev_priv)) != 0) {
  1189. DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
  1190. #ifdef __linux__
  1191. schedule();
  1192. #else
  1193. tsleep(&ret, PZERO, "rdnrel", 1);
  1194. #endif
  1195. }
  1196. radeon_do_cp_stop(dev_priv);
  1197. radeon_do_engine_reset(dev);
  1198. }
  1199. /* Disable *all* interrupts */
  1200. if (dev_priv->mmio) /* remove this after permanent addmaps */
  1201. RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
  1202. if (dev_priv->mmio) { /* remove all surfaces */
  1203. for (i = 0; i < RADEON_MAX_SURFACES; i++) {
  1204. RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, 0);
  1205. RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND +
  1206. 16 * i, 0);
  1207. RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND +
  1208. 16 * i, 0);
  1209. }
  1210. }
  1211. /* Free memory heap structures */
  1212. radeon_mem_takedown(&(dev_priv->gart_heap));
  1213. radeon_mem_takedown(&(dev_priv->fb_heap));
  1214. /* deallocate kernel resources */
  1215. radeon_do_cleanup_cp(dev);
  1216. }
  1217. }
  1218. /* Just reset the CP ring. Called as part of an X Server engine reset.
  1219. */
  1220. int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1221. {
  1222. drm_radeon_private_t *dev_priv = dev->dev_private;
  1223. DRM_DEBUG("\n");
  1224. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1225. if (!dev_priv) {
  1226. DRM_DEBUG("called before init done\n");
  1227. return -EINVAL;
  1228. }
  1229. radeon_do_cp_reset(dev_priv);
  1230. /* The CP is no longer running after an engine reset */
  1231. dev_priv->cp_running = 0;
  1232. return 0;
  1233. }
  1234. int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1235. {
  1236. drm_radeon_private_t *dev_priv = dev->dev_private;
  1237. DRM_DEBUG("\n");
  1238. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1239. return radeon_do_cp_idle(dev_priv);
  1240. }
  1241. /* Added by Charl P. Botha to call radeon_do_resume_cp().
  1242. */
  1243. int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1244. {
  1245. return radeon_do_resume_cp(dev);
  1246. }
  1247. int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1248. {
  1249. DRM_DEBUG("\n");
  1250. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1251. return radeon_do_engine_reset(dev);
  1252. }
  1253. /* ================================================================
  1254. * Fullscreen mode
  1255. */
  1256. /* KW: Deprecated to say the least:
  1257. */
  1258. int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1259. {
  1260. return 0;
  1261. }
  1262. /* ================================================================
  1263. * Freelist management
  1264. */
  1265. /* Original comment: FIXME: ROTATE_BUFS is a hack to cycle through
  1266. * bufs until freelist code is used. Note this hides a problem with
  1267. * the scratch register * (used to keep track of last buffer
  1268. * completed) being written to before * the last buffer has actually
  1269. * completed rendering.
  1270. *
  1271. * KW: It's also a good way to find free buffers quickly.
  1272. *
  1273. * KW: Ideally this loop wouldn't exist, and freelist_get wouldn't
  1274. * sleep. However, bugs in older versions of radeon_accel.c mean that
  1275. * we essentially have to do this, else old clients will break.
  1276. *
  1277. * However, it does leave open a potential deadlock where all the
  1278. * buffers are held by other clients, which can't release them because
  1279. * they can't get the lock.
  1280. */
  1281. struct drm_buf *radeon_freelist_get(struct drm_device * dev)
  1282. {
  1283. struct drm_device_dma *dma = dev->dma;
  1284. drm_radeon_private_t *dev_priv = dev->dev_private;
  1285. drm_radeon_buf_priv_t *buf_priv;
  1286. struct drm_buf *buf;
  1287. int i, t;
  1288. int start;
  1289. if (++dev_priv->last_buf >= dma->buf_count)
  1290. dev_priv->last_buf = 0;
  1291. start = dev_priv->last_buf;
  1292. for (t = 0; t < dev_priv->usec_timeout; t++) {
  1293. u32 done_age = GET_SCRATCH(1);
  1294. DRM_DEBUG("done_age = %d\n", done_age);
  1295. for (i = start; i < dma->buf_count; i++) {
  1296. buf = dma->buflist[i];
  1297. buf_priv = buf->dev_private;
  1298. if (buf->file_priv == NULL || (buf->pending &&
  1299. buf_priv->age <=
  1300. done_age)) {
  1301. dev_priv->stats.requested_bufs++;
  1302. buf->pending = 0;
  1303. return buf;
  1304. }
  1305. start = 0;
  1306. }
  1307. if (t) {
  1308. DRM_UDELAY(1);
  1309. dev_priv->stats.freelist_loops++;
  1310. }
  1311. }
  1312. DRM_DEBUG("returning NULL!\n");
  1313. return NULL;
  1314. }
  1315. #if 0
  1316. struct drm_buf *radeon_freelist_get(struct drm_device * dev)
  1317. {
  1318. struct drm_device_dma *dma = dev->dma;
  1319. drm_radeon_private_t *dev_priv = dev->dev_private;
  1320. drm_radeon_buf_priv_t *buf_priv;
  1321. struct drm_buf *buf;
  1322. int i, t;
  1323. int start;
  1324. u32 done_age = DRM_READ32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1));
  1325. if (++dev_priv->last_buf >= dma->buf_count)
  1326. dev_priv->last_buf = 0;
  1327. start = dev_priv->last_buf;
  1328. dev_priv->stats.freelist_loops++;
  1329. for (t = 0; t < 2; t++) {
  1330. for (i = start; i < dma->buf_count; i++) {
  1331. buf = dma->buflist[i];
  1332. buf_priv = buf->dev_private;
  1333. if (buf->file_priv == 0 || (buf->pending &&
  1334. buf_priv->age <=
  1335. done_age)) {
  1336. dev_priv->stats.requested_bufs++;
  1337. buf->pending = 0;
  1338. return buf;
  1339. }
  1340. }
  1341. start = 0;
  1342. }
  1343. return NULL;
  1344. }
  1345. #endif
  1346. void radeon_freelist_reset(struct drm_device * dev)
  1347. {
  1348. struct drm_device_dma *dma = dev->dma;
  1349. drm_radeon_private_t *dev_priv = dev->dev_private;
  1350. int i;
  1351. dev_priv->last_buf = 0;
  1352. for (i = 0; i < dma->buf_count; i++) {
  1353. struct drm_buf *buf = dma->buflist[i];
  1354. drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
  1355. buf_priv->age = 0;
  1356. }
  1357. }
  1358. /* ================================================================
  1359. * CP command submission
  1360. */
  1361. int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n)
  1362. {
  1363. drm_radeon_ring_buffer_t *ring = &dev_priv->ring;
  1364. int i;
  1365. u32 last_head = GET_RING_HEAD(dev_priv);
  1366. for (i = 0; i < dev_priv->usec_timeout; i++) {
  1367. u32 head = GET_RING_HEAD(dev_priv);
  1368. ring->space = (head - ring->tail) * sizeof(u32);
  1369. if (ring->space <= 0)
  1370. ring->space += ring->size;
  1371. if (ring->space > n)
  1372. return 0;
  1373. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  1374. if (head != last_head)
  1375. i = 0;
  1376. last_head = head;
  1377. DRM_UDELAY(1);
  1378. }
  1379. /* FIXME: This return value is ignored in the BEGIN_RING macro! */
  1380. #if RADEON_FIFO_DEBUG
  1381. radeon_status(dev_priv);
  1382. DRM_ERROR("failed!\n");
  1383. #endif
  1384. return -EBUSY;
  1385. }
  1386. static int radeon_cp_get_buffers(struct drm_device *dev,
  1387. struct drm_file *file_priv,
  1388. struct drm_dma * d)
  1389. {
  1390. int i;
  1391. struct drm_buf *buf;
  1392. for (i = d->granted_count; i < d->request_count; i++) {
  1393. buf = radeon_freelist_get(dev);
  1394. if (!buf)
  1395. return -EBUSY; /* NOTE: broken client */
  1396. buf->file_priv = file_priv;
  1397. if (DRM_COPY_TO_USER(&d->request_indices[i], &buf->idx,
  1398. sizeof(buf->idx)))
  1399. return -EFAULT;
  1400. if (DRM_COPY_TO_USER(&d->request_sizes[i], &buf->total,
  1401. sizeof(buf->total)))
  1402. return -EFAULT;
  1403. d->granted_count++;
  1404. }
  1405. return 0;
  1406. }
  1407. int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1408. {
  1409. struct drm_device_dma *dma = dev->dma;
  1410. int ret = 0;
  1411. struct drm_dma *d = data;
  1412. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1413. /* Please don't send us buffers.
  1414. */
  1415. if (d->send_count != 0) {
  1416. DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
  1417. DRM_CURRENTPID, d->send_count);
  1418. return -EINVAL;
  1419. }
  1420. /* We'll send you buffers.
  1421. */
  1422. if (d->request_count < 0 || d->request_count > dma->buf_count) {
  1423. DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
  1424. DRM_CURRENTPID, d->request_count, dma->buf_count);
  1425. return -EINVAL;
  1426. }
  1427. d->granted_count = 0;
  1428. if (d->request_count) {
  1429. ret = radeon_cp_get_buffers(dev, file_priv, d);
  1430. }
  1431. return ret;
  1432. }
  1433. int radeon_driver_load(struct drm_device *dev, unsigned long flags)
  1434. {
  1435. drm_radeon_private_t *dev_priv;
  1436. int ret = 0;
  1437. dev_priv = drm_alloc(sizeof(drm_radeon_private_t), DRM_MEM_DRIVER);
  1438. if (dev_priv == NULL)
  1439. return -ENOMEM;
  1440. memset(dev_priv, 0, sizeof(drm_radeon_private_t));
  1441. dev->dev_private = (void *)dev_priv;
  1442. dev_priv->flags = flags;
  1443. switch (flags & RADEON_FAMILY_MASK) {
  1444. case CHIP_R100:
  1445. case CHIP_RV200:
  1446. case CHIP_R200:
  1447. case CHIP_R300:
  1448. case CHIP_R350:
  1449. case CHIP_R420:
  1450. case CHIP_RV410:
  1451. case CHIP_RV515:
  1452. case CHIP_R520:
  1453. case CHIP_RV570:
  1454. case CHIP_R580:
  1455. dev_priv->flags |= RADEON_HAS_HIERZ;
  1456. break;
  1457. default:
  1458. /* all other chips have no hierarchical z buffer */
  1459. break;
  1460. }
  1461. if (drm_device_is_agp(dev))
  1462. dev_priv->flags |= RADEON_IS_AGP;
  1463. else if (drm_device_is_pcie(dev))
  1464. dev_priv->flags |= RADEON_IS_PCIE;
  1465. else
  1466. dev_priv->flags |= RADEON_IS_PCI;
  1467. DRM_DEBUG("%s card detected\n",
  1468. ((dev_priv->flags & RADEON_IS_AGP) ? "AGP" : (((dev_priv->flags & RADEON_IS_PCIE) ? "PCIE" : "PCI"))));
  1469. return ret;
  1470. }
  1471. /* Create mappings for registers and framebuffer so userland doesn't necessarily
  1472. * have to find them.
  1473. */
  1474. int radeon_driver_firstopen(struct drm_device *dev)
  1475. {
  1476. int ret;
  1477. drm_local_map_t *map;
  1478. drm_radeon_private_t *dev_priv = dev->dev_private;
  1479. dev_priv->gart_info.table_size = RADEON_PCIGART_TABLE_SIZE;
  1480. ret = drm_addmap(dev, drm_get_resource_start(dev, 2),
  1481. drm_get_resource_len(dev, 2), _DRM_REGISTERS,
  1482. _DRM_READ_ONLY, &dev_priv->mmio);
  1483. if (ret != 0)
  1484. return ret;
  1485. dev_priv->fb_aper_offset = drm_get_resource_start(dev, 0);
  1486. ret = drm_addmap(dev, dev_priv->fb_aper_offset,
  1487. drm_get_resource_len(dev, 0), _DRM_FRAME_BUFFER,
  1488. _DRM_WRITE_COMBINING, &map);
  1489. if (ret != 0)
  1490. return ret;
  1491. return 0;
  1492. }
  1493. int radeon_driver_unload(struct drm_device *dev)
  1494. {
  1495. drm_radeon_private_t *dev_priv = dev->dev_private;
  1496. DRM_DEBUG("\n");
  1497. drm_free(dev_priv, sizeof(*dev_priv), DRM_MEM_DRIVER);
  1498. dev->dev_private = NULL;
  1499. return 0;
  1500. }