pfc-r8a7790.c 151 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324
  1. /*
  2. * R8A7790 processor support
  3. *
  4. * Copyright (C) 2013 Renesas Electronics Corporation
  5. * Copyright (C) 2013 Magnus Damm
  6. * Copyright (C) 2012 Renesas Solutions Corp.
  7. * Copyright (C) 2012 Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; version 2 of the
  12. * License.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/platform_data/gpio-rcar.h>
  25. #include "core.h"
  26. #include "sh_pfc.h"
  27. #define CPU_ALL_PORT(fn, sfx) \
  28. PORT_GP_32(0, fn, sfx), \
  29. PORT_GP_32(1, fn, sfx), \
  30. PORT_GP_32(2, fn, sfx), \
  31. PORT_GP_32(3, fn, sfx), \
  32. PORT_GP_32(4, fn, sfx), \
  33. PORT_GP_32(5, fn, sfx)
  34. enum {
  35. PINMUX_RESERVED = 0,
  36. PINMUX_DATA_BEGIN,
  37. GP_ALL(DATA),
  38. PINMUX_DATA_END,
  39. PINMUX_FUNCTION_BEGIN,
  40. GP_ALL(FN),
  41. /* GPSR0 */
  42. FN_IP0_2_0, FN_IP0_5_3, FN_IP0_8_6, FN_IP0_11_9, FN_IP0_15_12,
  43. FN_IP0_19_16, FN_IP0_22_20, FN_IP0_26_23, FN_IP0_30_27,
  44. FN_IP1_3_0, FN_IP1_7_4, FN_IP1_11_8, FN_IP1_14_12,
  45. FN_IP1_17_15, FN_IP1_21_18, FN_IP1_25_22, FN_IP1_27_26,
  46. FN_IP1_29_28, FN_IP2_2_0, FN_IP2_5_3, FN_IP2_8_6, FN_IP2_11_9,
  47. FN_IP2_14_12, FN_IP2_17_15, FN_IP2_21_18, FN_IP2_25_22,
  48. FN_IP2_28_26, FN_IP3_3_0, FN_IP3_7_4, FN_IP3_11_8,
  49. FN_IP3_14_12, FN_IP3_17_15,
  50. /* GPSR1 */
  51. FN_IP3_19_18, FN_IP3_22_20, FN_IP3_25_23, FN_IP3_28_26,
  52. FN_IP3_31_29, FN_IP4_2_0, FN_IP4_5_3, FN_IP4_8_6, FN_IP4_11_9,
  53. FN_IP4_14_12, FN_IP4_17_15, FN_IP4_20_18, FN_IP4_23_21,
  54. FN_IP4_26_24, FN_IP4_29_27, FN_IP5_2_0, FN_IP5_5_3, FN_IP5_9_6,
  55. FN_IP5_12_10, FN_IP5_14_13, FN_IP5_17_15, FN_IP5_20_18,
  56. FN_IP5_23_21, FN_IP5_26_24, FN_IP5_29_27, FN_IP6_2_0,
  57. FN_IP6_5_3, FN_IP6_8_6, FN_IP6_10_9, FN_IP6_13_11,
  58. /* GPSR2 */
  59. FN_IP7_28_27, FN_IP7_30_29, FN_IP8_1_0, FN_IP8_3_2, FN_IP8_5_4,
  60. FN_IP8_7_6, FN_IP8_9_8, FN_IP8_11_10, FN_IP8_13_12, FN_IP8_15_14,
  61. FN_IP8_17_16, FN_IP8_19_18, FN_IP8_21_20, FN_IP8_23_22,
  62. FN_IP8_25_24, FN_IP8_26, FN_IP8_27, FN_VI1_DATA7_VI1_B7,
  63. FN_IP6_16_14, FN_IP6_19_17, FN_IP6_22_20, FN_IP6_25_23,
  64. FN_IP6_28_26, FN_IP6_31_29, FN_IP7_2_0, FN_IP7_5_3, FN_IP7_7_6,
  65. FN_IP7_9_8, FN_IP7_12_10, FN_IP7_15_13,
  66. /* GPSR3 */
  67. FN_IP8_28, FN_IP8_30_29, FN_IP9_1_0, FN_IP9_3_2, FN_IP9_5_4,
  68. FN_IP9_7_6, FN_IP9_11_8, FN_IP9_15_12, FN_IP9_17_16, FN_IP9_19_18,
  69. FN_IP9_21_20, FN_IP9_23_22, FN_IP9_25_24, FN_IP9_27_26,
  70. FN_IP9_31_28, FN_IP10_3_0, FN_IP10_6_4, FN_IP10_10_7, FN_IP10_14_11,
  71. FN_IP10_18_15, FN_IP10_22_19, FN_IP10_25_23, FN_IP10_29_26,
  72. FN_IP11_3_0, FN_IP11_4, FN_IP11_6_5, FN_IP11_8_7, FN_IP11_10_9,
  73. FN_IP11_12_11, FN_IP11_14_13, FN_IP11_17_15, FN_IP11_21_18,
  74. /* GPSR4 */
  75. FN_IP11_23_22, FN_IP11_26_24, FN_IP11_29_27, FN_IP11_31_30,
  76. FN_IP12_1_0, FN_IP12_3_2, FN_IP12_5_4, FN_IP12_7_6, FN_IP12_10_8,
  77. FN_IP12_13_11, FN_IP12_16_14, FN_IP12_19_17, FN_IP12_22_20,
  78. FN_IP12_24_23, FN_IP12_27_25, FN_IP12_30_28, FN_IP13_2_0,
  79. FN_IP13_6_3, FN_IP13_9_7, FN_IP13_12_10, FN_IP13_15_13,
  80. FN_IP13_18_16, FN_IP13_22_19, FN_IP13_25_23, FN_IP13_28_26,
  81. FN_IP13_30_29, FN_IP14_2_0, FN_IP14_5_3, FN_IP14_8_6, FN_IP14_11_9,
  82. FN_IP14_15_12, FN_IP14_18_16,
  83. /* GPSR5 */
  84. FN_IP14_21_19, FN_IP14_24_22, FN_IP14_27_25, FN_IP14_30_28,
  85. FN_IP15_2_0, FN_IP15_5_3, FN_IP15_8_6, FN_IP15_11_9, FN_IP15_13_12,
  86. FN_IP15_15_14, FN_IP15_17_16, FN_IP15_19_18, FN_IP15_22_20,
  87. FN_IP15_25_23, FN_IP15_27_26, FN_IP15_29_28, FN_IP16_2_0,
  88. FN_IP16_5_3, FN_USB0_PWEN, FN_USB0_OVC_VBUS, FN_IP16_6, FN_IP16_7,
  89. FN_USB2_PWEN, FN_USB2_OVC, FN_AVS1, FN_AVS2, FN_DU_DOTCLKIN0,
  90. FN_IP7_26_25, FN_DU_DOTCLKIN2, FN_IP7_18_16, FN_IP7_21_19, FN_IP7_24_22,
  91. /* IPSR0 */
  92. FN_D0, FN_MSIOF3_SCK_B, FN_VI3_DATA0, FN_VI0_G4, FN_VI0_G4_B,
  93. FN_D1, FN_MSIOF3_SYNC_B, FN_VI3_DATA1, FN_VI0_G5,
  94. FN_VI0_G5_B, FN_D2, FN_MSIOF3_RXD_B, FN_VI3_DATA2,
  95. FN_VI0_G6, FN_VI0_G6_B, FN_D3, FN_MSIOF3_TXD_B,
  96. FN_VI3_DATA3, FN_VI0_G7, FN_VI0_G7_B, FN_D4,
  97. FN_SCIFB1_RXD_F, FN_SCIFB0_RXD_C, FN_VI3_DATA4,
  98. FN_VI0_R0, FN_VI0_R0_B, FN_RX0_B, FN_D5,
  99. FN_SCIFB1_TXD_F, FN_SCIFB0_TXD_C, FN_VI3_DATA5,
  100. FN_VI0_R1, FN_VI0_R1_B, FN_TX0_B, FN_D6,
  101. FN_IIC2_SCL_C, FN_VI3_DATA6, FN_VI0_R2, FN_VI0_R2_B,
  102. FN_I2C2_SCL_C, FN_D7, FN_AD_DI_B, FN_IIC2_SDA_C,
  103. FN_VI3_DATA7, FN_VI0_R3, FN_VI0_R3_B, FN_I2C2_SDA_C, FN_TCLK1,
  104. FN_D8, FN_SCIFA1_SCK_C, FN_AVB_TXD0,
  105. FN_VI0_G0, FN_VI0_G0_B, FN_VI2_DATA0_VI2_B0,
  106. /* IPSR1 */
  107. FN_D9, FN_SCIFA1_RXD_C, FN_AVB_TXD1,
  108. FN_VI0_G1, FN_VI0_G1_B, FN_VI2_DATA1_VI2_B1, FN_D10,
  109. FN_SCIFA1_TXD_C, FN_AVB_TXD2,
  110. FN_VI0_G2, FN_VI0_G2_B, FN_VI2_DATA2_VI2_B2, FN_D11,
  111. FN_SCIFA1_CTS_N_C, FN_AVB_TXD3,
  112. FN_VI0_G3, FN_VI0_G3_B, FN_VI2_DATA3_VI2_B3,
  113. FN_D12, FN_SCIFA1_RTS_N_C, FN_AVB_TXD4,
  114. FN_VI0_HSYNC_N, FN_VI0_HSYNC_N_B, FN_VI2_DATA4_VI2_B4,
  115. FN_D13, FN_AVB_TXD5, FN_VI0_VSYNC_N,
  116. FN_VI0_VSYNC_N_B, FN_VI2_DATA5_VI2_B5, FN_D14,
  117. FN_SCIFB1_RXD_C, FN_AVB_TXD6, FN_RX1_B,
  118. FN_VI0_CLKENB, FN_VI0_CLKENB_B, FN_VI2_DATA6_VI2_B6,
  119. FN_D15, FN_SCIFB1_TXD_C, FN_AVB_TXD7, FN_TX1_B,
  120. FN_VI0_FIELD, FN_VI0_FIELD_B, FN_VI2_DATA7_VI2_B7,
  121. FN_A0, FN_PWM3, FN_A1, FN_PWM4,
  122. /* IPSR2 */
  123. FN_A2, FN_PWM5, FN_MSIOF1_SS1_B, FN_A3,
  124. FN_PWM6, FN_MSIOF1_SS2_B, FN_A4, FN_MSIOF1_TXD_B,
  125. FN_TPU0TO0, FN_A5, FN_SCIFA1_TXD_B, FN_TPU0TO1,
  126. FN_A6, FN_SCIFA1_RTS_N_B, FN_TPU0TO2, FN_A7,
  127. FN_SCIFA1_SCK_B, FN_AUDIO_CLKOUT_B, FN_TPU0TO3,
  128. FN_A8, FN_SCIFA1_RXD_B, FN_SSI_SCK5_B, FN_VI0_R4,
  129. FN_VI0_R4_B, FN_SCIFB2_RXD_C, FN_RX2_B, FN_VI2_DATA0_VI2_B0_B,
  130. FN_A9, FN_SCIFA1_CTS_N_B, FN_SSI_WS5_B, FN_VI0_R5,
  131. FN_VI0_R5_B, FN_SCIFB2_TXD_C, FN_TX2_B, FN_VI2_DATA1_VI2_B1_B,
  132. FN_A10, FN_SSI_SDATA5_B, FN_MSIOF2_SYNC, FN_VI0_R6,
  133. FN_VI0_R6_B, FN_VI2_DATA2_VI2_B2_B,
  134. /* IPSR3 */
  135. FN_A11, FN_SCIFB2_CTS_N_B, FN_MSIOF2_SCK, FN_VI1_R0,
  136. FN_VI1_R0_B, FN_VI2_G0, FN_VI2_DATA3_VI2_B3_B,
  137. FN_A12, FN_SCIFB2_RXD_B, FN_MSIOF2_TXD, FN_VI1_R1,
  138. FN_VI1_R1_B, FN_VI2_G1, FN_VI2_DATA4_VI2_B4_B,
  139. FN_A13, FN_SCIFB2_RTS_N_B, FN_EX_WAIT2,
  140. FN_MSIOF2_RXD, FN_VI1_R2, FN_VI1_R2_B, FN_VI2_G2,
  141. FN_VI2_DATA5_VI2_B5_B, FN_A14, FN_SCIFB2_TXD_B,
  142. FN_ATACS11_N, FN_MSIOF2_SS1, FN_A15, FN_SCIFB2_SCK_B,
  143. FN_ATARD1_N, FN_MSIOF2_SS2, FN_A16, FN_ATAWR1_N,
  144. FN_A17, FN_AD_DO_B, FN_ATADIR1_N, FN_A18,
  145. FN_AD_CLK_B, FN_ATAG1_N, FN_A19, FN_AD_NCS_N_B,
  146. FN_ATACS01_N, FN_EX_WAIT0_B, FN_A20, FN_SPCLK,
  147. FN_VI1_R3, FN_VI1_R3_B, FN_VI2_G4,
  148. /* IPSR4 */
  149. FN_A21, FN_MOSI_IO0, FN_VI1_R4, FN_VI1_R4_B, FN_VI2_G5,
  150. FN_A22, FN_MISO_IO1, FN_VI1_R5, FN_VI1_R5_B,
  151. FN_VI2_G6, FN_A23, FN_IO2, FN_VI1_G7,
  152. FN_VI1_G7_B, FN_VI2_G7, FN_A24, FN_IO3,
  153. FN_VI1_R7, FN_VI1_R7_B, FN_VI2_CLKENB,
  154. FN_VI2_CLKENB_B, FN_A25, FN_SSL, FN_VI1_G6,
  155. FN_VI1_G6_B, FN_VI2_FIELD, FN_VI2_FIELD_B, FN_CS0_N,
  156. FN_VI1_R6, FN_VI1_R6_B, FN_VI2_G3, FN_MSIOF0_SS2_B,
  157. FN_CS1_N_A26, FN_SPEEDIN, FN_VI0_R7, FN_VI0_R7_B,
  158. FN_VI2_CLK, FN_VI2_CLK_B, FN_EX_CS0_N, FN_HRX1_B,
  159. FN_VI1_G5, FN_VI1_G5_B, FN_VI2_R0, FN_HTX0_B,
  160. FN_MSIOF0_SS1_B, FN_EX_CS1_N, FN_GPS_CLK,
  161. FN_HCTS1_N_B, FN_VI1_FIELD, FN_VI1_FIELD_B,
  162. FN_VI2_R1, FN_EX_CS2_N, FN_GPS_SIGN, FN_HRTS1_N_B,
  163. FN_VI3_CLKENB, FN_VI1_G0, FN_VI1_G0_B, FN_VI2_R2,
  164. /* IPSR5 */
  165. FN_EX_CS3_N, FN_GPS_MAG, FN_VI3_FIELD, FN_VI1_G1, FN_VI1_G1_B,
  166. FN_VI2_R3, FN_EX_CS4_N, FN_MSIOF1_SCK_B, FN_VI3_HSYNC_N,
  167. FN_VI2_HSYNC_N, FN_IIC1_SCL, FN_VI2_HSYNC_N_B,
  168. FN_INTC_EN0_N, FN_I2C1_SCL, FN_EX_CS5_N, FN_CAN0_RX,
  169. FN_MSIOF1_RXD_B, FN_VI3_VSYNC_N, FN_VI1_G2,
  170. FN_VI1_G2_B, FN_VI2_R4, FN_IIC1_SDA, FN_INTC_EN1_N,
  171. FN_I2C1_SDA, FN_BS_N, FN_IETX, FN_HTX1_B,
  172. FN_CAN1_TX, FN_DRACK0, FN_IETX_C, FN_RD_N,
  173. FN_CAN0_TX, FN_SCIFA0_SCK_B, FN_RD_WR_N, FN_VI1_G3,
  174. FN_VI1_G3_B, FN_VI2_R5, FN_SCIFA0_RXD_B,
  175. FN_INTC_IRQ4_N, FN_WE0_N, FN_IECLK, FN_CAN_CLK,
  176. FN_VI2_VSYNC_N, FN_SCIFA0_TXD_B, FN_VI2_VSYNC_N_B,
  177. FN_WE1_N, FN_IERX, FN_CAN1_RX, FN_VI1_G4,
  178. FN_VI1_G4_B, FN_VI2_R6, FN_SCIFA0_CTS_N_B,
  179. FN_IERX_C, FN_EX_WAIT0, FN_IRQ3, FN_INTC_IRQ3_N,
  180. FN_VI3_CLK, FN_SCIFA0_RTS_N_B, FN_HRX0_B,
  181. FN_MSIOF0_SCK_B, FN_DREQ0_N, FN_VI1_HSYNC_N,
  182. FN_VI1_HSYNC_N_B, FN_VI2_R7, FN_SSI_SCK78_C,
  183. FN_SSI_WS78_B,
  184. /* IPSR6 */
  185. FN_DACK0, FN_IRQ0, FN_INTC_IRQ0_N, FN_SSI_SCK6_B,
  186. FN_VI1_VSYNC_N, FN_VI1_VSYNC_N_B, FN_SSI_WS78_C,
  187. FN_DREQ1_N, FN_VI1_CLKENB, FN_VI1_CLKENB_B,
  188. FN_SSI_SDATA7_C, FN_SSI_SCK78_B, FN_DACK1, FN_IRQ1,
  189. FN_INTC_IRQ1_N, FN_SSI_WS6_B, FN_SSI_SDATA8_C,
  190. FN_DREQ2_N, FN_HSCK1_B, FN_HCTS0_N_B,
  191. FN_MSIOF0_TXD_B, FN_DACK2, FN_IRQ2, FN_INTC_IRQ2_N,
  192. FN_SSI_SDATA6_B, FN_HRTS0_N_B, FN_MSIOF0_RXD_B,
  193. FN_ETH_CRS_DV, FN_STP_ISCLK_0_B,
  194. FN_TS_SDEN0_D, FN_GLO_Q0_C, FN_IIC2_SCL_E,
  195. FN_I2C2_SCL_E, FN_ETH_RX_ER,
  196. FN_STP_ISD_0_B, FN_TS_SPSYNC0_D, FN_GLO_Q1_C,
  197. FN_IIC2_SDA_E, FN_I2C2_SDA_E, FN_ETH_RXD0,
  198. FN_STP_ISEN_0_B, FN_TS_SDAT0_D, FN_GLO_I0_C,
  199. FN_SCIFB1_SCK_G, FN_SCK1_E, FN_ETH_RXD1,
  200. FN_HRX0_E, FN_STP_ISSYNC_0_B,
  201. FN_TS_SCK0_D, FN_GLO_I1_C, FN_SCIFB1_RXD_G,
  202. FN_RX1_E, FN_ETH_LINK, FN_HTX0_E,
  203. FN_STP_IVCXO27_0_B, FN_SCIFB1_TXD_G, FN_TX1_E,
  204. FN_ETH_REF_CLK, FN_HCTS0_N_E,
  205. FN_STP_IVCXO27_1_B, FN_HRX0_F,
  206. /* IPSR7 */
  207. FN_ETH_MDIO, FN_HRTS0_N_E,
  208. FN_SIM0_D_C, FN_HCTS0_N_F, FN_ETH_TXD1,
  209. FN_HTX0_F, FN_BPFCLK_G,
  210. FN_ETH_TX_EN, FN_SIM0_CLK_C,
  211. FN_HRTS0_N_F, FN_ETH_MAGIC,
  212. FN_SIM0_RST_C, FN_ETH_TXD0,
  213. FN_STP_ISCLK_1_B, FN_TS_SDEN1_C, FN_GLO_SCLK_C,
  214. FN_ETH_MDC, FN_STP_ISD_1_B,
  215. FN_TS_SPSYNC1_C, FN_GLO_SDATA_C, FN_PWM0,
  216. FN_SCIFA2_SCK_C, FN_STP_ISEN_1_B, FN_TS_SDAT1_C,
  217. FN_GLO_SS_C, FN_PWM1, FN_SCIFA2_TXD_C,
  218. FN_STP_ISSYNC_1_B, FN_TS_SCK1_C, FN_GLO_RFON_C,
  219. FN_PCMOE_N, FN_PWM2, FN_PWMFSW0, FN_SCIFA2_RXD_C,
  220. FN_PCMWE_N, FN_IECLK_C, FN_DU_DOTCLKIN1,
  221. FN_AUDIO_CLKC, FN_AUDIO_CLKOUT_C, FN_VI0_CLK,
  222. FN_ATACS00_N, FN_AVB_RXD1,
  223. FN_VI0_DATA0_VI0_B0, FN_ATACS10_N, FN_AVB_RXD2,
  224. /* IPSR8 */
  225. FN_VI0_DATA1_VI0_B1, FN_ATARD0_N, FN_AVB_RXD3,
  226. FN_VI0_DATA2_VI0_B2, FN_ATAWR0_N,
  227. FN_AVB_RXD4, FN_VI0_DATA3_VI0_B3, FN_ATADIR0_N,
  228. FN_AVB_RXD5, FN_VI0_DATA4_VI0_B4, FN_ATAG0_N,
  229. FN_AVB_RXD6, FN_VI0_DATA5_VI0_B5, FN_EX_WAIT1,
  230. FN_AVB_RXD7, FN_VI0_DATA6_VI0_B6, FN_AVB_RX_ER,
  231. FN_VI0_DATA7_VI0_B7, FN_AVB_RX_CLK,
  232. FN_VI1_CLK, FN_AVB_RX_DV,
  233. FN_VI1_DATA0_VI1_B0, FN_SCIFA1_SCK_D,
  234. FN_AVB_CRS, FN_VI1_DATA1_VI1_B1,
  235. FN_SCIFA1_RXD_D, FN_AVB_MDC,
  236. FN_VI1_DATA2_VI1_B2, FN_SCIFA1_TXD_D, FN_AVB_MDIO,
  237. FN_VI1_DATA3_VI1_B3, FN_SCIFA1_CTS_N_D,
  238. FN_AVB_GTX_CLK, FN_VI1_DATA4_VI1_B4, FN_SCIFA1_RTS_N_D,
  239. FN_AVB_MAGIC, FN_VI1_DATA5_VI1_B5,
  240. FN_AVB_PHY_INT, FN_VI1_DATA6_VI1_B6, FN_AVB_GTXREFCLK,
  241. FN_SD0_CLK, FN_VI1_DATA0_VI1_B0_B, FN_SD0_CMD,
  242. FN_SCIFB1_SCK_B, FN_VI1_DATA1_VI1_B1_B,
  243. /* IPSR9 */
  244. FN_SD0_DAT0, FN_SCIFB1_RXD_B, FN_VI1_DATA2_VI1_B2_B,
  245. FN_SD0_DAT1, FN_SCIFB1_TXD_B, FN_VI1_DATA3_VI1_B3_B,
  246. FN_SD0_DAT2, FN_SCIFB1_CTS_N_B, FN_VI1_DATA4_VI1_B4_B,
  247. FN_SD0_DAT3, FN_SCIFB1_RTS_N_B, FN_VI1_DATA5_VI1_B5_B,
  248. FN_SD0_CD, FN_MMC0_D6, FN_TS_SDEN0_B, FN_USB0_EXTP,
  249. FN_GLO_SCLK, FN_VI1_DATA6_VI1_B6_B, FN_IIC1_SCL_B,
  250. FN_I2C1_SCL_B, FN_VI2_DATA6_VI2_B6_B, FN_SD0_WP,
  251. FN_MMC0_D7, FN_TS_SPSYNC0_B, FN_USB0_IDIN,
  252. FN_GLO_SDATA, FN_VI1_DATA7_VI1_B7_B, FN_IIC1_SDA_B,
  253. FN_I2C1_SDA_B, FN_VI2_DATA7_VI2_B7_B, FN_SD1_CLK,
  254. FN_AVB_TX_EN, FN_SD1_CMD,
  255. FN_AVB_TX_ER, FN_SCIFB0_SCK_B,
  256. FN_SD1_DAT0, FN_AVB_TX_CLK,
  257. FN_SCIFB0_RXD_B, FN_SD1_DAT1, FN_AVB_LINK,
  258. FN_SCIFB0_TXD_B, FN_SD1_DAT2,
  259. FN_AVB_COL, FN_SCIFB0_CTS_N_B,
  260. FN_SD1_DAT3, FN_AVB_RXD0,
  261. FN_SCIFB0_RTS_N_B, FN_SD1_CD, FN_MMC1_D6,
  262. FN_TS_SDEN1, FN_USB1_EXTP, FN_GLO_SS, FN_VI0_CLK_B,
  263. FN_IIC2_SCL_D, FN_I2C2_SCL_D, FN_SIM0_CLK_B,
  264. FN_VI3_CLK_B,
  265. /* IPSR10 */
  266. FN_SD1_WP, FN_MMC1_D7, FN_TS_SPSYNC1, FN_USB1_IDIN,
  267. FN_GLO_RFON, FN_VI1_CLK_B, FN_IIC2_SDA_D, FN_I2C2_SDA_D,
  268. FN_SIM0_D_B, FN_SD2_CLK, FN_MMC0_CLK, FN_SIM0_CLK,
  269. FN_VI0_DATA0_VI0_B0_B, FN_TS_SDEN0_C, FN_GLO_SCLK_B,
  270. FN_VI3_DATA0_B, FN_SD2_CMD, FN_MMC0_CMD, FN_SIM0_D,
  271. FN_VI0_DATA1_VI0_B1_B, FN_SCIFB1_SCK_E, FN_SCK1_D,
  272. FN_TS_SPSYNC0_C, FN_GLO_SDATA_B, FN_VI3_DATA1_B,
  273. FN_SD2_DAT0, FN_MMC0_D0, FN_FMCLK_B,
  274. FN_VI0_DATA2_VI0_B2_B, FN_SCIFB1_RXD_E, FN_RX1_D,
  275. FN_TS_SDAT0_C, FN_GLO_SS_B, FN_VI3_DATA2_B,
  276. FN_SD2_DAT1, FN_MMC0_D1, FN_FMIN_B,
  277. FN_VI0_DATA3_VI0_B3_B, FN_SCIFB1_TXD_E, FN_TX1_D,
  278. FN_TS_SCK0_C, FN_GLO_RFON_B, FN_VI3_DATA3_B,
  279. FN_SD2_DAT2, FN_MMC0_D2, FN_BPFCLK_B,
  280. FN_VI0_DATA4_VI0_B4_B, FN_HRX0_D, FN_TS_SDEN1_B,
  281. FN_GLO_Q0_B, FN_VI3_DATA4_B, FN_SD2_DAT3,
  282. FN_MMC0_D3, FN_SIM0_RST, FN_VI0_DATA5_VI0_B5_B,
  283. FN_HTX0_D, FN_TS_SPSYNC1_B, FN_GLO_Q1_B,
  284. FN_VI3_DATA5_B, FN_SD2_CD, FN_MMC0_D4,
  285. FN_TS_SDAT0_B, FN_USB2_EXTP, FN_GLO_I0,
  286. FN_VI0_DATA6_VI0_B6_B, FN_HCTS0_N_D, FN_TS_SDAT1_B,
  287. FN_GLO_I0_B, FN_VI3_DATA6_B,
  288. /* IPSR11 */
  289. FN_SD2_WP, FN_MMC0_D5, FN_TS_SCK0_B, FN_USB2_IDIN,
  290. FN_GLO_I1, FN_VI0_DATA7_VI0_B7_B, FN_HRTS0_N_D,
  291. FN_TS_SCK1_B, FN_GLO_I1_B, FN_VI3_DATA7_B,
  292. FN_SD3_CLK, FN_MMC1_CLK, FN_SD3_CMD, FN_MMC1_CMD,
  293. FN_MTS_N, FN_SD3_DAT0, FN_MMC1_D0, FN_STM_N,
  294. FN_SD3_DAT1, FN_MMC1_D1, FN_MDATA, FN_SD3_DAT2,
  295. FN_MMC1_D2, FN_SDATA, FN_SD3_DAT3, FN_MMC1_D3,
  296. FN_SCKZ, FN_SD3_CD, FN_MMC1_D4, FN_TS_SDAT1,
  297. FN_VSP, FN_GLO_Q0, FN_SIM0_RST_B, FN_SD3_WP,
  298. FN_MMC1_D5, FN_TS_SCK1, FN_GLO_Q1, FN_FMIN_C,
  299. FN_FMIN_E, FN_FMIN_F,
  300. FN_MLB_CLK, FN_IIC2_SCL_B, FN_I2C2_SCL_B,
  301. FN_MLB_SIG, FN_SCIFB1_RXD_D, FN_RX1_C, FN_IIC2_SDA_B,
  302. FN_I2C2_SDA_B, FN_MLB_DAT,
  303. FN_SCIFB1_TXD_D, FN_TX1_C, FN_BPFCLK_C,
  304. FN_SSI_SCK0129, FN_CAN_CLK_B,
  305. FN_MOUT0,
  306. /* IPSR12 */
  307. FN_SSI_WS0129, FN_CAN0_TX_B, FN_MOUT1,
  308. FN_SSI_SDATA0, FN_CAN0_RX_B, FN_MOUT2,
  309. FN_SSI_SDATA1, FN_CAN1_TX_B, FN_MOUT5,
  310. FN_SSI_SDATA2, FN_CAN1_RX_B, FN_SSI_SCK1, FN_MOUT6,
  311. FN_SSI_SCK34, FN_STP_OPWM_0, FN_SCIFB0_SCK,
  312. FN_MSIOF1_SCK, FN_CAN_DEBUG_HW_TRIGGER, FN_SSI_WS34,
  313. FN_STP_IVCXO27_0, FN_SCIFB0_RXD, FN_MSIOF1_SYNC,
  314. FN_CAN_STEP0, FN_SSI_SDATA3, FN_STP_ISCLK_0,
  315. FN_SCIFB0_TXD, FN_MSIOF1_SS1, FN_CAN_TXCLK,
  316. FN_SSI_SCK4, FN_STP_ISD_0, FN_SCIFB0_CTS_N,
  317. FN_MSIOF1_SS2, FN_SSI_SCK5_C, FN_CAN_DEBUGOUT0,
  318. FN_SSI_WS4, FN_STP_ISEN_0, FN_SCIFB0_RTS_N,
  319. FN_MSIOF1_TXD, FN_SSI_WS5_C, FN_CAN_DEBUGOUT1,
  320. FN_SSI_SDATA4, FN_STP_ISSYNC_0, FN_MSIOF1_RXD,
  321. FN_CAN_DEBUGOUT2, FN_SSI_SCK5, FN_SCIFB1_SCK,
  322. FN_IERX_B, FN_DU2_EXHSYNC_DU2_HSYNC, FN_QSTH_QHS,
  323. FN_CAN_DEBUGOUT3, FN_SSI_WS5, FN_SCIFB1_RXD,
  324. FN_IECLK_B, FN_DU2_EXVSYNC_DU2_VSYNC, FN_QSTB_QHE,
  325. FN_CAN_DEBUGOUT4,
  326. /* IPSR13 */
  327. FN_SSI_SDATA5, FN_SCIFB1_TXD, FN_IETX_B, FN_DU2_DR2,
  328. FN_LCDOUT2, FN_CAN_DEBUGOUT5, FN_SSI_SCK6,
  329. FN_SCIFB1_CTS_N, FN_BPFCLK_D,
  330. FN_DU2_DR3, FN_LCDOUT3, FN_CAN_DEBUGOUT6,
  331. FN_BPFCLK_F, FN_SSI_WS6,
  332. FN_SCIFB1_RTS_N, FN_CAN0_TX_D, FN_DU2_DR4,
  333. FN_LCDOUT4, FN_CAN_DEBUGOUT7, FN_SSI_SDATA6,
  334. FN_FMIN_D, FN_DU2_DR5, FN_LCDOUT5,
  335. FN_CAN_DEBUGOUT8, FN_SSI_SCK78, FN_STP_IVCXO27_1,
  336. FN_SCK1, FN_SCIFA1_SCK, FN_DU2_DR6, FN_LCDOUT6,
  337. FN_CAN_DEBUGOUT9, FN_SSI_WS78, FN_STP_ISCLK_1,
  338. FN_SCIFB2_SCK, FN_SCIFA2_CTS_N, FN_DU2_DR7,
  339. FN_LCDOUT7, FN_CAN_DEBUGOUT10, FN_SSI_SDATA7,
  340. FN_STP_ISD_1, FN_SCIFB2_RXD, FN_SCIFA2_RTS_N,
  341. FN_TCLK2, FN_QSTVA_QVS, FN_CAN_DEBUGOUT11,
  342. FN_BPFCLK_E, FN_SSI_SDATA7_B,
  343. FN_FMIN_G, FN_SSI_SDATA8,
  344. FN_STP_ISEN_1, FN_SCIFB2_TXD, FN_CAN0_TX_C,
  345. FN_CAN_DEBUGOUT12, FN_SSI_SDATA8_B, FN_SSI_SDATA9,
  346. FN_STP_ISSYNC_1, FN_SCIFB2_CTS_N, FN_SSI_WS1,
  347. FN_SSI_SDATA5_C, FN_CAN_DEBUGOUT13, FN_AUDIO_CLKA,
  348. FN_SCIFB2_RTS_N, FN_CAN_DEBUGOUT14,
  349. /* IPSR14 */
  350. FN_AUDIO_CLKB, FN_SCIF_CLK, FN_CAN0_RX_D,
  351. FN_DVC_MUTE, FN_CAN0_RX_C, FN_CAN_DEBUGOUT15,
  352. FN_REMOCON, FN_SCIFA0_SCK, FN_HSCK1, FN_SCK0,
  353. FN_MSIOF3_SS2, FN_DU2_DG2, FN_LCDOUT10, FN_IIC1_SDA_C,
  354. FN_I2C1_SDA_C, FN_SCIFA0_RXD, FN_HRX1, FN_RX0,
  355. FN_DU2_DR0, FN_LCDOUT0, FN_SCIFA0_TXD, FN_HTX1,
  356. FN_TX0, FN_DU2_DR1, FN_LCDOUT1, FN_SCIFA0_CTS_N,
  357. FN_HCTS1_N, FN_CTS0_N, FN_MSIOF3_SYNC, FN_DU2_DG3,
  358. FN_LCDOUT11, FN_PWM0_B, FN_IIC1_SCL_C, FN_I2C1_SCL_C,
  359. FN_SCIFA0_RTS_N, FN_HRTS1_N, FN_RTS0_N,
  360. FN_MSIOF3_SS1, FN_DU2_DG0, FN_LCDOUT8, FN_PWM1_B,
  361. FN_SCIFA1_RXD, FN_AD_DI, FN_RX1,
  362. FN_DU2_EXODDF_DU2_ODDF_DISP_CDE, FN_QCPV_QDE,
  363. FN_SCIFA1_TXD, FN_AD_DO, FN_TX1, FN_DU2_DG1,
  364. FN_LCDOUT9, FN_SCIFA1_CTS_N, FN_AD_CLK,
  365. FN_CTS1_N, FN_MSIOF3_RXD, FN_DU0_DOTCLKOUT, FN_QCLK,
  366. FN_SCIFA1_RTS_N, FN_AD_NCS_N, FN_RTS1_N,
  367. FN_MSIOF3_TXD, FN_DU1_DOTCLKOUT, FN_QSTVB_QVE,
  368. FN_HRTS0_N_C,
  369. /* IPSR15 */
  370. FN_SCIFA2_SCK, FN_FMCLK, FN_SCK2, FN_MSIOF3_SCK, FN_DU2_DG7,
  371. FN_LCDOUT15, FN_SCIF_CLK_B, FN_SCIFA2_RXD, FN_FMIN,
  372. FN_TX2, FN_DU2_DB0, FN_LCDOUT16, FN_IIC2_SCL, FN_I2C2_SCL,
  373. FN_SCIFA2_TXD, FN_BPFCLK, FN_RX2, FN_DU2_DB1, FN_LCDOUT17,
  374. FN_IIC2_SDA, FN_I2C2_SDA, FN_HSCK0, FN_TS_SDEN0,
  375. FN_DU2_DG4, FN_LCDOUT12, FN_HCTS0_N_C, FN_HRX0,
  376. FN_DU2_DB2, FN_LCDOUT18, FN_HTX0, FN_DU2_DB3,
  377. FN_LCDOUT19, FN_HCTS0_N, FN_SSI_SCK9, FN_DU2_DB4,
  378. FN_LCDOUT20, FN_HRTS0_N, FN_SSI_WS9, FN_DU2_DB5,
  379. FN_LCDOUT21, FN_MSIOF0_SCK, FN_TS_SDAT0, FN_ADICLK,
  380. FN_DU2_DB6, FN_LCDOUT22, FN_MSIOF0_SYNC, FN_TS_SCK0,
  381. FN_SSI_SCK2, FN_ADIDATA, FN_DU2_DB7, FN_LCDOUT23,
  382. FN_HRX0_C, FN_MSIOF0_SS1, FN_ADICHS0,
  383. FN_DU2_DG5, FN_LCDOUT13, FN_MSIOF0_TXD, FN_ADICHS1,
  384. FN_DU2_DG6, FN_LCDOUT14,
  385. /* IPSR16 */
  386. FN_MSIOF0_SS2, FN_AUDIO_CLKOUT, FN_ADICHS2,
  387. FN_DU2_DISP, FN_QPOLA, FN_HTX0_C, FN_SCIFA2_TXD_B,
  388. FN_MSIOF0_RXD, FN_TS_SPSYNC0, FN_SSI_WS2,
  389. FN_ADICS_SAMP, FN_DU2_CDE, FN_QPOLB, FN_SCIFA2_RXD_B,
  390. FN_USB1_PWEN, FN_AUDIO_CLKOUT_D, FN_USB1_OVC,
  391. FN_TCLK1_B,
  392. FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
  393. FN_SEL_SCIF1_4,
  394. FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2,
  395. FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1, FN_SEL_SCIFB2_2,
  396. FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1, FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
  397. FN_SEL_SCIFB1_4,
  398. FN_SEL_SCIFB1_5, FN_SEL_SCIFB1_6,
  399. FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2, FN_SEL_SCIFA1_3,
  400. FN_SEL_SCIF0_0, FN_SEL_SCIF0_1,
  401. FN_SEL_SCFA_0, FN_SEL_SCFA_1,
  402. FN_SEL_SOF1_0, FN_SEL_SOF1_1,
  403. FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2,
  404. FN_SEL_SSI6_0, FN_SEL_SSI6_1,
  405. FN_SEL_SSI5_0, FN_SEL_SSI5_1, FN_SEL_SSI5_2,
  406. FN_SEL_VI3_0, FN_SEL_VI3_1,
  407. FN_SEL_VI2_0, FN_SEL_VI2_1,
  408. FN_SEL_VI1_0, FN_SEL_VI1_1,
  409. FN_SEL_VI0_0, FN_SEL_VI0_1,
  410. FN_SEL_TSIF1_0, FN_SEL_TSIF1_1, FN_SEL_TSIF1_2,
  411. FN_SEL_LBS_0, FN_SEL_LBS_1,
  412. FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
  413. FN_SEL_SOF3_0, FN_SEL_SOF3_1,
  414. FN_SEL_SOF0_0, FN_SEL_SOF0_1,
  415. FN_SEL_TMU1_0, FN_SEL_TMU1_1,
  416. FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
  417. FN_SEL_SCIFCLK_0, FN_SEL_SCIFCLK_1,
  418. FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
  419. FN_SEL_CANCLK_0, FN_SEL_CANCLK_1,
  420. FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1, FN_SEL_SCIFA2_2,
  421. FN_SEL_CAN1_0, FN_SEL_CAN1_1,
  422. FN_SEL_SCIF2_0, FN_SEL_SCIF2_1,
  423. FN_SEL_ADI_0, FN_SEL_ADI_1,
  424. FN_SEL_SSP_0, FN_SEL_SSP_1,
  425. FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2, FN_SEL_FM_3,
  426. FN_SEL_FM_4, FN_SEL_FM_5, FN_SEL_FM_6,
  427. FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2, FN_SEL_HSCIF0_3,
  428. FN_SEL_HSCIF0_4, FN_SEL_HSCIF0_5,
  429. FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2,
  430. FN_SEL_SIM_0, FN_SEL_SIM_1, FN_SEL_SIM_2,
  431. FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2,
  432. FN_SEL_IICDVFS_0, FN_SEL_IICDVFS_1,
  433. FN_SEL_IIC0_0, FN_SEL_IIC0_1,
  434. FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2,
  435. FN_SEL_IIC2_0, FN_SEL_IIC2_1, FN_SEL_IIC2_2, FN_SEL_IIC2_3,
  436. FN_SEL_IIC2_4,
  437. FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2,
  438. FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
  439. FN_SEL_I2C2_4,
  440. FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2,
  441. PINMUX_FUNCTION_END,
  442. PINMUX_MARK_BEGIN,
  443. VI1_DATA7_VI1_B7_MARK,
  444. USB0_PWEN_MARK, USB0_OVC_VBUS_MARK,
  445. USB2_PWEN_MARK, USB2_OVC_MARK, AVS1_MARK, AVS2_MARK,
  446. DU_DOTCLKIN0_MARK, DU_DOTCLKIN2_MARK,
  447. D0_MARK, MSIOF3_SCK_B_MARK, VI3_DATA0_MARK, VI0_G4_MARK, VI0_G4_B_MARK,
  448. D1_MARK, MSIOF3_SYNC_B_MARK, VI3_DATA1_MARK, VI0_G5_MARK,
  449. VI0_G5_B_MARK, D2_MARK, MSIOF3_RXD_B_MARK, VI3_DATA2_MARK,
  450. VI0_G6_MARK, VI0_G6_B_MARK, D3_MARK, MSIOF3_TXD_B_MARK,
  451. VI3_DATA3_MARK, VI0_G7_MARK, VI0_G7_B_MARK, D4_MARK,
  452. SCIFB1_RXD_F_MARK, SCIFB0_RXD_C_MARK, VI3_DATA4_MARK,
  453. VI0_R0_MARK, VI0_R0_B_MARK, RX0_B_MARK, D5_MARK,
  454. SCIFB1_TXD_F_MARK, SCIFB0_TXD_C_MARK, VI3_DATA5_MARK,
  455. VI0_R1_MARK, VI0_R1_B_MARK, TX0_B_MARK, D6_MARK,
  456. IIC2_SCL_C_MARK, VI3_DATA6_MARK, VI0_R2_MARK, VI0_R2_B_MARK,
  457. I2C2_SCL_C_MARK, D7_MARK, AD_DI_B_MARK, IIC2_SDA_C_MARK,
  458. VI3_DATA7_MARK, VI0_R3_MARK, VI0_R3_B_MARK, I2C2_SDA_C_MARK, TCLK1_MARK,
  459. D8_MARK, SCIFA1_SCK_C_MARK, AVB_TXD0_MARK,
  460. VI0_G0_MARK, VI0_G0_B_MARK, VI2_DATA0_VI2_B0_MARK,
  461. D9_MARK, SCIFA1_RXD_C_MARK, AVB_TXD1_MARK,
  462. VI0_G1_MARK, VI0_G1_B_MARK, VI2_DATA1_VI2_B1_MARK, D10_MARK,
  463. SCIFA1_TXD_C_MARK, AVB_TXD2_MARK,
  464. VI0_G2_MARK, VI0_G2_B_MARK, VI2_DATA2_VI2_B2_MARK, D11_MARK,
  465. SCIFA1_CTS_N_C_MARK, AVB_TXD3_MARK,
  466. VI0_G3_MARK, VI0_G3_B_MARK, VI2_DATA3_VI2_B3_MARK,
  467. D12_MARK, SCIFA1_RTS_N_C_MARK, AVB_TXD4_MARK,
  468. VI0_HSYNC_N_MARK, VI0_HSYNC_N_B_MARK, VI2_DATA4_VI2_B4_MARK,
  469. D13_MARK, AVB_TXD5_MARK, VI0_VSYNC_N_MARK,
  470. VI0_VSYNC_N_B_MARK, VI2_DATA5_VI2_B5_MARK, D14_MARK,
  471. SCIFB1_RXD_C_MARK, AVB_TXD6_MARK, RX1_B_MARK,
  472. VI0_CLKENB_MARK, VI0_CLKENB_B_MARK, VI2_DATA6_VI2_B6_MARK,
  473. D15_MARK, SCIFB1_TXD_C_MARK, AVB_TXD7_MARK, TX1_B_MARK,
  474. VI0_FIELD_MARK, VI0_FIELD_B_MARK, VI2_DATA7_VI2_B7_MARK,
  475. A0_MARK, PWM3_MARK, A1_MARK, PWM4_MARK,
  476. A2_MARK, PWM5_MARK, MSIOF1_SS1_B_MARK, A3_MARK,
  477. PWM6_MARK, MSIOF1_SS2_B_MARK, A4_MARK, MSIOF1_TXD_B_MARK,
  478. TPU0TO0_MARK, A5_MARK, SCIFA1_TXD_B_MARK, TPU0TO1_MARK,
  479. A6_MARK, SCIFA1_RTS_N_B_MARK, TPU0TO2_MARK, A7_MARK,
  480. SCIFA1_SCK_B_MARK, AUDIO_CLKOUT_B_MARK, TPU0TO3_MARK,
  481. A8_MARK, SCIFA1_RXD_B_MARK, SSI_SCK5_B_MARK, VI0_R4_MARK,
  482. VI0_R4_B_MARK, SCIFB2_RXD_C_MARK, RX2_B_MARK, VI2_DATA0_VI2_B0_B_MARK,
  483. A9_MARK, SCIFA1_CTS_N_B_MARK, SSI_WS5_B_MARK, VI0_R5_MARK,
  484. VI0_R5_B_MARK, SCIFB2_TXD_C_MARK, TX2_B_MARK, VI2_DATA1_VI2_B1_B_MARK,
  485. A10_MARK, SSI_SDATA5_B_MARK, MSIOF2_SYNC_MARK, VI0_R6_MARK,
  486. VI0_R6_B_MARK, VI2_DATA2_VI2_B2_B_MARK,
  487. A11_MARK, SCIFB2_CTS_N_B_MARK, MSIOF2_SCK_MARK, VI1_R0_MARK,
  488. VI1_R0_B_MARK, VI2_G0_MARK, VI2_DATA3_VI2_B3_B_MARK,
  489. A12_MARK, SCIFB2_RXD_B_MARK, MSIOF2_TXD_MARK, VI1_R1_MARK,
  490. VI1_R1_B_MARK, VI2_G1_MARK, VI2_DATA4_VI2_B4_B_MARK,
  491. A13_MARK, SCIFB2_RTS_N_B_MARK, EX_WAIT2_MARK,
  492. MSIOF2_RXD_MARK, VI1_R2_MARK, VI1_R2_B_MARK, VI2_G2_MARK,
  493. VI2_DATA5_VI2_B5_B_MARK, A14_MARK, SCIFB2_TXD_B_MARK,
  494. ATACS11_N_MARK, MSIOF2_SS1_MARK, A15_MARK, SCIFB2_SCK_B_MARK,
  495. ATARD1_N_MARK, MSIOF2_SS2_MARK, A16_MARK, ATAWR1_N_MARK,
  496. A17_MARK, AD_DO_B_MARK, ATADIR1_N_MARK, A18_MARK,
  497. AD_CLK_B_MARK, ATAG1_N_MARK, A19_MARK, AD_NCS_N_B_MARK,
  498. ATACS01_N_MARK, EX_WAIT0_B_MARK, A20_MARK, SPCLK_MARK,
  499. VI1_R3_MARK, VI1_R3_B_MARK, VI2_G4_MARK,
  500. A21_MARK, MOSI_IO0_MARK, VI1_R4_MARK, VI1_R4_B_MARK, VI2_G5_MARK,
  501. A22_MARK, MISO_IO1_MARK, VI1_R5_MARK, VI1_R5_B_MARK,
  502. VI2_G6_MARK, A23_MARK, IO2_MARK, VI1_G7_MARK,
  503. VI1_G7_B_MARK, VI2_G7_MARK, A24_MARK, IO3_MARK,
  504. VI1_R7_MARK, VI1_R7_B_MARK, VI2_CLKENB_MARK,
  505. VI2_CLKENB_B_MARK, A25_MARK, SSL_MARK, VI1_G6_MARK,
  506. VI1_G6_B_MARK, VI2_FIELD_MARK, VI2_FIELD_B_MARK, CS0_N_MARK,
  507. VI1_R6_MARK, VI1_R6_B_MARK, VI2_G3_MARK, MSIOF0_SS2_B_MARK,
  508. CS1_N_A26_MARK, SPEEDIN_MARK, VI0_R7_MARK, VI0_R7_B_MARK,
  509. VI2_CLK_MARK, VI2_CLK_B_MARK, EX_CS0_N_MARK, HRX1_B_MARK,
  510. VI1_G5_MARK, VI1_G5_B_MARK, VI2_R0_MARK, HTX0_B_MARK,
  511. MSIOF0_SS1_B_MARK, EX_CS1_N_MARK, GPS_CLK_MARK,
  512. HCTS1_N_B_MARK, VI1_FIELD_MARK, VI1_FIELD_B_MARK,
  513. VI2_R1_MARK, EX_CS2_N_MARK, GPS_SIGN_MARK, HRTS1_N_B_MARK,
  514. VI3_CLKENB_MARK, VI1_G0_MARK, VI1_G0_B_MARK, VI2_R2_MARK,
  515. EX_CS3_N_MARK, GPS_MAG_MARK, VI3_FIELD_MARK,
  516. VI1_G1_MARK, VI1_G1_B_MARK, VI2_R3_MARK,
  517. EX_CS4_N_MARK, MSIOF1_SCK_B_MARK, VI3_HSYNC_N_MARK,
  518. VI2_HSYNC_N_MARK, IIC1_SCL_MARK, VI2_HSYNC_N_B_MARK,
  519. INTC_EN0_N_MARK, I2C1_SCL_MARK, EX_CS5_N_MARK, CAN0_RX_MARK,
  520. MSIOF1_RXD_B_MARK, VI3_VSYNC_N_MARK, VI1_G2_MARK,
  521. VI1_G2_B_MARK, VI2_R4_MARK, IIC1_SDA_MARK, INTC_EN1_N_MARK,
  522. I2C1_SDA_MARK, BS_N_MARK, IETX_MARK, HTX1_B_MARK,
  523. CAN1_TX_MARK, DRACK0_MARK, IETX_C_MARK, RD_N_MARK,
  524. CAN0_TX_MARK, SCIFA0_SCK_B_MARK, RD_WR_N_MARK, VI1_G3_MARK,
  525. VI1_G3_B_MARK, VI2_R5_MARK, SCIFA0_RXD_B_MARK,
  526. INTC_IRQ4_N_MARK, WE0_N_MARK, IECLK_MARK, CAN_CLK_MARK,
  527. VI2_VSYNC_N_MARK, SCIFA0_TXD_B_MARK, VI2_VSYNC_N_B_MARK,
  528. WE1_N_MARK, IERX_MARK, CAN1_RX_MARK, VI1_G4_MARK,
  529. VI1_G4_B_MARK, VI2_R6_MARK, SCIFA0_CTS_N_B_MARK,
  530. IERX_C_MARK, EX_WAIT0_MARK, IRQ3_MARK, INTC_IRQ3_N_MARK,
  531. VI3_CLK_MARK, SCIFA0_RTS_N_B_MARK, HRX0_B_MARK,
  532. MSIOF0_SCK_B_MARK, DREQ0_N_MARK, VI1_HSYNC_N_MARK,
  533. VI1_HSYNC_N_B_MARK, VI2_R7_MARK, SSI_SCK78_C_MARK,
  534. SSI_WS78_B_MARK,
  535. DACK0_MARK, IRQ0_MARK, INTC_IRQ0_N_MARK, SSI_SCK6_B_MARK,
  536. VI1_VSYNC_N_MARK, VI1_VSYNC_N_B_MARK, SSI_WS78_C_MARK,
  537. DREQ1_N_MARK, VI1_CLKENB_MARK, VI1_CLKENB_B_MARK,
  538. SSI_SDATA7_C_MARK, SSI_SCK78_B_MARK, DACK1_MARK, IRQ1_MARK,
  539. INTC_IRQ1_N_MARK, SSI_WS6_B_MARK, SSI_SDATA8_C_MARK,
  540. DREQ2_N_MARK, HSCK1_B_MARK, HCTS0_N_B_MARK,
  541. MSIOF0_TXD_B_MARK, DACK2_MARK, IRQ2_MARK, INTC_IRQ2_N_MARK,
  542. SSI_SDATA6_B_MARK, HRTS0_N_B_MARK, MSIOF0_RXD_B_MARK,
  543. ETH_CRS_DV_MARK, STP_ISCLK_0_B_MARK,
  544. TS_SDEN0_D_MARK, GLO_Q0_C_MARK, IIC2_SCL_E_MARK,
  545. I2C2_SCL_E_MARK, ETH_RX_ER_MARK,
  546. STP_ISD_0_B_MARK, TS_SPSYNC0_D_MARK, GLO_Q1_C_MARK,
  547. IIC2_SDA_E_MARK, I2C2_SDA_E_MARK, ETH_RXD0_MARK,
  548. STP_ISEN_0_B_MARK, TS_SDAT0_D_MARK, GLO_I0_C_MARK,
  549. SCIFB1_SCK_G_MARK, SCK1_E_MARK, ETH_RXD1_MARK,
  550. HRX0_E_MARK, STP_ISSYNC_0_B_MARK,
  551. TS_SCK0_D_MARK, GLO_I1_C_MARK, SCIFB1_RXD_G_MARK,
  552. RX1_E_MARK, ETH_LINK_MARK, HTX0_E_MARK,
  553. STP_IVCXO27_0_B_MARK, SCIFB1_TXD_G_MARK, TX1_E_MARK,
  554. ETH_REF_CLK_MARK, HCTS0_N_E_MARK,
  555. STP_IVCXO27_1_B_MARK, HRX0_F_MARK,
  556. ETH_MDIO_MARK, HRTS0_N_E_MARK,
  557. SIM0_D_C_MARK, HCTS0_N_F_MARK, ETH_TXD1_MARK,
  558. HTX0_F_MARK, BPFCLK_G_MARK,
  559. ETH_TX_EN_MARK, SIM0_CLK_C_MARK,
  560. HRTS0_N_F_MARK, ETH_MAGIC_MARK,
  561. SIM0_RST_C_MARK, ETH_TXD0_MARK,
  562. STP_ISCLK_1_B_MARK, TS_SDEN1_C_MARK, GLO_SCLK_C_MARK,
  563. ETH_MDC_MARK, STP_ISD_1_B_MARK,
  564. TS_SPSYNC1_C_MARK, GLO_SDATA_C_MARK, PWM0_MARK,
  565. SCIFA2_SCK_C_MARK, STP_ISEN_1_B_MARK, TS_SDAT1_C_MARK,
  566. GLO_SS_C_MARK, PWM1_MARK, SCIFA2_TXD_C_MARK,
  567. STP_ISSYNC_1_B_MARK, TS_SCK1_C_MARK, GLO_RFON_C_MARK,
  568. PCMOE_N_MARK, PWM2_MARK, PWMFSW0_MARK, SCIFA2_RXD_C_MARK,
  569. PCMWE_N_MARK, IECLK_C_MARK, DU_DOTCLKIN1_MARK,
  570. AUDIO_CLKC_MARK, AUDIO_CLKOUT_C_MARK, VI0_CLK_MARK,
  571. ATACS00_N_MARK, AVB_RXD1_MARK,
  572. VI0_DATA0_VI0_B0_MARK, ATACS10_N_MARK, AVB_RXD2_MARK,
  573. VI0_DATA1_VI0_B1_MARK, ATARD0_N_MARK, AVB_RXD3_MARK,
  574. VI0_DATA2_VI0_B2_MARK, ATAWR0_N_MARK,
  575. AVB_RXD4_MARK, VI0_DATA3_VI0_B3_MARK, ATADIR0_N_MARK,
  576. AVB_RXD5_MARK, VI0_DATA4_VI0_B4_MARK, ATAG0_N_MARK,
  577. AVB_RXD6_MARK, VI0_DATA5_VI0_B5_MARK, EX_WAIT1_MARK,
  578. AVB_RXD7_MARK, VI0_DATA6_VI0_B6_MARK, AVB_RX_ER_MARK,
  579. VI0_DATA7_VI0_B7_MARK, AVB_RX_CLK_MARK,
  580. VI1_CLK_MARK, AVB_RX_DV_MARK,
  581. VI1_DATA0_VI1_B0_MARK, SCIFA1_SCK_D_MARK,
  582. AVB_CRS_MARK, VI1_DATA1_VI1_B1_MARK,
  583. SCIFA1_RXD_D_MARK, AVB_MDC_MARK,
  584. VI1_DATA2_VI1_B2_MARK, SCIFA1_TXD_D_MARK, AVB_MDIO_MARK,
  585. VI1_DATA3_VI1_B3_MARK, SCIFA1_CTS_N_D_MARK,
  586. AVB_GTX_CLK_MARK, VI1_DATA4_VI1_B4_MARK, SCIFA1_RTS_N_D_MARK,
  587. AVB_MAGIC_MARK, VI1_DATA5_VI1_B5_MARK,
  588. AVB_PHY_INT_MARK, VI1_DATA6_VI1_B6_MARK, AVB_GTXREFCLK_MARK,
  589. SD0_CLK_MARK, VI1_DATA0_VI1_B0_B_MARK, SD0_CMD_MARK,
  590. SCIFB1_SCK_B_MARK, VI1_DATA1_VI1_B1_B_MARK,
  591. SD0_DAT0_MARK, SCIFB1_RXD_B_MARK, VI1_DATA2_VI1_B2_B_MARK,
  592. SD0_DAT1_MARK, SCIFB1_TXD_B_MARK, VI1_DATA3_VI1_B3_B_MARK,
  593. SD0_DAT2_MARK, SCIFB1_CTS_N_B_MARK, VI1_DATA4_VI1_B4_B_MARK,
  594. SD0_DAT3_MARK, SCIFB1_RTS_N_B_MARK, VI1_DATA5_VI1_B5_B_MARK,
  595. SD0_CD_MARK, MMC0_D6_MARK, TS_SDEN0_B_MARK, USB0_EXTP_MARK,
  596. GLO_SCLK_MARK, VI1_DATA6_VI1_B6_B_MARK, IIC1_SCL_B_MARK,
  597. I2C1_SCL_B_MARK, VI2_DATA6_VI2_B6_B_MARK, SD0_WP_MARK,
  598. MMC0_D7_MARK, TS_SPSYNC0_B_MARK, USB0_IDIN_MARK,
  599. GLO_SDATA_MARK, VI1_DATA7_VI1_B7_B_MARK, IIC1_SDA_B_MARK,
  600. I2C1_SDA_B_MARK, VI2_DATA7_VI2_B7_B_MARK, SD1_CLK_MARK,
  601. AVB_TX_EN_MARK, SD1_CMD_MARK,
  602. AVB_TX_ER_MARK, SCIFB0_SCK_B_MARK,
  603. SD1_DAT0_MARK, AVB_TX_CLK_MARK,
  604. SCIFB0_RXD_B_MARK, SD1_DAT1_MARK, AVB_LINK_MARK,
  605. SCIFB0_TXD_B_MARK, SD1_DAT2_MARK,
  606. AVB_COL_MARK, SCIFB0_CTS_N_B_MARK,
  607. SD1_DAT3_MARK, AVB_RXD0_MARK,
  608. SCIFB0_RTS_N_B_MARK, SD1_CD_MARK, MMC1_D6_MARK,
  609. TS_SDEN1_MARK, USB1_EXTP_MARK, GLO_SS_MARK, VI0_CLK_B_MARK,
  610. IIC2_SCL_D_MARK, I2C2_SCL_D_MARK, SIM0_CLK_B_MARK,
  611. VI3_CLK_B_MARK,
  612. SD1_WP_MARK, MMC1_D7_MARK, TS_SPSYNC1_MARK, USB1_IDIN_MARK,
  613. GLO_RFON_MARK, VI1_CLK_B_MARK, IIC2_SDA_D_MARK, I2C2_SDA_D_MARK,
  614. SIM0_D_B_MARK, SD2_CLK_MARK, MMC0_CLK_MARK, SIM0_CLK_MARK,
  615. VI0_DATA0_VI0_B0_B_MARK, TS_SDEN0_C_MARK, GLO_SCLK_B_MARK,
  616. VI3_DATA0_B_MARK, SD2_CMD_MARK, MMC0_CMD_MARK, SIM0_D_MARK,
  617. VI0_DATA1_VI0_B1_B_MARK, SCIFB1_SCK_E_MARK, SCK1_D_MARK,
  618. TS_SPSYNC0_C_MARK, GLO_SDATA_B_MARK, VI3_DATA1_B_MARK,
  619. SD2_DAT0_MARK, MMC0_D0_MARK, FMCLK_B_MARK,
  620. VI0_DATA2_VI0_B2_B_MARK, SCIFB1_RXD_E_MARK, RX1_D_MARK,
  621. TS_SDAT0_C_MARK, GLO_SS_B_MARK, VI3_DATA2_B_MARK,
  622. SD2_DAT1_MARK, MMC0_D1_MARK, FMIN_B_MARK,
  623. VI0_DATA3_VI0_B3_B_MARK, SCIFB1_TXD_E_MARK, TX1_D_MARK,
  624. TS_SCK0_C_MARK, GLO_RFON_B_MARK, VI3_DATA3_B_MARK,
  625. SD2_DAT2_MARK, MMC0_D2_MARK, BPFCLK_B_MARK,
  626. VI0_DATA4_VI0_B4_B_MARK, HRX0_D_MARK, TS_SDEN1_B_MARK,
  627. GLO_Q0_B_MARK, VI3_DATA4_B_MARK, SD2_DAT3_MARK,
  628. MMC0_D3_MARK, SIM0_RST_MARK, VI0_DATA5_VI0_B5_B_MARK,
  629. HTX0_D_MARK, TS_SPSYNC1_B_MARK, GLO_Q1_B_MARK,
  630. VI3_DATA5_B_MARK, SD2_CD_MARK, MMC0_D4_MARK,
  631. TS_SDAT0_B_MARK, USB2_EXTP_MARK, GLO_I0_MARK,
  632. VI0_DATA6_VI0_B6_B_MARK, HCTS0_N_D_MARK, TS_SDAT1_B_MARK,
  633. GLO_I0_B_MARK, VI3_DATA6_B_MARK,
  634. SD2_WP_MARK, MMC0_D5_MARK, TS_SCK0_B_MARK, USB2_IDIN_MARK,
  635. GLO_I1_MARK, VI0_DATA7_VI0_B7_B_MARK, HRTS0_N_D_MARK,
  636. TS_SCK1_B_MARK, GLO_I1_B_MARK, VI3_DATA7_B_MARK,
  637. SD3_CLK_MARK, MMC1_CLK_MARK, SD3_CMD_MARK, MMC1_CMD_MARK,
  638. MTS_N_MARK, SD3_DAT0_MARK, MMC1_D0_MARK, STM_N_MARK,
  639. SD3_DAT1_MARK, MMC1_D1_MARK, MDATA_MARK, SD3_DAT2_MARK,
  640. MMC1_D2_MARK, SDATA_MARK, SD3_DAT3_MARK, MMC1_D3_MARK,
  641. SCKZ_MARK, SD3_CD_MARK, MMC1_D4_MARK, TS_SDAT1_MARK,
  642. VSP_MARK, GLO_Q0_MARK, SIM0_RST_B_MARK, SD3_WP_MARK,
  643. MMC1_D5_MARK, TS_SCK1_MARK, GLO_Q1_MARK, FMIN_C_MARK,
  644. FMIN_E_MARK, FMIN_F_MARK,
  645. MLB_CLK_MARK, IIC2_SCL_B_MARK, I2C2_SCL_B_MARK,
  646. MLB_SIG_MARK, SCIFB1_RXD_D_MARK, RX1_C_MARK, IIC2_SDA_B_MARK,
  647. I2C2_SDA_B_MARK, MLB_DAT_MARK,
  648. SCIFB1_TXD_D_MARK, TX1_C_MARK, BPFCLK_C_MARK,
  649. SSI_SCK0129_MARK, CAN_CLK_B_MARK,
  650. MOUT0_MARK,
  651. SSI_WS0129_MARK, CAN0_TX_B_MARK, MOUT1_MARK,
  652. SSI_SDATA0_MARK, CAN0_RX_B_MARK, MOUT2_MARK,
  653. SSI_SDATA1_MARK, CAN1_TX_B_MARK, MOUT5_MARK,
  654. SSI_SDATA2_MARK, CAN1_RX_B_MARK, SSI_SCK1_MARK, MOUT6_MARK,
  655. SSI_SCK34_MARK, STP_OPWM_0_MARK, SCIFB0_SCK_MARK,
  656. MSIOF1_SCK_MARK, CAN_DEBUG_HW_TRIGGER_MARK, SSI_WS34_MARK,
  657. STP_IVCXO27_0_MARK, SCIFB0_RXD_MARK, MSIOF1_SYNC_MARK,
  658. CAN_STEP0_MARK, SSI_SDATA3_MARK, STP_ISCLK_0_MARK,
  659. SCIFB0_TXD_MARK, MSIOF1_SS1_MARK, CAN_TXCLK_MARK,
  660. SSI_SCK4_MARK, STP_ISD_0_MARK, SCIFB0_CTS_N_MARK,
  661. MSIOF1_SS2_MARK, SSI_SCK5_C_MARK, CAN_DEBUGOUT0_MARK,
  662. SSI_WS4_MARK, STP_ISEN_0_MARK, SCIFB0_RTS_N_MARK,
  663. MSIOF1_TXD_MARK, SSI_WS5_C_MARK, CAN_DEBUGOUT1_MARK,
  664. SSI_SDATA4_MARK, STP_ISSYNC_0_MARK, MSIOF1_RXD_MARK,
  665. CAN_DEBUGOUT2_MARK, SSI_SCK5_MARK, SCIFB1_SCK_MARK,
  666. IERX_B_MARK, DU2_EXHSYNC_DU2_HSYNC_MARK, QSTH_QHS_MARK,
  667. CAN_DEBUGOUT3_MARK, SSI_WS5_MARK, SCIFB1_RXD_MARK,
  668. IECLK_B_MARK, DU2_EXVSYNC_DU2_VSYNC_MARK, QSTB_QHE_MARK,
  669. CAN_DEBUGOUT4_MARK,
  670. SSI_SDATA5_MARK, SCIFB1_TXD_MARK, IETX_B_MARK, DU2_DR2_MARK,
  671. LCDOUT2_MARK, CAN_DEBUGOUT5_MARK, SSI_SCK6_MARK,
  672. SCIFB1_CTS_N_MARK, BPFCLK_D_MARK,
  673. DU2_DR3_MARK, LCDOUT3_MARK, CAN_DEBUGOUT6_MARK,
  674. BPFCLK_F_MARK, SSI_WS6_MARK,
  675. SCIFB1_RTS_N_MARK, CAN0_TX_D_MARK, DU2_DR4_MARK,
  676. LCDOUT4_MARK, CAN_DEBUGOUT7_MARK, SSI_SDATA6_MARK,
  677. FMIN_D_MARK, DU2_DR5_MARK, LCDOUT5_MARK,
  678. CAN_DEBUGOUT8_MARK, SSI_SCK78_MARK, STP_IVCXO27_1_MARK,
  679. SCK1_MARK, SCIFA1_SCK_MARK, DU2_DR6_MARK, LCDOUT6_MARK,
  680. CAN_DEBUGOUT9_MARK, SSI_WS78_MARK, STP_ISCLK_1_MARK,
  681. SCIFB2_SCK_MARK, SCIFA2_CTS_N_MARK, DU2_DR7_MARK,
  682. LCDOUT7_MARK, CAN_DEBUGOUT10_MARK, SSI_SDATA7_MARK,
  683. STP_ISD_1_MARK, SCIFB2_RXD_MARK, SCIFA2_RTS_N_MARK,
  684. TCLK2_MARK, QSTVA_QVS_MARK, CAN_DEBUGOUT11_MARK,
  685. BPFCLK_E_MARK, SSI_SDATA7_B_MARK,
  686. FMIN_G_MARK, SSI_SDATA8_MARK,
  687. STP_ISEN_1_MARK, SCIFB2_TXD_MARK, CAN0_TX_C_MARK,
  688. CAN_DEBUGOUT12_MARK, SSI_SDATA8_B_MARK, SSI_SDATA9_MARK,
  689. STP_ISSYNC_1_MARK, SCIFB2_CTS_N_MARK, SSI_WS1_MARK,
  690. SSI_SDATA5_C_MARK, CAN_DEBUGOUT13_MARK, AUDIO_CLKA_MARK,
  691. SCIFB2_RTS_N_MARK, CAN_DEBUGOUT14_MARK,
  692. AUDIO_CLKB_MARK, SCIF_CLK_MARK, CAN0_RX_D_MARK,
  693. DVC_MUTE_MARK, CAN0_RX_C_MARK, CAN_DEBUGOUT15_MARK,
  694. REMOCON_MARK, SCIFA0_SCK_MARK, HSCK1_MARK, SCK0_MARK,
  695. MSIOF3_SS2_MARK, DU2_DG2_MARK, LCDOUT10_MARK, IIC1_SDA_C_MARK,
  696. I2C1_SDA_C_MARK, SCIFA0_RXD_MARK, HRX1_MARK, RX0_MARK,
  697. DU2_DR0_MARK, LCDOUT0_MARK, SCIFA0_TXD_MARK, HTX1_MARK,
  698. TX0_MARK, DU2_DR1_MARK, LCDOUT1_MARK, SCIFA0_CTS_N_MARK,
  699. HCTS1_N_MARK, CTS0_N_MARK, MSIOF3_SYNC_MARK, DU2_DG3_MARK,
  700. LCDOUT11_MARK, PWM0_B_MARK, IIC1_SCL_C_MARK, I2C1_SCL_C_MARK,
  701. SCIFA0_RTS_N_MARK, HRTS1_N_MARK, RTS0_N_MARK,
  702. MSIOF3_SS1_MARK, DU2_DG0_MARK, LCDOUT8_MARK, PWM1_B_MARK,
  703. SCIFA1_RXD_MARK, AD_DI_MARK, RX1_MARK,
  704. DU2_EXODDF_DU2_ODDF_DISP_CDE_MARK, QCPV_QDE_MARK,
  705. SCIFA1_TXD_MARK, AD_DO_MARK, TX1_MARK, DU2_DG1_MARK,
  706. LCDOUT9_MARK, SCIFA1_CTS_N_MARK, AD_CLK_MARK,
  707. CTS1_N_MARK, MSIOF3_RXD_MARK, DU0_DOTCLKOUT_MARK, QCLK_MARK,
  708. SCIFA1_RTS_N_MARK, AD_NCS_N_MARK, RTS1_N_MARK,
  709. MSIOF3_TXD_MARK, DU1_DOTCLKOUT_MARK, QSTVB_QVE_MARK,
  710. HRTS0_N_C_MARK,
  711. SCIFA2_SCK_MARK, FMCLK_MARK, SCK2_MARK, MSIOF3_SCK_MARK, DU2_DG7_MARK,
  712. LCDOUT15_MARK, SCIF_CLK_B_MARK, SCIFA2_RXD_MARK, FMIN_MARK,
  713. TX2_MARK, DU2_DB0_MARK, LCDOUT16_MARK, IIC2_SCL_MARK, I2C2_SCL_MARK,
  714. SCIFA2_TXD_MARK, BPFCLK_MARK, RX2_MARK, DU2_DB1_MARK, LCDOUT17_MARK,
  715. IIC2_SDA_MARK, I2C2_SDA_MARK, HSCK0_MARK, TS_SDEN0_MARK,
  716. DU2_DG4_MARK, LCDOUT12_MARK, HCTS0_N_C_MARK, HRX0_MARK,
  717. DU2_DB2_MARK, LCDOUT18_MARK, HTX0_MARK, DU2_DB3_MARK,
  718. LCDOUT19_MARK, HCTS0_N_MARK, SSI_SCK9_MARK, DU2_DB4_MARK,
  719. LCDOUT20_MARK, HRTS0_N_MARK, SSI_WS9_MARK, DU2_DB5_MARK,
  720. LCDOUT21_MARK, MSIOF0_SCK_MARK, TS_SDAT0_MARK, ADICLK_MARK,
  721. DU2_DB6_MARK, LCDOUT22_MARK, MSIOF0_SYNC_MARK, TS_SCK0_MARK,
  722. SSI_SCK2_MARK, ADIDATA_MARK, DU2_DB7_MARK, LCDOUT23_MARK,
  723. HRX0_C_MARK, MSIOF0_SS1_MARK, ADICHS0_MARK,
  724. DU2_DG5_MARK, LCDOUT13_MARK, MSIOF0_TXD_MARK, ADICHS1_MARK,
  725. DU2_DG6_MARK, LCDOUT14_MARK,
  726. MSIOF0_SS2_MARK, AUDIO_CLKOUT_MARK, ADICHS2_MARK,
  727. DU2_DISP_MARK, QPOLA_MARK, HTX0_C_MARK, SCIFA2_TXD_B_MARK,
  728. MSIOF0_RXD_MARK, TS_SPSYNC0_MARK, SSI_WS2_MARK,
  729. ADICS_SAMP_MARK, DU2_CDE_MARK, QPOLB_MARK, SCIFA2_RXD_B_MARK,
  730. USB1_PWEN_MARK, AUDIO_CLKOUT_D_MARK, USB1_OVC_MARK,
  731. TCLK1_B_MARK,
  732. PINMUX_MARK_END,
  733. };
  734. static const u16 pinmux_data[] = {
  735. PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
  736. PINMUX_DATA(VI1_DATA7_VI1_B7_MARK, FN_VI1_DATA7_VI1_B7),
  737. PINMUX_DATA(USB0_PWEN_MARK, FN_USB0_PWEN),
  738. PINMUX_DATA(USB0_OVC_VBUS_MARK, FN_USB0_OVC_VBUS),
  739. PINMUX_DATA(USB2_PWEN_MARK, FN_USB2_PWEN),
  740. PINMUX_DATA(USB2_OVC_MARK, FN_USB2_OVC),
  741. PINMUX_DATA(AVS1_MARK, FN_AVS1),
  742. PINMUX_DATA(AVS2_MARK, FN_AVS2),
  743. PINMUX_DATA(DU_DOTCLKIN0_MARK, FN_DU_DOTCLKIN0),
  744. PINMUX_DATA(DU_DOTCLKIN2_MARK, FN_DU_DOTCLKIN2),
  745. PINMUX_IPSR_DATA(IP0_2_0, D0),
  746. PINMUX_IPSR_MODSEL_DATA(IP0_2_0, MSIOF3_SCK_B, SEL_SOF3_1),
  747. PINMUX_IPSR_MODSEL_DATA(IP0_2_0, VI3_DATA0, SEL_VI3_0),
  748. PINMUX_IPSR_MODSEL_DATA(IP0_2_0, VI0_G4, SEL_VI0_0),
  749. PINMUX_IPSR_MODSEL_DATA(IP0_2_0, VI0_G4_B, SEL_VI0_1),
  750. PINMUX_IPSR_DATA(IP0_5_3, D1),
  751. PINMUX_IPSR_MODSEL_DATA(IP0_5_3, MSIOF3_SYNC_B, SEL_SOF3_1),
  752. PINMUX_IPSR_MODSEL_DATA(IP0_5_3, VI3_DATA1, SEL_VI3_0),
  753. PINMUX_IPSR_MODSEL_DATA(IP0_5_3, VI0_G5, SEL_VI0_0),
  754. PINMUX_IPSR_MODSEL_DATA(IP0_5_3, VI0_G5_B, SEL_VI0_1),
  755. PINMUX_IPSR_DATA(IP0_8_6, D2),
  756. PINMUX_IPSR_MODSEL_DATA(IP0_8_6, MSIOF3_RXD_B, SEL_SOF3_1),
  757. PINMUX_IPSR_MODSEL_DATA(IP0_8_6, VI3_DATA2, SEL_VI3_0),
  758. PINMUX_IPSR_MODSEL_DATA(IP0_8_6, VI0_G6, SEL_VI0_0),
  759. PINMUX_IPSR_MODSEL_DATA(IP0_8_6, VI0_G6_B, SEL_VI0_1),
  760. PINMUX_IPSR_DATA(IP0_11_9, D3),
  761. PINMUX_IPSR_MODSEL_DATA(IP0_11_9, MSIOF3_TXD_B, SEL_SOF3_1),
  762. PINMUX_IPSR_MODSEL_DATA(IP0_11_9, VI3_DATA3, SEL_VI3_0),
  763. PINMUX_IPSR_MODSEL_DATA(IP0_11_9, VI0_G7, SEL_VI0_0),
  764. PINMUX_IPSR_MODSEL_DATA(IP0_11_9, VI0_G7_B, SEL_VI0_1),
  765. PINMUX_IPSR_DATA(IP0_15_12, D4),
  766. PINMUX_IPSR_MODSEL_DATA(IP0_15_12, SCIFB1_RXD_F, SEL_SCIFB1_5),
  767. PINMUX_IPSR_MODSEL_DATA(IP0_15_12, SCIFB0_RXD_C, SEL_SCIFB_2),
  768. PINMUX_IPSR_MODSEL_DATA(IP0_15_12, VI3_DATA4, SEL_VI3_0),
  769. PINMUX_IPSR_MODSEL_DATA(IP0_15_12, VI0_R0, SEL_VI0_0),
  770. PINMUX_IPSR_MODSEL_DATA(IP0_15_12, VI0_R0_B, SEL_VI0_1),
  771. PINMUX_IPSR_MODSEL_DATA(IP0_15_12, RX0_B, SEL_SCIF0_1),
  772. PINMUX_IPSR_DATA(IP0_19_16, D5),
  773. PINMUX_IPSR_MODSEL_DATA(IP0_19_16, SCIFB1_TXD_F, SEL_SCIFB1_5),
  774. PINMUX_IPSR_MODSEL_DATA(IP0_19_16, SCIFB0_TXD_C, SEL_SCIFB_2),
  775. PINMUX_IPSR_MODSEL_DATA(IP0_19_16, VI3_DATA5, SEL_VI3_0),
  776. PINMUX_IPSR_MODSEL_DATA(IP0_19_16, VI0_R1, SEL_VI0_0),
  777. PINMUX_IPSR_MODSEL_DATA(IP0_19_16, VI0_R1_B, SEL_VI0_1),
  778. PINMUX_IPSR_MODSEL_DATA(IP0_19_16, TX0_B, SEL_SCIF0_1),
  779. PINMUX_IPSR_DATA(IP0_22_20, D6),
  780. PINMUX_IPSR_MODSEL_DATA(IP0_22_20, IIC2_SCL_C, SEL_IIC2_2),
  781. PINMUX_IPSR_MODSEL_DATA(IP0_22_20, VI3_DATA6, SEL_VI3_0),
  782. PINMUX_IPSR_MODSEL_DATA(IP0_22_20, VI0_R2, SEL_VI0_0),
  783. PINMUX_IPSR_MODSEL_DATA(IP0_22_20, VI0_R2_B, SEL_VI0_1),
  784. PINMUX_IPSR_MODSEL_DATA(IP0_22_20, I2C2_SCL_C, SEL_I2C2_2),
  785. PINMUX_IPSR_DATA(IP0_26_23, D7),
  786. PINMUX_IPSR_MODSEL_DATA(IP0_26_23, AD_DI_B, SEL_ADI_1),
  787. PINMUX_IPSR_MODSEL_DATA(IP0_26_23, IIC2_SDA_C, SEL_IIC2_2),
  788. PINMUX_IPSR_MODSEL_DATA(IP0_26_23, VI3_DATA7, SEL_VI3_0),
  789. PINMUX_IPSR_MODSEL_DATA(IP0_26_23, VI0_R3, SEL_VI0_0),
  790. PINMUX_IPSR_MODSEL_DATA(IP0_26_23, VI0_R3_B, SEL_VI0_1),
  791. PINMUX_IPSR_MODSEL_DATA(IP0_26_23, I2C2_SDA_C, SEL_I2C2_2),
  792. PINMUX_IPSR_MODSEL_DATA(IP0_26_23, TCLK1, SEL_TMU1_0),
  793. PINMUX_IPSR_DATA(IP0_30_27, D8),
  794. PINMUX_IPSR_MODSEL_DATA(IP0_30_27, SCIFA1_SCK_C, SEL_SCIFA1_2),
  795. PINMUX_IPSR_DATA(IP0_30_27, AVB_TXD0),
  796. PINMUX_IPSR_MODSEL_DATA(IP0_30_27, VI0_G0, SEL_VI0_0),
  797. PINMUX_IPSR_MODSEL_DATA(IP0_30_27, VI0_G0_B, SEL_VI0_1),
  798. PINMUX_IPSR_MODSEL_DATA(IP0_30_27, VI2_DATA0_VI2_B0, SEL_VI2_0),
  799. PINMUX_IPSR_DATA(IP1_3_0, D9),
  800. PINMUX_IPSR_MODSEL_DATA(IP1_3_0, SCIFA1_RXD_C, SEL_SCIFA1_2),
  801. PINMUX_IPSR_DATA(IP1_3_0, AVB_TXD1),
  802. PINMUX_IPSR_MODSEL_DATA(IP1_3_0, VI0_G1, SEL_VI0_0),
  803. PINMUX_IPSR_MODSEL_DATA(IP1_3_0, VI0_G1_B, SEL_VI0_1),
  804. PINMUX_IPSR_MODSEL_DATA(IP1_3_0, VI2_DATA1_VI2_B1, SEL_VI2_0),
  805. PINMUX_IPSR_DATA(IP1_7_4, D10),
  806. PINMUX_IPSR_MODSEL_DATA(IP1_7_4, SCIFA1_TXD_C, SEL_SCIFA1_2),
  807. PINMUX_IPSR_DATA(IP1_7_4, AVB_TXD2),
  808. PINMUX_IPSR_MODSEL_DATA(IP1_7_4, VI0_G2, SEL_VI0_0),
  809. PINMUX_IPSR_MODSEL_DATA(IP1_7_4, VI0_G2_B, SEL_VI0_1),
  810. PINMUX_IPSR_MODSEL_DATA(IP1_7_4, VI2_DATA2_VI2_B2, SEL_VI2_0),
  811. PINMUX_IPSR_DATA(IP1_11_8, D11),
  812. PINMUX_IPSR_MODSEL_DATA(IP1_11_8, SCIFA1_CTS_N_C, SEL_SCIFA1_2),
  813. PINMUX_IPSR_DATA(IP1_11_8, AVB_TXD3),
  814. PINMUX_IPSR_MODSEL_DATA(IP1_11_8, VI0_G3, SEL_VI0_0),
  815. PINMUX_IPSR_MODSEL_DATA(IP1_11_8, VI0_G3_B, SEL_VI0_1),
  816. PINMUX_IPSR_MODSEL_DATA(IP1_11_8, VI2_DATA3_VI2_B3, SEL_VI2_0),
  817. PINMUX_IPSR_DATA(IP1_14_12, D12),
  818. PINMUX_IPSR_MODSEL_DATA(IP1_14_12, SCIFA1_RTS_N_C, SEL_SCIFA1_2),
  819. PINMUX_IPSR_DATA(IP1_14_12, AVB_TXD4),
  820. PINMUX_IPSR_MODSEL_DATA(IP1_14_12, VI0_HSYNC_N, SEL_VI0_0),
  821. PINMUX_IPSR_MODSEL_DATA(IP1_14_12, VI0_HSYNC_N_B, SEL_VI0_1),
  822. PINMUX_IPSR_MODSEL_DATA(IP1_14_12, VI2_DATA4_VI2_B4, SEL_VI2_0),
  823. PINMUX_IPSR_DATA(IP1_17_15, D13),
  824. PINMUX_IPSR_DATA(IP1_17_15, AVB_TXD5),
  825. PINMUX_IPSR_MODSEL_DATA(IP1_17_15, VI0_VSYNC_N, SEL_VI0_0),
  826. PINMUX_IPSR_MODSEL_DATA(IP1_17_15, VI0_VSYNC_N_B, SEL_VI0_1),
  827. PINMUX_IPSR_MODSEL_DATA(IP1_17_15, VI2_DATA5_VI2_B5, SEL_VI2_0),
  828. PINMUX_IPSR_DATA(IP1_21_18, D14),
  829. PINMUX_IPSR_MODSEL_DATA(IP1_21_18, SCIFB1_RXD_C, SEL_SCIFB1_2),
  830. PINMUX_IPSR_DATA(IP1_21_18, AVB_TXD6),
  831. PINMUX_IPSR_MODSEL_DATA(IP1_21_18, RX1_B, SEL_SCIF1_1),
  832. PINMUX_IPSR_MODSEL_DATA(IP1_21_18, VI0_CLKENB, SEL_VI0_0),
  833. PINMUX_IPSR_MODSEL_DATA(IP1_21_18, VI0_CLKENB_B, SEL_VI0_1),
  834. PINMUX_IPSR_MODSEL_DATA(IP1_21_18, VI2_DATA6_VI2_B6, SEL_VI2_0),
  835. PINMUX_IPSR_DATA(IP1_25_22, D15),
  836. PINMUX_IPSR_MODSEL_DATA(IP1_25_22, SCIFB1_TXD_C, SEL_SCIFB1_2),
  837. PINMUX_IPSR_DATA(IP1_25_22, AVB_TXD7),
  838. PINMUX_IPSR_MODSEL_DATA(IP1_25_22, TX1_B, SEL_SCIF1_1),
  839. PINMUX_IPSR_MODSEL_DATA(IP1_25_22, VI0_FIELD, SEL_VI0_0),
  840. PINMUX_IPSR_MODSEL_DATA(IP1_25_22, VI0_FIELD_B, SEL_VI0_1),
  841. PINMUX_IPSR_MODSEL_DATA(IP1_25_22, VI2_DATA7_VI2_B7, SEL_VI2_0),
  842. PINMUX_IPSR_DATA(IP1_27_26, A0),
  843. PINMUX_IPSR_DATA(IP1_27_26, PWM3),
  844. PINMUX_IPSR_DATA(IP1_29_28, A1),
  845. PINMUX_IPSR_DATA(IP1_29_28, PWM4),
  846. PINMUX_IPSR_DATA(IP2_2_0, A2),
  847. PINMUX_IPSR_DATA(IP2_2_0, PWM5),
  848. PINMUX_IPSR_MODSEL_DATA(IP2_2_0, MSIOF1_SS1_B, SEL_SOF1_1),
  849. PINMUX_IPSR_DATA(IP2_5_3, A3),
  850. PINMUX_IPSR_DATA(IP2_5_3, PWM6),
  851. PINMUX_IPSR_MODSEL_DATA(IP2_5_3, MSIOF1_SS2_B, SEL_SOF1_1),
  852. PINMUX_IPSR_DATA(IP2_8_6, A4),
  853. PINMUX_IPSR_MODSEL_DATA(IP2_8_6, MSIOF1_TXD_B, SEL_SOF1_1),
  854. PINMUX_IPSR_DATA(IP2_8_6, TPU0TO0),
  855. PINMUX_IPSR_DATA(IP2_11_9, A5),
  856. PINMUX_IPSR_MODSEL_DATA(IP2_11_9, SCIFA1_TXD_B, SEL_SCIFA1_1),
  857. PINMUX_IPSR_DATA(IP2_11_9, TPU0TO1),
  858. PINMUX_IPSR_DATA(IP2_14_12, A6),
  859. PINMUX_IPSR_MODSEL_DATA(IP2_14_12, SCIFA1_RTS_N_B, SEL_SCIFA1_1),
  860. PINMUX_IPSR_DATA(IP2_14_12, TPU0TO2),
  861. PINMUX_IPSR_DATA(IP2_17_15, A7),
  862. PINMUX_IPSR_MODSEL_DATA(IP2_17_15, SCIFA1_SCK_B, SEL_SCIFA1_1),
  863. PINMUX_IPSR_DATA(IP2_17_15, AUDIO_CLKOUT_B),
  864. PINMUX_IPSR_DATA(IP2_17_15, TPU0TO3),
  865. PINMUX_IPSR_DATA(IP2_21_18, A8),
  866. PINMUX_IPSR_MODSEL_DATA(IP2_21_18, SCIFA1_RXD_B, SEL_SCIFA1_1),
  867. PINMUX_IPSR_MODSEL_DATA(IP2_21_18, SSI_SCK5_B, SEL_SSI5_1),
  868. PINMUX_IPSR_MODSEL_DATA(IP2_21_18, VI0_R4, SEL_VI0_0),
  869. PINMUX_IPSR_MODSEL_DATA(IP2_21_18, VI0_R4_B, SEL_VI0_1),
  870. PINMUX_IPSR_MODSEL_DATA(IP2_21_18, SCIFB2_RXD_C, SEL_SCIFB2_2),
  871. PINMUX_IPSR_MODSEL_DATA(IP2_21_18, RX2_B, SEL_SCIF2_1),
  872. PINMUX_IPSR_MODSEL_DATA(IP2_21_18, VI2_DATA0_VI2_B0_B, SEL_VI2_1),
  873. PINMUX_IPSR_DATA(IP2_25_22, A9),
  874. PINMUX_IPSR_MODSEL_DATA(IP2_25_22, SCIFA1_CTS_N_B, SEL_SCIFA1_1),
  875. PINMUX_IPSR_MODSEL_DATA(IP2_25_22, SSI_WS5_B, SEL_SSI5_1),
  876. PINMUX_IPSR_MODSEL_DATA(IP2_25_22, VI0_R5, SEL_VI0_0),
  877. PINMUX_IPSR_MODSEL_DATA(IP2_25_22, VI0_R5_B, SEL_VI0_1),
  878. PINMUX_IPSR_MODSEL_DATA(IP2_25_22, SCIFB2_TXD_C, SEL_SCIFB2_2),
  879. PINMUX_IPSR_MODSEL_DATA(IP2_25_22, TX2_B, SEL_SCIF2_1),
  880. PINMUX_IPSR_MODSEL_DATA(IP2_25_22, VI2_DATA1_VI2_B1_B, SEL_VI2_1),
  881. PINMUX_IPSR_DATA(IP2_28_26, A10),
  882. PINMUX_IPSR_MODSEL_DATA(IP2_28_26, SSI_SDATA5_B, SEL_SSI5_1),
  883. PINMUX_IPSR_DATA(IP2_28_26, MSIOF2_SYNC),
  884. PINMUX_IPSR_MODSEL_DATA(IP2_28_26, VI0_R6, SEL_VI0_0),
  885. PINMUX_IPSR_MODSEL_DATA(IP2_28_26, VI0_R6_B, SEL_VI0_1),
  886. PINMUX_IPSR_MODSEL_DATA(IP2_28_26, VI2_DATA2_VI2_B2_B, SEL_VI2_1),
  887. PINMUX_IPSR_DATA(IP3_3_0, A11),
  888. PINMUX_IPSR_MODSEL_DATA(IP3_3_0, SCIFB2_CTS_N_B, SEL_SCIFB2_1),
  889. PINMUX_IPSR_DATA(IP3_3_0, MSIOF2_SCK),
  890. PINMUX_IPSR_MODSEL_DATA(IP3_3_0, VI1_R0, SEL_VI1_0),
  891. PINMUX_IPSR_MODSEL_DATA(IP3_3_0, VI1_R0_B, SEL_VI1_1),
  892. PINMUX_IPSR_DATA(IP3_3_0, VI2_G0),
  893. PINMUX_IPSR_MODSEL_DATA(IP3_3_0, VI2_DATA3_VI2_B3_B, SEL_VI2_1),
  894. PINMUX_IPSR_DATA(IP3_7_4, A12),
  895. PINMUX_IPSR_MODSEL_DATA(IP3_7_4, SCIFB2_RXD_B, SEL_SCIFB2_1),
  896. PINMUX_IPSR_DATA(IP3_7_4, MSIOF2_TXD),
  897. PINMUX_IPSR_MODSEL_DATA(IP3_7_4, VI1_R1, SEL_VI1_0),
  898. PINMUX_IPSR_MODSEL_DATA(IP3_7_4, VI1_R1_B, SEL_VI1_1),
  899. PINMUX_IPSR_DATA(IP3_7_4, VI2_G1),
  900. PINMUX_IPSR_MODSEL_DATA(IP3_7_4, VI2_DATA4_VI2_B4_B, SEL_VI2_1),
  901. PINMUX_IPSR_DATA(IP3_11_8, A13),
  902. PINMUX_IPSR_MODSEL_DATA(IP3_11_8, SCIFB2_RTS_N_B, SEL_SCIFB2_1),
  903. PINMUX_IPSR_DATA(IP3_11_8, EX_WAIT2),
  904. PINMUX_IPSR_DATA(IP3_11_8, MSIOF2_RXD),
  905. PINMUX_IPSR_MODSEL_DATA(IP3_11_8, VI1_R2, SEL_VI1_0),
  906. PINMUX_IPSR_MODSEL_DATA(IP3_11_8, VI1_R2_B, SEL_VI1_1),
  907. PINMUX_IPSR_DATA(IP3_11_8, VI2_G2),
  908. PINMUX_IPSR_MODSEL_DATA(IP3_11_8, VI2_DATA5_VI2_B5_B, SEL_VI2_1),
  909. PINMUX_IPSR_DATA(IP3_14_12, A14),
  910. PINMUX_IPSR_MODSEL_DATA(IP3_14_12, SCIFB2_TXD_B, SEL_SCIFB2_1),
  911. PINMUX_IPSR_DATA(IP3_14_12, ATACS11_N),
  912. PINMUX_IPSR_DATA(IP3_14_12, MSIOF2_SS1),
  913. PINMUX_IPSR_DATA(IP3_17_15, A15),
  914. PINMUX_IPSR_MODSEL_DATA(IP3_17_15, SCIFB2_SCK_B, SEL_SCIFB2_1),
  915. PINMUX_IPSR_DATA(IP3_17_15, ATARD1_N),
  916. PINMUX_IPSR_DATA(IP3_17_15, MSIOF2_SS2),
  917. PINMUX_IPSR_DATA(IP3_19_18, A16),
  918. PINMUX_IPSR_DATA(IP3_19_18, ATAWR1_N),
  919. PINMUX_IPSR_DATA(IP3_22_20, A17),
  920. PINMUX_IPSR_MODSEL_DATA(IP3_22_20, AD_DO_B, SEL_ADI_1),
  921. PINMUX_IPSR_DATA(IP3_22_20, ATADIR1_N),
  922. PINMUX_IPSR_DATA(IP3_25_23, A18),
  923. PINMUX_IPSR_MODSEL_DATA(IP3_25_23, AD_CLK_B, SEL_ADI_1),
  924. PINMUX_IPSR_DATA(IP3_25_23, ATAG1_N),
  925. PINMUX_IPSR_DATA(IP3_28_26, A19),
  926. PINMUX_IPSR_MODSEL_DATA(IP3_28_26, AD_NCS_N_B, SEL_ADI_1),
  927. PINMUX_IPSR_DATA(IP3_28_26, ATACS01_N),
  928. PINMUX_IPSR_MODSEL_DATA(IP3_28_26, EX_WAIT0_B, SEL_LBS_1),
  929. PINMUX_IPSR_DATA(IP3_31_29, A20),
  930. PINMUX_IPSR_DATA(IP3_31_29, SPCLK),
  931. PINMUX_IPSR_MODSEL_DATA(IP3_31_29, VI1_R3, SEL_VI1_0),
  932. PINMUX_IPSR_MODSEL_DATA(IP3_31_29, VI1_R3_B, SEL_VI1_1),
  933. PINMUX_IPSR_DATA(IP3_31_29, VI2_G4),
  934. PINMUX_IPSR_DATA(IP4_2_0, A21),
  935. PINMUX_IPSR_DATA(IP4_2_0, MOSI_IO0),
  936. PINMUX_IPSR_MODSEL_DATA(IP4_2_0, VI1_R4, SEL_VI1_0),
  937. PINMUX_IPSR_MODSEL_DATA(IP4_2_0, VI1_R4_B, SEL_VI1_1),
  938. PINMUX_IPSR_DATA(IP4_2_0, VI2_G5),
  939. PINMUX_IPSR_DATA(IP4_5_3, A22),
  940. PINMUX_IPSR_DATA(IP4_5_3, MISO_IO1),
  941. PINMUX_IPSR_MODSEL_DATA(IP4_5_3, VI1_R5, SEL_VI1_0),
  942. PINMUX_IPSR_MODSEL_DATA(IP4_5_3, VI1_R5_B, SEL_VI1_1),
  943. PINMUX_IPSR_DATA(IP4_5_3, VI2_G6),
  944. PINMUX_IPSR_DATA(IP4_8_6, A23),
  945. PINMUX_IPSR_DATA(IP4_8_6, IO2),
  946. PINMUX_IPSR_MODSEL_DATA(IP4_8_6, VI1_G7, SEL_VI1_0),
  947. PINMUX_IPSR_MODSEL_DATA(IP4_8_6, VI1_G7_B, SEL_VI1_1),
  948. PINMUX_IPSR_DATA(IP4_8_6, VI2_G7),
  949. PINMUX_IPSR_DATA(IP4_11_9, A24),
  950. PINMUX_IPSR_DATA(IP4_11_9, IO3),
  951. PINMUX_IPSR_MODSEL_DATA(IP4_11_9, VI1_R7, SEL_VI1_0),
  952. PINMUX_IPSR_MODSEL_DATA(IP4_11_9, VI1_R7_B, SEL_VI1_1),
  953. PINMUX_IPSR_MODSEL_DATA(IP4_11_9, VI2_CLKENB, SEL_VI2_0),
  954. PINMUX_IPSR_MODSEL_DATA(IP4_11_9, VI2_CLKENB_B, SEL_VI2_1),
  955. PINMUX_IPSR_DATA(IP4_14_12, A25),
  956. PINMUX_IPSR_DATA(IP4_14_12, SSL),
  957. PINMUX_IPSR_MODSEL_DATA(IP4_14_12, VI1_G6, SEL_VI1_0),
  958. PINMUX_IPSR_MODSEL_DATA(IP4_14_12, VI1_G6_B, SEL_VI1_1),
  959. PINMUX_IPSR_MODSEL_DATA(IP4_14_12, VI2_FIELD, SEL_VI2_0),
  960. PINMUX_IPSR_MODSEL_DATA(IP4_14_12, VI2_FIELD_B, SEL_VI2_1),
  961. PINMUX_IPSR_DATA(IP4_17_15, CS0_N),
  962. PINMUX_IPSR_MODSEL_DATA(IP4_17_15, VI1_R6, SEL_VI1_0),
  963. PINMUX_IPSR_MODSEL_DATA(IP4_17_15, VI1_R6_B, SEL_VI1_1),
  964. PINMUX_IPSR_DATA(IP4_17_15, VI2_G3),
  965. PINMUX_IPSR_MODSEL_DATA(IP4_17_15, MSIOF0_SS2_B, SEL_SOF0_1),
  966. PINMUX_IPSR_DATA(IP4_20_18, CS1_N_A26),
  967. PINMUX_IPSR_DATA(IP4_20_18, SPEEDIN),
  968. PINMUX_IPSR_MODSEL_DATA(IP4_20_18, VI0_R7, SEL_VI0_0),
  969. PINMUX_IPSR_MODSEL_DATA(IP4_20_18, VI0_R7_B, SEL_VI0_1),
  970. PINMUX_IPSR_MODSEL_DATA(IP4_20_18, VI2_CLK, SEL_VI2_0),
  971. PINMUX_IPSR_MODSEL_DATA(IP4_20_18, VI2_CLK_B, SEL_VI2_1),
  972. PINMUX_IPSR_DATA(IP4_23_21, EX_CS0_N),
  973. PINMUX_IPSR_MODSEL_DATA(IP4_23_21, HRX1_B, SEL_HSCIF1_1),
  974. PINMUX_IPSR_MODSEL_DATA(IP4_23_21, VI1_G5, SEL_VI1_0),
  975. PINMUX_IPSR_MODSEL_DATA(IP4_23_21, VI1_G5_B, SEL_VI1_1),
  976. PINMUX_IPSR_DATA(IP4_23_21, VI2_R0),
  977. PINMUX_IPSR_MODSEL_DATA(IP4_23_21, HTX0_B, SEL_HSCIF0_1),
  978. PINMUX_IPSR_MODSEL_DATA(IP4_23_21, MSIOF0_SS1_B, SEL_SOF0_1),
  979. PINMUX_IPSR_DATA(IP4_26_24, EX_CS1_N),
  980. PINMUX_IPSR_DATA(IP4_26_24, GPS_CLK),
  981. PINMUX_IPSR_MODSEL_DATA(IP4_26_24, HCTS1_N_B, SEL_HSCIF1_1),
  982. PINMUX_IPSR_MODSEL_DATA(IP4_26_24, VI1_FIELD, SEL_VI1_0),
  983. PINMUX_IPSR_MODSEL_DATA(IP4_26_24, VI1_FIELD_B, SEL_VI1_1),
  984. PINMUX_IPSR_DATA(IP4_26_24, VI2_R1),
  985. PINMUX_IPSR_DATA(IP4_29_27, EX_CS2_N),
  986. PINMUX_IPSR_DATA(IP4_29_27, GPS_SIGN),
  987. PINMUX_IPSR_MODSEL_DATA(IP4_29_27, HRTS1_N_B, SEL_HSCIF1_1),
  988. PINMUX_IPSR_DATA(IP4_29_27, VI3_CLKENB),
  989. PINMUX_IPSR_MODSEL_DATA(IP4_29_27, VI1_G0, SEL_VI1_0),
  990. PINMUX_IPSR_MODSEL_DATA(IP4_29_27, VI1_G0_B, SEL_VI1_1),
  991. PINMUX_IPSR_DATA(IP4_29_27, VI2_R2),
  992. PINMUX_IPSR_DATA(IP5_2_0, EX_CS3_N),
  993. PINMUX_IPSR_DATA(IP5_2_0, GPS_MAG),
  994. PINMUX_IPSR_DATA(IP5_2_0, VI3_FIELD),
  995. PINMUX_IPSR_MODSEL_DATA(IP5_2_0, VI1_G1, SEL_VI1_0),
  996. PINMUX_IPSR_MODSEL_DATA(IP5_2_0, VI1_G1_B, SEL_VI1_1),
  997. PINMUX_IPSR_DATA(IP5_2_0, VI2_R3),
  998. PINMUX_IPSR_DATA(IP5_5_3, EX_CS4_N),
  999. PINMUX_IPSR_MODSEL_DATA(IP5_5_3, MSIOF1_SCK_B, SEL_SOF1_1),
  1000. PINMUX_IPSR_DATA(IP5_5_3, VI3_HSYNC_N),
  1001. PINMUX_IPSR_MODSEL_DATA(IP5_5_3, VI2_HSYNC_N, SEL_VI2_0),
  1002. PINMUX_IPSR_MODSEL_DATA(IP5_5_3, IIC1_SCL, SEL_IIC1_0),
  1003. PINMUX_IPSR_MODSEL_DATA(IP5_5_3, VI2_HSYNC_N_B, SEL_VI2_1),
  1004. PINMUX_IPSR_DATA(IP5_5_3, INTC_EN0_N),
  1005. PINMUX_IPSR_MODSEL_DATA(IP5_5_3, I2C1_SCL, SEL_I2C1_0),
  1006. PINMUX_IPSR_DATA(IP5_9_6, EX_CS5_N),
  1007. PINMUX_IPSR_MODSEL_DATA(IP5_9_6, CAN0_RX, SEL_CAN0_0),
  1008. PINMUX_IPSR_MODSEL_DATA(IP5_9_6, MSIOF1_RXD_B, SEL_SOF1_1),
  1009. PINMUX_IPSR_DATA(IP5_9_6, VI3_VSYNC_N),
  1010. PINMUX_IPSR_MODSEL_DATA(IP5_9_6, VI1_G2, SEL_VI1_0),
  1011. PINMUX_IPSR_MODSEL_DATA(IP5_9_6, VI1_G2_B, SEL_VI1_1),
  1012. PINMUX_IPSR_DATA(IP5_9_6, VI2_R4),
  1013. PINMUX_IPSR_MODSEL_DATA(IP5_9_6, IIC1_SDA, SEL_IIC1_0),
  1014. PINMUX_IPSR_DATA(IP5_9_6, INTC_EN1_N),
  1015. PINMUX_IPSR_MODSEL_DATA(IP5_9_6, I2C1_SDA, SEL_I2C1_0),
  1016. PINMUX_IPSR_DATA(IP5_12_10, BS_N),
  1017. PINMUX_IPSR_MODSEL_DATA(IP5_12_10, IETX, SEL_IEB_0),
  1018. PINMUX_IPSR_MODSEL_DATA(IP5_12_10, HTX1_B, SEL_HSCIF1_1),
  1019. PINMUX_IPSR_MODSEL_DATA(IP5_12_10, CAN1_TX, SEL_CAN1_0),
  1020. PINMUX_IPSR_DATA(IP5_12_10, DRACK0),
  1021. PINMUX_IPSR_MODSEL_DATA(IP5_12_10, IETX_C, SEL_IEB_2),
  1022. PINMUX_IPSR_DATA(IP5_14_13, RD_N),
  1023. PINMUX_IPSR_MODSEL_DATA(IP5_14_13, CAN0_TX, SEL_CAN0_0),
  1024. PINMUX_IPSR_MODSEL_DATA(IP5_14_13, SCIFA0_SCK_B, SEL_SCFA_1),
  1025. PINMUX_IPSR_DATA(IP5_17_15, RD_WR_N),
  1026. PINMUX_IPSR_MODSEL_DATA(IP5_17_15, VI1_G3, SEL_VI1_0),
  1027. PINMUX_IPSR_MODSEL_DATA(IP5_17_15, VI1_G3_B, SEL_VI1_1),
  1028. PINMUX_IPSR_DATA(IP5_17_15, VI2_R5),
  1029. PINMUX_IPSR_MODSEL_DATA(IP5_17_15, SCIFA0_RXD_B, SEL_SCFA_1),
  1030. PINMUX_IPSR_DATA(IP5_17_15, INTC_IRQ4_N),
  1031. PINMUX_IPSR_DATA(IP5_20_18, WE0_N),
  1032. PINMUX_IPSR_MODSEL_DATA(IP5_20_18, IECLK, SEL_IEB_0),
  1033. PINMUX_IPSR_MODSEL_DATA(IP5_20_18, CAN_CLK, SEL_CANCLK_0),
  1034. PINMUX_IPSR_MODSEL_DATA(IP5_20_18, VI2_VSYNC_N, SEL_VI2_0),
  1035. PINMUX_IPSR_MODSEL_DATA(IP5_20_18, SCIFA0_TXD_B, SEL_SCFA_1),
  1036. PINMUX_IPSR_MODSEL_DATA(IP5_20_18, VI2_VSYNC_N_B, SEL_VI2_1),
  1037. PINMUX_IPSR_DATA(IP5_23_21, WE1_N),
  1038. PINMUX_IPSR_MODSEL_DATA(IP5_23_21, IERX, SEL_IEB_0),
  1039. PINMUX_IPSR_MODSEL_DATA(IP5_23_21, CAN1_RX, SEL_CAN1_0),
  1040. PINMUX_IPSR_MODSEL_DATA(IP5_23_21, VI1_G4, SEL_VI1_0),
  1041. PINMUX_IPSR_MODSEL_DATA(IP5_23_21, VI1_G4_B, SEL_VI1_1),
  1042. PINMUX_IPSR_DATA(IP5_23_21, VI2_R6),
  1043. PINMUX_IPSR_MODSEL_DATA(IP5_23_21, SCIFA0_CTS_N_B, SEL_SCFA_1),
  1044. PINMUX_IPSR_MODSEL_DATA(IP5_23_21, IERX_C, SEL_IEB_2),
  1045. PINMUX_IPSR_MODSEL_DATA(IP5_26_24, EX_WAIT0, SEL_LBS_0),
  1046. PINMUX_IPSR_DATA(IP5_26_24, IRQ3),
  1047. PINMUX_IPSR_DATA(IP5_26_24, INTC_IRQ3_N),
  1048. PINMUX_IPSR_MODSEL_DATA(IP5_26_24, VI3_CLK, SEL_VI3_0),
  1049. PINMUX_IPSR_MODSEL_DATA(IP5_26_24, SCIFA0_RTS_N_B, SEL_SCFA_1),
  1050. PINMUX_IPSR_MODSEL_DATA(IP5_26_24, HRX0_B, SEL_HSCIF0_1),
  1051. PINMUX_IPSR_MODSEL_DATA(IP5_26_24, MSIOF0_SCK_B, SEL_SOF0_1),
  1052. PINMUX_IPSR_DATA(IP5_29_27, DREQ0_N),
  1053. PINMUX_IPSR_MODSEL_DATA(IP5_29_27, VI1_HSYNC_N, SEL_VI1_0),
  1054. PINMUX_IPSR_MODSEL_DATA(IP5_29_27, VI1_HSYNC_N_B, SEL_VI1_1),
  1055. PINMUX_IPSR_DATA(IP5_29_27, VI2_R7),
  1056. PINMUX_IPSR_MODSEL_DATA(IP5_29_27, SSI_SCK78_C, SEL_SSI7_2),
  1057. PINMUX_IPSR_MODSEL_DATA(IP5_29_27, SSI_WS78_B, SEL_SSI7_1),
  1058. PINMUX_IPSR_DATA(IP6_2_0, DACK0),
  1059. PINMUX_IPSR_DATA(IP6_2_0, IRQ0),
  1060. PINMUX_IPSR_DATA(IP6_2_0, INTC_IRQ0_N),
  1061. PINMUX_IPSR_MODSEL_DATA(IP6_2_0, SSI_SCK6_B, SEL_SSI6_1),
  1062. PINMUX_IPSR_MODSEL_DATA(IP6_2_0, VI1_VSYNC_N, SEL_VI1_0),
  1063. PINMUX_IPSR_MODSEL_DATA(IP6_2_0, VI1_VSYNC_N_B, SEL_VI1_1),
  1064. PINMUX_IPSR_MODSEL_DATA(IP6_2_0, SSI_WS78_C, SEL_SSI7_2),
  1065. PINMUX_IPSR_DATA(IP6_5_3, DREQ1_N),
  1066. PINMUX_IPSR_MODSEL_DATA(IP6_5_3, VI1_CLKENB, SEL_VI1_0),
  1067. PINMUX_IPSR_MODSEL_DATA(IP6_5_3, VI1_CLKENB_B, SEL_VI1_1),
  1068. PINMUX_IPSR_MODSEL_DATA(IP6_5_3, SSI_SDATA7_C, SEL_SSI7_2),
  1069. PINMUX_IPSR_MODSEL_DATA(IP6_5_3, SSI_SCK78_B, SEL_SSI7_1),
  1070. PINMUX_IPSR_DATA(IP6_8_6, DACK1),
  1071. PINMUX_IPSR_DATA(IP6_8_6, IRQ1),
  1072. PINMUX_IPSR_DATA(IP6_8_6, INTC_IRQ1_N),
  1073. PINMUX_IPSR_MODSEL_DATA(IP6_8_6, SSI_WS6_B, SEL_SSI6_1),
  1074. PINMUX_IPSR_MODSEL_DATA(IP6_8_6, SSI_SDATA8_C, SEL_SSI8_2),
  1075. PINMUX_IPSR_DATA(IP6_10_9, DREQ2_N),
  1076. PINMUX_IPSR_MODSEL_DATA(IP6_10_9, HSCK1_B, SEL_HSCIF1_1),
  1077. PINMUX_IPSR_MODSEL_DATA(IP6_10_9, HCTS0_N_B, SEL_HSCIF0_1),
  1078. PINMUX_IPSR_MODSEL_DATA(IP6_10_9, MSIOF0_TXD_B, SEL_SOF0_1),
  1079. PINMUX_IPSR_DATA(IP6_13_11, DACK2),
  1080. PINMUX_IPSR_DATA(IP6_13_11, IRQ2),
  1081. PINMUX_IPSR_DATA(IP6_13_11, INTC_IRQ2_N),
  1082. PINMUX_IPSR_MODSEL_DATA(IP6_13_11, SSI_SDATA6_B, SEL_SSI6_1),
  1083. PINMUX_IPSR_MODSEL_DATA(IP6_13_11, HRTS0_N_B, SEL_HSCIF0_1),
  1084. PINMUX_IPSR_MODSEL_DATA(IP6_13_11, MSIOF0_RXD_B, SEL_SOF0_1),
  1085. PINMUX_IPSR_DATA(IP6_16_14, ETH_CRS_DV),
  1086. PINMUX_IPSR_MODSEL_DATA(IP6_16_14, STP_ISCLK_0_B, SEL_SSP_1),
  1087. PINMUX_IPSR_MODSEL_DATA(IP6_16_14, TS_SDEN0_D, SEL_TSIF0_3),
  1088. PINMUX_IPSR_MODSEL_DATA(IP6_16_14, GLO_Q0_C, SEL_GPS_2),
  1089. PINMUX_IPSR_MODSEL_DATA(IP6_16_14, IIC2_SCL_E, SEL_IIC2_4),
  1090. PINMUX_IPSR_MODSEL_DATA(IP6_16_14, I2C2_SCL_E, SEL_I2C2_4),
  1091. PINMUX_IPSR_DATA(IP6_19_17, ETH_RX_ER),
  1092. PINMUX_IPSR_MODSEL_DATA(IP6_19_17, STP_ISD_0_B, SEL_SSP_1),
  1093. PINMUX_IPSR_MODSEL_DATA(IP6_19_17, TS_SPSYNC0_D, SEL_TSIF0_3),
  1094. PINMUX_IPSR_MODSEL_DATA(IP6_19_17, GLO_Q1_C, SEL_GPS_2),
  1095. PINMUX_IPSR_MODSEL_DATA(IP6_19_17, IIC2_SDA_E, SEL_IIC2_4),
  1096. PINMUX_IPSR_MODSEL_DATA(IP6_19_17, I2C2_SDA_E, SEL_I2C2_4),
  1097. PINMUX_IPSR_DATA(IP6_22_20, ETH_RXD0),
  1098. PINMUX_IPSR_MODSEL_DATA(IP6_22_20, STP_ISEN_0_B, SEL_SSP_1),
  1099. PINMUX_IPSR_MODSEL_DATA(IP6_22_20, TS_SDAT0_D, SEL_TSIF0_3),
  1100. PINMUX_IPSR_MODSEL_DATA(IP6_22_20, GLO_I0_C, SEL_GPS_2),
  1101. PINMUX_IPSR_MODSEL_DATA(IP6_22_20, SCIFB1_SCK_G, SEL_SCIFB1_6),
  1102. PINMUX_IPSR_MODSEL_DATA(IP6_22_20, SCK1_E, SEL_SCIF1_4),
  1103. PINMUX_IPSR_DATA(IP6_25_23, ETH_RXD1),
  1104. PINMUX_IPSR_MODSEL_DATA(IP6_25_23, HRX0_E, SEL_HSCIF0_4),
  1105. PINMUX_IPSR_MODSEL_DATA(IP6_25_23, STP_ISSYNC_0_B, SEL_SSP_1),
  1106. PINMUX_IPSR_MODSEL_DATA(IP6_25_23, TS_SCK0_D, SEL_TSIF0_3),
  1107. PINMUX_IPSR_MODSEL_DATA(IP6_25_23, GLO_I1_C, SEL_GPS_2),
  1108. PINMUX_IPSR_MODSEL_DATA(IP6_25_23, SCIFB1_RXD_G, SEL_SCIFB1_6),
  1109. PINMUX_IPSR_MODSEL_DATA(IP6_25_23, RX1_E, SEL_SCIF1_4),
  1110. PINMUX_IPSR_DATA(IP6_28_26, ETH_LINK),
  1111. PINMUX_IPSR_MODSEL_DATA(IP6_28_26, HTX0_E, SEL_HSCIF0_4),
  1112. PINMUX_IPSR_MODSEL_DATA(IP6_28_26, STP_IVCXO27_0_B, SEL_SSP_1),
  1113. PINMUX_IPSR_MODSEL_DATA(IP6_28_26, SCIFB1_TXD_G, SEL_SCIFB1_6),
  1114. PINMUX_IPSR_MODSEL_DATA(IP6_28_26, TX1_E, SEL_SCIF1_4),
  1115. PINMUX_IPSR_DATA(IP6_31_29, ETH_REF_CLK),
  1116. PINMUX_IPSR_MODSEL_DATA(IP6_31_29, HCTS0_N_E, SEL_HSCIF0_4),
  1117. PINMUX_IPSR_MODSEL_DATA(IP6_31_29, STP_IVCXO27_1_B, SEL_SSP_1),
  1118. PINMUX_IPSR_MODSEL_DATA(IP6_31_29, HRX0_F, SEL_HSCIF0_5),
  1119. PINMUX_IPSR_DATA(IP7_2_0, ETH_MDIO),
  1120. PINMUX_IPSR_MODSEL_DATA(IP7_2_0, HRTS0_N_E, SEL_HSCIF0_4),
  1121. PINMUX_IPSR_MODSEL_DATA(IP7_2_0, SIM0_D_C, SEL_SIM_2),
  1122. PINMUX_IPSR_MODSEL_DATA(IP7_2_0, HCTS0_N_F, SEL_HSCIF0_5),
  1123. PINMUX_IPSR_DATA(IP7_5_3, ETH_TXD1),
  1124. PINMUX_IPSR_MODSEL_DATA(IP7_5_3, HTX0_F, SEL_HSCIF0_5),
  1125. PINMUX_IPSR_MODSEL_DATA(IP7_5_3, BPFCLK_G, SEL_FM_6),
  1126. PINMUX_IPSR_DATA(IP7_7_6, ETH_TX_EN),
  1127. PINMUX_IPSR_MODSEL_DATA(IP7_7_6, SIM0_CLK_C, SEL_SIM_2),
  1128. PINMUX_IPSR_MODSEL_DATA(IP7_7_6, HRTS0_N_F, SEL_HSCIF0_5),
  1129. PINMUX_IPSR_DATA(IP7_9_8, ETH_MAGIC),
  1130. PINMUX_IPSR_MODSEL_DATA(IP7_9_8, SIM0_RST_C, SEL_SIM_2),
  1131. PINMUX_IPSR_DATA(IP7_12_10, ETH_TXD0),
  1132. PINMUX_IPSR_MODSEL_DATA(IP7_12_10, STP_ISCLK_1_B, SEL_SSP_1),
  1133. PINMUX_IPSR_MODSEL_DATA(IP7_12_10, TS_SDEN1_C, SEL_TSIF1_2),
  1134. PINMUX_IPSR_MODSEL_DATA(IP7_12_10, GLO_SCLK_C, SEL_GPS_2),
  1135. PINMUX_IPSR_DATA(IP7_15_13, ETH_MDC),
  1136. PINMUX_IPSR_MODSEL_DATA(IP7_15_13, STP_ISD_1_B, SEL_SSP_1),
  1137. PINMUX_IPSR_MODSEL_DATA(IP7_15_13, TS_SPSYNC1_C, SEL_TSIF1_2),
  1138. PINMUX_IPSR_MODSEL_DATA(IP7_15_13, GLO_SDATA_C, SEL_GPS_2),
  1139. PINMUX_IPSR_DATA(IP7_18_16, PWM0),
  1140. PINMUX_IPSR_MODSEL_DATA(IP7_18_16, SCIFA2_SCK_C, SEL_SCIFA2_2),
  1141. PINMUX_IPSR_MODSEL_DATA(IP7_18_16, STP_ISEN_1_B, SEL_SSP_1),
  1142. PINMUX_IPSR_MODSEL_DATA(IP7_18_16, TS_SDAT1_C, SEL_TSIF1_2),
  1143. PINMUX_IPSR_MODSEL_DATA(IP7_18_16, GLO_SS_C, SEL_GPS_2),
  1144. PINMUX_IPSR_DATA(IP7_21_19, PWM1),
  1145. PINMUX_IPSR_MODSEL_DATA(IP7_21_19, SCIFA2_TXD_C, SEL_SCIFA2_2),
  1146. PINMUX_IPSR_MODSEL_DATA(IP7_21_19, STP_ISSYNC_1_B, SEL_SSP_1),
  1147. PINMUX_IPSR_MODSEL_DATA(IP7_21_19, TS_SCK1_C, SEL_TSIF1_2),
  1148. PINMUX_IPSR_MODSEL_DATA(IP7_21_19, GLO_RFON_C, SEL_GPS_2),
  1149. PINMUX_IPSR_DATA(IP7_21_19, PCMOE_N),
  1150. PINMUX_IPSR_DATA(IP7_24_22, PWM2),
  1151. PINMUX_IPSR_DATA(IP7_24_22, PWMFSW0),
  1152. PINMUX_IPSR_MODSEL_DATA(IP7_24_22, SCIFA2_RXD_C, SEL_SCIFA2_2),
  1153. PINMUX_IPSR_DATA(IP7_24_22, PCMWE_N),
  1154. PINMUX_IPSR_MODSEL_DATA(IP7_24_22, IECLK_C, SEL_IEB_2),
  1155. PINMUX_IPSR_DATA(IP7_26_25, DU_DOTCLKIN1),
  1156. PINMUX_IPSR_DATA(IP7_26_25, AUDIO_CLKC),
  1157. PINMUX_IPSR_DATA(IP7_26_25, AUDIO_CLKOUT_C),
  1158. PINMUX_IPSR_MODSEL_DATA(IP7_28_27, VI0_CLK, SEL_VI0_0),
  1159. PINMUX_IPSR_DATA(IP7_28_27, ATACS00_N),
  1160. PINMUX_IPSR_DATA(IP7_28_27, AVB_RXD1),
  1161. PINMUX_IPSR_MODSEL_DATA(IP7_30_29, VI0_DATA0_VI0_B0, SEL_VI0_0),
  1162. PINMUX_IPSR_DATA(IP7_30_29, ATACS10_N),
  1163. PINMUX_IPSR_DATA(IP7_30_29, AVB_RXD2),
  1164. PINMUX_IPSR_MODSEL_DATA(IP8_1_0, VI0_DATA1_VI0_B1, SEL_VI0_0),
  1165. PINMUX_IPSR_DATA(IP8_1_0, ATARD0_N),
  1166. PINMUX_IPSR_DATA(IP8_1_0, AVB_RXD3),
  1167. PINMUX_IPSR_MODSEL_DATA(IP8_3_2, VI0_DATA2_VI0_B2, SEL_VI0_0),
  1168. PINMUX_IPSR_DATA(IP8_3_2, ATAWR0_N),
  1169. PINMUX_IPSR_DATA(IP8_3_2, AVB_RXD4),
  1170. PINMUX_IPSR_MODSEL_DATA(IP8_5_4, VI0_DATA3_VI0_B3, SEL_VI0_0),
  1171. PINMUX_IPSR_DATA(IP8_5_4, ATADIR0_N),
  1172. PINMUX_IPSR_DATA(IP8_5_4, AVB_RXD5),
  1173. PINMUX_IPSR_MODSEL_DATA(IP8_7_6, VI0_DATA4_VI0_B4, SEL_VI0_0),
  1174. PINMUX_IPSR_DATA(IP8_7_6, ATAG0_N),
  1175. PINMUX_IPSR_DATA(IP8_7_6, AVB_RXD6),
  1176. PINMUX_IPSR_MODSEL_DATA(IP8_9_8, VI0_DATA5_VI0_B5, SEL_VI0_0),
  1177. PINMUX_IPSR_DATA(IP8_9_8, EX_WAIT1),
  1178. PINMUX_IPSR_DATA(IP8_9_8, AVB_RXD7),
  1179. PINMUX_IPSR_MODSEL_DATA(IP8_11_10, VI0_DATA6_VI0_B6, SEL_VI0_0),
  1180. PINMUX_IPSR_DATA(IP8_11_10, AVB_RX_ER),
  1181. PINMUX_IPSR_MODSEL_DATA(IP8_13_12, VI0_DATA7_VI0_B7, SEL_VI0_0),
  1182. PINMUX_IPSR_DATA(IP8_13_12, AVB_RX_CLK),
  1183. PINMUX_IPSR_MODSEL_DATA(IP8_15_14, VI1_CLK, SEL_VI1_0),
  1184. PINMUX_IPSR_DATA(IP8_15_14, AVB_RX_DV),
  1185. PINMUX_IPSR_MODSEL_DATA(IP8_17_16, VI1_DATA0_VI1_B0, SEL_VI1_0),
  1186. PINMUX_IPSR_MODSEL_DATA(IP8_17_16, SCIFA1_SCK_D, SEL_SCIFA1_3),
  1187. PINMUX_IPSR_DATA(IP8_17_16, AVB_CRS),
  1188. PINMUX_IPSR_MODSEL_DATA(IP8_19_18, VI1_DATA1_VI1_B1, SEL_VI1_0),
  1189. PINMUX_IPSR_MODSEL_DATA(IP8_19_18, SCIFA1_RXD_D, SEL_SCIFA1_3),
  1190. PINMUX_IPSR_DATA(IP8_19_18, AVB_MDC),
  1191. PINMUX_IPSR_MODSEL_DATA(IP8_21_20, VI1_DATA2_VI1_B2, SEL_VI1_0),
  1192. PINMUX_IPSR_MODSEL_DATA(IP8_21_20, SCIFA1_TXD_D, SEL_SCIFA1_3),
  1193. PINMUX_IPSR_DATA(IP8_21_20, AVB_MDIO),
  1194. PINMUX_IPSR_MODSEL_DATA(IP8_23_22, VI1_DATA3_VI1_B3, SEL_VI1_0),
  1195. PINMUX_IPSR_MODSEL_DATA(IP8_23_22, SCIFA1_CTS_N_D, SEL_SCIFA1_3),
  1196. PINMUX_IPSR_DATA(IP8_23_22, AVB_GTX_CLK),
  1197. PINMUX_IPSR_MODSEL_DATA(IP8_25_24, VI1_DATA4_VI1_B4, SEL_VI1_0),
  1198. PINMUX_IPSR_MODSEL_DATA(IP8_25_24, SCIFA1_RTS_N_D, SEL_SCIFA1_3),
  1199. PINMUX_IPSR_DATA(IP8_25_24, AVB_MAGIC),
  1200. PINMUX_IPSR_MODSEL_DATA(IP8_26, VI1_DATA5_VI1_B5, SEL_VI1_0),
  1201. PINMUX_IPSR_DATA(IP8_26, AVB_PHY_INT),
  1202. PINMUX_IPSR_MODSEL_DATA(IP8_27, VI1_DATA6_VI1_B6, SEL_VI1_0),
  1203. PINMUX_IPSR_DATA(IP8_27, AVB_GTXREFCLK),
  1204. PINMUX_IPSR_DATA(IP8_28, SD0_CLK),
  1205. PINMUX_IPSR_MODSEL_DATA(IP8_28, VI1_DATA0_VI1_B0_B, SEL_VI1_1),
  1206. PINMUX_IPSR_DATA(IP8_30_29, SD0_CMD),
  1207. PINMUX_IPSR_MODSEL_DATA(IP8_30_29, SCIFB1_SCK_B, SEL_SCIFB1_1),
  1208. PINMUX_IPSR_MODSEL_DATA(IP8_30_29, VI1_DATA1_VI1_B1_B, SEL_VI1_1),
  1209. PINMUX_IPSR_DATA(IP9_1_0, SD0_DAT0),
  1210. PINMUX_IPSR_MODSEL_DATA(IP9_1_0, SCIFB1_RXD_B, SEL_SCIFB1_1),
  1211. PINMUX_IPSR_MODSEL_DATA(IP9_1_0, VI1_DATA2_VI1_B2_B, SEL_VI1_1),
  1212. PINMUX_IPSR_DATA(IP9_3_2, SD0_DAT1),
  1213. PINMUX_IPSR_MODSEL_DATA(IP9_3_2, SCIFB1_TXD_B, SEL_SCIFB1_1),
  1214. PINMUX_IPSR_MODSEL_DATA(IP9_3_2, VI1_DATA3_VI1_B3_B, SEL_VI1_1),
  1215. PINMUX_IPSR_DATA(IP9_5_4, SD0_DAT2),
  1216. PINMUX_IPSR_MODSEL_DATA(IP9_5_4, SCIFB1_CTS_N_B, SEL_SCIFB1_1),
  1217. PINMUX_IPSR_MODSEL_DATA(IP9_5_4, VI1_DATA4_VI1_B4_B, SEL_VI1_1),
  1218. PINMUX_IPSR_DATA(IP9_7_6, SD0_DAT3),
  1219. PINMUX_IPSR_MODSEL_DATA(IP9_7_6, SCIFB1_RTS_N_B, SEL_SCIFB1_1),
  1220. PINMUX_IPSR_MODSEL_DATA(IP9_7_6, VI1_DATA5_VI1_B5_B, SEL_VI1_1),
  1221. PINMUX_IPSR_DATA(IP9_11_8, SD0_CD),
  1222. PINMUX_IPSR_DATA(IP9_11_8, MMC0_D6),
  1223. PINMUX_IPSR_MODSEL_DATA(IP9_11_8, TS_SDEN0_B, SEL_TSIF0_1),
  1224. PINMUX_IPSR_DATA(IP9_11_8, USB0_EXTP),
  1225. PINMUX_IPSR_MODSEL_DATA(IP9_11_8, GLO_SCLK, SEL_GPS_0),
  1226. PINMUX_IPSR_MODSEL_DATA(IP9_11_8, VI1_DATA6_VI1_B6_B, SEL_VI1_1),
  1227. PINMUX_IPSR_MODSEL_DATA(IP9_11_8, IIC1_SCL_B, SEL_IIC1_1),
  1228. PINMUX_IPSR_MODSEL_DATA(IP9_11_8, I2C1_SCL_B, SEL_I2C1_1),
  1229. PINMUX_IPSR_MODSEL_DATA(IP9_11_8, VI2_DATA6_VI2_B6_B, SEL_VI2_1),
  1230. PINMUX_IPSR_DATA(IP9_15_12, SD0_WP),
  1231. PINMUX_IPSR_DATA(IP9_15_12, MMC0_D7),
  1232. PINMUX_IPSR_MODSEL_DATA(IP9_15_12, TS_SPSYNC0_B, SEL_TSIF0_1),
  1233. PINMUX_IPSR_DATA(IP9_15_12, USB0_IDIN),
  1234. PINMUX_IPSR_MODSEL_DATA(IP9_15_12, GLO_SDATA, SEL_GPS_0),
  1235. PINMUX_IPSR_MODSEL_DATA(IP9_15_12, VI1_DATA7_VI1_B7_B, SEL_VI1_1),
  1236. PINMUX_IPSR_MODSEL_DATA(IP9_15_12, IIC1_SDA_B, SEL_IIC1_1),
  1237. PINMUX_IPSR_MODSEL_DATA(IP9_15_12, I2C1_SDA_B, SEL_I2C1_1),
  1238. PINMUX_IPSR_MODSEL_DATA(IP9_15_12, VI2_DATA7_VI2_B7_B, SEL_VI2_1),
  1239. PINMUX_IPSR_DATA(IP9_17_16, SD1_CLK),
  1240. PINMUX_IPSR_DATA(IP9_17_16, AVB_TX_EN),
  1241. PINMUX_IPSR_DATA(IP9_19_18, SD1_CMD),
  1242. PINMUX_IPSR_DATA(IP9_19_18, AVB_TX_ER),
  1243. PINMUX_IPSR_MODSEL_DATA(IP9_19_18, SCIFB0_SCK_B, SEL_SCIFB_1),
  1244. PINMUX_IPSR_DATA(IP9_21_20, SD1_DAT0),
  1245. PINMUX_IPSR_DATA(IP9_21_20, AVB_TX_CLK),
  1246. PINMUX_IPSR_MODSEL_DATA(IP9_21_20, SCIFB0_RXD_B, SEL_SCIFB_1),
  1247. PINMUX_IPSR_DATA(IP9_23_22, SD1_DAT1),
  1248. PINMUX_IPSR_DATA(IP9_23_22, AVB_LINK),
  1249. PINMUX_IPSR_MODSEL_DATA(IP9_23_22, SCIFB0_TXD_B, SEL_SCIFB_1),
  1250. PINMUX_IPSR_DATA(IP9_25_24, SD1_DAT2),
  1251. PINMUX_IPSR_DATA(IP9_25_24, AVB_COL),
  1252. PINMUX_IPSR_MODSEL_DATA(IP9_25_24, SCIFB0_CTS_N_B, SEL_SCIFB_1),
  1253. PINMUX_IPSR_DATA(IP9_27_26, SD1_DAT3),
  1254. PINMUX_IPSR_DATA(IP9_27_26, AVB_RXD0),
  1255. PINMUX_IPSR_MODSEL_DATA(IP9_27_26, SCIFB0_RTS_N_B, SEL_SCIFB_1),
  1256. PINMUX_IPSR_DATA(IP9_31_28, SD1_CD),
  1257. PINMUX_IPSR_DATA(IP9_31_28, MMC1_D6),
  1258. PINMUX_IPSR_MODSEL_DATA(IP9_31_28, TS_SDEN1, SEL_TSIF1_0),
  1259. PINMUX_IPSR_DATA(IP9_31_28, USB1_EXTP),
  1260. PINMUX_IPSR_MODSEL_DATA(IP9_31_28, GLO_SS, SEL_GPS_0),
  1261. PINMUX_IPSR_MODSEL_DATA(IP9_31_28, VI0_CLK_B, SEL_VI0_1),
  1262. PINMUX_IPSR_MODSEL_DATA(IP9_31_28, IIC2_SCL_D, SEL_IIC2_3),
  1263. PINMUX_IPSR_MODSEL_DATA(IP9_31_28, I2C2_SCL_D, SEL_I2C2_3),
  1264. PINMUX_IPSR_MODSEL_DATA(IP9_31_28, SIM0_CLK_B, SEL_SIM_1),
  1265. PINMUX_IPSR_MODSEL_DATA(IP9_31_28, VI3_CLK_B, SEL_VI3_1),
  1266. PINMUX_IPSR_DATA(IP10_3_0, SD1_WP),
  1267. PINMUX_IPSR_DATA(IP10_3_0, MMC1_D7),
  1268. PINMUX_IPSR_MODSEL_DATA(IP10_3_0, TS_SPSYNC1, SEL_TSIF1_0),
  1269. PINMUX_IPSR_DATA(IP10_3_0, USB1_IDIN),
  1270. PINMUX_IPSR_MODSEL_DATA(IP10_3_0, GLO_RFON, SEL_GPS_0),
  1271. PINMUX_IPSR_MODSEL_DATA(IP10_3_0, VI1_CLK_B, SEL_VI1_1),
  1272. PINMUX_IPSR_MODSEL_DATA(IP10_3_0, IIC2_SDA_D, SEL_IIC2_3),
  1273. PINMUX_IPSR_MODSEL_DATA(IP10_3_0, I2C2_SDA_D, SEL_I2C2_3),
  1274. PINMUX_IPSR_MODSEL_DATA(IP10_3_0, SIM0_D_B, SEL_SIM_1),
  1275. PINMUX_IPSR_DATA(IP10_6_4, SD2_CLK),
  1276. PINMUX_IPSR_DATA(IP10_6_4, MMC0_CLK),
  1277. PINMUX_IPSR_MODSEL_DATA(IP10_6_4, SIM0_CLK, SEL_SIM_0),
  1278. PINMUX_IPSR_MODSEL_DATA(IP10_6_4, VI0_DATA0_VI0_B0_B, SEL_VI0_1),
  1279. PINMUX_IPSR_MODSEL_DATA(IP10_6_4, TS_SDEN0_C, SEL_TSIF0_2),
  1280. PINMUX_IPSR_MODSEL_DATA(IP10_6_4, GLO_SCLK_B, SEL_GPS_1),
  1281. PINMUX_IPSR_MODSEL_DATA(IP10_6_4, VI3_DATA0_B, SEL_VI3_1),
  1282. PINMUX_IPSR_DATA(IP10_10_7, SD2_CMD),
  1283. PINMUX_IPSR_DATA(IP10_10_7, MMC0_CMD),
  1284. PINMUX_IPSR_MODSEL_DATA(IP10_10_7, SIM0_D, SEL_SIM_0),
  1285. PINMUX_IPSR_MODSEL_DATA(IP10_10_7, VI0_DATA1_VI0_B1_B, SEL_VI0_1),
  1286. PINMUX_IPSR_MODSEL_DATA(IP10_10_7, SCIFB1_SCK_E, SEL_SCIFB1_4),
  1287. PINMUX_IPSR_MODSEL_DATA(IP10_10_7, SCK1_D, SEL_SCIF1_3),
  1288. PINMUX_IPSR_MODSEL_DATA(IP10_10_7, TS_SPSYNC0_C, SEL_TSIF0_2),
  1289. PINMUX_IPSR_MODSEL_DATA(IP10_10_7, GLO_SDATA_B, SEL_GPS_1),
  1290. PINMUX_IPSR_MODSEL_DATA(IP10_10_7, VI3_DATA1_B, SEL_VI3_1),
  1291. PINMUX_IPSR_DATA(IP10_14_11, SD2_DAT0),
  1292. PINMUX_IPSR_DATA(IP10_14_11, MMC0_D0),
  1293. PINMUX_IPSR_MODSEL_DATA(IP10_14_11, FMCLK_B, SEL_FM_1),
  1294. PINMUX_IPSR_MODSEL_DATA(IP10_14_11, VI0_DATA2_VI0_B2_B, SEL_VI0_1),
  1295. PINMUX_IPSR_MODSEL_DATA(IP10_14_11, SCIFB1_RXD_E, SEL_SCIFB1_4),
  1296. PINMUX_IPSR_MODSEL_DATA(IP10_14_11, RX1_D, SEL_SCIF1_3),
  1297. PINMUX_IPSR_MODSEL_DATA(IP10_14_11, TS_SDAT0_C, SEL_TSIF0_2),
  1298. PINMUX_IPSR_MODSEL_DATA(IP10_14_11, GLO_SS_B, SEL_GPS_1),
  1299. PINMUX_IPSR_MODSEL_DATA(IP10_14_11, VI3_DATA2_B, SEL_VI3_1),
  1300. PINMUX_IPSR_DATA(IP10_18_15, SD2_DAT1),
  1301. PINMUX_IPSR_DATA(IP10_18_15, MMC0_D1),
  1302. PINMUX_IPSR_MODSEL_DATA(IP10_18_15, FMIN_B, SEL_FM_1),
  1303. PINMUX_IPSR_MODSEL_DATA(IP10_18_15, VI0_DATA3_VI0_B3_B, SEL_VI0_1),
  1304. PINMUX_IPSR_MODSEL_DATA(IP10_18_15, SCIFB1_TXD_E, SEL_SCIFB1_4),
  1305. PINMUX_IPSR_MODSEL_DATA(IP10_18_15, TX1_D, SEL_SCIF1_3),
  1306. PINMUX_IPSR_MODSEL_DATA(IP10_18_15, TS_SCK0_C, SEL_TSIF0_2),
  1307. PINMUX_IPSR_MODSEL_DATA(IP10_18_15, GLO_RFON_B, SEL_GPS_1),
  1308. PINMUX_IPSR_MODSEL_DATA(IP10_18_15, VI3_DATA3_B, SEL_VI3_1),
  1309. PINMUX_IPSR_DATA(IP10_22_19, SD2_DAT2),
  1310. PINMUX_IPSR_DATA(IP10_22_19, MMC0_D2),
  1311. PINMUX_IPSR_MODSEL_DATA(IP10_22_19, BPFCLK_B, SEL_FM_1),
  1312. PINMUX_IPSR_MODSEL_DATA(IP10_22_19, VI0_DATA4_VI0_B4_B, SEL_VI0_1),
  1313. PINMUX_IPSR_MODSEL_DATA(IP10_22_19, HRX0_D, SEL_HSCIF0_3),
  1314. PINMUX_IPSR_MODSEL_DATA(IP10_22_19, TS_SDEN1_B, SEL_TSIF1_1),
  1315. PINMUX_IPSR_MODSEL_DATA(IP10_22_19, GLO_Q0_B, SEL_GPS_1),
  1316. PINMUX_IPSR_MODSEL_DATA(IP10_22_19, VI3_DATA4_B, SEL_VI3_1),
  1317. PINMUX_IPSR_DATA(IP10_25_23, SD2_DAT3),
  1318. PINMUX_IPSR_DATA(IP10_25_23, MMC0_D3),
  1319. PINMUX_IPSR_MODSEL_DATA(IP10_25_23, SIM0_RST, SEL_SIM_0),
  1320. PINMUX_IPSR_MODSEL_DATA(IP10_25_23, VI0_DATA5_VI0_B5_B, SEL_VI0_1),
  1321. PINMUX_IPSR_MODSEL_DATA(IP10_25_23, HTX0_D, SEL_HSCIF0_3),
  1322. PINMUX_IPSR_MODSEL_DATA(IP10_25_23, TS_SPSYNC1_B, SEL_TSIF1_1),
  1323. PINMUX_IPSR_MODSEL_DATA(IP10_25_23, GLO_Q1_B, SEL_GPS_1),
  1324. PINMUX_IPSR_MODSEL_DATA(IP10_25_23, VI3_DATA5_B, SEL_VI3_1),
  1325. PINMUX_IPSR_DATA(IP10_29_26, SD2_CD),
  1326. PINMUX_IPSR_DATA(IP10_29_26, MMC0_D4),
  1327. PINMUX_IPSR_MODSEL_DATA(IP10_29_26, TS_SDAT0_B, SEL_TSIF0_1),
  1328. PINMUX_IPSR_DATA(IP10_29_26, USB2_EXTP),
  1329. PINMUX_IPSR_MODSEL_DATA(IP10_29_26, GLO_I0, SEL_GPS_0),
  1330. PINMUX_IPSR_MODSEL_DATA(IP10_29_26, VI0_DATA6_VI0_B6_B, SEL_VI0_1),
  1331. PINMUX_IPSR_MODSEL_DATA(IP10_29_26, HCTS0_N_D, SEL_HSCIF0_3),
  1332. PINMUX_IPSR_MODSEL_DATA(IP10_29_26, TS_SDAT1_B, SEL_TSIF1_1),
  1333. PINMUX_IPSR_MODSEL_DATA(IP10_29_26, GLO_I0_B, SEL_GPS_1),
  1334. PINMUX_IPSR_MODSEL_DATA(IP10_29_26, VI3_DATA6_B, SEL_VI3_1),
  1335. PINMUX_IPSR_DATA(IP11_3_0, SD2_WP),
  1336. PINMUX_IPSR_DATA(IP11_3_0, MMC0_D5),
  1337. PINMUX_IPSR_MODSEL_DATA(IP11_3_0, TS_SCK0_B, SEL_TSIF0_1),
  1338. PINMUX_IPSR_DATA(IP11_3_0, USB2_IDIN),
  1339. PINMUX_IPSR_MODSEL_DATA(IP11_3_0, GLO_I1, SEL_GPS_0),
  1340. PINMUX_IPSR_MODSEL_DATA(IP11_3_0, VI0_DATA7_VI0_B7_B, SEL_VI0_1),
  1341. PINMUX_IPSR_MODSEL_DATA(IP11_3_0, HRTS0_N_D, SEL_HSCIF0_3),
  1342. PINMUX_IPSR_MODSEL_DATA(IP11_3_0, TS_SCK1_B, SEL_TSIF1_1),
  1343. PINMUX_IPSR_MODSEL_DATA(IP11_3_0, GLO_I1_B, SEL_GPS_1),
  1344. PINMUX_IPSR_MODSEL_DATA(IP11_3_0, VI3_DATA7_B, SEL_VI3_1),
  1345. PINMUX_IPSR_DATA(IP11_4, SD3_CLK),
  1346. PINMUX_IPSR_DATA(IP11_4, MMC1_CLK),
  1347. PINMUX_IPSR_DATA(IP11_6_5, SD3_CMD),
  1348. PINMUX_IPSR_DATA(IP11_6_5, MMC1_CMD),
  1349. PINMUX_IPSR_DATA(IP11_6_5, MTS_N),
  1350. PINMUX_IPSR_DATA(IP11_8_7, SD3_DAT0),
  1351. PINMUX_IPSR_DATA(IP11_8_7, MMC1_D0),
  1352. PINMUX_IPSR_DATA(IP11_8_7, STM_N),
  1353. PINMUX_IPSR_DATA(IP11_10_9, SD3_DAT1),
  1354. PINMUX_IPSR_DATA(IP11_10_9, MMC1_D1),
  1355. PINMUX_IPSR_DATA(IP11_10_9, MDATA),
  1356. PINMUX_IPSR_DATA(IP11_12_11, SD3_DAT2),
  1357. PINMUX_IPSR_DATA(IP11_12_11, MMC1_D2),
  1358. PINMUX_IPSR_DATA(IP11_12_11, SDATA),
  1359. PINMUX_IPSR_DATA(IP11_14_13, SD3_DAT3),
  1360. PINMUX_IPSR_DATA(IP11_14_13, MMC1_D3),
  1361. PINMUX_IPSR_DATA(IP11_14_13, SCKZ),
  1362. PINMUX_IPSR_DATA(IP11_17_15, SD3_CD),
  1363. PINMUX_IPSR_DATA(IP11_17_15, MMC1_D4),
  1364. PINMUX_IPSR_MODSEL_DATA(IP11_17_15, TS_SDAT1, SEL_TSIF1_0),
  1365. PINMUX_IPSR_DATA(IP11_17_15, VSP),
  1366. PINMUX_IPSR_MODSEL_DATA(IP11_17_15, GLO_Q0, SEL_GPS_0),
  1367. PINMUX_IPSR_MODSEL_DATA(IP11_17_15, SIM0_RST_B, SEL_SIM_1),
  1368. PINMUX_IPSR_DATA(IP11_21_18, SD3_WP),
  1369. PINMUX_IPSR_DATA(IP11_21_18, MMC1_D5),
  1370. PINMUX_IPSR_MODSEL_DATA(IP11_21_18, TS_SCK1, SEL_TSIF1_0),
  1371. PINMUX_IPSR_MODSEL_DATA(IP11_21_18, GLO_Q1, SEL_GPS_0),
  1372. PINMUX_IPSR_MODSEL_DATA(IP11_21_18, FMIN_C, SEL_FM_2),
  1373. PINMUX_IPSR_MODSEL_DATA(IP11_21_18, FMIN_E, SEL_FM_4),
  1374. PINMUX_IPSR_MODSEL_DATA(IP11_21_18, FMIN_F, SEL_FM_5),
  1375. PINMUX_IPSR_DATA(IP11_23_22, MLB_CLK),
  1376. PINMUX_IPSR_MODSEL_DATA(IP11_23_22, IIC2_SCL_B, SEL_IIC2_1),
  1377. PINMUX_IPSR_MODSEL_DATA(IP11_23_22, I2C2_SCL_B, SEL_I2C2_1),
  1378. PINMUX_IPSR_DATA(IP11_26_24, MLB_SIG),
  1379. PINMUX_IPSR_MODSEL_DATA(IP11_26_24, SCIFB1_RXD_D, SEL_SCIFB1_3),
  1380. PINMUX_IPSR_MODSEL_DATA(IP11_26_24, RX1_C, SEL_SCIF1_2),
  1381. PINMUX_IPSR_MODSEL_DATA(IP11_26_24, IIC2_SDA_B, SEL_IIC2_1),
  1382. PINMUX_IPSR_MODSEL_DATA(IP11_26_24, I2C2_SDA_B, SEL_I2C2_1),
  1383. PINMUX_IPSR_DATA(IP11_29_27, MLB_DAT),
  1384. PINMUX_IPSR_MODSEL_DATA(IP11_29_27, SCIFB1_TXD_D, SEL_SCIFB1_3),
  1385. PINMUX_IPSR_MODSEL_DATA(IP11_29_27, TX1_C, SEL_SCIF1_2),
  1386. PINMUX_IPSR_MODSEL_DATA(IP11_29_27, BPFCLK_C, SEL_FM_2),
  1387. PINMUX_IPSR_DATA(IP11_31_30, SSI_SCK0129),
  1388. PINMUX_IPSR_MODSEL_DATA(IP11_31_30, CAN_CLK_B, SEL_CANCLK_1),
  1389. PINMUX_IPSR_DATA(IP11_31_30, MOUT0),
  1390. PINMUX_IPSR_DATA(IP12_1_0, SSI_WS0129),
  1391. PINMUX_IPSR_MODSEL_DATA(IP12_1_0, CAN0_TX_B, SEL_CAN0_1),
  1392. PINMUX_IPSR_DATA(IP12_1_0, MOUT1),
  1393. PINMUX_IPSR_DATA(IP12_3_2, SSI_SDATA0),
  1394. PINMUX_IPSR_MODSEL_DATA(IP12_3_2, CAN0_RX_B, SEL_CAN0_1),
  1395. PINMUX_IPSR_DATA(IP12_3_2, MOUT2),
  1396. PINMUX_IPSR_DATA(IP12_5_4, SSI_SDATA1),
  1397. PINMUX_IPSR_MODSEL_DATA(IP12_5_4, CAN1_TX_B, SEL_CAN1_1),
  1398. PINMUX_IPSR_DATA(IP12_5_4, MOUT5),
  1399. PINMUX_IPSR_DATA(IP12_7_6, SSI_SDATA2),
  1400. PINMUX_IPSR_MODSEL_DATA(IP12_7_6, CAN1_RX_B, SEL_CAN1_1),
  1401. PINMUX_IPSR_DATA(IP12_7_6, SSI_SCK1),
  1402. PINMUX_IPSR_DATA(IP12_7_6, MOUT6),
  1403. PINMUX_IPSR_DATA(IP12_10_8, SSI_SCK34),
  1404. PINMUX_IPSR_DATA(IP12_10_8, STP_OPWM_0),
  1405. PINMUX_IPSR_MODSEL_DATA(IP12_10_8, SCIFB0_SCK, SEL_SCIFB_0),
  1406. PINMUX_IPSR_MODSEL_DATA(IP12_10_8, MSIOF1_SCK, SEL_SOF1_0),
  1407. PINMUX_IPSR_DATA(IP12_10_8, CAN_DEBUG_HW_TRIGGER),
  1408. PINMUX_IPSR_DATA(IP12_13_11, SSI_WS34),
  1409. PINMUX_IPSR_MODSEL_DATA(IP12_13_11, STP_IVCXO27_0, SEL_SSP_0),
  1410. PINMUX_IPSR_MODSEL_DATA(IP12_13_11, SCIFB0_RXD, SEL_SCIFB_0),
  1411. PINMUX_IPSR_DATA(IP12_13_11, MSIOF1_SYNC),
  1412. PINMUX_IPSR_DATA(IP12_13_11, CAN_STEP0),
  1413. PINMUX_IPSR_DATA(IP12_16_14, SSI_SDATA3),
  1414. PINMUX_IPSR_MODSEL_DATA(IP12_16_14, STP_ISCLK_0, SEL_SSP_0),
  1415. PINMUX_IPSR_MODSEL_DATA(IP12_16_14, SCIFB0_TXD, SEL_SCIFB_0),
  1416. PINMUX_IPSR_MODSEL_DATA(IP12_16_14, MSIOF1_SS1, SEL_SOF1_0),
  1417. PINMUX_IPSR_DATA(IP12_16_14, CAN_TXCLK),
  1418. PINMUX_IPSR_DATA(IP12_19_17, SSI_SCK4),
  1419. PINMUX_IPSR_MODSEL_DATA(IP12_19_17, STP_ISD_0, SEL_SSP_0),
  1420. PINMUX_IPSR_MODSEL_DATA(IP12_19_17, SCIFB0_CTS_N, SEL_SCIFB_0),
  1421. PINMUX_IPSR_MODSEL_DATA(IP12_19_17, MSIOF1_SS2, SEL_SOF1_0),
  1422. PINMUX_IPSR_MODSEL_DATA(IP12_19_17, SSI_SCK5_C, SEL_SSI5_2),
  1423. PINMUX_IPSR_DATA(IP12_19_17, CAN_DEBUGOUT0),
  1424. PINMUX_IPSR_DATA(IP12_22_20, SSI_WS4),
  1425. PINMUX_IPSR_MODSEL_DATA(IP12_22_20, STP_ISEN_0, SEL_SSP_0),
  1426. PINMUX_IPSR_MODSEL_DATA(IP12_22_20, SCIFB0_RTS_N, SEL_SCIFB_0),
  1427. PINMUX_IPSR_MODSEL_DATA(IP12_22_20, MSIOF1_TXD, SEL_SOF1_0),
  1428. PINMUX_IPSR_MODSEL_DATA(IP12_22_20, SSI_WS5_C, SEL_SSI5_2),
  1429. PINMUX_IPSR_DATA(IP12_22_20, CAN_DEBUGOUT1),
  1430. PINMUX_IPSR_DATA(IP12_24_23, SSI_SDATA4),
  1431. PINMUX_IPSR_MODSEL_DATA(IP12_24_23, STP_ISSYNC_0, SEL_SSP_0),
  1432. PINMUX_IPSR_MODSEL_DATA(IP12_24_23, MSIOF1_RXD, SEL_SOF1_0),
  1433. PINMUX_IPSR_DATA(IP12_24_23, CAN_DEBUGOUT2),
  1434. PINMUX_IPSR_MODSEL_DATA(IP12_27_25, SSI_SCK5, SEL_SSI5_0),
  1435. PINMUX_IPSR_MODSEL_DATA(IP12_27_25, SCIFB1_SCK, SEL_SCIFB1_0),
  1436. PINMUX_IPSR_MODSEL_DATA(IP12_27_25, IERX_B, SEL_IEB_1),
  1437. PINMUX_IPSR_DATA(IP12_27_25, DU2_EXHSYNC_DU2_HSYNC),
  1438. PINMUX_IPSR_DATA(IP12_27_25, QSTH_QHS),
  1439. PINMUX_IPSR_DATA(IP12_27_25, CAN_DEBUGOUT3),
  1440. PINMUX_IPSR_MODSEL_DATA(IP12_30_28, SSI_WS5, SEL_SSI5_0),
  1441. PINMUX_IPSR_MODSEL_DATA(IP12_30_28, SCIFB1_RXD, SEL_SCIFB1_0),
  1442. PINMUX_IPSR_MODSEL_DATA(IP12_30_28, IECLK_B, SEL_IEB_1),
  1443. PINMUX_IPSR_DATA(IP12_30_28, DU2_EXVSYNC_DU2_VSYNC),
  1444. PINMUX_IPSR_DATA(IP12_30_28, QSTB_QHE),
  1445. PINMUX_IPSR_DATA(IP12_30_28, CAN_DEBUGOUT4),
  1446. PINMUX_IPSR_MODSEL_DATA(IP13_2_0, SSI_SDATA5, SEL_SSI5_0),
  1447. PINMUX_IPSR_MODSEL_DATA(IP13_2_0, SCIFB1_TXD, SEL_SCIFB1_0),
  1448. PINMUX_IPSR_MODSEL_DATA(IP13_2_0, IETX_B, SEL_IEB_1),
  1449. PINMUX_IPSR_DATA(IP13_2_0, DU2_DR2),
  1450. PINMUX_IPSR_DATA(IP13_2_0, LCDOUT2),
  1451. PINMUX_IPSR_DATA(IP13_2_0, CAN_DEBUGOUT5),
  1452. PINMUX_IPSR_MODSEL_DATA(IP13_6_3, SSI_SCK6, SEL_SSI6_0),
  1453. PINMUX_IPSR_MODSEL_DATA(IP13_6_3, SCIFB1_CTS_N, SEL_SCIFB1_0),
  1454. PINMUX_IPSR_MODSEL_DATA(IP13_6_3, BPFCLK_D, SEL_FM_3),
  1455. PINMUX_IPSR_DATA(IP13_6_3, DU2_DR3),
  1456. PINMUX_IPSR_DATA(IP13_6_3, LCDOUT3),
  1457. PINMUX_IPSR_DATA(IP13_6_3, CAN_DEBUGOUT6),
  1458. PINMUX_IPSR_MODSEL_DATA(IP13_6_3, BPFCLK_F, SEL_FM_5),
  1459. PINMUX_IPSR_MODSEL_DATA(IP13_9_7, SSI_WS6, SEL_SSI6_0),
  1460. PINMUX_IPSR_MODSEL_DATA(IP13_9_7, SCIFB1_RTS_N, SEL_SCIFB1_0),
  1461. PINMUX_IPSR_MODSEL_DATA(IP13_9_7, CAN0_TX_D, SEL_CAN0_3),
  1462. PINMUX_IPSR_DATA(IP13_9_7, DU2_DR4),
  1463. PINMUX_IPSR_DATA(IP13_9_7, LCDOUT4),
  1464. PINMUX_IPSR_DATA(IP13_9_7, CAN_DEBUGOUT7),
  1465. PINMUX_IPSR_MODSEL_DATA(IP13_12_10, SSI_SDATA6, SEL_SSI6_0),
  1466. PINMUX_IPSR_MODSEL_DATA(IP13_12_10, FMIN_D, SEL_FM_3),
  1467. PINMUX_IPSR_DATA(IP13_12_10, DU2_DR5),
  1468. PINMUX_IPSR_DATA(IP13_12_10, LCDOUT5),
  1469. PINMUX_IPSR_DATA(IP13_12_10, CAN_DEBUGOUT8),
  1470. PINMUX_IPSR_MODSEL_DATA(IP13_15_13, SSI_SCK78, SEL_SSI7_0),
  1471. PINMUX_IPSR_MODSEL_DATA(IP13_15_13, STP_IVCXO27_1, SEL_SSP_0),
  1472. PINMUX_IPSR_MODSEL_DATA(IP13_15_13, SCK1, SEL_SCIF1_0),
  1473. PINMUX_IPSR_MODSEL_DATA(IP13_15_13, SCIFA1_SCK, SEL_SCIFA1_0),
  1474. PINMUX_IPSR_DATA(IP13_15_13, DU2_DR6),
  1475. PINMUX_IPSR_DATA(IP13_15_13, LCDOUT6),
  1476. PINMUX_IPSR_DATA(IP13_15_13, CAN_DEBUGOUT9),
  1477. PINMUX_IPSR_MODSEL_DATA(IP13_18_16, SSI_WS78, SEL_SSI7_0),
  1478. PINMUX_IPSR_MODSEL_DATA(IP13_18_16, STP_ISCLK_1, SEL_SSP_0),
  1479. PINMUX_IPSR_MODSEL_DATA(IP13_18_16, SCIFB2_SCK, SEL_SCIFB2_0),
  1480. PINMUX_IPSR_DATA(IP13_18_16, SCIFA2_CTS_N),
  1481. PINMUX_IPSR_DATA(IP13_18_16, DU2_DR7),
  1482. PINMUX_IPSR_DATA(IP13_18_16, LCDOUT7),
  1483. PINMUX_IPSR_DATA(IP13_18_16, CAN_DEBUGOUT10),
  1484. PINMUX_IPSR_MODSEL_DATA(IP13_22_19, SSI_SDATA7, SEL_SSI7_0),
  1485. PINMUX_IPSR_MODSEL_DATA(IP13_22_19, STP_ISD_1, SEL_SSP_0),
  1486. PINMUX_IPSR_MODSEL_DATA(IP13_22_19, SCIFB2_RXD, SEL_SCIFB2_0),
  1487. PINMUX_IPSR_DATA(IP13_22_19, SCIFA2_RTS_N),
  1488. PINMUX_IPSR_DATA(IP13_22_19, TCLK2),
  1489. PINMUX_IPSR_DATA(IP13_22_19, QSTVA_QVS),
  1490. PINMUX_IPSR_DATA(IP13_22_19, CAN_DEBUGOUT11),
  1491. PINMUX_IPSR_MODSEL_DATA(IP13_22_19, BPFCLK_E, SEL_FM_4),
  1492. PINMUX_IPSR_MODSEL_DATA(IP13_22_19, SSI_SDATA7_B, SEL_SSI7_1),
  1493. PINMUX_IPSR_MODSEL_DATA(IP13_22_19, FMIN_G, SEL_FM_6),
  1494. PINMUX_IPSR_MODSEL_DATA(IP13_25_23, SSI_SDATA8, SEL_SSI8_0),
  1495. PINMUX_IPSR_MODSEL_DATA(IP13_25_23, STP_ISEN_1, SEL_SSP_0),
  1496. PINMUX_IPSR_MODSEL_DATA(IP13_25_23, SCIFB2_TXD, SEL_SCIFB2_0),
  1497. PINMUX_IPSR_MODSEL_DATA(IP13_25_23, CAN0_TX_C, SEL_CAN0_2),
  1498. PINMUX_IPSR_DATA(IP13_25_23, CAN_DEBUGOUT12),
  1499. PINMUX_IPSR_MODSEL_DATA(IP13_25_23, SSI_SDATA8_B, SEL_SSI8_1),
  1500. PINMUX_IPSR_DATA(IP13_28_26, SSI_SDATA9),
  1501. PINMUX_IPSR_MODSEL_DATA(IP13_28_26, STP_ISSYNC_1, SEL_SSP_0),
  1502. PINMUX_IPSR_MODSEL_DATA(IP13_28_26, SCIFB2_CTS_N, SEL_SCIFB2_0),
  1503. PINMUX_IPSR_DATA(IP13_28_26, SSI_WS1),
  1504. PINMUX_IPSR_MODSEL_DATA(IP13_28_26, SSI_SDATA5_C, SEL_SSI5_2),
  1505. PINMUX_IPSR_DATA(IP13_28_26, CAN_DEBUGOUT13),
  1506. PINMUX_IPSR_DATA(IP13_30_29, AUDIO_CLKA),
  1507. PINMUX_IPSR_MODSEL_DATA(IP13_30_29, SCIFB2_RTS_N, SEL_SCIFB2_0),
  1508. PINMUX_IPSR_DATA(IP13_30_29, CAN_DEBUGOUT14),
  1509. PINMUX_IPSR_DATA(IP14_2_0, AUDIO_CLKB),
  1510. PINMUX_IPSR_MODSEL_DATA(IP14_2_0, SCIF_CLK, SEL_SCIFCLK_0),
  1511. PINMUX_IPSR_MODSEL_DATA(IP14_2_0, CAN0_RX_D, SEL_CAN0_3),
  1512. PINMUX_IPSR_DATA(IP14_2_0, DVC_MUTE),
  1513. PINMUX_IPSR_MODSEL_DATA(IP14_2_0, CAN0_RX_C, SEL_CAN0_2),
  1514. PINMUX_IPSR_DATA(IP14_2_0, CAN_DEBUGOUT15),
  1515. PINMUX_IPSR_DATA(IP14_2_0, REMOCON),
  1516. PINMUX_IPSR_MODSEL_DATA(IP14_5_3, SCIFA0_SCK, SEL_SCFA_0),
  1517. PINMUX_IPSR_MODSEL_DATA(IP14_5_3, HSCK1, SEL_HSCIF1_0),
  1518. PINMUX_IPSR_DATA(IP14_5_3, SCK0),
  1519. PINMUX_IPSR_DATA(IP14_5_3, MSIOF3_SS2),
  1520. PINMUX_IPSR_DATA(IP14_5_3, DU2_DG2),
  1521. PINMUX_IPSR_DATA(IP14_5_3, LCDOUT10),
  1522. PINMUX_IPSR_MODSEL_DATA(IP14_5_3, IIC1_SDA_C, SEL_IIC1_2),
  1523. PINMUX_IPSR_MODSEL_DATA(IP14_5_3, I2C1_SDA_C, SEL_I2C1_2),
  1524. PINMUX_IPSR_MODSEL_DATA(IP14_8_6, SCIFA0_RXD, SEL_SCFA_0),
  1525. PINMUX_IPSR_MODSEL_DATA(IP14_8_6, HRX1, SEL_HSCIF1_0),
  1526. PINMUX_IPSR_MODSEL_DATA(IP14_8_6, RX0, SEL_SCIF0_0),
  1527. PINMUX_IPSR_DATA(IP14_8_6, DU2_DR0),
  1528. PINMUX_IPSR_DATA(IP14_8_6, LCDOUT0),
  1529. PINMUX_IPSR_MODSEL_DATA(IP14_11_9, SCIFA0_TXD, SEL_SCFA_0),
  1530. PINMUX_IPSR_MODSEL_DATA(IP14_11_9, HTX1, SEL_HSCIF1_0),
  1531. PINMUX_IPSR_MODSEL_DATA(IP14_11_9, TX0, SEL_SCIF0_0),
  1532. PINMUX_IPSR_DATA(IP14_11_9, DU2_DR1),
  1533. PINMUX_IPSR_DATA(IP14_11_9, LCDOUT1),
  1534. PINMUX_IPSR_MODSEL_DATA(IP14_15_12, SCIFA0_CTS_N, SEL_SCFA_0),
  1535. PINMUX_IPSR_MODSEL_DATA(IP14_15_12, HCTS1_N, SEL_HSCIF1_0),
  1536. PINMUX_IPSR_DATA(IP14_15_12, CTS0_N),
  1537. PINMUX_IPSR_MODSEL_DATA(IP14_15_12, MSIOF3_SYNC, SEL_SOF3_0),
  1538. PINMUX_IPSR_DATA(IP14_15_12, DU2_DG3),
  1539. PINMUX_IPSR_DATA(IP14_15_12, LCDOUT11),
  1540. PINMUX_IPSR_DATA(IP14_15_12, PWM0_B),
  1541. PINMUX_IPSR_MODSEL_DATA(IP14_15_12, IIC1_SCL_C, SEL_IIC1_2),
  1542. PINMUX_IPSR_MODSEL_DATA(IP14_15_12, I2C1_SCL_C, SEL_I2C1_2),
  1543. PINMUX_IPSR_MODSEL_DATA(IP14_18_16, SCIFA0_RTS_N, SEL_SCFA_0),
  1544. PINMUX_IPSR_MODSEL_DATA(IP14_18_16, HRTS1_N, SEL_HSCIF1_0),
  1545. PINMUX_IPSR_DATA(IP14_18_16, RTS0_N),
  1546. PINMUX_IPSR_DATA(IP14_18_16, MSIOF3_SS1),
  1547. PINMUX_IPSR_DATA(IP14_18_16, DU2_DG0),
  1548. PINMUX_IPSR_DATA(IP14_18_16, LCDOUT8),
  1549. PINMUX_IPSR_DATA(IP14_18_16, PWM1_B),
  1550. PINMUX_IPSR_MODSEL_DATA(IP14_21_19, SCIFA1_RXD, SEL_SCIFA1_0),
  1551. PINMUX_IPSR_MODSEL_DATA(IP14_21_19, AD_DI, SEL_ADI_0),
  1552. PINMUX_IPSR_MODSEL_DATA(IP14_21_19, RX1, SEL_SCIF1_0),
  1553. PINMUX_IPSR_DATA(IP14_21_19, DU2_EXODDF_DU2_ODDF_DISP_CDE),
  1554. PINMUX_IPSR_DATA(IP14_21_19, QCPV_QDE),
  1555. PINMUX_IPSR_MODSEL_DATA(IP14_24_22, SCIFA1_TXD, SEL_SCIFA1_0),
  1556. PINMUX_IPSR_MODSEL_DATA(IP14_24_22, AD_DO, SEL_ADI_0),
  1557. PINMUX_IPSR_MODSEL_DATA(IP14_24_22, TX1, SEL_SCIF1_0),
  1558. PINMUX_IPSR_DATA(IP14_24_22, DU2_DG1),
  1559. PINMUX_IPSR_DATA(IP14_24_22, LCDOUT9),
  1560. PINMUX_IPSR_MODSEL_DATA(IP14_27_25, SCIFA1_CTS_N, SEL_SCIFA1_0),
  1561. PINMUX_IPSR_MODSEL_DATA(IP14_27_25, AD_CLK, SEL_ADI_0),
  1562. PINMUX_IPSR_DATA(IP14_27_25, CTS1_N),
  1563. PINMUX_IPSR_MODSEL_DATA(IP14_27_25, MSIOF3_RXD, SEL_SOF3_0),
  1564. PINMUX_IPSR_DATA(IP14_27_25, DU0_DOTCLKOUT),
  1565. PINMUX_IPSR_DATA(IP14_27_25, QCLK),
  1566. PINMUX_IPSR_MODSEL_DATA(IP14_30_28, SCIFA1_RTS_N, SEL_SCIFA1_0),
  1567. PINMUX_IPSR_MODSEL_DATA(IP14_30_28, AD_NCS_N, SEL_ADI_0),
  1568. PINMUX_IPSR_DATA(IP14_30_28, RTS1_N),
  1569. PINMUX_IPSR_MODSEL_DATA(IP14_30_28, MSIOF3_TXD, SEL_SOF3_0),
  1570. PINMUX_IPSR_DATA(IP14_30_28, DU1_DOTCLKOUT),
  1571. PINMUX_IPSR_DATA(IP14_30_28, QSTVB_QVE),
  1572. PINMUX_IPSR_MODSEL_DATA(IP14_30_28, HRTS0_N_C, SEL_HSCIF0_2),
  1573. PINMUX_IPSR_MODSEL_DATA(IP15_2_0, SCIFA2_SCK, SEL_SCIFA2_0),
  1574. PINMUX_IPSR_MODSEL_DATA(IP15_2_0, FMCLK, SEL_FM_0),
  1575. PINMUX_IPSR_DATA(IP15_2_0, SCK2),
  1576. PINMUX_IPSR_MODSEL_DATA(IP15_2_0, MSIOF3_SCK, SEL_SOF3_0),
  1577. PINMUX_IPSR_DATA(IP15_2_0, DU2_DG7),
  1578. PINMUX_IPSR_DATA(IP15_2_0, LCDOUT15),
  1579. PINMUX_IPSR_MODSEL_DATA(IP15_2_0, SCIF_CLK_B, SEL_SCIFCLK_1),
  1580. PINMUX_IPSR_MODSEL_DATA(IP15_5_3, SCIFA2_RXD, SEL_SCIFA2_0),
  1581. PINMUX_IPSR_MODSEL_DATA(IP15_5_3, FMIN, SEL_FM_0),
  1582. PINMUX_IPSR_MODSEL_DATA(IP15_5_3, TX2, SEL_SCIF2_0),
  1583. PINMUX_IPSR_DATA(IP15_5_3, DU2_DB0),
  1584. PINMUX_IPSR_DATA(IP15_5_3, LCDOUT16),
  1585. PINMUX_IPSR_MODSEL_DATA(IP15_5_3, IIC2_SCL, SEL_IIC2_0),
  1586. PINMUX_IPSR_MODSEL_DATA(IP15_5_3, I2C2_SCL, SEL_I2C2_0),
  1587. PINMUX_IPSR_MODSEL_DATA(IP15_8_6, SCIFA2_TXD, SEL_SCIFA2_0),
  1588. PINMUX_IPSR_MODSEL_DATA(IP15_8_6, BPFCLK, SEL_FM_0),
  1589. PINMUX_IPSR_MODSEL_DATA(IP15_8_6, RX2, SEL_SCIF2_0),
  1590. PINMUX_IPSR_DATA(IP15_8_6, DU2_DB1),
  1591. PINMUX_IPSR_DATA(IP15_8_6, LCDOUT17),
  1592. PINMUX_IPSR_MODSEL_DATA(IP15_8_6, IIC2_SDA, SEL_IIC2_0),
  1593. PINMUX_IPSR_MODSEL_DATA(IP15_8_6, I2C2_SDA, SEL_I2C2_0),
  1594. PINMUX_IPSR_DATA(IP15_11_9, HSCK0),
  1595. PINMUX_IPSR_MODSEL_DATA(IP15_11_9, TS_SDEN0, SEL_TSIF0_0),
  1596. PINMUX_IPSR_DATA(IP15_11_9, DU2_DG4),
  1597. PINMUX_IPSR_DATA(IP15_11_9, LCDOUT12),
  1598. PINMUX_IPSR_MODSEL_DATA(IP15_11_9, HCTS0_N_C, SEL_HSCIF0_2),
  1599. PINMUX_IPSR_MODSEL_DATA(IP15_13_12, HRX0, SEL_HSCIF0_0),
  1600. PINMUX_IPSR_DATA(IP15_13_12, DU2_DB2),
  1601. PINMUX_IPSR_DATA(IP15_13_12, LCDOUT18),
  1602. PINMUX_IPSR_MODSEL_DATA(IP15_15_14, HTX0, SEL_HSCIF0_0),
  1603. PINMUX_IPSR_DATA(IP15_15_14, DU2_DB3),
  1604. PINMUX_IPSR_DATA(IP15_15_14, LCDOUT19),
  1605. PINMUX_IPSR_MODSEL_DATA(IP15_17_16, HCTS0_N, SEL_HSCIF0_0),
  1606. PINMUX_IPSR_DATA(IP15_17_16, SSI_SCK9),
  1607. PINMUX_IPSR_DATA(IP15_17_16, DU2_DB4),
  1608. PINMUX_IPSR_DATA(IP15_17_16, LCDOUT20),
  1609. PINMUX_IPSR_MODSEL_DATA(IP15_19_18, HRTS0_N, SEL_HSCIF0_0),
  1610. PINMUX_IPSR_DATA(IP15_19_18, SSI_WS9),
  1611. PINMUX_IPSR_DATA(IP15_19_18, DU2_DB5),
  1612. PINMUX_IPSR_DATA(IP15_19_18, LCDOUT21),
  1613. PINMUX_IPSR_MODSEL_DATA(IP15_22_20, MSIOF0_SCK, SEL_SOF0_0),
  1614. PINMUX_IPSR_MODSEL_DATA(IP15_22_20, TS_SDAT0, SEL_TSIF0_0),
  1615. PINMUX_IPSR_DATA(IP15_22_20, ADICLK),
  1616. PINMUX_IPSR_DATA(IP15_22_20, DU2_DB6),
  1617. PINMUX_IPSR_DATA(IP15_22_20, LCDOUT22),
  1618. PINMUX_IPSR_DATA(IP15_25_23, MSIOF0_SYNC),
  1619. PINMUX_IPSR_MODSEL_DATA(IP15_25_23, TS_SCK0, SEL_TSIF0_0),
  1620. PINMUX_IPSR_DATA(IP15_25_23, SSI_SCK2),
  1621. PINMUX_IPSR_DATA(IP15_25_23, ADIDATA),
  1622. PINMUX_IPSR_DATA(IP15_25_23, DU2_DB7),
  1623. PINMUX_IPSR_DATA(IP15_25_23, LCDOUT23),
  1624. PINMUX_IPSR_MODSEL_DATA(IP15_25_23, HRX0_C, SEL_SCIFA2_1),
  1625. PINMUX_IPSR_MODSEL_DATA(IP15_27_26, MSIOF0_SS1, SEL_SOF0_0),
  1626. PINMUX_IPSR_DATA(IP15_27_26, ADICHS0),
  1627. PINMUX_IPSR_DATA(IP15_27_26, DU2_DG5),
  1628. PINMUX_IPSR_DATA(IP15_27_26, LCDOUT13),
  1629. PINMUX_IPSR_MODSEL_DATA(IP15_29_28, MSIOF0_TXD, SEL_SOF0_0),
  1630. PINMUX_IPSR_DATA(IP15_29_28, ADICHS1),
  1631. PINMUX_IPSR_DATA(IP15_29_28, DU2_DG6),
  1632. PINMUX_IPSR_DATA(IP15_29_28, LCDOUT14),
  1633. PINMUX_IPSR_MODSEL_DATA(IP16_2_0, MSIOF0_SS2, SEL_SOF0_0),
  1634. PINMUX_IPSR_DATA(IP16_2_0, AUDIO_CLKOUT),
  1635. PINMUX_IPSR_DATA(IP16_2_0, ADICHS2),
  1636. PINMUX_IPSR_DATA(IP16_2_0, DU2_DISP),
  1637. PINMUX_IPSR_DATA(IP16_2_0, QPOLA),
  1638. PINMUX_IPSR_MODSEL_DATA(IP16_2_0, HTX0_C, SEL_HSCIF0_2),
  1639. PINMUX_IPSR_MODSEL_DATA(IP16_2_0, SCIFA2_TXD_B, SEL_SCIFA2_1),
  1640. PINMUX_IPSR_MODSEL_DATA(IP16_5_3, MSIOF0_RXD, SEL_SOF0_0),
  1641. PINMUX_IPSR_MODSEL_DATA(IP16_5_3, TS_SPSYNC0, SEL_TSIF0_0),
  1642. PINMUX_IPSR_DATA(IP16_5_3, SSI_WS2),
  1643. PINMUX_IPSR_DATA(IP16_5_3, ADICS_SAMP),
  1644. PINMUX_IPSR_DATA(IP16_5_3, DU2_CDE),
  1645. PINMUX_IPSR_DATA(IP16_5_3, QPOLB),
  1646. PINMUX_IPSR_MODSEL_DATA(IP16_5_3, SCIFA2_RXD_B, SEL_HSCIF0_2),
  1647. PINMUX_IPSR_DATA(IP16_6, USB1_PWEN),
  1648. PINMUX_IPSR_DATA(IP16_6, AUDIO_CLKOUT_D),
  1649. PINMUX_IPSR_DATA(IP16_7, USB1_OVC),
  1650. PINMUX_IPSR_MODSEL_DATA(IP16_7, TCLK1_B, SEL_TMU1_1),
  1651. };
  1652. static struct sh_pfc_pin pinmux_pins[] = {
  1653. PINMUX_GPIO_GP_ALL(),
  1654. };
  1655. /* - ETH -------------------------------------------------------------------- */
  1656. static const unsigned int eth_link_pins[] = {
  1657. /* LINK */
  1658. RCAR_GP_PIN(2, 22),
  1659. };
  1660. static const unsigned int eth_link_mux[] = {
  1661. ETH_LINK_MARK,
  1662. };
  1663. static const unsigned int eth_magic_pins[] = {
  1664. /* MAGIC */
  1665. RCAR_GP_PIN(2, 27),
  1666. };
  1667. static const unsigned int eth_magic_mux[] = {
  1668. ETH_MAGIC_MARK,
  1669. };
  1670. static const unsigned int eth_mdio_pins[] = {
  1671. /* MDC, MDIO */
  1672. RCAR_GP_PIN(2, 29), RCAR_GP_PIN(2, 24),
  1673. };
  1674. static const unsigned int eth_mdio_mux[] = {
  1675. ETH_MDC_MARK, ETH_MDIO_MARK,
  1676. };
  1677. static const unsigned int eth_rmii_pins[] = {
  1678. /* RXD[0:1], RX_ER, CRS_DV, TXD[0:1], TX_EN, REF_CLK */
  1679. RCAR_GP_PIN(2, 20), RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 19),
  1680. RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 28), RCAR_GP_PIN(2, 25),
  1681. RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 23),
  1682. };
  1683. static const unsigned int eth_rmii_mux[] = {
  1684. ETH_RXD0_MARK, ETH_RXD1_MARK, ETH_RX_ER_MARK, ETH_CRS_DV_MARK,
  1685. ETH_TXD0_MARK, ETH_TXD1_MARK, ETH_TX_EN_MARK, ETH_REF_CLK_MARK,
  1686. };
  1687. /* - HSCIF0 ----------------------------------------------------------------- */
  1688. static const unsigned int hscif0_data_pins[] = {
  1689. /* RX, TX */
  1690. RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 9),
  1691. };
  1692. static const unsigned int hscif0_data_mux[] = {
  1693. HRX0_MARK, HTX0_MARK,
  1694. };
  1695. static const unsigned int hscif0_clk_pins[] = {
  1696. /* SCK */
  1697. RCAR_GP_PIN(5, 7),
  1698. };
  1699. static const unsigned int hscif0_clk_mux[] = {
  1700. HSCK0_MARK,
  1701. };
  1702. static const unsigned int hscif0_ctrl_pins[] = {
  1703. /* RTS, CTS */
  1704. RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10),
  1705. };
  1706. static const unsigned int hscif0_ctrl_mux[] = {
  1707. HRTS0_N_MARK, HCTS0_N_MARK,
  1708. };
  1709. static const unsigned int hscif0_data_b_pins[] = {
  1710. /* RX, TX */
  1711. RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 12),
  1712. };
  1713. static const unsigned int hscif0_data_b_mux[] = {
  1714. HRX0_B_MARK, HTX0_B_MARK,
  1715. };
  1716. static const unsigned int hscif0_ctrl_b_pins[] = {
  1717. /* RTS, CTS */
  1718. RCAR_GP_PIN(1, 29), RCAR_GP_PIN(1, 28),
  1719. };
  1720. static const unsigned int hscif0_ctrl_b_mux[] = {
  1721. HRTS0_N_B_MARK, HCTS0_N_B_MARK,
  1722. };
  1723. static const unsigned int hscif0_data_c_pins[] = {
  1724. /* RX, TX */
  1725. RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 16),
  1726. };
  1727. static const unsigned int hscif0_data_c_mux[] = {
  1728. HRX0_C_MARK, HTX0_C_MARK,
  1729. };
  1730. static const unsigned int hscif0_ctrl_c_pins[] = {
  1731. /* RTS, CTS */
  1732. RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 7),
  1733. };
  1734. static const unsigned int hscif0_ctrl_c_mux[] = {
  1735. HRTS0_N_C_MARK, HCTS0_N_C_MARK,
  1736. };
  1737. static const unsigned int hscif0_data_d_pins[] = {
  1738. /* RX, TX */
  1739. RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21),
  1740. };
  1741. static const unsigned int hscif0_data_d_mux[] = {
  1742. HRX0_D_MARK, HTX0_D_MARK,
  1743. };
  1744. static const unsigned int hscif0_ctrl_d_pins[] = {
  1745. /* RTS, CTS */
  1746. RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 22),
  1747. };
  1748. static const unsigned int hscif0_ctrl_d_mux[] = {
  1749. HRTS0_N_D_MARK, HCTS0_N_D_MARK,
  1750. };
  1751. static const unsigned int hscif0_data_e_pins[] = {
  1752. /* RX, TX */
  1753. RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
  1754. };
  1755. static const unsigned int hscif0_data_e_mux[] = {
  1756. HRX0_E_MARK, HTX0_E_MARK,
  1757. };
  1758. static const unsigned int hscif0_ctrl_e_pins[] = {
  1759. /* RTS, CTS */
  1760. RCAR_GP_PIN(2, 24), RCAR_GP_PIN(2, 23),
  1761. };
  1762. static const unsigned int hscif0_ctrl_e_mux[] = {
  1763. HRTS0_N_E_MARK, HCTS0_N_E_MARK,
  1764. };
  1765. static const unsigned int hscif0_data_f_pins[] = {
  1766. /* RX, TX */
  1767. RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 25),
  1768. };
  1769. static const unsigned int hscif0_data_f_mux[] = {
  1770. HRX0_F_MARK, HTX0_F_MARK,
  1771. };
  1772. static const unsigned int hscif0_ctrl_f_pins[] = {
  1773. /* RTS, CTS */
  1774. RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 24),
  1775. };
  1776. static const unsigned int hscif0_ctrl_f_mux[] = {
  1777. HRTS0_N_F_MARK, HCTS0_N_F_MARK,
  1778. };
  1779. /* - HSCIF1 ----------------------------------------------------------------- */
  1780. static const unsigned int hscif1_data_pins[] = {
  1781. /* RX, TX */
  1782. RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 29),
  1783. };
  1784. static const unsigned int hscif1_data_mux[] = {
  1785. HRX1_MARK, HTX1_MARK,
  1786. };
  1787. static const unsigned int hscif1_clk_pins[] = {
  1788. /* SCK */
  1789. RCAR_GP_PIN(4, 27),
  1790. };
  1791. static const unsigned int hscif1_clk_mux[] = {
  1792. HSCK1_MARK,
  1793. };
  1794. static const unsigned int hscif1_ctrl_pins[] = {
  1795. /* RTS, CTS */
  1796. RCAR_GP_PIN(4, 31), RCAR_GP_PIN(4, 30),
  1797. };
  1798. static const unsigned int hscif1_ctrl_mux[] = {
  1799. HRTS1_N_MARK, HCTS1_N_MARK,
  1800. };
  1801. static const unsigned int hscif1_data_b_pins[] = {
  1802. /* RX, TX */
  1803. RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 18),
  1804. };
  1805. static const unsigned int hscif1_data_b_mux[] = {
  1806. HRX1_B_MARK, HTX1_B_MARK,
  1807. };
  1808. static const unsigned int hscif1_clk_b_pins[] = {
  1809. /* SCK */
  1810. RCAR_GP_PIN(1, 28),
  1811. };
  1812. static const unsigned int hscif1_clk_b_mux[] = {
  1813. HSCK1_B_MARK,
  1814. };
  1815. static const unsigned int hscif1_ctrl_b_pins[] = {
  1816. /* RTS, CTS */
  1817. RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
  1818. };
  1819. static const unsigned int hscif1_ctrl_b_mux[] = {
  1820. HRTS1_N_B_MARK, HCTS1_N_B_MARK,
  1821. };
  1822. /* - INTC ------------------------------------------------------------------- */
  1823. static const unsigned int intc_irq0_pins[] = {
  1824. /* IRQ */
  1825. RCAR_GP_PIN(1, 25),
  1826. };
  1827. static const unsigned int intc_irq0_mux[] = {
  1828. IRQ0_MARK,
  1829. };
  1830. static const unsigned int intc_irq1_pins[] = {
  1831. /* IRQ */
  1832. RCAR_GP_PIN(1, 27),
  1833. };
  1834. static const unsigned int intc_irq1_mux[] = {
  1835. IRQ1_MARK,
  1836. };
  1837. static const unsigned int intc_irq2_pins[] = {
  1838. /* IRQ */
  1839. RCAR_GP_PIN(1, 29),
  1840. };
  1841. static const unsigned int intc_irq2_mux[] = {
  1842. IRQ2_MARK,
  1843. };
  1844. static const unsigned int intc_irq3_pins[] = {
  1845. /* IRQ */
  1846. RCAR_GP_PIN(1, 23),
  1847. };
  1848. static const unsigned int intc_irq3_mux[] = {
  1849. IRQ3_MARK,
  1850. };
  1851. /* - MMCIF0 ----------------------------------------------------------------- */
  1852. static const unsigned int mmc0_data1_pins[] = {
  1853. /* D[0] */
  1854. RCAR_GP_PIN(3, 18),
  1855. };
  1856. static const unsigned int mmc0_data1_mux[] = {
  1857. MMC0_D0_MARK,
  1858. };
  1859. static const unsigned int mmc0_data4_pins[] = {
  1860. /* D[0:3] */
  1861. RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19),
  1862. RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21),
  1863. };
  1864. static const unsigned int mmc0_data4_mux[] = {
  1865. MMC0_D0_MARK, MMC0_D1_MARK, MMC0_D2_MARK, MMC0_D3_MARK,
  1866. };
  1867. static const unsigned int mmc0_data8_pins[] = {
  1868. /* D[0:7] */
  1869. RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19),
  1870. RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21),
  1871. RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 23),
  1872. RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
  1873. };
  1874. static const unsigned int mmc0_data8_mux[] = {
  1875. MMC0_D0_MARK, MMC0_D1_MARK, MMC0_D2_MARK, MMC0_D3_MARK,
  1876. MMC0_D4_MARK, MMC0_D5_MARK, MMC0_D6_MARK, MMC0_D7_MARK,
  1877. };
  1878. static const unsigned int mmc0_ctrl_pins[] = {
  1879. /* CLK, CMD */
  1880. RCAR_GP_PIN(3, 16), RCAR_GP_PIN(3, 17),
  1881. };
  1882. static const unsigned int mmc0_ctrl_mux[] = {
  1883. MMC0_CLK_MARK, MMC0_CMD_MARK,
  1884. };
  1885. /* - MMCIF1 ----------------------------------------------------------------- */
  1886. static const unsigned int mmc1_data1_pins[] = {
  1887. /* D[0] */
  1888. RCAR_GP_PIN(3, 26),
  1889. };
  1890. static const unsigned int mmc1_data1_mux[] = {
  1891. MMC1_D0_MARK,
  1892. };
  1893. static const unsigned int mmc1_data4_pins[] = {
  1894. /* D[0:3] */
  1895. RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 27),
  1896. RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 29),
  1897. };
  1898. static const unsigned int mmc1_data4_mux[] = {
  1899. MMC1_D0_MARK, MMC1_D1_MARK, MMC1_D2_MARK, MMC1_D3_MARK,
  1900. };
  1901. static const unsigned int mmc1_data8_pins[] = {
  1902. /* D[0:7] */
  1903. RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 27),
  1904. RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 29),
  1905. RCAR_GP_PIN(3, 30), RCAR_GP_PIN(3, 31),
  1906. RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
  1907. };
  1908. static const unsigned int mmc1_data8_mux[] = {
  1909. MMC1_D0_MARK, MMC1_D1_MARK, MMC1_D2_MARK, MMC1_D3_MARK,
  1910. MMC1_D4_MARK, MMC1_D5_MARK, MMC1_D6_MARK, MMC1_D7_MARK,
  1911. };
  1912. static const unsigned int mmc1_ctrl_pins[] = {
  1913. /* CLK, CMD */
  1914. RCAR_GP_PIN(3, 24), RCAR_GP_PIN(3, 25),
  1915. };
  1916. static const unsigned int mmc1_ctrl_mux[] = {
  1917. MMC1_CLK_MARK, MMC1_CMD_MARK,
  1918. };
  1919. /* - MSIOF0 ----------------------------------------------------------------- */
  1920. static const unsigned int msiof0_clk_pins[] = {
  1921. /* SCK */
  1922. RCAR_GP_PIN(5, 12),
  1923. };
  1924. static const unsigned int msiof0_clk_mux[] = {
  1925. MSIOF0_SCK_MARK,
  1926. };
  1927. static const unsigned int msiof0_sync_pins[] = {
  1928. /* SYNC */
  1929. RCAR_GP_PIN(5, 13),
  1930. };
  1931. static const unsigned int msiof0_sync_mux[] = {
  1932. MSIOF0_SYNC_MARK,
  1933. };
  1934. static const unsigned int msiof0_ss1_pins[] = {
  1935. /* SS1 */
  1936. RCAR_GP_PIN(5, 14),
  1937. };
  1938. static const unsigned int msiof0_ss1_mux[] = {
  1939. MSIOF0_SS1_MARK,
  1940. };
  1941. static const unsigned int msiof0_ss2_pins[] = {
  1942. /* SS2 */
  1943. RCAR_GP_PIN(5, 16),
  1944. };
  1945. static const unsigned int msiof0_ss2_mux[] = {
  1946. MSIOF0_SS2_MARK,
  1947. };
  1948. static const unsigned int msiof0_rx_pins[] = {
  1949. /* RXD */
  1950. RCAR_GP_PIN(5, 17),
  1951. };
  1952. static const unsigned int msiof0_rx_mux[] = {
  1953. MSIOF0_RXD_MARK,
  1954. };
  1955. static const unsigned int msiof0_tx_pins[] = {
  1956. /* TXD */
  1957. RCAR_GP_PIN(5, 15),
  1958. };
  1959. static const unsigned int msiof0_tx_mux[] = {
  1960. MSIOF0_TXD_MARK,
  1961. };
  1962. /* - MSIOF1 ----------------------------------------------------------------- */
  1963. static const unsigned int msiof1_clk_pins[] = {
  1964. /* SCK */
  1965. RCAR_GP_PIN(4, 8),
  1966. };
  1967. static const unsigned int msiof1_clk_mux[] = {
  1968. MSIOF1_SCK_MARK,
  1969. };
  1970. static const unsigned int msiof1_sync_pins[] = {
  1971. /* SYNC */
  1972. RCAR_GP_PIN(4, 9),
  1973. };
  1974. static const unsigned int msiof1_sync_mux[] = {
  1975. MSIOF1_SYNC_MARK,
  1976. };
  1977. static const unsigned int msiof1_ss1_pins[] = {
  1978. /* SS1 */
  1979. RCAR_GP_PIN(4, 10),
  1980. };
  1981. static const unsigned int msiof1_ss1_mux[] = {
  1982. MSIOF1_SS1_MARK,
  1983. };
  1984. static const unsigned int msiof1_ss2_pins[] = {
  1985. /* SS2 */
  1986. RCAR_GP_PIN(4, 11),
  1987. };
  1988. static const unsigned int msiof1_ss2_mux[] = {
  1989. MSIOF1_SS2_MARK,
  1990. };
  1991. static const unsigned int msiof1_rx_pins[] = {
  1992. /* RXD */
  1993. RCAR_GP_PIN(4, 13),
  1994. };
  1995. static const unsigned int msiof1_rx_mux[] = {
  1996. MSIOF1_RXD_MARK,
  1997. };
  1998. static const unsigned int msiof1_tx_pins[] = {
  1999. /* TXD */
  2000. RCAR_GP_PIN(4, 12),
  2001. };
  2002. static const unsigned int msiof1_tx_mux[] = {
  2003. MSIOF1_TXD_MARK,
  2004. };
  2005. /* - MSIOF2 ----------------------------------------------------------------- */
  2006. static const unsigned int msiof2_clk_pins[] = {
  2007. /* SCK */
  2008. RCAR_GP_PIN(0, 27),
  2009. };
  2010. static const unsigned int msiof2_clk_mux[] = {
  2011. MSIOF2_SCK_MARK,
  2012. };
  2013. static const unsigned int msiof2_sync_pins[] = {
  2014. /* SYNC */
  2015. RCAR_GP_PIN(0, 26),
  2016. };
  2017. static const unsigned int msiof2_sync_mux[] = {
  2018. MSIOF2_SYNC_MARK,
  2019. };
  2020. static const unsigned int msiof2_ss1_pins[] = {
  2021. /* SS1 */
  2022. RCAR_GP_PIN(0, 30),
  2023. };
  2024. static const unsigned int msiof2_ss1_mux[] = {
  2025. MSIOF2_SS1_MARK,
  2026. };
  2027. static const unsigned int msiof2_ss2_pins[] = {
  2028. /* SS2 */
  2029. RCAR_GP_PIN(0, 31),
  2030. };
  2031. static const unsigned int msiof2_ss2_mux[] = {
  2032. MSIOF2_SS2_MARK,
  2033. };
  2034. static const unsigned int msiof2_rx_pins[] = {
  2035. /* RXD */
  2036. RCAR_GP_PIN(0, 29),
  2037. };
  2038. static const unsigned int msiof2_rx_mux[] = {
  2039. MSIOF2_RXD_MARK,
  2040. };
  2041. static const unsigned int msiof2_tx_pins[] = {
  2042. /* TXD */
  2043. RCAR_GP_PIN(0, 28),
  2044. };
  2045. static const unsigned int msiof2_tx_mux[] = {
  2046. MSIOF2_TXD_MARK,
  2047. };
  2048. /* - MSIOF3 ----------------------------------------------------------------- */
  2049. static const unsigned int msiof3_clk_pins[] = {
  2050. /* SCK */
  2051. RCAR_GP_PIN(5, 4),
  2052. };
  2053. static const unsigned int msiof3_clk_mux[] = {
  2054. MSIOF3_SCK_MARK,
  2055. };
  2056. static const unsigned int msiof3_sync_pins[] = {
  2057. /* SYNC */
  2058. RCAR_GP_PIN(4, 30),
  2059. };
  2060. static const unsigned int msiof3_sync_mux[] = {
  2061. MSIOF3_SYNC_MARK,
  2062. };
  2063. static const unsigned int msiof3_ss1_pins[] = {
  2064. /* SS1 */
  2065. RCAR_GP_PIN(4, 31),
  2066. };
  2067. static const unsigned int msiof3_ss1_mux[] = {
  2068. MSIOF3_SS1_MARK,
  2069. };
  2070. static const unsigned int msiof3_ss2_pins[] = {
  2071. /* SS2 */
  2072. RCAR_GP_PIN(4, 27),
  2073. };
  2074. static const unsigned int msiof3_ss2_mux[] = {
  2075. MSIOF3_SS2_MARK,
  2076. };
  2077. static const unsigned int msiof3_rx_pins[] = {
  2078. /* RXD */
  2079. RCAR_GP_PIN(5, 2),
  2080. };
  2081. static const unsigned int msiof3_rx_mux[] = {
  2082. MSIOF3_RXD_MARK,
  2083. };
  2084. static const unsigned int msiof3_tx_pins[] = {
  2085. /* TXD */
  2086. RCAR_GP_PIN(5, 3),
  2087. };
  2088. static const unsigned int msiof3_tx_mux[] = {
  2089. MSIOF3_TXD_MARK,
  2090. };
  2091. /* - SCIF0 ------------------------------------------------------------------ */
  2092. static const unsigned int scif0_data_pins[] = {
  2093. /* RX, TX */
  2094. RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 29),
  2095. };
  2096. static const unsigned int scif0_data_mux[] = {
  2097. RX0_MARK, TX0_MARK,
  2098. };
  2099. static const unsigned int scif0_clk_pins[] = {
  2100. /* SCK */
  2101. RCAR_GP_PIN(4, 27),
  2102. };
  2103. static const unsigned int scif0_clk_mux[] = {
  2104. SCK0_MARK,
  2105. };
  2106. static const unsigned int scif0_ctrl_pins[] = {
  2107. /* RTS, CTS */
  2108. RCAR_GP_PIN(4, 31), RCAR_GP_PIN(4, 30),
  2109. };
  2110. static const unsigned int scif0_ctrl_mux[] = {
  2111. RTS0_N_MARK, CTS0_N_MARK,
  2112. };
  2113. static const unsigned int scif0_data_b_pins[] = {
  2114. /* RX, TX */
  2115. RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
  2116. };
  2117. static const unsigned int scif0_data_b_mux[] = {
  2118. RX0_B_MARK, TX0_B_MARK,
  2119. };
  2120. /* - SCIF1 ------------------------------------------------------------------ */
  2121. static const unsigned int scif1_data_pins[] = {
  2122. /* RX, TX */
  2123. RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 1),
  2124. };
  2125. static const unsigned int scif1_data_mux[] = {
  2126. RX1_MARK, TX1_MARK,
  2127. };
  2128. static const unsigned int scif1_clk_pins[] = {
  2129. /* SCK */
  2130. RCAR_GP_PIN(4, 20),
  2131. };
  2132. static const unsigned int scif1_clk_mux[] = {
  2133. SCK1_MARK,
  2134. };
  2135. static const unsigned int scif1_ctrl_pins[] = {
  2136. /* RTS, CTS */
  2137. RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 2),
  2138. };
  2139. static const unsigned int scif1_ctrl_mux[] = {
  2140. RTS1_N_MARK, CTS1_N_MARK,
  2141. };
  2142. static const unsigned int scif1_data_b_pins[] = {
  2143. /* RX, TX */
  2144. RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
  2145. };
  2146. static const unsigned int scif1_data_b_mux[] = {
  2147. RX1_B_MARK, TX1_B_MARK,
  2148. };
  2149. static const unsigned int scif1_data_c_pins[] = {
  2150. /* RX, TX */
  2151. RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 2),
  2152. };
  2153. static const unsigned int scif1_data_c_mux[] = {
  2154. RX1_C_MARK, TX1_C_MARK,
  2155. };
  2156. static const unsigned int scif1_data_d_pins[] = {
  2157. /* RX, TX */
  2158. RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19),
  2159. };
  2160. static const unsigned int scif1_data_d_mux[] = {
  2161. RX1_D_MARK, TX1_D_MARK,
  2162. };
  2163. static const unsigned int scif1_clk_d_pins[] = {
  2164. /* SCK */
  2165. RCAR_GP_PIN(3, 17),
  2166. };
  2167. static const unsigned int scif1_clk_d_mux[] = {
  2168. SCK1_D_MARK,
  2169. };
  2170. static const unsigned int scif1_data_e_pins[] = {
  2171. /* RX, TX */
  2172. RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
  2173. };
  2174. static const unsigned int scif1_data_e_mux[] = {
  2175. RX1_E_MARK, TX1_E_MARK,
  2176. };
  2177. static const unsigned int scif1_clk_e_pins[] = {
  2178. /* SCK */
  2179. RCAR_GP_PIN(2, 20),
  2180. };
  2181. static const unsigned int scif1_clk_e_mux[] = {
  2182. SCK1_E_MARK,
  2183. };
  2184. /* - SCIF2 ------------------------------------------------------------------ */
  2185. static const unsigned int scif2_data_pins[] = {
  2186. /* RX, TX */
  2187. RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 5),
  2188. };
  2189. static const unsigned int scif2_data_mux[] = {
  2190. RX2_MARK, TX2_MARK,
  2191. };
  2192. static const unsigned int scif2_clk_pins[] = {
  2193. /* SCK */
  2194. RCAR_GP_PIN(5, 4),
  2195. };
  2196. static const unsigned int scif2_clk_mux[] = {
  2197. SCK2_MARK,
  2198. };
  2199. static const unsigned int scif2_data_b_pins[] = {
  2200. /* RX, TX */
  2201. RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
  2202. };
  2203. static const unsigned int scif2_data_b_mux[] = {
  2204. RX2_B_MARK, TX2_B_MARK,
  2205. };
  2206. /* - SCIFA0 ----------------------------------------------------------------- */
  2207. static const unsigned int scifa0_data_pins[] = {
  2208. /* RXD, TXD */
  2209. RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 29),
  2210. };
  2211. static const unsigned int scifa0_data_mux[] = {
  2212. SCIFA0_RXD_MARK, SCIFA0_TXD_MARK,
  2213. };
  2214. static const unsigned int scifa0_clk_pins[] = {
  2215. /* SCK */
  2216. RCAR_GP_PIN(4, 27),
  2217. };
  2218. static const unsigned int scifa0_clk_mux[] = {
  2219. SCIFA0_SCK_MARK,
  2220. };
  2221. static const unsigned int scifa0_ctrl_pins[] = {
  2222. /* RTS, CTS */
  2223. RCAR_GP_PIN(4, 31), RCAR_GP_PIN(4, 30),
  2224. };
  2225. static const unsigned int scifa0_ctrl_mux[] = {
  2226. SCIFA0_RTS_N_MARK, SCIFA0_CTS_N_MARK,
  2227. };
  2228. static const unsigned int scifa0_data_b_pins[] = {
  2229. /* RXD, TXD */
  2230. RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 21),
  2231. };
  2232. static const unsigned int scifa0_data_b_mux[] = {
  2233. SCIFA0_RXD_B_MARK, SCIFA0_TXD_B_MARK
  2234. };
  2235. static const unsigned int scifa0_clk_b_pins[] = {
  2236. /* SCK */
  2237. RCAR_GP_PIN(1, 19),
  2238. };
  2239. static const unsigned int scifa0_clk_b_mux[] = {
  2240. SCIFA0_SCK_B_MARK,
  2241. };
  2242. static const unsigned int scifa0_ctrl_b_pins[] = {
  2243. /* RTS, CTS */
  2244. RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 22),
  2245. };
  2246. static const unsigned int scifa0_ctrl_b_mux[] = {
  2247. SCIFA0_RTS_N_B_MARK, SCIFA0_CTS_N_B_MARK,
  2248. };
  2249. /* - SCIFA1 ----------------------------------------------------------------- */
  2250. static const unsigned int scifa1_data_pins[] = {
  2251. /* RXD, TXD */
  2252. RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 1),
  2253. };
  2254. static const unsigned int scifa1_data_mux[] = {
  2255. SCIFA1_RXD_MARK, SCIFA1_TXD_MARK,
  2256. };
  2257. static const unsigned int scifa1_clk_pins[] = {
  2258. /* SCK */
  2259. RCAR_GP_PIN(4, 20),
  2260. };
  2261. static const unsigned int scifa1_clk_mux[] = {
  2262. SCIFA1_SCK_MARK,
  2263. };
  2264. static const unsigned int scifa1_ctrl_pins[] = {
  2265. /* RTS, CTS */
  2266. RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 2),
  2267. };
  2268. static const unsigned int scifa1_ctrl_mux[] = {
  2269. SCIFA1_RTS_N_MARK, SCIFA1_CTS_N_MARK,
  2270. };
  2271. static const unsigned int scifa1_data_b_pins[] = {
  2272. /* RXD, TXD */
  2273. RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 21),
  2274. };
  2275. static const unsigned int scifa1_data_b_mux[] = {
  2276. SCIFA1_RXD_B_MARK, SCIFA1_TXD_B_MARK,
  2277. };
  2278. static const unsigned int scifa1_clk_b_pins[] = {
  2279. /* SCK */
  2280. RCAR_GP_PIN(0, 23),
  2281. };
  2282. static const unsigned int scifa1_clk_b_mux[] = {
  2283. SCIFA1_SCK_B_MARK,
  2284. };
  2285. static const unsigned int scifa1_ctrl_b_pins[] = {
  2286. /* RTS, CTS */
  2287. RCAR_GP_PIN(0, 22), RCAR_GP_PIN(0, 25),
  2288. };
  2289. static const unsigned int scifa1_ctrl_b_mux[] = {
  2290. SCIFA1_RTS_N_B_MARK, SCIFA1_CTS_N_B_MARK,
  2291. };
  2292. static const unsigned int scifa1_data_c_pins[] = {
  2293. /* RXD, TXD */
  2294. RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10),
  2295. };
  2296. static const unsigned int scifa1_data_c_mux[] = {
  2297. SCIFA1_RXD_C_MARK, SCIFA1_TXD_C_MARK,
  2298. };
  2299. static const unsigned int scifa1_clk_c_pins[] = {
  2300. /* SCK */
  2301. RCAR_GP_PIN(0, 8),
  2302. };
  2303. static const unsigned int scifa1_clk_c_mux[] = {
  2304. SCIFA1_SCK_C_MARK,
  2305. };
  2306. static const unsigned int scifa1_ctrl_c_pins[] = {
  2307. /* RTS, CTS */
  2308. RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11),
  2309. };
  2310. static const unsigned int scifa1_ctrl_c_mux[] = {
  2311. SCIFA1_RTS_N_C_MARK, SCIFA1_CTS_N_C_MARK,
  2312. };
  2313. static const unsigned int scifa1_data_d_pins[] = {
  2314. /* RXD, TXD */
  2315. RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
  2316. };
  2317. static const unsigned int scifa1_data_d_mux[] = {
  2318. SCIFA1_RXD_D_MARK, SCIFA1_TXD_D_MARK,
  2319. };
  2320. static const unsigned int scifa1_clk_d_pins[] = {
  2321. /* SCK */
  2322. RCAR_GP_PIN(2, 10),
  2323. };
  2324. static const unsigned int scifa1_clk_d_mux[] = {
  2325. SCIFA1_SCK_D_MARK,
  2326. };
  2327. static const unsigned int scifa1_ctrl_d_pins[] = {
  2328. /* RTS, CTS */
  2329. RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13),
  2330. };
  2331. static const unsigned int scifa1_ctrl_d_mux[] = {
  2332. SCIFA1_RTS_N_D_MARK, SCIFA1_CTS_N_D_MARK,
  2333. };
  2334. /* - SCIFA2 ----------------------------------------------------------------- */
  2335. static const unsigned int scifa2_data_pins[] = {
  2336. /* RXD, TXD */
  2337. RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
  2338. };
  2339. static const unsigned int scifa2_data_mux[] = {
  2340. SCIFA2_RXD_MARK, SCIFA2_TXD_MARK,
  2341. };
  2342. static const unsigned int scifa2_clk_pins[] = {
  2343. /* SCK */
  2344. RCAR_GP_PIN(5, 4),
  2345. };
  2346. static const unsigned int scifa2_clk_mux[] = {
  2347. SCIFA2_SCK_MARK,
  2348. };
  2349. static const unsigned int scifa2_ctrl_pins[] = {
  2350. /* RTS, CTS */
  2351. RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 21),
  2352. };
  2353. static const unsigned int scifa2_ctrl_mux[] = {
  2354. SCIFA2_RTS_N_MARK, SCIFA2_CTS_N_MARK,
  2355. };
  2356. static const unsigned int scifa2_data_b_pins[] = {
  2357. /* RXD, TXD */
  2358. RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 16),
  2359. };
  2360. static const unsigned int scifa2_data_b_mux[] = {
  2361. SCIFA2_RXD_B_MARK, SCIFA2_TXD_B_MARK,
  2362. };
  2363. static const unsigned int scifa2_data_c_pins[] = {
  2364. /* RXD, TXD */
  2365. RCAR_GP_PIN(5, 31), RCAR_GP_PIN(5, 30),
  2366. };
  2367. static const unsigned int scifa2_data_c_mux[] = {
  2368. SCIFA2_RXD_C_MARK, SCIFA2_TXD_C_MARK,
  2369. };
  2370. static const unsigned int scifa2_clk_c_pins[] = {
  2371. /* SCK */
  2372. RCAR_GP_PIN(5, 29),
  2373. };
  2374. static const unsigned int scifa2_clk_c_mux[] = {
  2375. SCIFA2_SCK_C_MARK,
  2376. };
  2377. /* - SCIFB0 ----------------------------------------------------------------- */
  2378. static const unsigned int scifb0_data_pins[] = {
  2379. /* RXD, TXD */
  2380. RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
  2381. };
  2382. static const unsigned int scifb0_data_mux[] = {
  2383. SCIFB0_RXD_MARK, SCIFB0_TXD_MARK,
  2384. };
  2385. static const unsigned int scifb0_clk_pins[] = {
  2386. /* SCK */
  2387. RCAR_GP_PIN(4, 8),
  2388. };
  2389. static const unsigned int scifb0_clk_mux[] = {
  2390. SCIFB0_SCK_MARK,
  2391. };
  2392. static const unsigned int scifb0_ctrl_pins[] = {
  2393. /* RTS, CTS */
  2394. RCAR_GP_PIN(4, 12), RCAR_GP_PIN(4, 11),
  2395. };
  2396. static const unsigned int scifb0_ctrl_mux[] = {
  2397. SCIFB0_RTS_N_MARK, SCIFB0_CTS_N_MARK,
  2398. };
  2399. static const unsigned int scifb0_data_b_pins[] = {
  2400. /* RXD, TXD */
  2401. RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
  2402. };
  2403. static const unsigned int scifb0_data_b_mux[] = {
  2404. SCIFB0_RXD_B_MARK, SCIFB0_TXD_B_MARK,
  2405. };
  2406. static const unsigned int scifb0_clk_b_pins[] = {
  2407. /* SCK */
  2408. RCAR_GP_PIN(3, 9),
  2409. };
  2410. static const unsigned int scifb0_clk_b_mux[] = {
  2411. SCIFB0_SCK_B_MARK,
  2412. };
  2413. static const unsigned int scifb0_ctrl_b_pins[] = {
  2414. /* RTS, CTS */
  2415. RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 12),
  2416. };
  2417. static const unsigned int scifb0_ctrl_b_mux[] = {
  2418. SCIFB0_RTS_N_B_MARK, SCIFB0_CTS_N_B_MARK,
  2419. };
  2420. static const unsigned int scifb0_data_c_pins[] = {
  2421. /* RXD, TXD */
  2422. RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
  2423. };
  2424. static const unsigned int scifb0_data_c_mux[] = {
  2425. SCIFB0_RXD_C_MARK, SCIFB0_TXD_C_MARK,
  2426. };
  2427. /* - SCIFB1 ----------------------------------------------------------------- */
  2428. static const unsigned int scifb1_data_pins[] = {
  2429. /* RXD, TXD */
  2430. RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
  2431. };
  2432. static const unsigned int scifb1_data_mux[] = {
  2433. SCIFB1_RXD_MARK, SCIFB1_TXD_MARK,
  2434. };
  2435. static const unsigned int scifb1_clk_pins[] = {
  2436. /* SCK */
  2437. RCAR_GP_PIN(4, 14),
  2438. };
  2439. static const unsigned int scifb1_clk_mux[] = {
  2440. SCIFB1_SCK_MARK,
  2441. };
  2442. static const unsigned int scifb1_ctrl_pins[] = {
  2443. /* RTS, CTS */
  2444. RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 17),
  2445. };
  2446. static const unsigned int scifb1_ctrl_mux[] = {
  2447. SCIFB1_RTS_N_MARK, SCIFB1_CTS_N_MARK,
  2448. };
  2449. static const unsigned int scifb1_data_b_pins[] = {
  2450. /* RXD, TXD */
  2451. RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
  2452. };
  2453. static const unsigned int scifb1_data_b_mux[] = {
  2454. SCIFB1_RXD_B_MARK, SCIFB1_TXD_B_MARK,
  2455. };
  2456. static const unsigned int scifb1_clk_b_pins[] = {
  2457. /* SCK */
  2458. RCAR_GP_PIN(3, 1),
  2459. };
  2460. static const unsigned int scifb1_clk_b_mux[] = {
  2461. SCIFB1_SCK_B_MARK,
  2462. };
  2463. static const unsigned int scifb1_ctrl_b_pins[] = {
  2464. /* RTS, CTS */
  2465. RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 4),
  2466. };
  2467. static const unsigned int scifb1_ctrl_b_mux[] = {
  2468. SCIFB1_RTS_N_B_MARK, SCIFB1_CTS_N_B_MARK,
  2469. };
  2470. static const unsigned int scifb1_data_c_pins[] = {
  2471. /* RXD, TXD */
  2472. RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
  2473. };
  2474. static const unsigned int scifb1_data_c_mux[] = {
  2475. SCIFB1_RXD_C_MARK, SCIFB1_TXD_C_MARK,
  2476. };
  2477. static const unsigned int scifb1_data_d_pins[] = {
  2478. /* RXD, TXD */
  2479. RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 2),
  2480. };
  2481. static const unsigned int scifb1_data_d_mux[] = {
  2482. SCIFB1_RXD_D_MARK, SCIFB1_TXD_D_MARK,
  2483. };
  2484. static const unsigned int scifb1_data_e_pins[] = {
  2485. /* RXD, TXD */
  2486. RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19),
  2487. };
  2488. static const unsigned int scifb1_data_e_mux[] = {
  2489. SCIFB1_RXD_E_MARK, SCIFB1_TXD_E_MARK,
  2490. };
  2491. static const unsigned int scifb1_clk_e_pins[] = {
  2492. /* SCK */
  2493. RCAR_GP_PIN(3, 17),
  2494. };
  2495. static const unsigned int scifb1_clk_e_mux[] = {
  2496. SCIFB1_SCK_E_MARK,
  2497. };
  2498. static const unsigned int scifb1_data_f_pins[] = {
  2499. /* RXD, TXD */
  2500. RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
  2501. };
  2502. static const unsigned int scifb1_data_f_mux[] = {
  2503. SCIFB1_RXD_F_MARK, SCIFB1_TXD_F_MARK,
  2504. };
  2505. static const unsigned int scifb1_data_g_pins[] = {
  2506. /* RXD, TXD */
  2507. RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
  2508. };
  2509. static const unsigned int scifb1_data_g_mux[] = {
  2510. SCIFB1_RXD_G_MARK, SCIFB1_TXD_G_MARK,
  2511. };
  2512. static const unsigned int scifb1_clk_g_pins[] = {
  2513. /* SCK */
  2514. RCAR_GP_PIN(2, 20),
  2515. };
  2516. static const unsigned int scifb1_clk_g_mux[] = {
  2517. SCIFB1_SCK_G_MARK,
  2518. };
  2519. /* - SCIFB2 ----------------------------------------------------------------- */
  2520. static const unsigned int scifb2_data_pins[] = {
  2521. /* RXD, TXD */
  2522. RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23),
  2523. };
  2524. static const unsigned int scifb2_data_mux[] = {
  2525. SCIFB2_RXD_MARK, SCIFB2_TXD_MARK,
  2526. };
  2527. static const unsigned int scifb2_clk_pins[] = {
  2528. /* SCK */
  2529. RCAR_GP_PIN(4, 21),
  2530. };
  2531. static const unsigned int scifb2_clk_mux[] = {
  2532. SCIFB2_SCK_MARK,
  2533. };
  2534. static const unsigned int scifb2_ctrl_pins[] = {
  2535. /* RTS, CTS */
  2536. RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 24),
  2537. };
  2538. static const unsigned int scifb2_ctrl_mux[] = {
  2539. SCIFB2_RTS_N_MARK, SCIFB2_CTS_N_MARK,
  2540. };
  2541. static const unsigned int scifb2_data_b_pins[] = {
  2542. /* RXD, TXD */
  2543. RCAR_GP_PIN(0, 28), RCAR_GP_PIN(0, 30),
  2544. };
  2545. static const unsigned int scifb2_data_b_mux[] = {
  2546. SCIFB2_RXD_B_MARK, SCIFB2_TXD_B_MARK,
  2547. };
  2548. static const unsigned int scifb2_clk_b_pins[] = {
  2549. /* SCK */
  2550. RCAR_GP_PIN(0, 31),
  2551. };
  2552. static const unsigned int scifb2_clk_b_mux[] = {
  2553. SCIFB2_SCK_B_MARK,
  2554. };
  2555. static const unsigned int scifb2_ctrl_b_pins[] = {
  2556. /* RTS, CTS */
  2557. RCAR_GP_PIN(0, 29), RCAR_GP_PIN(0, 27),
  2558. };
  2559. static const unsigned int scifb2_ctrl_b_mux[] = {
  2560. SCIFB2_RTS_N_B_MARK, SCIFB2_CTS_N_B_MARK,
  2561. };
  2562. static const unsigned int scifb2_data_c_pins[] = {
  2563. /* RXD, TXD */
  2564. RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
  2565. };
  2566. static const unsigned int scifb2_data_c_mux[] = {
  2567. SCIFB2_RXD_C_MARK, SCIFB2_TXD_C_MARK,
  2568. };
  2569. /* - SDHI0 ------------------------------------------------------------------ */
  2570. static const unsigned int sdhi0_data1_pins[] = {
  2571. /* D0 */
  2572. RCAR_GP_PIN(3, 2),
  2573. };
  2574. static const unsigned int sdhi0_data1_mux[] = {
  2575. SD0_DAT0_MARK,
  2576. };
  2577. static const unsigned int sdhi0_data4_pins[] = {
  2578. /* D[0:3] */
  2579. RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
  2580. };
  2581. static const unsigned int sdhi0_data4_mux[] = {
  2582. SD0_DAT0_MARK, SD0_DAT1_MARK, SD0_DAT2_MARK, SD0_DAT3_MARK,
  2583. };
  2584. static const unsigned int sdhi0_ctrl_pins[] = {
  2585. /* CLK, CMD */
  2586. RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
  2587. };
  2588. static const unsigned int sdhi0_ctrl_mux[] = {
  2589. SD0_CLK_MARK, SD0_CMD_MARK,
  2590. };
  2591. static const unsigned int sdhi0_cd_pins[] = {
  2592. /* CD */
  2593. RCAR_GP_PIN(3, 6),
  2594. };
  2595. static const unsigned int sdhi0_cd_mux[] = {
  2596. SD0_CD_MARK,
  2597. };
  2598. static const unsigned int sdhi0_wp_pins[] = {
  2599. /* WP */
  2600. RCAR_GP_PIN(3, 7),
  2601. };
  2602. static const unsigned int sdhi0_wp_mux[] = {
  2603. SD0_WP_MARK,
  2604. };
  2605. /* - SDHI1 ------------------------------------------------------------------ */
  2606. static const unsigned int sdhi1_data1_pins[] = {
  2607. /* D0 */
  2608. RCAR_GP_PIN(3, 10),
  2609. };
  2610. static const unsigned int sdhi1_data1_mux[] = {
  2611. SD1_DAT0_MARK,
  2612. };
  2613. static const unsigned int sdhi1_data4_pins[] = {
  2614. /* D[0:3] */
  2615. RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
  2616. };
  2617. static const unsigned int sdhi1_data4_mux[] = {
  2618. SD1_DAT0_MARK, SD1_DAT1_MARK, SD1_DAT2_MARK, SD1_DAT3_MARK,
  2619. };
  2620. static const unsigned int sdhi1_ctrl_pins[] = {
  2621. /* CLK, CMD */
  2622. RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
  2623. };
  2624. static const unsigned int sdhi1_ctrl_mux[] = {
  2625. SD1_CLK_MARK, SD1_CMD_MARK,
  2626. };
  2627. static const unsigned int sdhi1_cd_pins[] = {
  2628. /* CD */
  2629. RCAR_GP_PIN(3, 14),
  2630. };
  2631. static const unsigned int sdhi1_cd_mux[] = {
  2632. SD1_CD_MARK,
  2633. };
  2634. static const unsigned int sdhi1_wp_pins[] = {
  2635. /* WP */
  2636. RCAR_GP_PIN(3, 15),
  2637. };
  2638. static const unsigned int sdhi1_wp_mux[] = {
  2639. SD1_WP_MARK,
  2640. };
  2641. /* - SDHI2 ------------------------------------------------------------------ */
  2642. static const unsigned int sdhi2_data1_pins[] = {
  2643. /* D0 */
  2644. RCAR_GP_PIN(3, 18),
  2645. };
  2646. static const unsigned int sdhi2_data1_mux[] = {
  2647. SD2_DAT0_MARK,
  2648. };
  2649. static const unsigned int sdhi2_data4_pins[] = {
  2650. /* D[0:3] */
  2651. RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21),
  2652. };
  2653. static const unsigned int sdhi2_data4_mux[] = {
  2654. SD2_DAT0_MARK, SD2_DAT1_MARK, SD2_DAT2_MARK, SD2_DAT3_MARK,
  2655. };
  2656. static const unsigned int sdhi2_ctrl_pins[] = {
  2657. /* CLK, CMD */
  2658. RCAR_GP_PIN(3, 16), RCAR_GP_PIN(3, 17),
  2659. };
  2660. static const unsigned int sdhi2_ctrl_mux[] = {
  2661. SD2_CLK_MARK, SD2_CMD_MARK,
  2662. };
  2663. static const unsigned int sdhi2_cd_pins[] = {
  2664. /* CD */
  2665. RCAR_GP_PIN(3, 22),
  2666. };
  2667. static const unsigned int sdhi2_cd_mux[] = {
  2668. SD2_CD_MARK,
  2669. };
  2670. static const unsigned int sdhi2_wp_pins[] = {
  2671. /* WP */
  2672. RCAR_GP_PIN(3, 23),
  2673. };
  2674. static const unsigned int sdhi2_wp_mux[] = {
  2675. SD2_WP_MARK,
  2676. };
  2677. /* - SDHI3 ------------------------------------------------------------------ */
  2678. static const unsigned int sdhi3_data1_pins[] = {
  2679. /* D0 */
  2680. RCAR_GP_PIN(3, 26),
  2681. };
  2682. static const unsigned int sdhi3_data1_mux[] = {
  2683. SD3_DAT0_MARK,
  2684. };
  2685. static const unsigned int sdhi3_data4_pins[] = {
  2686. /* D[0:3] */
  2687. RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 29),
  2688. };
  2689. static const unsigned int sdhi3_data4_mux[] = {
  2690. SD3_DAT0_MARK, SD3_DAT1_MARK, SD3_DAT2_MARK, SD3_DAT3_MARK,
  2691. };
  2692. static const unsigned int sdhi3_ctrl_pins[] = {
  2693. /* CLK, CMD */
  2694. RCAR_GP_PIN(3, 24), RCAR_GP_PIN(3, 25),
  2695. };
  2696. static const unsigned int sdhi3_ctrl_mux[] = {
  2697. SD3_CLK_MARK, SD3_CMD_MARK,
  2698. };
  2699. static const unsigned int sdhi3_cd_pins[] = {
  2700. /* CD */
  2701. RCAR_GP_PIN(3, 30),
  2702. };
  2703. static const unsigned int sdhi3_cd_mux[] = {
  2704. SD3_CD_MARK,
  2705. };
  2706. static const unsigned int sdhi3_wp_pins[] = {
  2707. /* WP */
  2708. RCAR_GP_PIN(3, 31),
  2709. };
  2710. static const unsigned int sdhi3_wp_mux[] = {
  2711. SD3_WP_MARK,
  2712. };
  2713. /* - TPU0 ------------------------------------------------------------------- */
  2714. static const unsigned int tpu0_to0_pins[] = {
  2715. /* TO */
  2716. RCAR_GP_PIN(0, 20),
  2717. };
  2718. static const unsigned int tpu0_to0_mux[] = {
  2719. TPU0TO0_MARK,
  2720. };
  2721. static const unsigned int tpu0_to1_pins[] = {
  2722. /* TO */
  2723. RCAR_GP_PIN(0, 21),
  2724. };
  2725. static const unsigned int tpu0_to1_mux[] = {
  2726. TPU0TO1_MARK,
  2727. };
  2728. static const unsigned int tpu0_to2_pins[] = {
  2729. /* TO */
  2730. RCAR_GP_PIN(0, 22),
  2731. };
  2732. static const unsigned int tpu0_to2_mux[] = {
  2733. TPU0TO2_MARK,
  2734. };
  2735. static const unsigned int tpu0_to3_pins[] = {
  2736. /* TO */
  2737. RCAR_GP_PIN(0, 23),
  2738. };
  2739. static const unsigned int tpu0_to3_mux[] = {
  2740. TPU0TO3_MARK,
  2741. };
  2742. /* - USB0 ------------------------------------------------------------------- */
  2743. static const unsigned int usb0_pins[] = {
  2744. /* PWEN, OVC/VBUS */
  2745. RCAR_GP_PIN(5, 18), RCAR_GP_PIN(5, 19),
  2746. };
  2747. static const unsigned int usb0_mux[] = {
  2748. USB0_PWEN_MARK, USB0_OVC_VBUS_MARK,
  2749. };
  2750. /* - USB1 ------------------------------------------------------------------- */
  2751. static const unsigned int usb1_pins[] = {
  2752. /* PWEN, OVC */
  2753. RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 21),
  2754. };
  2755. static const unsigned int usb1_mux[] = {
  2756. USB1_PWEN_MARK, USB1_OVC_MARK,
  2757. };
  2758. /* - USB2 ------------------------------------------------------------------- */
  2759. static const unsigned int usb2_pins[] = {
  2760. /* PWEN, OVC */
  2761. RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 23),
  2762. };
  2763. static const unsigned int usb2_mux[] = {
  2764. USB2_PWEN_MARK, USB2_OVC_MARK,
  2765. };
  2766. /* - VIN0 ------------------------------------------------------------------- */
  2767. static const unsigned int vin0_data_g_pins[] = {
  2768. RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10),
  2769. RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 0), RCAR_GP_PIN(0, 1),
  2770. RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
  2771. };
  2772. static const unsigned int vin0_data_g_mux[] = {
  2773. VI0_G0_MARK, VI0_G1_MARK, VI0_G2_MARK,
  2774. VI0_G3_MARK, VI0_G4_MARK, VI0_G5_MARK,
  2775. VI0_G6_MARK, VI0_G7_MARK,
  2776. };
  2777. static const unsigned int vin0_data_r_pins[] = {
  2778. RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
  2779. RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
  2780. RCAR_GP_PIN(0, 26), RCAR_GP_PIN(1, 11),
  2781. };
  2782. static const unsigned int vin0_data_r_mux[] = {
  2783. VI0_R0_MARK, VI0_R1_MARK, VI0_R2_MARK,
  2784. VI0_R3_MARK, VI0_R4_MARK, VI0_R5_MARK,
  2785. VI0_R6_MARK, VI0_R7_MARK,
  2786. };
  2787. static const unsigned int vin0_data_b_pins[] = {
  2788. RCAR_GP_PIN(2, 1), RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
  2789. RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 6),
  2790. RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
  2791. };
  2792. static const unsigned int vin0_data_b_mux[] = {
  2793. VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK, VI0_DATA2_VI0_B2_MARK,
  2794. VI0_DATA3_VI0_B3_MARK, VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
  2795. VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
  2796. };
  2797. static const unsigned int vin0_hsync_signal_pins[] = {
  2798. RCAR_GP_PIN(0, 12),
  2799. };
  2800. static const unsigned int vin0_hsync_signal_mux[] = {
  2801. VI0_HSYNC_N_MARK,
  2802. };
  2803. static const unsigned int vin0_vsync_signal_pins[] = {
  2804. RCAR_GP_PIN(0, 13),
  2805. };
  2806. static const unsigned int vin0_vsync_signal_mux[] = {
  2807. VI0_VSYNC_N_MARK,
  2808. };
  2809. static const unsigned int vin0_field_signal_pins[] = {
  2810. RCAR_GP_PIN(0, 15),
  2811. };
  2812. static const unsigned int vin0_field_signal_mux[] = {
  2813. VI0_FIELD_MARK,
  2814. };
  2815. static const unsigned int vin0_data_enable_pins[] = {
  2816. RCAR_GP_PIN(0, 14),
  2817. };
  2818. static const unsigned int vin0_data_enable_mux[] = {
  2819. VI0_CLKENB_MARK,
  2820. };
  2821. static const unsigned int vin0_clk_pins[] = {
  2822. RCAR_GP_PIN(2, 0),
  2823. };
  2824. static const unsigned int vin0_clk_mux[] = {
  2825. VI0_CLK_MARK,
  2826. };
  2827. /* - VIN1 ------------------------------------------------------------------- */
  2828. static const unsigned int vin1_data_pins[] = {
  2829. RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
  2830. RCAR_GP_PIN(2, 13), RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 15),
  2831. RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 17),
  2832. };
  2833. static const unsigned int vin1_data_mux[] = {
  2834. VI1_DATA0_VI1_B0_MARK, VI1_DATA1_VI1_B1_MARK, VI1_DATA2_VI1_B2_MARK,
  2835. VI1_DATA3_VI1_B3_MARK, VI1_DATA4_VI1_B4_MARK, VI1_DATA5_VI1_B5_MARK,
  2836. VI1_DATA6_VI1_B6_MARK, VI1_DATA7_VI1_B7_MARK,
  2837. };
  2838. static const unsigned int vin1_clk_pins[] = {
  2839. RCAR_GP_PIN(2, 9),
  2840. };
  2841. static const unsigned int vin1_clk_mux[] = {
  2842. VI1_CLK_MARK,
  2843. };
  2844. static const struct sh_pfc_pin_group pinmux_groups[] = {
  2845. SH_PFC_PIN_GROUP(eth_link),
  2846. SH_PFC_PIN_GROUP(eth_magic),
  2847. SH_PFC_PIN_GROUP(eth_mdio),
  2848. SH_PFC_PIN_GROUP(eth_rmii),
  2849. SH_PFC_PIN_GROUP(hscif0_data),
  2850. SH_PFC_PIN_GROUP(hscif0_clk),
  2851. SH_PFC_PIN_GROUP(hscif0_ctrl),
  2852. SH_PFC_PIN_GROUP(hscif0_data_b),
  2853. SH_PFC_PIN_GROUP(hscif0_ctrl_b),
  2854. SH_PFC_PIN_GROUP(hscif0_data_c),
  2855. SH_PFC_PIN_GROUP(hscif0_ctrl_c),
  2856. SH_PFC_PIN_GROUP(hscif0_data_d),
  2857. SH_PFC_PIN_GROUP(hscif0_ctrl_d),
  2858. SH_PFC_PIN_GROUP(hscif0_data_e),
  2859. SH_PFC_PIN_GROUP(hscif0_ctrl_e),
  2860. SH_PFC_PIN_GROUP(hscif0_data_f),
  2861. SH_PFC_PIN_GROUP(hscif0_ctrl_f),
  2862. SH_PFC_PIN_GROUP(hscif1_data),
  2863. SH_PFC_PIN_GROUP(hscif1_clk),
  2864. SH_PFC_PIN_GROUP(hscif1_ctrl),
  2865. SH_PFC_PIN_GROUP(hscif1_data_b),
  2866. SH_PFC_PIN_GROUP(hscif1_clk_b),
  2867. SH_PFC_PIN_GROUP(hscif1_ctrl_b),
  2868. SH_PFC_PIN_GROUP(intc_irq0),
  2869. SH_PFC_PIN_GROUP(intc_irq1),
  2870. SH_PFC_PIN_GROUP(intc_irq2),
  2871. SH_PFC_PIN_GROUP(intc_irq3),
  2872. SH_PFC_PIN_GROUP(mmc0_data1),
  2873. SH_PFC_PIN_GROUP(mmc0_data4),
  2874. SH_PFC_PIN_GROUP(mmc0_data8),
  2875. SH_PFC_PIN_GROUP(mmc0_ctrl),
  2876. SH_PFC_PIN_GROUP(mmc1_data1),
  2877. SH_PFC_PIN_GROUP(mmc1_data4),
  2878. SH_PFC_PIN_GROUP(mmc1_data8),
  2879. SH_PFC_PIN_GROUP(mmc1_ctrl),
  2880. SH_PFC_PIN_GROUP(msiof0_clk),
  2881. SH_PFC_PIN_GROUP(msiof0_sync),
  2882. SH_PFC_PIN_GROUP(msiof0_ss1),
  2883. SH_PFC_PIN_GROUP(msiof0_ss2),
  2884. SH_PFC_PIN_GROUP(msiof0_rx),
  2885. SH_PFC_PIN_GROUP(msiof0_tx),
  2886. SH_PFC_PIN_GROUP(msiof1_clk),
  2887. SH_PFC_PIN_GROUP(msiof1_sync),
  2888. SH_PFC_PIN_GROUP(msiof1_ss1),
  2889. SH_PFC_PIN_GROUP(msiof1_ss2),
  2890. SH_PFC_PIN_GROUP(msiof1_rx),
  2891. SH_PFC_PIN_GROUP(msiof1_tx),
  2892. SH_PFC_PIN_GROUP(msiof2_clk),
  2893. SH_PFC_PIN_GROUP(msiof2_sync),
  2894. SH_PFC_PIN_GROUP(msiof2_ss1),
  2895. SH_PFC_PIN_GROUP(msiof2_ss2),
  2896. SH_PFC_PIN_GROUP(msiof2_rx),
  2897. SH_PFC_PIN_GROUP(msiof2_tx),
  2898. SH_PFC_PIN_GROUP(msiof3_clk),
  2899. SH_PFC_PIN_GROUP(msiof3_sync),
  2900. SH_PFC_PIN_GROUP(msiof3_ss1),
  2901. SH_PFC_PIN_GROUP(msiof3_ss2),
  2902. SH_PFC_PIN_GROUP(msiof3_rx),
  2903. SH_PFC_PIN_GROUP(msiof3_tx),
  2904. SH_PFC_PIN_GROUP(scif0_data),
  2905. SH_PFC_PIN_GROUP(scif0_clk),
  2906. SH_PFC_PIN_GROUP(scif0_ctrl),
  2907. SH_PFC_PIN_GROUP(scif0_data_b),
  2908. SH_PFC_PIN_GROUP(scif1_data),
  2909. SH_PFC_PIN_GROUP(scif1_clk),
  2910. SH_PFC_PIN_GROUP(scif1_ctrl),
  2911. SH_PFC_PIN_GROUP(scif1_data_b),
  2912. SH_PFC_PIN_GROUP(scif1_data_c),
  2913. SH_PFC_PIN_GROUP(scif1_data_d),
  2914. SH_PFC_PIN_GROUP(scif1_clk_d),
  2915. SH_PFC_PIN_GROUP(scif1_data_e),
  2916. SH_PFC_PIN_GROUP(scif1_clk_e),
  2917. SH_PFC_PIN_GROUP(scif2_data),
  2918. SH_PFC_PIN_GROUP(scif2_clk),
  2919. SH_PFC_PIN_GROUP(scif2_data_b),
  2920. SH_PFC_PIN_GROUP(scifa0_data),
  2921. SH_PFC_PIN_GROUP(scifa0_clk),
  2922. SH_PFC_PIN_GROUP(scifa0_ctrl),
  2923. SH_PFC_PIN_GROUP(scifa0_data_b),
  2924. SH_PFC_PIN_GROUP(scifa0_clk_b),
  2925. SH_PFC_PIN_GROUP(scifa0_ctrl_b),
  2926. SH_PFC_PIN_GROUP(scifa1_data),
  2927. SH_PFC_PIN_GROUP(scifa1_clk),
  2928. SH_PFC_PIN_GROUP(scifa1_ctrl),
  2929. SH_PFC_PIN_GROUP(scifa1_data_b),
  2930. SH_PFC_PIN_GROUP(scifa1_clk_b),
  2931. SH_PFC_PIN_GROUP(scifa1_ctrl_b),
  2932. SH_PFC_PIN_GROUP(scifa1_data_c),
  2933. SH_PFC_PIN_GROUP(scifa1_clk_c),
  2934. SH_PFC_PIN_GROUP(scifa1_ctrl_c),
  2935. SH_PFC_PIN_GROUP(scifa1_data_d),
  2936. SH_PFC_PIN_GROUP(scifa1_clk_d),
  2937. SH_PFC_PIN_GROUP(scifa1_ctrl_d),
  2938. SH_PFC_PIN_GROUP(scifa2_data),
  2939. SH_PFC_PIN_GROUP(scifa2_clk),
  2940. SH_PFC_PIN_GROUP(scifa2_ctrl),
  2941. SH_PFC_PIN_GROUP(scifa2_data_b),
  2942. SH_PFC_PIN_GROUP(scifa2_data_c),
  2943. SH_PFC_PIN_GROUP(scifa2_clk_c),
  2944. SH_PFC_PIN_GROUP(scifb0_data),
  2945. SH_PFC_PIN_GROUP(scifb0_clk),
  2946. SH_PFC_PIN_GROUP(scifb0_ctrl),
  2947. SH_PFC_PIN_GROUP(scifb0_data_b),
  2948. SH_PFC_PIN_GROUP(scifb0_clk_b),
  2949. SH_PFC_PIN_GROUP(scifb0_ctrl_b),
  2950. SH_PFC_PIN_GROUP(scifb0_data_c),
  2951. SH_PFC_PIN_GROUP(scifb1_data),
  2952. SH_PFC_PIN_GROUP(scifb1_clk),
  2953. SH_PFC_PIN_GROUP(scifb1_ctrl),
  2954. SH_PFC_PIN_GROUP(scifb1_data_b),
  2955. SH_PFC_PIN_GROUP(scifb1_clk_b),
  2956. SH_PFC_PIN_GROUP(scifb1_ctrl_b),
  2957. SH_PFC_PIN_GROUP(scifb1_data_c),
  2958. SH_PFC_PIN_GROUP(scifb1_data_d),
  2959. SH_PFC_PIN_GROUP(scifb1_data_e),
  2960. SH_PFC_PIN_GROUP(scifb1_clk_e),
  2961. SH_PFC_PIN_GROUP(scifb1_data_f),
  2962. SH_PFC_PIN_GROUP(scifb1_data_g),
  2963. SH_PFC_PIN_GROUP(scifb1_clk_g),
  2964. SH_PFC_PIN_GROUP(scifb2_data),
  2965. SH_PFC_PIN_GROUP(scifb2_clk),
  2966. SH_PFC_PIN_GROUP(scifb2_ctrl),
  2967. SH_PFC_PIN_GROUP(scifb2_data_b),
  2968. SH_PFC_PIN_GROUP(scifb2_clk_b),
  2969. SH_PFC_PIN_GROUP(scifb2_ctrl_b),
  2970. SH_PFC_PIN_GROUP(scifb2_data_c),
  2971. SH_PFC_PIN_GROUP(sdhi0_data1),
  2972. SH_PFC_PIN_GROUP(sdhi0_data4),
  2973. SH_PFC_PIN_GROUP(sdhi0_ctrl),
  2974. SH_PFC_PIN_GROUP(sdhi0_cd),
  2975. SH_PFC_PIN_GROUP(sdhi0_wp),
  2976. SH_PFC_PIN_GROUP(sdhi1_data1),
  2977. SH_PFC_PIN_GROUP(sdhi1_data4),
  2978. SH_PFC_PIN_GROUP(sdhi1_ctrl),
  2979. SH_PFC_PIN_GROUP(sdhi1_cd),
  2980. SH_PFC_PIN_GROUP(sdhi1_wp),
  2981. SH_PFC_PIN_GROUP(sdhi2_data1),
  2982. SH_PFC_PIN_GROUP(sdhi2_data4),
  2983. SH_PFC_PIN_GROUP(sdhi2_ctrl),
  2984. SH_PFC_PIN_GROUP(sdhi2_cd),
  2985. SH_PFC_PIN_GROUP(sdhi2_wp),
  2986. SH_PFC_PIN_GROUP(sdhi3_data1),
  2987. SH_PFC_PIN_GROUP(sdhi3_data4),
  2988. SH_PFC_PIN_GROUP(sdhi3_ctrl),
  2989. SH_PFC_PIN_GROUP(sdhi3_cd),
  2990. SH_PFC_PIN_GROUP(sdhi3_wp),
  2991. SH_PFC_PIN_GROUP(tpu0_to0),
  2992. SH_PFC_PIN_GROUP(tpu0_to1),
  2993. SH_PFC_PIN_GROUP(tpu0_to2),
  2994. SH_PFC_PIN_GROUP(tpu0_to3),
  2995. SH_PFC_PIN_GROUP(usb0),
  2996. SH_PFC_PIN_GROUP(usb1),
  2997. SH_PFC_PIN_GROUP(usb2),
  2998. SH_PFC_PIN_GROUP(vin0_data_g),
  2999. SH_PFC_PIN_GROUP(vin0_data_r),
  3000. SH_PFC_PIN_GROUP(vin0_data_b),
  3001. SH_PFC_PIN_GROUP(vin0_hsync_signal),
  3002. SH_PFC_PIN_GROUP(vin0_vsync_signal),
  3003. SH_PFC_PIN_GROUP(vin0_field_signal),
  3004. SH_PFC_PIN_GROUP(vin0_data_enable),
  3005. SH_PFC_PIN_GROUP(vin0_clk),
  3006. SH_PFC_PIN_GROUP(vin1_data),
  3007. SH_PFC_PIN_GROUP(vin1_clk),
  3008. };
  3009. static const char * const eth_groups[] = {
  3010. "eth_link",
  3011. "eth_magic",
  3012. "eth_mdio",
  3013. "eth_rmii",
  3014. };
  3015. static const char * const hscif0_groups[] = {
  3016. "hscif0_data",
  3017. "hscif0_clk",
  3018. "hscif0_ctrl",
  3019. "hscif0_data_b",
  3020. "hscif0_ctrl_b",
  3021. "hscif0_data_c",
  3022. "hscif0_ctrl_c",
  3023. "hscif0_data_d",
  3024. "hscif0_ctrl_d",
  3025. "hscif0_data_e",
  3026. "hscif0_ctrl_e",
  3027. "hscif0_data_f",
  3028. "hscif0_ctrl_f",
  3029. };
  3030. static const char * const hscif1_groups[] = {
  3031. "hscif1_data",
  3032. "hscif1_clk",
  3033. "hscif1_ctrl",
  3034. "hscif1_data_b",
  3035. "hscif1_clk_b",
  3036. "hscif1_ctrl_b",
  3037. };
  3038. static const char * const intc_groups[] = {
  3039. "intc_irq0",
  3040. "intc_irq1",
  3041. "intc_irq2",
  3042. "intc_irq3",
  3043. };
  3044. static const char * const mmc0_groups[] = {
  3045. "mmc0_data1",
  3046. "mmc0_data4",
  3047. "mmc0_data8",
  3048. "mmc0_ctrl",
  3049. };
  3050. static const char * const mmc1_groups[] = {
  3051. "mmc1_data1",
  3052. "mmc1_data4",
  3053. "mmc1_data8",
  3054. "mmc1_ctrl",
  3055. };
  3056. static const char * const msiof0_groups[] = {
  3057. "msiof0_clk",
  3058. "msiof0_sync",
  3059. "msiof0_ss1",
  3060. "msiof0_ss2",
  3061. "msiof0_rx",
  3062. "msiof0_tx",
  3063. };
  3064. static const char * const msiof1_groups[] = {
  3065. "msiof1_clk",
  3066. "msiof1_sync",
  3067. "msiof1_ss1",
  3068. "msiof1_ss2",
  3069. "msiof1_rx",
  3070. "msiof1_tx",
  3071. };
  3072. static const char * const msiof2_groups[] = {
  3073. "msiof2_clk",
  3074. "msiof2_sync",
  3075. "msiof2_ss1",
  3076. "msiof2_ss2",
  3077. "msiof2_rx",
  3078. "msiof2_tx",
  3079. };
  3080. static const char * const msiof3_groups[] = {
  3081. "msiof3_clk",
  3082. "msiof3_sync",
  3083. "msiof3_ss1",
  3084. "msiof3_ss2",
  3085. "msiof3_rx",
  3086. "msiof3_tx",
  3087. };
  3088. static const char * const scif0_groups[] = {
  3089. "scif0_data",
  3090. "scif0_clk",
  3091. "scif0_ctrl",
  3092. "scif0_data_b",
  3093. };
  3094. static const char * const scif1_groups[] = {
  3095. "scif1_data",
  3096. "scif1_clk",
  3097. "scif1_ctrl",
  3098. "scif1_data_b",
  3099. "scif1_data_c",
  3100. "scif1_data_d",
  3101. "scif1_clk_d",
  3102. "scif1_data_e",
  3103. "scif1_clk_e",
  3104. };
  3105. static const char * const scif2_groups[] = {
  3106. "scif2_data",
  3107. "scif2_clk",
  3108. "scif2_data_b",
  3109. };
  3110. static const char * const scifa0_groups[] = {
  3111. "scifa0_data",
  3112. "scifa0_clk",
  3113. "scifa0_ctrl",
  3114. "scifa0_data_b",
  3115. "scifa0_clk_b",
  3116. "scifa0_ctrl_b",
  3117. };
  3118. static const char * const scifa1_groups[] = {
  3119. "scifa1_data",
  3120. "scifa1_clk",
  3121. "scifa1_ctrl",
  3122. "scifa1_data_b",
  3123. "scifa1_clk_b",
  3124. "scifa1_ctrl_b",
  3125. "scifa1_data_c",
  3126. "scifa1_clk_c",
  3127. "scifa1_ctrl_c",
  3128. "scifa1_data_d",
  3129. "scifa1_clk_d",
  3130. "scifa1_ctrl_d",
  3131. };
  3132. static const char * const scifa2_groups[] = {
  3133. "scifa2_data",
  3134. "scifa2_clk",
  3135. "scifa2_ctrl",
  3136. "scifa2_data_b",
  3137. "scifa2_data_c",
  3138. "scifa2_clk_c",
  3139. };
  3140. static const char * const scifb0_groups[] = {
  3141. "scifb0_data",
  3142. "scifb0_clk",
  3143. "scifb0_ctrl",
  3144. "scifb0_data_b",
  3145. "scifb0_clk_b",
  3146. "scifb0_ctrl_b",
  3147. "scifb0_data_c",
  3148. };
  3149. static const char * const scifb1_groups[] = {
  3150. "scifb1_data",
  3151. "scifb1_clk",
  3152. "scifb1_ctrl",
  3153. "scifb1_data_b",
  3154. "scifb1_clk_b",
  3155. "scifb1_ctrl_b",
  3156. "scifb1_data_c",
  3157. "scifb1_data_d",
  3158. "scifb1_data_e",
  3159. "scifb1_clk_e",
  3160. "scifb1_data_f",
  3161. "scifb1_data_g",
  3162. "scifb1_clk_g",
  3163. };
  3164. static const char * const scifb2_groups[] = {
  3165. "scifb2_data",
  3166. "scifb2_clk",
  3167. "scifb2_ctrl",
  3168. "scifb2_data_b",
  3169. "scifb2_clk_b",
  3170. "scifb2_ctrl_b",
  3171. "scifb2_data_c",
  3172. };
  3173. static const char * const sdhi0_groups[] = {
  3174. "sdhi0_data1",
  3175. "sdhi0_data4",
  3176. "sdhi0_ctrl",
  3177. "sdhi0_cd",
  3178. "sdhi0_wp",
  3179. };
  3180. static const char * const sdhi1_groups[] = {
  3181. "sdhi1_data1",
  3182. "sdhi1_data4",
  3183. "sdhi1_ctrl",
  3184. "sdhi1_cd",
  3185. "sdhi1_wp",
  3186. };
  3187. static const char * const sdhi2_groups[] = {
  3188. "sdhi2_data1",
  3189. "sdhi2_data4",
  3190. "sdhi2_ctrl",
  3191. "sdhi2_cd",
  3192. "sdhi2_wp",
  3193. };
  3194. static const char * const sdhi3_groups[] = {
  3195. "sdhi3_data1",
  3196. "sdhi3_data4",
  3197. "sdhi3_ctrl",
  3198. "sdhi3_cd",
  3199. "sdhi3_wp",
  3200. };
  3201. static const char * const tpu0_groups[] = {
  3202. "tpu0_to0",
  3203. "tpu0_to1",
  3204. "tpu0_to2",
  3205. "tpu0_to3",
  3206. };
  3207. static const char * const usb0_groups[] = {
  3208. "usb0",
  3209. };
  3210. static const char * const usb1_groups[] = {
  3211. "usb1",
  3212. };
  3213. static const char * const usb2_groups[] = {
  3214. "usb2",
  3215. };
  3216. static const char * const vin0_groups[] = {
  3217. "vin0_data_g",
  3218. "vin0_data_r",
  3219. "vin0_data_b",
  3220. "vin0_hsync_signal",
  3221. "vin0_vsync_signal",
  3222. "vin0_field_signal",
  3223. "vin0_data_enable",
  3224. "vin0_clk",
  3225. };
  3226. static const char * const vin1_groups[] = {
  3227. "vin1_data",
  3228. "vin1_clk",
  3229. };
  3230. static const struct sh_pfc_function pinmux_functions[] = {
  3231. SH_PFC_FUNCTION(eth),
  3232. SH_PFC_FUNCTION(hscif0),
  3233. SH_PFC_FUNCTION(hscif1),
  3234. SH_PFC_FUNCTION(intc),
  3235. SH_PFC_FUNCTION(mmc0),
  3236. SH_PFC_FUNCTION(mmc1),
  3237. SH_PFC_FUNCTION(msiof0),
  3238. SH_PFC_FUNCTION(msiof1),
  3239. SH_PFC_FUNCTION(msiof2),
  3240. SH_PFC_FUNCTION(msiof3),
  3241. SH_PFC_FUNCTION(scif0),
  3242. SH_PFC_FUNCTION(scif1),
  3243. SH_PFC_FUNCTION(scif2),
  3244. SH_PFC_FUNCTION(scifa0),
  3245. SH_PFC_FUNCTION(scifa1),
  3246. SH_PFC_FUNCTION(scifa2),
  3247. SH_PFC_FUNCTION(scifb0),
  3248. SH_PFC_FUNCTION(scifb1),
  3249. SH_PFC_FUNCTION(scifb2),
  3250. SH_PFC_FUNCTION(sdhi0),
  3251. SH_PFC_FUNCTION(sdhi1),
  3252. SH_PFC_FUNCTION(sdhi2),
  3253. SH_PFC_FUNCTION(sdhi3),
  3254. SH_PFC_FUNCTION(tpu0),
  3255. SH_PFC_FUNCTION(usb0),
  3256. SH_PFC_FUNCTION(usb1),
  3257. SH_PFC_FUNCTION(usb2),
  3258. SH_PFC_FUNCTION(vin0),
  3259. SH_PFC_FUNCTION(vin1),
  3260. };
  3261. static struct pinmux_cfg_reg pinmux_config_regs[] = {
  3262. { PINMUX_CFG_REG("GPSR0", 0xE6060004, 32, 1) {
  3263. GP_0_31_FN, FN_IP3_17_15,
  3264. GP_0_30_FN, FN_IP3_14_12,
  3265. GP_0_29_FN, FN_IP3_11_8,
  3266. GP_0_28_FN, FN_IP3_7_4,
  3267. GP_0_27_FN, FN_IP3_3_0,
  3268. GP_0_26_FN, FN_IP2_28_26,
  3269. GP_0_25_FN, FN_IP2_25_22,
  3270. GP_0_24_FN, FN_IP2_21_18,
  3271. GP_0_23_FN, FN_IP2_17_15,
  3272. GP_0_22_FN, FN_IP2_14_12,
  3273. GP_0_21_FN, FN_IP2_11_9,
  3274. GP_0_20_FN, FN_IP2_8_6,
  3275. GP_0_19_FN, FN_IP2_5_3,
  3276. GP_0_18_FN, FN_IP2_2_0,
  3277. GP_0_17_FN, FN_IP1_29_28,
  3278. GP_0_16_FN, FN_IP1_27_26,
  3279. GP_0_15_FN, FN_IP1_25_22,
  3280. GP_0_14_FN, FN_IP1_21_18,
  3281. GP_0_13_FN, FN_IP1_17_15,
  3282. GP_0_12_FN, FN_IP1_14_12,
  3283. GP_0_11_FN, FN_IP1_11_8,
  3284. GP_0_10_FN, FN_IP1_7_4,
  3285. GP_0_9_FN, FN_IP1_3_0,
  3286. GP_0_8_FN, FN_IP0_30_27,
  3287. GP_0_7_FN, FN_IP0_26_23,
  3288. GP_0_6_FN, FN_IP0_22_20,
  3289. GP_0_5_FN, FN_IP0_19_16,
  3290. GP_0_4_FN, FN_IP0_15_12,
  3291. GP_0_3_FN, FN_IP0_11_9,
  3292. GP_0_2_FN, FN_IP0_8_6,
  3293. GP_0_1_FN, FN_IP0_5_3,
  3294. GP_0_0_FN, FN_IP0_2_0 }
  3295. },
  3296. { PINMUX_CFG_REG("GPSR1", 0xE6060008, 32, 1) {
  3297. 0, 0,
  3298. 0, 0,
  3299. GP_1_29_FN, FN_IP6_13_11,
  3300. GP_1_28_FN, FN_IP6_10_9,
  3301. GP_1_27_FN, FN_IP6_8_6,
  3302. GP_1_26_FN, FN_IP6_5_3,
  3303. GP_1_25_FN, FN_IP6_2_0,
  3304. GP_1_24_FN, FN_IP5_29_27,
  3305. GP_1_23_FN, FN_IP5_26_24,
  3306. GP_1_22_FN, FN_IP5_23_21,
  3307. GP_1_21_FN, FN_IP5_20_18,
  3308. GP_1_20_FN, FN_IP5_17_15,
  3309. GP_1_19_FN, FN_IP5_14_13,
  3310. GP_1_18_FN, FN_IP5_12_10,
  3311. GP_1_17_FN, FN_IP5_9_6,
  3312. GP_1_16_FN, FN_IP5_5_3,
  3313. GP_1_15_FN, FN_IP5_2_0,
  3314. GP_1_14_FN, FN_IP4_29_27,
  3315. GP_1_13_FN, FN_IP4_26_24,
  3316. GP_1_12_FN, FN_IP4_23_21,
  3317. GP_1_11_FN, FN_IP4_20_18,
  3318. GP_1_10_FN, FN_IP4_17_15,
  3319. GP_1_9_FN, FN_IP4_14_12,
  3320. GP_1_8_FN, FN_IP4_11_9,
  3321. GP_1_7_FN, FN_IP4_8_6,
  3322. GP_1_6_FN, FN_IP4_5_3,
  3323. GP_1_5_FN, FN_IP4_2_0,
  3324. GP_1_4_FN, FN_IP3_31_29,
  3325. GP_1_3_FN, FN_IP3_28_26,
  3326. GP_1_2_FN, FN_IP3_25_23,
  3327. GP_1_1_FN, FN_IP3_22_20,
  3328. GP_1_0_FN, FN_IP3_19_18, }
  3329. },
  3330. { PINMUX_CFG_REG("GPSR2", 0xE606000C, 32, 1) {
  3331. 0, 0,
  3332. 0, 0,
  3333. GP_2_29_FN, FN_IP7_15_13,
  3334. GP_2_28_FN, FN_IP7_12_10,
  3335. GP_2_27_FN, FN_IP7_9_8,
  3336. GP_2_26_FN, FN_IP7_7_6,
  3337. GP_2_25_FN, FN_IP7_5_3,
  3338. GP_2_24_FN, FN_IP7_2_0,
  3339. GP_2_23_FN, FN_IP6_31_29,
  3340. GP_2_22_FN, FN_IP6_28_26,
  3341. GP_2_21_FN, FN_IP6_25_23,
  3342. GP_2_20_FN, FN_IP6_22_20,
  3343. GP_2_19_FN, FN_IP6_19_17,
  3344. GP_2_18_FN, FN_IP6_16_14,
  3345. GP_2_17_FN, FN_VI1_DATA7_VI1_B7,
  3346. GP_2_16_FN, FN_IP8_27,
  3347. GP_2_15_FN, FN_IP8_26,
  3348. GP_2_14_FN, FN_IP8_25_24,
  3349. GP_2_13_FN, FN_IP8_23_22,
  3350. GP_2_12_FN, FN_IP8_21_20,
  3351. GP_2_11_FN, FN_IP8_19_18,
  3352. GP_2_10_FN, FN_IP8_17_16,
  3353. GP_2_9_FN, FN_IP8_15_14,
  3354. GP_2_8_FN, FN_IP8_13_12,
  3355. GP_2_7_FN, FN_IP8_11_10,
  3356. GP_2_6_FN, FN_IP8_9_8,
  3357. GP_2_5_FN, FN_IP8_7_6,
  3358. GP_2_4_FN, FN_IP8_5_4,
  3359. GP_2_3_FN, FN_IP8_3_2,
  3360. GP_2_2_FN, FN_IP8_1_0,
  3361. GP_2_1_FN, FN_IP7_30_29,
  3362. GP_2_0_FN, FN_IP7_28_27 }
  3363. },
  3364. { PINMUX_CFG_REG("GPSR3", 0xE6060010, 32, 1) {
  3365. GP_3_31_FN, FN_IP11_21_18,
  3366. GP_3_30_FN, FN_IP11_17_15,
  3367. GP_3_29_FN, FN_IP11_14_13,
  3368. GP_3_28_FN, FN_IP11_12_11,
  3369. GP_3_27_FN, FN_IP11_10_9,
  3370. GP_3_26_FN, FN_IP11_8_7,
  3371. GP_3_25_FN, FN_IP11_6_5,
  3372. GP_3_24_FN, FN_IP11_4,
  3373. GP_3_23_FN, FN_IP11_3_0,
  3374. GP_3_22_FN, FN_IP10_29_26,
  3375. GP_3_21_FN, FN_IP10_25_23,
  3376. GP_3_20_FN, FN_IP10_22_19,
  3377. GP_3_19_FN, FN_IP10_18_15,
  3378. GP_3_18_FN, FN_IP10_14_11,
  3379. GP_3_17_FN, FN_IP10_10_7,
  3380. GP_3_16_FN, FN_IP10_6_4,
  3381. GP_3_15_FN, FN_IP10_3_0,
  3382. GP_3_14_FN, FN_IP9_31_28,
  3383. GP_3_13_FN, FN_IP9_27_26,
  3384. GP_3_12_FN, FN_IP9_25_24,
  3385. GP_3_11_FN, FN_IP9_23_22,
  3386. GP_3_10_FN, FN_IP9_21_20,
  3387. GP_3_9_FN, FN_IP9_19_18,
  3388. GP_3_8_FN, FN_IP9_17_16,
  3389. GP_3_7_FN, FN_IP9_15_12,
  3390. GP_3_6_FN, FN_IP9_11_8,
  3391. GP_3_5_FN, FN_IP9_7_6,
  3392. GP_3_4_FN, FN_IP9_5_4,
  3393. GP_3_3_FN, FN_IP9_3_2,
  3394. GP_3_2_FN, FN_IP9_1_0,
  3395. GP_3_1_FN, FN_IP8_30_29,
  3396. GP_3_0_FN, FN_IP8_28 }
  3397. },
  3398. { PINMUX_CFG_REG("GPSR4", 0xE6060014, 32, 1) {
  3399. GP_4_31_FN, FN_IP14_18_16,
  3400. GP_4_30_FN, FN_IP14_15_12,
  3401. GP_4_29_FN, FN_IP14_11_9,
  3402. GP_4_28_FN, FN_IP14_8_6,
  3403. GP_4_27_FN, FN_IP14_5_3,
  3404. GP_4_26_FN, FN_IP14_2_0,
  3405. GP_4_25_FN, FN_IP13_30_29,
  3406. GP_4_24_FN, FN_IP13_28_26,
  3407. GP_4_23_FN, FN_IP13_25_23,
  3408. GP_4_22_FN, FN_IP13_22_19,
  3409. GP_4_21_FN, FN_IP13_18_16,
  3410. GP_4_20_FN, FN_IP13_15_13,
  3411. GP_4_19_FN, FN_IP13_12_10,
  3412. GP_4_18_FN, FN_IP13_9_7,
  3413. GP_4_17_FN, FN_IP13_6_3,
  3414. GP_4_16_FN, FN_IP13_2_0,
  3415. GP_4_15_FN, FN_IP12_30_28,
  3416. GP_4_14_FN, FN_IP12_27_25,
  3417. GP_4_13_FN, FN_IP12_24_23,
  3418. GP_4_12_FN, FN_IP12_22_20,
  3419. GP_4_11_FN, FN_IP12_19_17,
  3420. GP_4_10_FN, FN_IP12_16_14,
  3421. GP_4_9_FN, FN_IP12_13_11,
  3422. GP_4_8_FN, FN_IP12_10_8,
  3423. GP_4_7_FN, FN_IP12_7_6,
  3424. GP_4_6_FN, FN_IP12_5_4,
  3425. GP_4_5_FN, FN_IP12_3_2,
  3426. GP_4_4_FN, FN_IP12_1_0,
  3427. GP_4_3_FN, FN_IP11_31_30,
  3428. GP_4_2_FN, FN_IP11_29_27,
  3429. GP_4_1_FN, FN_IP11_26_24,
  3430. GP_4_0_FN, FN_IP11_23_22 }
  3431. },
  3432. { PINMUX_CFG_REG("GPSR5", 0xE6060018, 32, 1) {
  3433. GP_5_31_FN, FN_IP7_24_22,
  3434. GP_5_30_FN, FN_IP7_21_19,
  3435. GP_5_29_FN, FN_IP7_18_16,
  3436. GP_5_28_FN, FN_DU_DOTCLKIN2,
  3437. GP_5_27_FN, FN_IP7_26_25,
  3438. GP_5_26_FN, FN_DU_DOTCLKIN0,
  3439. GP_5_25_FN, FN_AVS2,
  3440. GP_5_24_FN, FN_AVS1,
  3441. GP_5_23_FN, FN_USB2_OVC,
  3442. GP_5_22_FN, FN_USB2_PWEN,
  3443. GP_5_21_FN, FN_IP16_7,
  3444. GP_5_20_FN, FN_IP16_6,
  3445. GP_5_19_FN, FN_USB0_OVC_VBUS,
  3446. GP_5_18_FN, FN_USB0_PWEN,
  3447. GP_5_17_FN, FN_IP16_5_3,
  3448. GP_5_16_FN, FN_IP16_2_0,
  3449. GP_5_15_FN, FN_IP15_29_28,
  3450. GP_5_14_FN, FN_IP15_27_26,
  3451. GP_5_13_FN, FN_IP15_25_23,
  3452. GP_5_12_FN, FN_IP15_22_20,
  3453. GP_5_11_FN, FN_IP15_19_18,
  3454. GP_5_10_FN, FN_IP15_17_16,
  3455. GP_5_9_FN, FN_IP15_15_14,
  3456. GP_5_8_FN, FN_IP15_13_12,
  3457. GP_5_7_FN, FN_IP15_11_9,
  3458. GP_5_6_FN, FN_IP15_8_6,
  3459. GP_5_5_FN, FN_IP15_5_3,
  3460. GP_5_4_FN, FN_IP15_2_0,
  3461. GP_5_3_FN, FN_IP14_30_28,
  3462. GP_5_2_FN, FN_IP14_27_25,
  3463. GP_5_1_FN, FN_IP14_24_22,
  3464. GP_5_0_FN, FN_IP14_21_19 }
  3465. },
  3466. { PINMUX_CFG_REG_VAR("IPSR0", 0xE6060020, 32,
  3467. 1, 4, 4, 3, 4, 4, 3, 3, 3, 3) {
  3468. /* IP0_31 [1] */
  3469. 0, 0,
  3470. /* IP0_30_27 [4] */
  3471. FN_D8, FN_SCIFA1_SCK_C, FN_AVB_TXD0, 0,
  3472. FN_VI0_G0, FN_VI0_G0_B, FN_VI2_DATA0_VI2_B0,
  3473. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3474. /* IP0_26_23 [4] */
  3475. FN_D7, FN_AD_DI_B, FN_IIC2_SDA_C,
  3476. FN_VI3_DATA7, FN_VI0_R3, FN_VI0_R3_B, FN_I2C2_SDA_C,
  3477. FN_TCLK1, 0, 0, 0, 0, 0, 0, 0, 0,
  3478. /* IP0_22_20 [3] */
  3479. FN_D6, FN_IIC2_SCL_C, FN_VI3_DATA6, FN_VI0_R2, FN_VI0_R2_B,
  3480. FN_I2C2_SCL_C, 0, 0,
  3481. /* IP0_19_16 [4] */
  3482. FN_D5, FN_SCIFB1_TXD_F, FN_SCIFB0_TXD_C, FN_VI3_DATA5,
  3483. FN_VI0_R1, FN_VI0_R1_B, FN_TX0_B,
  3484. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3485. /* IP0_15_12 [4] */
  3486. FN_D4, FN_SCIFB1_RXD_F, FN_SCIFB0_RXD_C, FN_VI3_DATA4,
  3487. FN_VI0_R0, FN_VI0_R0_B, FN_RX0_B,
  3488. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3489. /* IP0_11_9 [3] */
  3490. FN_D3, FN_MSIOF3_TXD_B, FN_VI3_DATA3, FN_VI0_G7, FN_VI0_G7_B,
  3491. 0, 0, 0,
  3492. /* IP0_8_6 [3] */
  3493. FN_D2, FN_MSIOF3_RXD_B, FN_VI3_DATA2, FN_VI0_G6, FN_VI0_G6_B,
  3494. 0, 0, 0,
  3495. /* IP0_5_3 [3] */
  3496. FN_D1, FN_MSIOF3_SYNC_B, FN_VI3_DATA1, FN_VI0_G5, FN_VI0_G5_B,
  3497. 0, 0, 0,
  3498. /* IP0_2_0 [3] */
  3499. FN_D0, FN_MSIOF3_SCK_B, FN_VI3_DATA0, FN_VI0_G4, FN_VI0_G4_B,
  3500. 0, 0, 0, }
  3501. },
  3502. { PINMUX_CFG_REG_VAR("IPSR1", 0xE6060024, 32,
  3503. 2, 2, 2, 4, 4, 3, 3, 4, 4, 4) {
  3504. /* IP1_31_30 [2] */
  3505. 0, 0, 0, 0,
  3506. /* IP1_29_28 [2] */
  3507. FN_A1, FN_PWM4, 0, 0,
  3508. /* IP1_27_26 [2] */
  3509. FN_A0, FN_PWM3, 0, 0,
  3510. /* IP1_25_22 [4] */
  3511. FN_D15, FN_SCIFB1_TXD_C, FN_AVB_TXD7, FN_TX1_B,
  3512. FN_VI0_FIELD, FN_VI0_FIELD_B, FN_VI2_DATA7_VI2_B7,
  3513. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3514. /* IP1_21_18 [4] */
  3515. FN_D14, FN_SCIFB1_RXD_C, FN_AVB_TXD6, FN_RX1_B,
  3516. FN_VI0_CLKENB, FN_VI0_CLKENB_B, FN_VI2_DATA6_VI2_B6,
  3517. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3518. /* IP1_17_15 [3] */
  3519. FN_D13, FN_AVB_TXD5, FN_VI0_VSYNC_N,
  3520. FN_VI0_VSYNC_N_B, FN_VI2_DATA5_VI2_B5,
  3521. 0, 0, 0,
  3522. /* IP1_14_12 [3] */
  3523. FN_D12, FN_SCIFA1_RTS_N_C, FN_AVB_TXD4,
  3524. FN_VI0_HSYNC_N, FN_VI0_HSYNC_N_B, FN_VI2_DATA4_VI2_B4,
  3525. 0, 0,
  3526. /* IP1_11_8 [4] */
  3527. FN_D11, FN_SCIFA1_CTS_N_C, FN_AVB_TXD3, 0,
  3528. FN_VI0_G3, FN_VI0_G3_B, FN_VI2_DATA3_VI2_B3,
  3529. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3530. /* IP1_7_4 [4] */
  3531. FN_D10, FN_SCIFA1_TXD_C, FN_AVB_TXD2, 0,
  3532. FN_VI0_G2, FN_VI0_G2_B, FN_VI2_DATA2_VI2_B2,
  3533. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3534. /* IP1_3_0 [4] */
  3535. FN_D9, FN_SCIFA1_RXD_C, FN_AVB_TXD1, 0,
  3536. FN_VI0_G1, FN_VI0_G1_B, FN_VI2_DATA1_VI2_B1,
  3537. 0, 0, 0, 0, 0, 0, 0, 0, 0, }
  3538. },
  3539. { PINMUX_CFG_REG_VAR("IPSR2", 0xE6060028, 32,
  3540. 3, 3, 4, 4, 3, 3, 3, 3, 3, 3) {
  3541. /* IP2_31_29 [3] */
  3542. 0, 0, 0, 0, 0, 0, 0, 0,
  3543. /* IP2_28_26 [3] */
  3544. FN_A10, FN_SSI_SDATA5_B, FN_MSIOF2_SYNC, FN_VI0_R6,
  3545. FN_VI0_R6_B, FN_VI2_DATA2_VI2_B2_B, 0, 0,
  3546. /* IP2_25_22 [4] */
  3547. FN_A9, FN_SCIFA1_CTS_N_B, FN_SSI_WS5_B, FN_VI0_R5,
  3548. FN_VI0_R5_B, FN_SCIFB2_TXD_C, FN_TX2_B, FN_VI2_DATA1_VI2_B1_B,
  3549. 0, 0, 0, 0, 0, 0, 0, 0,
  3550. /* IP2_21_18 [4] */
  3551. FN_A8, FN_SCIFA1_RXD_B, FN_SSI_SCK5_B, FN_VI0_R4,
  3552. FN_VI0_R4_B, FN_SCIFB2_RXD_C, FN_RX2_B, FN_VI2_DATA0_VI2_B0_B,
  3553. 0, 0, 0, 0, 0, 0, 0, 0,
  3554. /* IP2_17_15 [3] */
  3555. FN_A7, FN_SCIFA1_SCK_B, FN_AUDIO_CLKOUT_B, FN_TPU0TO3,
  3556. 0, 0, 0, 0,
  3557. /* IP2_14_12 [3] */
  3558. FN_A6, FN_SCIFA1_RTS_N_B, FN_TPU0TO2, 0, 0, 0, 0, 0,
  3559. /* IP2_11_9 [3] */
  3560. FN_A5, FN_SCIFA1_TXD_B, FN_TPU0TO1, 0, 0, 0, 0, 0,
  3561. /* IP2_8_6 [3] */
  3562. FN_A4, FN_MSIOF1_TXD_B, FN_TPU0TO0, 0, 0, 0, 0, 0,
  3563. /* IP2_5_3 [3] */
  3564. FN_A3, FN_PWM6, FN_MSIOF1_SS2_B, 0, 0, 0, 0, 0,
  3565. /* IP2_2_0 [3] */
  3566. FN_A2, FN_PWM5, FN_MSIOF1_SS1_B, 0, 0, 0, 0, 0, }
  3567. },
  3568. { PINMUX_CFG_REG_VAR("IPSR3", 0xE606002C, 32,
  3569. 3, 3, 3, 3, 2, 3, 3, 4, 4, 4) {
  3570. /* IP3_31_29 [3] */
  3571. FN_A20, FN_SPCLK, FN_VI1_R3, FN_VI1_R3_B, FN_VI2_G4,
  3572. 0, 0, 0,
  3573. /* IP3_28_26 [3] */
  3574. FN_A19, FN_AD_NCS_N_B, FN_ATACS01_N, FN_EX_WAIT0_B,
  3575. 0, 0, 0, 0,
  3576. /* IP3_25_23 [3] */
  3577. FN_A18, FN_AD_CLK_B, FN_ATAG1_N, 0, 0, 0, 0, 0,
  3578. /* IP3_22_20 [3] */
  3579. FN_A17, FN_AD_DO_B, FN_ATADIR1_N, 0, 0, 0, 0, 0,
  3580. /* IP3_19_18 [2] */
  3581. FN_A16, FN_ATAWR1_N, 0, 0,
  3582. /* IP3_17_15 [3] */
  3583. FN_A15, FN_SCIFB2_SCK_B, FN_ATARD1_N, FN_MSIOF2_SS2,
  3584. 0, 0, 0, 0,
  3585. /* IP3_14_12 [3] */
  3586. FN_A14, FN_SCIFB2_TXD_B, FN_ATACS11_N, FN_MSIOF2_SS1,
  3587. 0, 0, 0, 0,
  3588. /* IP3_11_8 [4] */
  3589. FN_A13, FN_SCIFB2_RTS_N_B, FN_EX_WAIT2,
  3590. FN_MSIOF2_RXD, FN_VI1_R2, FN_VI1_R2_B, FN_VI2_G2,
  3591. FN_VI2_DATA5_VI2_B5_B, 0, 0, 0, 0, 0, 0, 0, 0,
  3592. /* IP3_7_4 [4] */
  3593. FN_A12, FN_SCIFB2_RXD_B, FN_MSIOF2_TXD, FN_VI1_R1,
  3594. FN_VI1_R1_B, FN_VI2_G1, FN_VI2_DATA4_VI2_B4_B,
  3595. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3596. /* IP3_3_0 [4] */
  3597. FN_A11, FN_SCIFB2_CTS_N_B, FN_MSIOF2_SCK, FN_VI1_R0,
  3598. FN_VI1_R0_B, FN_VI2_G0, FN_VI2_DATA3_VI2_B3_B, 0,
  3599. 0, 0, 0, 0, 0, 0, 0, 0, }
  3600. },
  3601. { PINMUX_CFG_REG_VAR("IPSR4", 0xE6060030, 32,
  3602. 2, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3) {
  3603. /* IP4_31_30 [2] */
  3604. 0, 0, 0, 0,
  3605. /* IP4_29_27 [3] */
  3606. FN_EX_CS2_N, FN_GPS_SIGN, FN_HRTS1_N_B,
  3607. FN_VI3_CLKENB, FN_VI1_G0, FN_VI1_G0_B, FN_VI2_R2, 0,
  3608. /* IP4_26_24 [3] */
  3609. FN_EX_CS1_N, FN_GPS_CLK, FN_HCTS1_N_B, FN_VI1_FIELD,
  3610. FN_VI1_FIELD_B, FN_VI2_R1, 0, 0,
  3611. /* IP4_23_21 [3] */
  3612. FN_EX_CS0_N, FN_HRX1_B, FN_VI1_G5, FN_VI1_G5_B, FN_VI2_R0,
  3613. FN_HTX0_B, FN_MSIOF0_SS1_B, 0,
  3614. /* IP4_20_18 [3] */
  3615. FN_CS1_N_A26, FN_SPEEDIN, FN_VI0_R7, FN_VI0_R7_B,
  3616. FN_VI2_CLK, FN_VI2_CLK_B, 0, 0,
  3617. /* IP4_17_15 [3] */
  3618. FN_CS0_N, FN_VI1_R6, FN_VI1_R6_B, FN_VI2_G3, FN_MSIOF0_SS2_B,
  3619. 0, 0, 0,
  3620. /* IP4_14_12 [3] */
  3621. FN_A25, FN_SSL, FN_VI1_G6, FN_VI1_G6_B, FN_VI2_FIELD,
  3622. FN_VI2_FIELD_B, 0, 0,
  3623. /* IP4_11_9 [3] */
  3624. FN_A24, FN_IO3, FN_VI1_R7, FN_VI1_R7_B, FN_VI2_CLKENB,
  3625. FN_VI2_CLKENB_B, 0, 0,
  3626. /* IP4_8_6 [3] */
  3627. FN_A23, FN_IO2, FN_VI1_G7, FN_VI1_G7_B, FN_VI2_G7, 0, 0, 0,
  3628. /* IP4_5_3 [3] */
  3629. FN_A22, FN_MISO_IO1, FN_VI1_R5, FN_VI1_R5_B, FN_VI2_G6, 0, 0, 0,
  3630. /* IP4_2_0 [3] */
  3631. FN_A21, FN_MOSI_IO0, FN_VI1_R4, FN_VI1_R4_B, FN_VI2_G5, 0, 0, 0,
  3632. }
  3633. },
  3634. { PINMUX_CFG_REG_VAR("IPSR5", 0xE6060034, 32,
  3635. 2, 3, 3, 3, 3, 3, 2, 3, 4, 3, 3) {
  3636. /* IP5_31_30 [2] */
  3637. 0, 0, 0, 0,
  3638. /* IP5_29_27 [3] */
  3639. FN_DREQ0_N, FN_VI1_HSYNC_N, FN_VI1_HSYNC_N_B, FN_VI2_R7,
  3640. FN_SSI_SCK78_C, FN_SSI_WS78_B, 0, 0,
  3641. /* IP5_26_24 [3] */
  3642. FN_EX_WAIT0, FN_IRQ3, FN_INTC_IRQ3_N,
  3643. FN_VI3_CLK, FN_SCIFA0_RTS_N_B, FN_HRX0_B,
  3644. FN_MSIOF0_SCK_B, 0,
  3645. /* IP5_23_21 [3] */
  3646. FN_WE1_N, FN_IERX, FN_CAN1_RX, FN_VI1_G4,
  3647. FN_VI1_G4_B, FN_VI2_R6, FN_SCIFA0_CTS_N_B,
  3648. FN_IERX_C, 0,
  3649. /* IP5_20_18 [3] */
  3650. FN_WE0_N, FN_IECLK, FN_CAN_CLK,
  3651. FN_VI2_VSYNC_N, FN_SCIFA0_TXD_B, FN_VI2_VSYNC_N_B, 0, 0,
  3652. /* IP5_17_15 [3] */
  3653. FN_RD_WR_N, FN_VI1_G3, FN_VI1_G3_B, FN_VI2_R5, FN_SCIFA0_RXD_B,
  3654. FN_INTC_IRQ4_N, 0, 0,
  3655. /* IP5_14_13 [2] */
  3656. FN_RD_N, FN_CAN0_TX, FN_SCIFA0_SCK_B, 0,
  3657. /* IP5_12_10 [3] */
  3658. FN_BS_N, FN_IETX, FN_HTX1_B, FN_CAN1_TX, FN_DRACK0, FN_IETX_C,
  3659. 0, 0,
  3660. /* IP5_9_6 [4] */
  3661. FN_EX_CS5_N, FN_CAN0_RX, FN_MSIOF1_RXD_B, FN_VI3_VSYNC_N,
  3662. FN_VI1_G2, FN_VI1_G2_B, FN_VI2_R4, FN_IIC1_SDA, FN_INTC_EN1_N,
  3663. FN_I2C1_SDA, 0, 0, 0, 0, 0, 0,
  3664. /* IP5_5_3 [3] */
  3665. FN_EX_CS4_N, FN_MSIOF1_SCK_B, FN_VI3_HSYNC_N,
  3666. FN_VI2_HSYNC_N, FN_IIC1_SCL, FN_VI2_HSYNC_N_B,
  3667. FN_INTC_EN0_N, FN_I2C1_SCL,
  3668. /* IP5_2_0 [3] */
  3669. FN_EX_CS3_N, FN_GPS_MAG, FN_VI3_FIELD, FN_VI1_G1, FN_VI1_G1_B,
  3670. FN_VI2_R3, 0, 0, }
  3671. },
  3672. { PINMUX_CFG_REG_VAR("IPSR6", 0xE6060038, 32,
  3673. 3, 3, 3, 3, 3, 3, 3, 2, 3, 3, 3) {
  3674. /* IP6_31_29 [3] */
  3675. FN_ETH_REF_CLK, 0, FN_HCTS0_N_E,
  3676. FN_STP_IVCXO27_1_B, FN_HRX0_F, 0, 0, 0,
  3677. /* IP6_28_26 [3] */
  3678. FN_ETH_LINK, 0, FN_HTX0_E,
  3679. FN_STP_IVCXO27_0_B, FN_SCIFB1_TXD_G, FN_TX1_E, 0, 0,
  3680. /* IP6_25_23 [3] */
  3681. FN_ETH_RXD1, 0, FN_HRX0_E, FN_STP_ISSYNC_0_B,
  3682. FN_TS_SCK0_D, FN_GLO_I1_C, FN_SCIFB1_RXD_G, FN_RX1_E,
  3683. /* IP6_22_20 [3] */
  3684. FN_ETH_RXD0, 0, FN_STP_ISEN_0_B, FN_TS_SDAT0_D,
  3685. FN_GLO_I0_C, FN_SCIFB1_SCK_G, FN_SCK1_E, 0,
  3686. /* IP6_19_17 [3] */
  3687. FN_ETH_RX_ER, 0, FN_STP_ISD_0_B,
  3688. FN_TS_SPSYNC0_D, FN_GLO_Q1_C, FN_IIC2_SDA_E, FN_I2C2_SDA_E, 0,
  3689. /* IP6_16_14 [3] */
  3690. FN_ETH_CRS_DV, 0, FN_STP_ISCLK_0_B,
  3691. FN_TS_SDEN0_D, FN_GLO_Q0_C, FN_IIC2_SCL_E,
  3692. FN_I2C2_SCL_E, 0,
  3693. /* IP6_13_11 [3] */
  3694. FN_DACK2, FN_IRQ2, FN_INTC_IRQ2_N,
  3695. FN_SSI_SDATA6_B, FN_HRTS0_N_B, FN_MSIOF0_RXD_B, 0, 0,
  3696. /* IP6_10_9 [2] */
  3697. FN_DREQ2_N, FN_HSCK1_B, FN_HCTS0_N_B, FN_MSIOF0_TXD_B,
  3698. /* IP6_8_6 [3] */
  3699. FN_DACK1, FN_IRQ1, FN_INTC_IRQ1_N, FN_SSI_WS6_B,
  3700. FN_SSI_SDATA8_C, 0, 0, 0,
  3701. /* IP6_5_3 [3] */
  3702. FN_DREQ1_N, FN_VI1_CLKENB, FN_VI1_CLKENB_B,
  3703. FN_SSI_SDATA7_C, FN_SSI_SCK78_B, 0, 0, 0,
  3704. /* IP6_2_0 [3] */
  3705. FN_DACK0, FN_IRQ0, FN_INTC_IRQ0_N, FN_SSI_SCK6_B,
  3706. FN_VI1_VSYNC_N, FN_VI1_VSYNC_N_B, FN_SSI_WS78_C, 0, }
  3707. },
  3708. { PINMUX_CFG_REG_VAR("IPSR7", 0xE606003C, 32,
  3709. 1, 2, 2, 2, 3, 3, 3, 3, 3, 2, 2, 3, 3) {
  3710. /* IP7_31 [1] */
  3711. 0, 0,
  3712. /* IP7_30_29 [2] */
  3713. FN_VI0_DATA0_VI0_B0, FN_ATACS10_N, FN_AVB_RXD2, 0,
  3714. /* IP7_28_27 [2] */
  3715. FN_VI0_CLK, FN_ATACS00_N, FN_AVB_RXD1, 0,
  3716. /* IP7_26_25 [2] */
  3717. FN_DU_DOTCLKIN1, FN_AUDIO_CLKC, FN_AUDIO_CLKOUT_C, 0,
  3718. /* IP7_24_22 [3] */
  3719. FN_PWM2, FN_PWMFSW0, FN_SCIFA2_RXD_C, FN_PCMWE_N, FN_IECLK_C,
  3720. 0, 0, 0,
  3721. /* IP7_21_19 [3] */
  3722. FN_PWM1, FN_SCIFA2_TXD_C, FN_STP_ISSYNC_1_B, FN_TS_SCK1_C,
  3723. FN_GLO_RFON_C, FN_PCMOE_N, 0, 0,
  3724. /* IP7_18_16 [3] */
  3725. FN_PWM0, FN_SCIFA2_SCK_C, FN_STP_ISEN_1_B, FN_TS_SDAT1_C,
  3726. FN_GLO_SS_C, 0, 0, 0,
  3727. /* IP7_15_13 [3] */
  3728. FN_ETH_MDC, 0, FN_STP_ISD_1_B,
  3729. FN_TS_SPSYNC1_C, FN_GLO_SDATA_C, 0, 0, 0,
  3730. /* IP7_12_10 [3] */
  3731. FN_ETH_TXD0, 0, FN_STP_ISCLK_1_B, FN_TS_SDEN1_C,
  3732. FN_GLO_SCLK_C, 0, 0, 0,
  3733. /* IP7_9_8 [2] */
  3734. FN_ETH_MAGIC, 0, FN_SIM0_RST_C, 0,
  3735. /* IP7_7_6 [2] */
  3736. FN_ETH_TX_EN, 0, FN_SIM0_CLK_C, FN_HRTS0_N_F,
  3737. /* IP7_5_3 [3] */
  3738. FN_ETH_TXD1, 0, FN_HTX0_F, FN_BPFCLK_G, 0, 0, 0, 0,
  3739. /* IP7_2_0 [3] */
  3740. FN_ETH_MDIO, 0, FN_HRTS0_N_E,
  3741. FN_SIM0_D_C, FN_HCTS0_N_F, 0, 0, 0, }
  3742. },
  3743. { PINMUX_CFG_REG_VAR("IPSR8", 0xE6060040, 32,
  3744. 1, 2, 1, 1, 1, 2, 2, 2, 2, 2, 2,
  3745. 2, 2, 2, 2, 2, 2, 2) {
  3746. /* IP8_31 [1] */
  3747. 0, 0,
  3748. /* IP8_30_29 [2] */
  3749. FN_SD0_CMD, FN_SCIFB1_SCK_B, FN_VI1_DATA1_VI1_B1_B, 0,
  3750. /* IP8_28 [1] */
  3751. FN_SD0_CLK, FN_VI1_DATA0_VI1_B0_B,
  3752. /* IP8_27 [1] */
  3753. FN_VI1_DATA6_VI1_B6, FN_AVB_GTXREFCLK,
  3754. /* IP8_26 [1] */
  3755. FN_VI1_DATA5_VI1_B5, FN_AVB_PHY_INT,
  3756. /* IP8_25_24 [2] */
  3757. FN_VI1_DATA4_VI1_B4, FN_SCIFA1_RTS_N_D,
  3758. FN_AVB_MAGIC, 0,
  3759. /* IP8_23_22 [2] */
  3760. FN_VI1_DATA3_VI1_B3, FN_SCIFA1_CTS_N_D, FN_AVB_GTX_CLK, 0,
  3761. /* IP8_21_20 [2] */
  3762. FN_VI1_DATA2_VI1_B2, FN_SCIFA1_TXD_D, FN_AVB_MDIO, 0,
  3763. /* IP8_19_18 [2] */
  3764. FN_VI1_DATA1_VI1_B1, FN_SCIFA1_RXD_D, FN_AVB_MDC, 0,
  3765. /* IP8_17_16 [2] */
  3766. FN_VI1_DATA0_VI1_B0, FN_SCIFA1_SCK_D, FN_AVB_CRS, 0,
  3767. /* IP8_15_14 [2] */
  3768. FN_VI1_CLK, FN_AVB_RX_DV, 0, 0,
  3769. /* IP8_13_12 [2] */
  3770. FN_VI0_DATA7_VI0_B7, FN_AVB_RX_CLK, 0, 0,
  3771. /* IP8_11_10 [2] */
  3772. FN_VI0_DATA6_VI0_B6, FN_AVB_RX_ER, 0, 0,
  3773. /* IP8_9_8 [2] */
  3774. FN_VI0_DATA5_VI0_B5, FN_EX_WAIT1, FN_AVB_RXD7, 0,
  3775. /* IP8_7_6 [2] */
  3776. FN_VI0_DATA4_VI0_B4, FN_ATAG0_N, FN_AVB_RXD6, 0,
  3777. /* IP8_5_4 [2] */
  3778. FN_VI0_DATA3_VI0_B3, FN_ATADIR0_N, FN_AVB_RXD5, 0,
  3779. /* IP8_3_2 [2] */
  3780. FN_VI0_DATA2_VI0_B2, FN_ATAWR0_N, FN_AVB_RXD4, 0,
  3781. /* IP8_1_0 [2] */
  3782. FN_VI0_DATA1_VI0_B1, FN_ATARD0_N, FN_AVB_RXD3, 0, }
  3783. },
  3784. { PINMUX_CFG_REG_VAR("IPSR9", 0xE6060044, 32,
  3785. 4, 2, 2, 2, 2, 2, 2, 4, 4, 2, 2, 2, 2) {
  3786. /* IP9_31_28 [4] */
  3787. FN_SD1_CD, FN_MMC1_D6, FN_TS_SDEN1, FN_USB1_EXTP,
  3788. FN_GLO_SS, FN_VI0_CLK_B, FN_IIC2_SCL_D, FN_I2C2_SCL_D,
  3789. FN_SIM0_CLK_B, FN_VI3_CLK_B, 0, 0, 0, 0, 0, 0,
  3790. /* IP9_27_26 [2] */
  3791. FN_SD1_DAT3, FN_AVB_RXD0, 0, FN_SCIFB0_RTS_N_B,
  3792. /* IP9_25_24 [2] */
  3793. FN_SD1_DAT2, FN_AVB_COL, 0, FN_SCIFB0_CTS_N_B,
  3794. /* IP9_23_22 [2] */
  3795. FN_SD1_DAT1, FN_AVB_LINK, 0, FN_SCIFB0_TXD_B,
  3796. /* IP9_21_20 [2] */
  3797. FN_SD1_DAT0, FN_AVB_TX_CLK, 0, FN_SCIFB0_RXD_B,
  3798. /* IP9_19_18 [2] */
  3799. FN_SD1_CMD, FN_AVB_TX_ER, 0, FN_SCIFB0_SCK_B,
  3800. /* IP9_17_16 [2] */
  3801. FN_SD1_CLK, FN_AVB_TX_EN, 0, 0,
  3802. /* IP9_15_12 [4] */
  3803. FN_SD0_WP, FN_MMC0_D7, FN_TS_SPSYNC0_B, FN_USB0_IDIN,
  3804. FN_GLO_SDATA, FN_VI1_DATA7_VI1_B7_B, FN_IIC1_SDA_B,
  3805. FN_I2C1_SDA_B, FN_VI2_DATA7_VI2_B7_B, 0, 0, 0, 0, 0, 0, 0,
  3806. /* IP9_11_8 [4] */
  3807. FN_SD0_CD, FN_MMC0_D6, FN_TS_SDEN0_B, FN_USB0_EXTP,
  3808. FN_GLO_SCLK, FN_VI1_DATA6_VI1_B6_B, FN_IIC1_SCL_B,
  3809. FN_I2C1_SCL_B, FN_VI2_DATA6_VI2_B6_B, 0, 0, 0, 0, 0, 0, 0,
  3810. /* IP9_7_6 [2] */
  3811. FN_SD0_DAT3, FN_SCIFB1_RTS_N_B, FN_VI1_DATA5_VI1_B5_B, 0,
  3812. /* IP9_5_4 [2] */
  3813. FN_SD0_DAT2, FN_SCIFB1_CTS_N_B, FN_VI1_DATA4_VI1_B4_B, 0,
  3814. /* IP9_3_2 [2] */
  3815. FN_SD0_DAT1, FN_SCIFB1_TXD_B, FN_VI1_DATA3_VI1_B3_B, 0,
  3816. /* IP9_1_0 [2] */
  3817. FN_SD0_DAT0, FN_SCIFB1_RXD_B, FN_VI1_DATA2_VI1_B2_B, 0, }
  3818. },
  3819. { PINMUX_CFG_REG_VAR("IPSR10", 0xE6060048, 32,
  3820. 2, 4, 3, 4, 4, 4, 4, 3, 4) {
  3821. /* IP10_31_30 [2] */
  3822. 0, 0, 0, 0,
  3823. /* IP10_29_26 [4] */
  3824. FN_SD2_CD, FN_MMC0_D4, FN_TS_SDAT0_B, FN_USB2_EXTP, FN_GLO_I0,
  3825. FN_VI0_DATA6_VI0_B6_B, FN_HCTS0_N_D, FN_TS_SDAT1_B,
  3826. FN_GLO_I0_B, FN_VI3_DATA6_B, 0, 0, 0, 0, 0, 0,
  3827. /* IP10_25_23 [3] */
  3828. FN_SD2_DAT3, FN_MMC0_D3, FN_SIM0_RST, FN_VI0_DATA5_VI0_B5_B,
  3829. FN_HTX0_D, FN_TS_SPSYNC1_B, FN_GLO_Q1_B, FN_VI3_DATA5_B,
  3830. /* IP10_22_19 [4] */
  3831. FN_SD2_DAT2, FN_MMC0_D2, FN_BPFCLK_B, 0,
  3832. FN_VI0_DATA4_VI0_B4_B, FN_HRX0_D, FN_TS_SDEN1_B,
  3833. FN_GLO_Q0_B, FN_VI3_DATA4_B, 0, 0, 0, 0, 0, 0, 0,
  3834. /* IP10_18_15 [4] */
  3835. FN_SD2_DAT1, FN_MMC0_D1, FN_FMIN_B, 0,
  3836. FN_VI0_DATA3_VI0_B3_B, FN_SCIFB1_TXD_E, FN_TX1_D,
  3837. FN_TS_SCK0_C, FN_GLO_RFON_B, FN_VI3_DATA3_B,
  3838. 0, 0, 0, 0, 0, 0,
  3839. /* IP10_14_11 [4] */
  3840. FN_SD2_DAT0, FN_MMC0_D0, FN_FMCLK_B,
  3841. FN_VI0_DATA2_VI0_B2_B, FN_SCIFB1_RXD_E, FN_RX1_D,
  3842. FN_TS_SDAT0_C, FN_GLO_SS_B, FN_VI3_DATA2_B,
  3843. 0, 0, 0, 0, 0, 0, 0,
  3844. /* IP10_10_7 [4] */
  3845. FN_SD2_CMD, FN_MMC0_CMD, FN_SIM0_D,
  3846. FN_VI0_DATA1_VI0_B1_B, FN_SCIFB1_SCK_E, FN_SCK1_D,
  3847. FN_TS_SPSYNC0_C, FN_GLO_SDATA_B, FN_VI3_DATA1_B,
  3848. 0, 0, 0, 0, 0, 0, 0,
  3849. /* IP10_6_4 [3] */
  3850. FN_SD2_CLK, FN_MMC0_CLK, FN_SIM0_CLK,
  3851. FN_VI0_DATA0_VI0_B0_B, FN_TS_SDEN0_C, FN_GLO_SCLK_B,
  3852. FN_VI3_DATA0_B, 0,
  3853. /* IP10_3_0 [4] */
  3854. FN_SD1_WP, FN_MMC1_D7, FN_TS_SPSYNC1, FN_USB1_IDIN,
  3855. FN_GLO_RFON, FN_VI1_CLK_B, FN_IIC2_SDA_D, FN_I2C2_SDA_D,
  3856. FN_SIM0_D_B, 0, 0, 0, 0, 0, 0, 0, }
  3857. },
  3858. { PINMUX_CFG_REG_VAR("IPSR11", 0xE606004C, 32,
  3859. 2, 3, 3, 2, 4, 3, 2, 2, 2, 2, 2, 1, 4) {
  3860. /* IP11_31_30 [2] */
  3861. FN_SSI_SCK0129, FN_CAN_CLK_B, FN_MOUT0, 0,
  3862. /* IP11_29_27 [3] */
  3863. FN_MLB_DAT, 0, FN_SCIFB1_TXD_D, FN_TX1_C, FN_BPFCLK_C,
  3864. 0, 0, 0,
  3865. /* IP11_26_24 [3] */
  3866. FN_MLB_SIG, FN_SCIFB1_RXD_D, FN_RX1_C, FN_IIC2_SDA_B, FN_I2C2_SDA_B,
  3867. 0, 0, 0,
  3868. /* IP11_23_22 [2] */
  3869. FN_MLB_CLK, FN_IIC2_SCL_B, FN_I2C2_SCL_B, 0,
  3870. /* IP11_21_18 [4] */
  3871. FN_SD3_WP, FN_MMC1_D5, FN_TS_SCK1, FN_GLO_Q1, FN_FMIN_C,
  3872. 0, FN_FMIN_E, 0, FN_FMIN_F, 0, 0, 0, 0, 0, 0, 0,
  3873. /* IP11_17_15 [3] */
  3874. FN_SD3_CD, FN_MMC1_D4, FN_TS_SDAT1,
  3875. FN_VSP, FN_GLO_Q0, FN_SIM0_RST_B, 0, 0,
  3876. /* IP11_14_13 [2] */
  3877. FN_SD3_DAT3, FN_MMC1_D3, FN_SCKZ, 0,
  3878. /* IP11_12_11 [2] */
  3879. FN_SD3_DAT2, FN_MMC1_D2, FN_SDATA, 0,
  3880. /* IP11_10_9 [2] */
  3881. FN_SD3_DAT1, FN_MMC1_D1, FN_MDATA, 0,
  3882. /* IP11_8_7 [2] */
  3883. FN_SD3_DAT0, FN_MMC1_D0, FN_STM_N, 0,
  3884. /* IP11_6_5 [2] */
  3885. FN_SD3_CMD, FN_MMC1_CMD, FN_MTS_N, 0,
  3886. /* IP11_4 [1] */
  3887. FN_SD3_CLK, FN_MMC1_CLK,
  3888. /* IP11_3_0 [4] */
  3889. FN_SD2_WP, FN_MMC0_D5, FN_TS_SCK0_B, FN_USB2_IDIN,
  3890. FN_GLO_I1, FN_VI0_DATA7_VI0_B7_B, FN_HRTS0_N_D,
  3891. FN_TS_SCK1_B, FN_GLO_I1_B, FN_VI3_DATA7_B, 0, 0, 0, 0, 0, 0, }
  3892. },
  3893. { PINMUX_CFG_REG_VAR("IPSR12", 0xE6060050, 32,
  3894. 1, 3, 3, 2, 3, 3, 3, 3, 3, 2, 2, 2, 2) {
  3895. /* IP12_31 [1] */
  3896. 0, 0,
  3897. /* IP12_30_28 [3] */
  3898. FN_SSI_WS5, FN_SCIFB1_RXD, FN_IECLK_B,
  3899. FN_DU2_EXVSYNC_DU2_VSYNC, FN_QSTB_QHE,
  3900. FN_CAN_DEBUGOUT4, 0, 0,
  3901. /* IP12_27_25 [3] */
  3902. FN_SSI_SCK5, FN_SCIFB1_SCK,
  3903. FN_IERX_B, FN_DU2_EXHSYNC_DU2_HSYNC, FN_QSTH_QHS,
  3904. FN_CAN_DEBUGOUT3, 0, 0,
  3905. /* IP12_24_23 [2] */
  3906. FN_SSI_SDATA4, FN_STP_ISSYNC_0, FN_MSIOF1_RXD,
  3907. FN_CAN_DEBUGOUT2,
  3908. /* IP12_22_20 [3] */
  3909. FN_SSI_WS4, FN_STP_ISEN_0, FN_SCIFB0_RTS_N,
  3910. FN_MSIOF1_TXD, FN_SSI_WS5_C, FN_CAN_DEBUGOUT1, 0, 0,
  3911. /* IP12_19_17 [3] */
  3912. FN_SSI_SCK4, FN_STP_ISD_0, FN_SCIFB0_CTS_N,
  3913. FN_MSIOF1_SS2, FN_SSI_SCK5_C, FN_CAN_DEBUGOUT0, 0, 0,
  3914. /* IP12_16_14 [3] */
  3915. FN_SSI_SDATA3, FN_STP_ISCLK_0,
  3916. FN_SCIFB0_TXD, FN_MSIOF1_SS1, FN_CAN_TXCLK, 0, 0, 0,
  3917. /* IP12_13_11 [3] */
  3918. FN_SSI_WS34, FN_STP_IVCXO27_0, FN_SCIFB0_RXD, FN_MSIOF1_SYNC,
  3919. FN_CAN_STEP0, 0, 0, 0,
  3920. /* IP12_10_8 [3] */
  3921. FN_SSI_SCK34, FN_STP_OPWM_0, FN_SCIFB0_SCK,
  3922. FN_MSIOF1_SCK, FN_CAN_DEBUG_HW_TRIGGER, 0, 0, 0,
  3923. /* IP12_7_6 [2] */
  3924. FN_SSI_SDATA2, FN_CAN1_RX_B, FN_SSI_SCK1, FN_MOUT6,
  3925. /* IP12_5_4 [2] */
  3926. FN_SSI_SDATA1, FN_CAN1_TX_B, FN_MOUT5, 0,
  3927. /* IP12_3_2 [2] */
  3928. FN_SSI_SDATA0, FN_CAN0_RX_B, FN_MOUT2, 0,
  3929. /* IP12_1_0 [2] */
  3930. FN_SSI_WS0129, FN_CAN0_TX_B, FN_MOUT1, 0, }
  3931. },
  3932. { PINMUX_CFG_REG_VAR("IPSR13", 0xE6060054, 32,
  3933. 1, 2, 3, 3, 4, 3, 3, 3, 3, 4, 3) {
  3934. /* IP13_31 [1] */
  3935. 0, 0,
  3936. /* IP13_30_29 [2] */
  3937. FN_AUDIO_CLKA, FN_SCIFB2_RTS_N, FN_CAN_DEBUGOUT14, 0,
  3938. /* IP13_28_26 [3] */
  3939. FN_SSI_SDATA9, FN_STP_ISSYNC_1, FN_SCIFB2_CTS_N, FN_SSI_WS1,
  3940. FN_SSI_SDATA5_C, FN_CAN_DEBUGOUT13, 0, 0,
  3941. /* IP13_25_23 [3] */
  3942. FN_SSI_SDATA8, FN_STP_ISEN_1, FN_SCIFB2_TXD, FN_CAN0_TX_C,
  3943. FN_CAN_DEBUGOUT12, FN_SSI_SDATA8_B, 0, 0,
  3944. /* IP13_22_19 [4] */
  3945. FN_SSI_SDATA7, FN_STP_ISD_1, FN_SCIFB2_RXD, FN_SCIFA2_RTS_N,
  3946. FN_TCLK2, FN_QSTVA_QVS, FN_CAN_DEBUGOUT11, FN_BPFCLK_E,
  3947. 0, FN_SSI_SDATA7_B, FN_FMIN_G, 0, 0, 0, 0, 0,
  3948. /* IP13_18_16 [3] */
  3949. FN_SSI_WS78, FN_STP_ISCLK_1, FN_SCIFB2_SCK, FN_SCIFA2_CTS_N,
  3950. FN_DU2_DR7, FN_LCDOUT7, FN_CAN_DEBUGOUT10, 0,
  3951. /* IP13_15_13 [3] */
  3952. FN_SSI_SCK78, FN_STP_IVCXO27_1, FN_SCK1, FN_SCIFA1_SCK,
  3953. FN_DU2_DR6, FN_LCDOUT6, FN_CAN_DEBUGOUT9, 0,
  3954. /* IP13_12_10 [3] */
  3955. FN_SSI_SDATA6, FN_FMIN_D, 0, FN_DU2_DR5, FN_LCDOUT5,
  3956. FN_CAN_DEBUGOUT8, 0, 0,
  3957. /* IP13_9_7 [3] */
  3958. FN_SSI_WS6, FN_SCIFB1_RTS_N, FN_CAN0_TX_D, FN_DU2_DR4,
  3959. FN_LCDOUT4, FN_CAN_DEBUGOUT7, 0, 0,
  3960. /* IP13_6_3 [4] */
  3961. FN_SSI_SCK6, FN_SCIFB1_CTS_N, FN_BPFCLK_D, 0,
  3962. FN_DU2_DR3, FN_LCDOUT3, FN_CAN_DEBUGOUT6,
  3963. FN_BPFCLK_F, 0, 0, 0, 0, 0, 0, 0, 0,
  3964. /* IP13_2_0 [3] */
  3965. FN_SSI_SDATA5, FN_SCIFB1_TXD, FN_IETX_B, FN_DU2_DR2,
  3966. FN_LCDOUT2, FN_CAN_DEBUGOUT5, 0, 0, }
  3967. },
  3968. { PINMUX_CFG_REG_VAR("IPSR14", 0xE6060058, 32,
  3969. 1, 3, 3, 3, 3, 3, 4, 3, 3, 3, 3) {
  3970. /* IP14_30 [1] */
  3971. 0, 0,
  3972. /* IP14_30_28 [3] */
  3973. FN_SCIFA1_RTS_N, FN_AD_NCS_N, FN_RTS1_N,
  3974. FN_MSIOF3_TXD, FN_DU1_DOTCLKOUT, FN_QSTVB_QVE,
  3975. FN_HRTS0_N_C, 0,
  3976. /* IP14_27_25 [3] */
  3977. FN_SCIFA1_CTS_N, FN_AD_CLK, FN_CTS1_N, FN_MSIOF3_RXD,
  3978. FN_DU0_DOTCLKOUT, FN_QCLK, 0, 0,
  3979. /* IP14_24_22 [3] */
  3980. FN_SCIFA1_TXD, FN_AD_DO, FN_TX1, FN_DU2_DG1,
  3981. FN_LCDOUT9, 0, 0, 0,
  3982. /* IP14_21_19 [3] */
  3983. FN_SCIFA1_RXD, FN_AD_DI, FN_RX1,
  3984. FN_DU2_EXODDF_DU2_ODDF_DISP_CDE, FN_QCPV_QDE, 0, 0, 0,
  3985. /* IP14_18_16 [3] */
  3986. FN_SCIFA0_RTS_N, FN_HRTS1_N, FN_RTS0_N,
  3987. FN_MSIOF3_SS1, FN_DU2_DG0, FN_LCDOUT8, FN_PWM1_B, 0,
  3988. /* IP14_15_12 [4] */
  3989. FN_SCIFA0_CTS_N, FN_HCTS1_N, FN_CTS0_N, FN_MSIOF3_SYNC,
  3990. FN_DU2_DG3, FN_LCDOUT11, FN_PWM0_B, FN_IIC1_SCL_C, FN_I2C1_SCL_C,
  3991. 0, 0, 0, 0, 0, 0, 0,
  3992. /* IP14_11_9 [3] */
  3993. FN_SCIFA0_TXD, FN_HTX1, FN_TX0, FN_DU2_DR1, FN_LCDOUT1,
  3994. 0, 0, 0,
  3995. /* IP14_8_6 [3] */
  3996. FN_SCIFA0_RXD, FN_HRX1, FN_RX0, FN_DU2_DR0, FN_LCDOUT0,
  3997. 0, 0, 0,
  3998. /* IP14_5_3 [3] */
  3999. FN_SCIFA0_SCK, FN_HSCK1, FN_SCK0, FN_MSIOF3_SS2, FN_DU2_DG2,
  4000. FN_LCDOUT10, FN_IIC1_SDA_C, FN_I2C1_SDA_C,
  4001. /* IP14_2_0 [3] */
  4002. FN_AUDIO_CLKB, FN_SCIF_CLK, FN_CAN0_RX_D,
  4003. FN_DVC_MUTE, FN_CAN0_RX_C, FN_CAN_DEBUGOUT15,
  4004. FN_REMOCON, 0, }
  4005. },
  4006. { PINMUX_CFG_REG_VAR("IPSR15", 0xE606005C, 32,
  4007. 2, 2, 2, 3, 3, 2, 2, 2, 2, 3, 3, 3, 3) {
  4008. /* IP15_31_30 [2] */
  4009. 0, 0, 0, 0,
  4010. /* IP15_29_28 [2] */
  4011. FN_MSIOF0_TXD, FN_ADICHS1, FN_DU2_DG6, FN_LCDOUT14,
  4012. /* IP15_27_26 [2] */
  4013. FN_MSIOF0_SS1, FN_ADICHS0, FN_DU2_DG5, FN_LCDOUT13,
  4014. /* IP15_25_23 [3] */
  4015. FN_MSIOF0_SYNC, FN_TS_SCK0, FN_SSI_SCK2, FN_ADIDATA,
  4016. FN_DU2_DB7, FN_LCDOUT23, FN_HRX0_C, 0,
  4017. /* IP15_22_20 [3] */
  4018. FN_MSIOF0_SCK, FN_TS_SDAT0, FN_ADICLK,
  4019. FN_DU2_DB6, FN_LCDOUT22, 0, 0, 0,
  4020. /* IP15_19_18 [2] */
  4021. FN_HRTS0_N, FN_SSI_WS9, FN_DU2_DB5, FN_LCDOUT21,
  4022. /* IP15_17_16 [2] */
  4023. FN_HCTS0_N, FN_SSI_SCK9, FN_DU2_DB4, FN_LCDOUT20,
  4024. /* IP15_15_14 [2] */
  4025. FN_HTX0, FN_DU2_DB3, FN_LCDOUT19, 0,
  4026. /* IP15_13_12 [2] */
  4027. FN_HRX0, FN_DU2_DB2, FN_LCDOUT18, 0,
  4028. /* IP15_11_9 [3] */
  4029. FN_HSCK0, FN_TS_SDEN0, FN_DU2_DG4, FN_LCDOUT12, FN_HCTS0_N_C,
  4030. 0, 0, 0,
  4031. /* IP15_8_6 [3] */
  4032. FN_SCIFA2_TXD, FN_BPFCLK, FN_RX2, FN_DU2_DB1, FN_LCDOUT17,
  4033. FN_IIC2_SDA, FN_I2C2_SDA, 0,
  4034. /* IP15_5_3 [3] */
  4035. FN_SCIFA2_RXD, FN_FMIN, FN_TX2, FN_DU2_DB0, FN_LCDOUT16,
  4036. FN_IIC2_SCL, FN_I2C2_SCL, 0,
  4037. /* IP15_2_0 [3] */
  4038. FN_SCIFA2_SCK, FN_FMCLK, FN_SCK2, FN_MSIOF3_SCK, FN_DU2_DG7,
  4039. FN_LCDOUT15, FN_SCIF_CLK_B, 0, }
  4040. },
  4041. { PINMUX_CFG_REG_VAR("IPSR16", 0xE6060160, 32,
  4042. 4, 4, 4, 4, 4, 4, 1, 1, 3, 3) {
  4043. /* IP16_31_28 [4] */
  4044. 0, 0, 0, 0, 0, 0, 0, 0,
  4045. 0, 0, 0, 0, 0, 0, 0, 0,
  4046. /* IP16_27_24 [4] */
  4047. 0, 0, 0, 0, 0, 0, 0, 0,
  4048. 0, 0, 0, 0, 0, 0, 0, 0,
  4049. /* IP16_23_20 [4] */
  4050. 0, 0, 0, 0, 0, 0, 0, 0,
  4051. 0, 0, 0, 0, 0, 0, 0, 0,
  4052. /* IP16_19_16 [4] */
  4053. 0, 0, 0, 0, 0, 0, 0, 0,
  4054. 0, 0, 0, 0, 0, 0, 0, 0,
  4055. /* IP16_15_12 [4] */
  4056. 0, 0, 0, 0, 0, 0, 0, 0,
  4057. 0, 0, 0, 0, 0, 0, 0, 0,
  4058. /* IP16_11_8 [4] */
  4059. 0, 0, 0, 0, 0, 0, 0, 0,
  4060. 0, 0, 0, 0, 0, 0, 0, 0,
  4061. /* IP16_7 [1] */
  4062. FN_USB1_OVC, FN_TCLK1_B,
  4063. /* IP16_6 [1] */
  4064. FN_USB1_PWEN, FN_AUDIO_CLKOUT_D,
  4065. /* IP16_5_3 [3] */
  4066. FN_MSIOF0_RXD, FN_TS_SPSYNC0, FN_SSI_WS2,
  4067. FN_ADICS_SAMP, FN_DU2_CDE, FN_QPOLB, FN_SCIFA2_RXD_B, 0,
  4068. /* IP16_2_0 [3] */
  4069. FN_MSIOF0_SS2, FN_AUDIO_CLKOUT, FN_ADICHS2,
  4070. FN_DU2_DISP, FN_QPOLA, FN_HTX0_C, FN_SCIFA2_TXD_B, 0, }
  4071. },
  4072. { PINMUX_CFG_REG_VAR("MOD_SEL", 0xE6060090, 32,
  4073. 3, 2, 2, 3, 2, 1, 1, 1, 2, 1,
  4074. 2, 1, 1, 1, 1, 2, 1, 1, 2, 1, 1) {
  4075. /* SEL_SCIF1 [3] */
  4076. FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
  4077. FN_SEL_SCIF1_4, 0, 0, 0,
  4078. /* SEL_SCIFB [2] */
  4079. FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, 0,
  4080. /* SEL_SCIFB2 [2] */
  4081. FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1, FN_SEL_SCIFB2_2, 0,
  4082. /* SEL_SCIFB1 [3] */
  4083. FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1, FN_SEL_SCIFB1_2,
  4084. FN_SEL_SCIFB1_3, FN_SEL_SCIFB1_4, FN_SEL_SCIFB1_5,
  4085. FN_SEL_SCIFB1_6, 0,
  4086. /* SEL_SCIFA1 [2] */
  4087. FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2,
  4088. FN_SEL_SCIFA1_3,
  4089. /* SEL_SCIF0 [1] */
  4090. FN_SEL_SCIF0_0, FN_SEL_SCIF0_1,
  4091. /* SEL_SCIFA [1] */
  4092. FN_SEL_SCFA_0, FN_SEL_SCFA_1,
  4093. /* SEL_SOF1 [1] */
  4094. FN_SEL_SOF1_0, FN_SEL_SOF1_1,
  4095. /* SEL_SSI7 [2] */
  4096. FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2, 0,
  4097. /* SEL_SSI6 [1] */
  4098. FN_SEL_SSI6_0, FN_SEL_SSI6_1,
  4099. /* SEL_SSI5 [2] */
  4100. FN_SEL_SSI5_0, FN_SEL_SSI5_1, FN_SEL_SSI5_2, 0,
  4101. /* SEL_VI3 [1] */
  4102. FN_SEL_VI3_0, FN_SEL_VI3_1,
  4103. /* SEL_VI2 [1] */
  4104. FN_SEL_VI2_0, FN_SEL_VI2_1,
  4105. /* SEL_VI1 [1] */
  4106. FN_SEL_VI1_0, FN_SEL_VI1_1,
  4107. /* SEL_VI0 [1] */
  4108. FN_SEL_VI0_0, FN_SEL_VI0_1,
  4109. /* SEL_TSIF1 [2] */
  4110. FN_SEL_TSIF1_0, FN_SEL_TSIF1_1, FN_SEL_TSIF1_2, 0,
  4111. /* RESERVED [1] */
  4112. 0, 0,
  4113. /* SEL_LBS [1] */
  4114. FN_SEL_LBS_0, FN_SEL_LBS_1,
  4115. /* SEL_TSIF0 [2] */
  4116. FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
  4117. /* SEL_SOF3 [1] */
  4118. FN_SEL_SOF3_0, FN_SEL_SOF3_1,
  4119. /* SEL_SOF0 [1] */
  4120. FN_SEL_SOF0_0, FN_SEL_SOF0_1, }
  4121. },
  4122. { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xE6060094, 32,
  4123. 3, 1, 1, 1, 2, 1, 2, 1, 2,
  4124. 1, 1, 1, 3, 3, 2, 3, 2, 2) {
  4125. /* RESERVED [3] */
  4126. 0, 0, 0, 0, 0, 0, 0, 0,
  4127. /* SEL_TMU1 [1] */
  4128. FN_SEL_TMU1_0, FN_SEL_TMU1_1,
  4129. /* SEL_HSCIF1 [1] */
  4130. FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
  4131. /* SEL_SCIFCLK [1] */
  4132. FN_SEL_SCIFCLK_0, FN_SEL_SCIFCLK_1,
  4133. /* SEL_CAN0 [2] */
  4134. FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
  4135. /* SEL_CANCLK [1] */
  4136. FN_SEL_CANCLK_0, FN_SEL_CANCLK_1,
  4137. /* SEL_SCIFA2 [2] */
  4138. FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1, FN_SEL_SCIFA2_2, 0,
  4139. /* SEL_CAN1 [1] */
  4140. FN_SEL_CAN1_0, FN_SEL_CAN1_1,
  4141. /* RESERVED [2] */
  4142. 0, 0, 0, 0,
  4143. /* SEL_SCIF2 [1] */
  4144. FN_SEL_SCIF2_0, FN_SEL_SCIF2_1,
  4145. /* SEL_ADI [1] */
  4146. FN_SEL_ADI_0, FN_SEL_ADI_1,
  4147. /* SEL_SSP [1] */
  4148. FN_SEL_SSP_0, FN_SEL_SSP_1,
  4149. /* SEL_FM [3] */
  4150. FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2, FN_SEL_FM_3,
  4151. FN_SEL_FM_4, FN_SEL_FM_5, FN_SEL_FM_6, 0,
  4152. /* SEL_HSCIF0 [3] */
  4153. FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2,
  4154. FN_SEL_HSCIF0_3, FN_SEL_HSCIF0_4, FN_SEL_HSCIF0_5, 0, 0,
  4155. /* SEL_GPS [2] */
  4156. FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, 0,
  4157. /* RESERVED [3] */
  4158. 0, 0, 0, 0, 0, 0, 0, 0,
  4159. /* SEL_SIM [2] */
  4160. FN_SEL_SIM_0, FN_SEL_SIM_1, FN_SEL_SIM_2, 0,
  4161. /* SEL_SSI8 [2] */
  4162. FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2, 0, }
  4163. },
  4164. { PINMUX_CFG_REG_VAR("MOD_SEL3", 0xE6060098, 32,
  4165. 1, 1, 2, 4, 4, 2, 2,
  4166. 4, 2, 3, 2, 3, 2) {
  4167. /* SEL_IICDVFS [1] */
  4168. FN_SEL_IICDVFS_0, FN_SEL_IICDVFS_1,
  4169. /* SEL_IIC0 [1] */
  4170. FN_SEL_IIC0_0, FN_SEL_IIC0_1,
  4171. /* RESERVED [2] */
  4172. 0, 0, 0, 0,
  4173. /* RESERVED [4] */
  4174. 0, 0, 0, 0, 0, 0, 0, 0,
  4175. 0, 0, 0, 0, 0, 0, 0, 0,
  4176. /* RESERVED [4] */
  4177. 0, 0, 0, 0, 0, 0, 0, 0,
  4178. 0, 0, 0, 0, 0, 0, 0, 0,
  4179. /* RESERVED [2] */
  4180. 0, 0, 0, 0,
  4181. /* SEL_IEB [2] */
  4182. FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2, 0,
  4183. /* RESERVED [4] */
  4184. 0, 0, 0, 0, 0, 0, 0, 0,
  4185. 0, 0, 0, 0, 0, 0, 0, 0,
  4186. /* RESERVED [2] */
  4187. 0, 0, 0, 0,
  4188. /* SEL_IIC2 [3] */
  4189. FN_SEL_IIC2_0, FN_SEL_IIC2_1, FN_SEL_IIC2_2, FN_SEL_IIC2_3,
  4190. FN_SEL_IIC2_4, 0, 0, 0,
  4191. /* SEL_IIC1 [2] */
  4192. FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2, 0,
  4193. /* SEL_I2C2 [3] */
  4194. FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
  4195. FN_SEL_I2C2_4, 0, 0, 0,
  4196. /* SEL_I2C1 [2] */
  4197. FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, 0, }
  4198. },
  4199. { },
  4200. };
  4201. const struct sh_pfc_soc_info r8a7790_pinmux_info = {
  4202. .name = "r8a77900_pfc",
  4203. .unlock_reg = 0xe6060000, /* PMMR */
  4204. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  4205. .pins = pinmux_pins,
  4206. .nr_pins = ARRAY_SIZE(pinmux_pins),
  4207. .groups = pinmux_groups,
  4208. .nr_groups = ARRAY_SIZE(pinmux_groups),
  4209. .functions = pinmux_functions,
  4210. .nr_functions = ARRAY_SIZE(pinmux_functions),
  4211. .cfg_regs = pinmux_config_regs,
  4212. .gpio_data = pinmux_data,
  4213. .gpio_data_size = ARRAY_SIZE(pinmux_data),
  4214. };