lcd.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206
  1. /*
  2. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public
  6. * License as published by the Free Software Foundation;
  7. * either version 2, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  10. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  11. * A PARTICULAR PURPOSE.See the GNU General Public License
  12. * for more details.
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include "global.h"
  19. #include "lcdtbl.h"
  20. #define viafb_compact_res(x, y) (((x)<<16)|(y))
  21. static struct _lcd_scaling_factor lcd_scaling_factor = {
  22. /* LCD Horizontal Scaling Factor Register */
  23. {LCD_HOR_SCALING_FACTOR_REG_NUM,
  24. {{CR9F, 0, 1}, {CR77, 0, 7}, {CR79, 4, 5} } },
  25. /* LCD Vertical Scaling Factor Register */
  26. {LCD_VER_SCALING_FACTOR_REG_NUM,
  27. {{CR79, 3, 3}, {CR78, 0, 7}, {CR79, 6, 7} } }
  28. };
  29. static struct _lcd_scaling_factor lcd_scaling_factor_CLE = {
  30. /* LCD Horizontal Scaling Factor Register */
  31. {LCD_HOR_SCALING_FACTOR_REG_NUM_CLE, {{CR77, 0, 7}, {CR79, 4, 5} } },
  32. /* LCD Vertical Scaling Factor Register */
  33. {LCD_VER_SCALING_FACTOR_REG_NUM_CLE, {{CR78, 0, 7}, {CR79, 6, 7} } }
  34. };
  35. static int check_lvds_chip(int device_id_subaddr, int device_id);
  36. static bool lvds_identify_integratedlvds(void);
  37. static void fp_id_to_vindex(int panel_id);
  38. static int lvds_register_read(int index);
  39. static void load_lcd_scaling(int set_hres, int set_vres, int panel_hres,
  40. int panel_vres);
  41. static void via_pitch_alignment_patch_lcd(
  42. struct lvds_setting_information *plvds_setting_info,
  43. struct lvds_chip_information
  44. *plvds_chip_info);
  45. static void lcd_patch_skew_dvp0(struct lvds_setting_information
  46. *plvds_setting_info,
  47. struct lvds_chip_information *plvds_chip_info);
  48. static void lcd_patch_skew_dvp1(struct lvds_setting_information
  49. *plvds_setting_info,
  50. struct lvds_chip_information *plvds_chip_info);
  51. static void lcd_patch_skew(struct lvds_setting_information
  52. *plvds_setting_info, struct lvds_chip_information *plvds_chip_info);
  53. static void integrated_lvds_disable(struct lvds_setting_information
  54. *plvds_setting_info,
  55. struct lvds_chip_information *plvds_chip_info);
  56. static void integrated_lvds_enable(struct lvds_setting_information
  57. *plvds_setting_info,
  58. struct lvds_chip_information *plvds_chip_info);
  59. static void lcd_powersequence_off(void);
  60. static void lcd_powersequence_on(void);
  61. static void fill_lcd_format(void);
  62. static void check_diport_of_integrated_lvds(
  63. struct lvds_chip_information *plvds_chip_info,
  64. struct lvds_setting_information
  65. *plvds_setting_info);
  66. static struct display_timing lcd_centering_timging(struct display_timing
  67. mode_crt_reg,
  68. struct display_timing panel_crt_reg);
  69. static void viafb_load_scaling_factor_for_p4m900(int set_hres,
  70. int set_vres, int panel_hres, int panel_vres);
  71. static int check_lvds_chip(int device_id_subaddr, int device_id)
  72. {
  73. if (lvds_register_read(device_id_subaddr) == device_id)
  74. return OK;
  75. else
  76. return FAIL;
  77. }
  78. void viafb_init_lcd_size(void)
  79. {
  80. DEBUG_MSG(KERN_INFO "viafb_init_lcd_size()\n");
  81. DEBUG_MSG(KERN_INFO
  82. "viaparinfo->lvds_setting_info->get_lcd_size_method %d\n",
  83. viaparinfo->lvds_setting_info->get_lcd_size_method);
  84. switch (viaparinfo->lvds_setting_info->get_lcd_size_method) {
  85. case GET_LCD_SIZE_BY_SYSTEM_BIOS:
  86. break;
  87. case GET_LCD_SZIE_BY_HW_STRAPPING:
  88. break;
  89. case GET_LCD_SIZE_BY_VGA_BIOS:
  90. DEBUG_MSG(KERN_INFO "Get LCD Size method by VGA BIOS !!\n");
  91. fp_id_to_vindex(viafb_lcd_panel_id);
  92. DEBUG_MSG(KERN_INFO "LCD Panel_ID = %d\n",
  93. viaparinfo->lvds_setting_info->lcd_panel_id);
  94. break;
  95. case GET_LCD_SIZE_BY_USER_SETTING:
  96. DEBUG_MSG(KERN_INFO "Get LCD Size method by user setting !!\n");
  97. fp_id_to_vindex(viafb_lcd_panel_id);
  98. DEBUG_MSG(KERN_INFO "LCD Panel_ID = %d\n",
  99. viaparinfo->lvds_setting_info->lcd_panel_id);
  100. break;
  101. default:
  102. DEBUG_MSG(KERN_INFO "viafb_init_lcd_size fail\n");
  103. viaparinfo->lvds_setting_info->lcd_panel_id =
  104. LCD_PANEL_ID1_800X600;
  105. fp_id_to_vindex(LCD_PANEL_ID1_800X600);
  106. }
  107. viaparinfo->lvds_setting_info2->lcd_panel_id =
  108. viaparinfo->lvds_setting_info->lcd_panel_id;
  109. viaparinfo->lvds_setting_info2->lcd_panel_hres =
  110. viaparinfo->lvds_setting_info->lcd_panel_hres;
  111. viaparinfo->lvds_setting_info2->lcd_panel_vres =
  112. viaparinfo->lvds_setting_info->lcd_panel_vres;
  113. viaparinfo->lvds_setting_info2->device_lcd_dualedge =
  114. viaparinfo->lvds_setting_info->device_lcd_dualedge;
  115. viaparinfo->lvds_setting_info2->LCDDithering =
  116. viaparinfo->lvds_setting_info->LCDDithering;
  117. }
  118. static bool lvds_identify_integratedlvds(void)
  119. {
  120. if (viafb_display_hardware_layout == HW_LAYOUT_LCD_EXTERNAL_LCD2) {
  121. /* Two dual channel LCD (Internal LVDS + External LVDS): */
  122. /* If we have an external LVDS, such as VT1636, we should
  123. have its chip ID already. */
  124. if (viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  125. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name =
  126. INTEGRATED_LVDS;
  127. DEBUG_MSG(KERN_INFO "Support two dual channel LVDS! "
  128. "(Internal LVDS + External LVDS)\n");
  129. } else {
  130. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  131. INTEGRATED_LVDS;
  132. DEBUG_MSG(KERN_INFO "Not found external LVDS, "
  133. "so can't support two dual channel LVDS!\n");
  134. }
  135. } else if (viafb_display_hardware_layout == HW_LAYOUT_LCD1_LCD2) {
  136. /* Two single channel LCD (Internal LVDS + Internal LVDS): */
  137. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  138. INTEGRATED_LVDS;
  139. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name =
  140. INTEGRATED_LVDS;
  141. DEBUG_MSG(KERN_INFO "Support two single channel LVDS! "
  142. "(Internal LVDS + Internal LVDS)\n");
  143. } else if (viafb_display_hardware_layout != HW_LAYOUT_DVI_ONLY) {
  144. /* If we have found external LVDS, just use it,
  145. otherwise, we will use internal LVDS as default. */
  146. if (!viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  147. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  148. INTEGRATED_LVDS;
  149. DEBUG_MSG(KERN_INFO "Found Integrated LVDS!\n");
  150. }
  151. } else {
  152. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  153. NON_LVDS_TRANSMITTER;
  154. DEBUG_MSG(KERN_INFO "Do not support LVDS!\n");
  155. return false;
  156. }
  157. return true;
  158. }
  159. int viafb_lvds_trasmitter_identify(void)
  160. {
  161. if (viafb_lvds_identify_vt1636(VIA_PORT_31)) {
  162. viaparinfo->chip_info->lvds_chip_info.i2c_port = VIA_PORT_31;
  163. DEBUG_MSG(KERN_INFO
  164. "Found VIA VT1636 LVDS on port i2c 0x31\n");
  165. } else {
  166. if (viafb_lvds_identify_vt1636(VIA_PORT_2C)) {
  167. viaparinfo->chip_info->lvds_chip_info.i2c_port =
  168. VIA_PORT_2C;
  169. DEBUG_MSG(KERN_INFO
  170. "Found VIA VT1636 LVDS on port gpio 0x2c\n");
  171. }
  172. }
  173. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700)
  174. lvds_identify_integratedlvds();
  175. if (viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
  176. return true;
  177. /* Check for VT1631: */
  178. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name = VT1631_LVDS;
  179. viaparinfo->chip_info->lvds_chip_info.lvds_chip_slave_addr =
  180. VT1631_LVDS_I2C_ADDR;
  181. if (check_lvds_chip(VT1631_DEVICE_ID_REG, VT1631_DEVICE_ID) != FAIL) {
  182. DEBUG_MSG(KERN_INFO "\n VT1631 LVDS ! \n");
  183. DEBUG_MSG(KERN_INFO "\n %2d",
  184. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
  185. DEBUG_MSG(KERN_INFO "\n %2d",
  186. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
  187. return OK;
  188. }
  189. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  190. NON_LVDS_TRANSMITTER;
  191. viaparinfo->chip_info->lvds_chip_info.lvds_chip_slave_addr =
  192. VT1631_LVDS_I2C_ADDR;
  193. return FAIL;
  194. }
  195. static void fp_id_to_vindex(int panel_id)
  196. {
  197. DEBUG_MSG(KERN_INFO "fp_get_panel_id()\n");
  198. if (panel_id > LCD_PANEL_ID_MAXIMUM)
  199. viafb_lcd_panel_id = panel_id =
  200. viafb_read_reg(VIACR, CR3F) & 0x0F;
  201. switch (panel_id) {
  202. case 0x0:
  203. viaparinfo->lvds_setting_info->lcd_panel_hres = 640;
  204. viaparinfo->lvds_setting_info->lcd_panel_vres = 480;
  205. viaparinfo->lvds_setting_info->lcd_panel_id =
  206. LCD_PANEL_ID0_640X480;
  207. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  208. viaparinfo->lvds_setting_info->LCDDithering = 1;
  209. break;
  210. case 0x1:
  211. viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
  212. viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
  213. viaparinfo->lvds_setting_info->lcd_panel_id =
  214. LCD_PANEL_ID1_800X600;
  215. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  216. viaparinfo->lvds_setting_info->LCDDithering = 1;
  217. break;
  218. case 0x2:
  219. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  220. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  221. viaparinfo->lvds_setting_info->lcd_panel_id =
  222. LCD_PANEL_ID2_1024X768;
  223. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  224. viaparinfo->lvds_setting_info->LCDDithering = 1;
  225. break;
  226. case 0x3:
  227. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  228. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  229. viaparinfo->lvds_setting_info->lcd_panel_id =
  230. LCD_PANEL_ID3_1280X768;
  231. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  232. viaparinfo->lvds_setting_info->LCDDithering = 1;
  233. break;
  234. case 0x4:
  235. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  236. viaparinfo->lvds_setting_info->lcd_panel_vres = 1024;
  237. viaparinfo->lvds_setting_info->lcd_panel_id =
  238. LCD_PANEL_ID4_1280X1024;
  239. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  240. viaparinfo->lvds_setting_info->LCDDithering = 1;
  241. break;
  242. case 0x5:
  243. viaparinfo->lvds_setting_info->lcd_panel_hres = 1400;
  244. viaparinfo->lvds_setting_info->lcd_panel_vres = 1050;
  245. viaparinfo->lvds_setting_info->lcd_panel_id =
  246. LCD_PANEL_ID5_1400X1050;
  247. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  248. viaparinfo->lvds_setting_info->LCDDithering = 1;
  249. break;
  250. case 0x6:
  251. viaparinfo->lvds_setting_info->lcd_panel_hres = 1600;
  252. viaparinfo->lvds_setting_info->lcd_panel_vres = 1200;
  253. viaparinfo->lvds_setting_info->lcd_panel_id =
  254. LCD_PANEL_ID6_1600X1200;
  255. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  256. viaparinfo->lvds_setting_info->LCDDithering = 1;
  257. break;
  258. case 0x8:
  259. viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
  260. viaparinfo->lvds_setting_info->lcd_panel_vres = 480;
  261. viaparinfo->lvds_setting_info->lcd_panel_id =
  262. LCD_PANEL_IDA_800X480;
  263. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  264. viaparinfo->lvds_setting_info->LCDDithering = 1;
  265. break;
  266. case 0x9:
  267. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  268. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  269. viaparinfo->lvds_setting_info->lcd_panel_id =
  270. LCD_PANEL_ID2_1024X768;
  271. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  272. viaparinfo->lvds_setting_info->LCDDithering = 1;
  273. break;
  274. case 0xA:
  275. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  276. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  277. viaparinfo->lvds_setting_info->lcd_panel_id =
  278. LCD_PANEL_ID2_1024X768;
  279. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  280. viaparinfo->lvds_setting_info->LCDDithering = 0;
  281. break;
  282. case 0xB:
  283. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  284. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  285. viaparinfo->lvds_setting_info->lcd_panel_id =
  286. LCD_PANEL_ID2_1024X768;
  287. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  288. viaparinfo->lvds_setting_info->LCDDithering = 0;
  289. break;
  290. case 0xC:
  291. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  292. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  293. viaparinfo->lvds_setting_info->lcd_panel_id =
  294. LCD_PANEL_ID3_1280X768;
  295. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  296. viaparinfo->lvds_setting_info->LCDDithering = 0;
  297. break;
  298. case 0xD:
  299. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  300. viaparinfo->lvds_setting_info->lcd_panel_vres = 1024;
  301. viaparinfo->lvds_setting_info->lcd_panel_id =
  302. LCD_PANEL_ID4_1280X1024;
  303. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  304. viaparinfo->lvds_setting_info->LCDDithering = 0;
  305. break;
  306. case 0xE:
  307. viaparinfo->lvds_setting_info->lcd_panel_hres = 1400;
  308. viaparinfo->lvds_setting_info->lcd_panel_vres = 1050;
  309. viaparinfo->lvds_setting_info->lcd_panel_id =
  310. LCD_PANEL_ID5_1400X1050;
  311. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  312. viaparinfo->lvds_setting_info->LCDDithering = 0;
  313. break;
  314. case 0xF:
  315. viaparinfo->lvds_setting_info->lcd_panel_hres = 1600;
  316. viaparinfo->lvds_setting_info->lcd_panel_vres = 1200;
  317. viaparinfo->lvds_setting_info->lcd_panel_id =
  318. LCD_PANEL_ID6_1600X1200;
  319. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  320. viaparinfo->lvds_setting_info->LCDDithering = 0;
  321. break;
  322. case 0x10:
  323. viaparinfo->lvds_setting_info->lcd_panel_hres = 1366;
  324. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  325. viaparinfo->lvds_setting_info->lcd_panel_id =
  326. LCD_PANEL_ID7_1366X768;
  327. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  328. viaparinfo->lvds_setting_info->LCDDithering = 0;
  329. break;
  330. case 0x11:
  331. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  332. viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
  333. viaparinfo->lvds_setting_info->lcd_panel_id =
  334. LCD_PANEL_ID8_1024X600;
  335. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  336. viaparinfo->lvds_setting_info->LCDDithering = 1;
  337. break;
  338. case 0x12:
  339. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  340. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  341. viaparinfo->lvds_setting_info->lcd_panel_id =
  342. LCD_PANEL_ID3_1280X768;
  343. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  344. viaparinfo->lvds_setting_info->LCDDithering = 1;
  345. break;
  346. case 0x13:
  347. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  348. viaparinfo->lvds_setting_info->lcd_panel_vres = 800;
  349. viaparinfo->lvds_setting_info->lcd_panel_id =
  350. LCD_PANEL_ID9_1280X800;
  351. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  352. viaparinfo->lvds_setting_info->LCDDithering = 1;
  353. break;
  354. case 0x14:
  355. viaparinfo->lvds_setting_info->lcd_panel_hres = 1360;
  356. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  357. viaparinfo->lvds_setting_info->lcd_panel_id =
  358. LCD_PANEL_IDB_1360X768;
  359. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  360. viaparinfo->lvds_setting_info->LCDDithering = 0;
  361. break;
  362. case 0x15:
  363. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  364. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  365. viaparinfo->lvds_setting_info->lcd_panel_id =
  366. LCD_PANEL_ID3_1280X768;
  367. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  368. viaparinfo->lvds_setting_info->LCDDithering = 0;
  369. break;
  370. case 0x16:
  371. viaparinfo->lvds_setting_info->lcd_panel_hres = 480;
  372. viaparinfo->lvds_setting_info->lcd_panel_vres = 640;
  373. viaparinfo->lvds_setting_info->lcd_panel_id =
  374. LCD_PANEL_IDC_480X640;
  375. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  376. viaparinfo->lvds_setting_info->LCDDithering = 1;
  377. break;
  378. case 0x17:
  379. /* OLPC XO-1.5 panel */
  380. viaparinfo->lvds_setting_info->lcd_panel_hres = 1200;
  381. viaparinfo->lvds_setting_info->lcd_panel_vres = 900;
  382. viaparinfo->lvds_setting_info->lcd_panel_id =
  383. LCD_PANEL_IDD_1200X900;
  384. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  385. viaparinfo->lvds_setting_info->LCDDithering = 0;
  386. break;
  387. default:
  388. viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
  389. viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
  390. viaparinfo->lvds_setting_info->lcd_panel_id =
  391. LCD_PANEL_ID1_800X600;
  392. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  393. viaparinfo->lvds_setting_info->LCDDithering = 1;
  394. }
  395. }
  396. static int lvds_register_read(int index)
  397. {
  398. u8 data;
  399. viafb_i2c_readbyte(VIA_PORT_2C,
  400. (u8) viaparinfo->chip_info->lvds_chip_info.lvds_chip_slave_addr,
  401. (u8) index, &data);
  402. return data;
  403. }
  404. static void load_lcd_scaling(int set_hres, int set_vres, int panel_hres,
  405. int panel_vres)
  406. {
  407. int reg_value = 0;
  408. int viafb_load_reg_num;
  409. struct io_register *reg = NULL;
  410. DEBUG_MSG(KERN_INFO "load_lcd_scaling()!!\n");
  411. /* LCD Scaling Enable */
  412. viafb_write_reg_mask(CR79, VIACR, 0x07, BIT0 + BIT1 + BIT2);
  413. if (UNICHROME_P4M900 == viaparinfo->chip_info->gfx_chip_name) {
  414. viafb_load_scaling_factor_for_p4m900(set_hres, set_vres,
  415. panel_hres, panel_vres);
  416. return;
  417. }
  418. /* Check if expansion for horizontal */
  419. if (set_hres != panel_hres) {
  420. /* Load Horizontal Scaling Factor */
  421. switch (viaparinfo->chip_info->gfx_chip_name) {
  422. case UNICHROME_CLE266:
  423. case UNICHROME_K400:
  424. reg_value =
  425. CLE266_LCD_HOR_SCF_FORMULA(set_hres, panel_hres);
  426. viafb_load_reg_num =
  427. lcd_scaling_factor_CLE.lcd_hor_scaling_factor.
  428. reg_num;
  429. reg = lcd_scaling_factor_CLE.lcd_hor_scaling_factor.reg;
  430. viafb_load_reg(reg_value,
  431. viafb_load_reg_num, reg, VIACR);
  432. break;
  433. case UNICHROME_K800:
  434. case UNICHROME_PM800:
  435. case UNICHROME_CN700:
  436. case UNICHROME_CX700:
  437. case UNICHROME_K8M890:
  438. case UNICHROME_P4M890:
  439. reg_value =
  440. K800_LCD_HOR_SCF_FORMULA(set_hres, panel_hres);
  441. /* Horizontal scaling enabled */
  442. viafb_write_reg_mask(CRA2, VIACR, 0xC0, BIT7 + BIT6);
  443. viafb_load_reg_num =
  444. lcd_scaling_factor.lcd_hor_scaling_factor.reg_num;
  445. reg = lcd_scaling_factor.lcd_hor_scaling_factor.reg;
  446. viafb_load_reg(reg_value,
  447. viafb_load_reg_num, reg, VIACR);
  448. break;
  449. }
  450. DEBUG_MSG(KERN_INFO "Horizontal Scaling value = %d", reg_value);
  451. } else {
  452. /* Horizontal scaling disabled */
  453. viafb_write_reg_mask(CRA2, VIACR, 0x00, BIT7);
  454. }
  455. /* Check if expansion for vertical */
  456. if (set_vres != panel_vres) {
  457. /* Load Vertical Scaling Factor */
  458. switch (viaparinfo->chip_info->gfx_chip_name) {
  459. case UNICHROME_CLE266:
  460. case UNICHROME_K400:
  461. reg_value =
  462. CLE266_LCD_VER_SCF_FORMULA(set_vres, panel_vres);
  463. viafb_load_reg_num =
  464. lcd_scaling_factor_CLE.lcd_ver_scaling_factor.
  465. reg_num;
  466. reg = lcd_scaling_factor_CLE.lcd_ver_scaling_factor.reg;
  467. viafb_load_reg(reg_value,
  468. viafb_load_reg_num, reg, VIACR);
  469. break;
  470. case UNICHROME_K800:
  471. case UNICHROME_PM800:
  472. case UNICHROME_CN700:
  473. case UNICHROME_CX700:
  474. case UNICHROME_K8M890:
  475. case UNICHROME_P4M890:
  476. reg_value =
  477. K800_LCD_VER_SCF_FORMULA(set_vres, panel_vres);
  478. /* Vertical scaling enabled */
  479. viafb_write_reg_mask(CRA2, VIACR, 0x08, BIT3);
  480. viafb_load_reg_num =
  481. lcd_scaling_factor.lcd_ver_scaling_factor.reg_num;
  482. reg = lcd_scaling_factor.lcd_ver_scaling_factor.reg;
  483. viafb_load_reg(reg_value,
  484. viafb_load_reg_num, reg, VIACR);
  485. break;
  486. }
  487. DEBUG_MSG(KERN_INFO "Vertical Scaling value = %d", reg_value);
  488. } else {
  489. /* Vertical scaling disabled */
  490. viafb_write_reg_mask(CRA2, VIACR, 0x00, BIT3);
  491. }
  492. }
  493. static void via_pitch_alignment_patch_lcd(
  494. struct lvds_setting_information *plvds_setting_info,
  495. struct lvds_chip_information
  496. *plvds_chip_info)
  497. {
  498. unsigned char cr13, cr35, cr65, cr66, cr67;
  499. unsigned long dwScreenPitch = 0;
  500. unsigned long dwPitch;
  501. dwPitch = plvds_setting_info->h_active * (plvds_setting_info->bpp >> 3);
  502. if (dwPitch & 0x1F) {
  503. dwScreenPitch = ((dwPitch + 31) & ~31) >> 3;
  504. if (plvds_setting_info->iga_path == IGA2) {
  505. if (plvds_setting_info->bpp > 8) {
  506. cr66 = (unsigned char)(dwScreenPitch & 0xFF);
  507. viafb_write_reg(CR66, VIACR, cr66);
  508. cr67 = viafb_read_reg(VIACR, CR67) & 0xFC;
  509. cr67 |=
  510. (unsigned
  511. char)((dwScreenPitch & 0x300) >> 8);
  512. viafb_write_reg(CR67, VIACR, cr67);
  513. }
  514. /* Fetch Count */
  515. cr67 = viafb_read_reg(VIACR, CR67) & 0xF3;
  516. cr67 |= (unsigned char)((dwScreenPitch & 0x600) >> 7);
  517. viafb_write_reg(CR67, VIACR, cr67);
  518. cr65 = (unsigned char)((dwScreenPitch >> 1) & 0xFF);
  519. cr65 += 2;
  520. viafb_write_reg(CR65, VIACR, cr65);
  521. } else {
  522. if (plvds_setting_info->bpp > 8) {
  523. cr13 = (unsigned char)(dwScreenPitch & 0xFF);
  524. viafb_write_reg(CR13, VIACR, cr13);
  525. cr35 = viafb_read_reg(VIACR, CR35) & 0x1F;
  526. cr35 |=
  527. (unsigned
  528. char)((dwScreenPitch & 0x700) >> 3);
  529. viafb_write_reg(CR35, VIACR, cr35);
  530. }
  531. }
  532. }
  533. }
  534. static void lcd_patch_skew_dvp0(struct lvds_setting_information
  535. *plvds_setting_info,
  536. struct lvds_chip_information *plvds_chip_info)
  537. {
  538. if (VT1636_LVDS == plvds_chip_info->lvds_chip_name) {
  539. switch (viaparinfo->chip_info->gfx_chip_name) {
  540. case UNICHROME_P4M900:
  541. viafb_vt1636_patch_skew_on_vt3364(plvds_setting_info,
  542. plvds_chip_info);
  543. break;
  544. case UNICHROME_P4M890:
  545. viafb_vt1636_patch_skew_on_vt3327(plvds_setting_info,
  546. plvds_chip_info);
  547. break;
  548. }
  549. }
  550. }
  551. static void lcd_patch_skew_dvp1(struct lvds_setting_information
  552. *plvds_setting_info,
  553. struct lvds_chip_information *plvds_chip_info)
  554. {
  555. if (VT1636_LVDS == plvds_chip_info->lvds_chip_name) {
  556. switch (viaparinfo->chip_info->gfx_chip_name) {
  557. case UNICHROME_CX700:
  558. viafb_vt1636_patch_skew_on_vt3324(plvds_setting_info,
  559. plvds_chip_info);
  560. break;
  561. }
  562. }
  563. }
  564. static void lcd_patch_skew(struct lvds_setting_information
  565. *plvds_setting_info, struct lvds_chip_information *plvds_chip_info)
  566. {
  567. DEBUG_MSG(KERN_INFO "lcd_patch_skew\n");
  568. switch (plvds_chip_info->output_interface) {
  569. case INTERFACE_DVP0:
  570. lcd_patch_skew_dvp0(plvds_setting_info, plvds_chip_info);
  571. break;
  572. case INTERFACE_DVP1:
  573. lcd_patch_skew_dvp1(plvds_setting_info, plvds_chip_info);
  574. break;
  575. case INTERFACE_DFP_LOW:
  576. if (UNICHROME_P4M900 == viaparinfo->chip_info->gfx_chip_name) {
  577. viafb_write_reg_mask(CR99, VIACR, 0x08,
  578. BIT0 + BIT1 + BIT2 + BIT3);
  579. }
  580. break;
  581. }
  582. }
  583. /* LCD Set Mode */
  584. void viafb_lcd_set_mode(struct crt_mode_table *mode_crt_table,
  585. struct lvds_setting_information *plvds_setting_info,
  586. struct lvds_chip_information *plvds_chip_info)
  587. {
  588. int set_iga = plvds_setting_info->iga_path;
  589. int mode_bpp = plvds_setting_info->bpp;
  590. int set_hres = plvds_setting_info->h_active;
  591. int set_vres = plvds_setting_info->v_active;
  592. int panel_hres = plvds_setting_info->lcd_panel_hres;
  593. int panel_vres = plvds_setting_info->lcd_panel_vres;
  594. u32 pll_D_N;
  595. struct display_timing mode_crt_reg, panel_crt_reg;
  596. struct crt_mode_table *panel_crt_table = NULL;
  597. struct VideoModeTable *vmode_tbl = viafb_get_mode(panel_hres,
  598. panel_vres);
  599. DEBUG_MSG(KERN_INFO "viafb_lcd_set_mode!!\n");
  600. /* Get mode table */
  601. mode_crt_reg = mode_crt_table->crtc;
  602. /* Get panel table Pointer */
  603. panel_crt_table = vmode_tbl->crtc;
  604. panel_crt_reg = panel_crt_table->crtc;
  605. DEBUG_MSG(KERN_INFO "bellow viafb_lcd_set_mode!!\n");
  606. if (VT1636_LVDS == plvds_chip_info->lvds_chip_name)
  607. viafb_init_lvds_vt1636(plvds_setting_info, plvds_chip_info);
  608. plvds_setting_info->vclk = panel_crt_table->clk;
  609. if (set_iga == IGA1) {
  610. /* IGA1 doesn't have LCD scaling, so set it as centering. */
  611. viafb_load_crtc_timing(lcd_centering_timging
  612. (mode_crt_reg, panel_crt_reg), IGA1);
  613. } else {
  614. /* Expansion */
  615. if ((plvds_setting_info->display_method ==
  616. LCD_EXPANDSION) & ((set_hres != panel_hres)
  617. || (set_vres != panel_vres))) {
  618. /* expansion timing IGA2 loaded panel set timing*/
  619. viafb_load_crtc_timing(panel_crt_reg, IGA2);
  620. DEBUG_MSG(KERN_INFO "viafb_load_crtc_timing!!\n");
  621. load_lcd_scaling(set_hres, set_vres, panel_hres,
  622. panel_vres);
  623. DEBUG_MSG(KERN_INFO "load_lcd_scaling!!\n");
  624. } else { /* Centering */
  625. /* centering timing IGA2 always loaded panel
  626. and mode releative timing */
  627. viafb_load_crtc_timing(lcd_centering_timging
  628. (mode_crt_reg, panel_crt_reg), IGA2);
  629. viafb_write_reg_mask(CR79, VIACR, 0x00,
  630. BIT0 + BIT1 + BIT2);
  631. /* LCD scaling disabled */
  632. }
  633. }
  634. /* Fetch count for IGA2 only */
  635. viafb_load_fetch_count_reg(set_hres, mode_bpp / 8, set_iga);
  636. if ((viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266)
  637. && (viaparinfo->chip_info->gfx_chip_name != UNICHROME_K400))
  638. viafb_load_FIFO_reg(set_iga, set_hres, set_vres);
  639. fill_lcd_format();
  640. pll_D_N = viafb_get_clk_value(panel_crt_table[0].clk);
  641. DEBUG_MSG(KERN_INFO "PLL=0x%x", pll_D_N);
  642. viafb_set_vclock(pll_D_N, set_iga);
  643. viafb_set_output_path(DEVICE_LCD, set_iga,
  644. plvds_chip_info->output_interface);
  645. lcd_patch_skew(plvds_setting_info, plvds_chip_info);
  646. /* If K8M800, enable LCD Prefetch Mode. */
  647. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800)
  648. || (UNICHROME_K8M890 == viaparinfo->chip_info->gfx_chip_name))
  649. viafb_write_reg_mask(CR6A, VIACR, 0x01, BIT0);
  650. /* Patch for non 32bit alignment mode */
  651. via_pitch_alignment_patch_lcd(plvds_setting_info, plvds_chip_info);
  652. }
  653. static void integrated_lvds_disable(struct lvds_setting_information
  654. *plvds_setting_info,
  655. struct lvds_chip_information *plvds_chip_info)
  656. {
  657. bool turn_off_first_powersequence = false;
  658. bool turn_off_second_powersequence = false;
  659. if (INTERFACE_LVDS0LVDS1 == plvds_chip_info->output_interface)
  660. turn_off_first_powersequence = true;
  661. if (INTERFACE_LVDS0 == plvds_chip_info->output_interface)
  662. turn_off_first_powersequence = true;
  663. if (INTERFACE_LVDS1 == plvds_chip_info->output_interface)
  664. turn_off_second_powersequence = true;
  665. if (turn_off_second_powersequence) {
  666. /* Use second power sequence control: */
  667. /* Turn off power sequence. */
  668. viafb_write_reg_mask(CRD4, VIACR, 0, BIT1);
  669. /* Turn off back light. */
  670. viafb_write_reg_mask(CRD3, VIACR, 0xC0, BIT6 + BIT7);
  671. }
  672. if (turn_off_first_powersequence) {
  673. /* Use first power sequence control: */
  674. /* Turn off power sequence. */
  675. viafb_write_reg_mask(CR6A, VIACR, 0, BIT3);
  676. /* Turn off back light. */
  677. viafb_write_reg_mask(CR91, VIACR, 0xC0, BIT6 + BIT7);
  678. }
  679. /* Turn DFP High/Low Pad off. */
  680. viafb_write_reg_mask(SR2A, VIASR, 0, BIT0 + BIT1 + BIT2 + BIT3);
  681. /* Power off LVDS channel. */
  682. switch (plvds_chip_info->output_interface) {
  683. case INTERFACE_LVDS0:
  684. {
  685. viafb_write_reg_mask(CRD2, VIACR, 0x80, BIT7);
  686. break;
  687. }
  688. case INTERFACE_LVDS1:
  689. {
  690. viafb_write_reg_mask(CRD2, VIACR, 0x40, BIT6);
  691. break;
  692. }
  693. case INTERFACE_LVDS0LVDS1:
  694. {
  695. viafb_write_reg_mask(CRD2, VIACR, 0xC0, BIT6 + BIT7);
  696. break;
  697. }
  698. }
  699. }
  700. static void integrated_lvds_enable(struct lvds_setting_information
  701. *plvds_setting_info,
  702. struct lvds_chip_information *plvds_chip_info)
  703. {
  704. DEBUG_MSG(KERN_INFO "integrated_lvds_enable, out_interface:%d\n",
  705. plvds_chip_info->output_interface);
  706. if (plvds_setting_info->lcd_mode == LCD_SPWG)
  707. viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT0 + BIT1);
  708. else
  709. viafb_write_reg_mask(CRD2, VIACR, 0x03, BIT0 + BIT1);
  710. switch (plvds_chip_info->output_interface) {
  711. case INTERFACE_LVDS0LVDS1:
  712. case INTERFACE_LVDS0:
  713. /* Use first power sequence control: */
  714. /* Use hardware control power sequence. */
  715. viafb_write_reg_mask(CR91, VIACR, 0, BIT0);
  716. /* Turn on back light. */
  717. viafb_write_reg_mask(CR91, VIACR, 0, BIT6 + BIT7);
  718. /* Turn on hardware power sequence. */
  719. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  720. break;
  721. case INTERFACE_LVDS1:
  722. /* Use second power sequence control: */
  723. /* Use hardware control power sequence. */
  724. viafb_write_reg_mask(CRD3, VIACR, 0, BIT0);
  725. /* Turn on back light. */
  726. viafb_write_reg_mask(CRD3, VIACR, 0, BIT6 + BIT7);
  727. /* Turn on hardware power sequence. */
  728. viafb_write_reg_mask(CRD4, VIACR, 0x02, BIT1);
  729. break;
  730. }
  731. /* Turn DFP High/Low pad on. */
  732. viafb_write_reg_mask(SR2A, VIASR, 0x0F, BIT0 + BIT1 + BIT2 + BIT3);
  733. /* Power on LVDS channel. */
  734. switch (plvds_chip_info->output_interface) {
  735. case INTERFACE_LVDS0:
  736. {
  737. viafb_write_reg_mask(CRD2, VIACR, 0, BIT7);
  738. break;
  739. }
  740. case INTERFACE_LVDS1:
  741. {
  742. viafb_write_reg_mask(CRD2, VIACR, 0, BIT6);
  743. break;
  744. }
  745. case INTERFACE_LVDS0LVDS1:
  746. {
  747. viafb_write_reg_mask(CRD2, VIACR, 0, BIT6 + BIT7);
  748. break;
  749. }
  750. }
  751. }
  752. void viafb_lcd_disable(void)
  753. {
  754. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  755. lcd_powersequence_off();
  756. /* DI1 pad off */
  757. viafb_write_reg_mask(SR1E, VIASR, 0x00, 0x30);
  758. } else if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  759. if (viafb_LCD2_ON
  760. && (INTEGRATED_LVDS ==
  761. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name))
  762. integrated_lvds_disable(viaparinfo->lvds_setting_info,
  763. &viaparinfo->chip_info->lvds_chip_info2);
  764. if (INTEGRATED_LVDS ==
  765. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
  766. integrated_lvds_disable(viaparinfo->lvds_setting_info,
  767. &viaparinfo->chip_info->lvds_chip_info);
  768. if (VT1636_LVDS == viaparinfo->chip_info->
  769. lvds_chip_info.lvds_chip_name)
  770. viafb_disable_lvds_vt1636(viaparinfo->lvds_setting_info,
  771. &viaparinfo->chip_info->lvds_chip_info);
  772. } else if (VT1636_LVDS ==
  773. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  774. viafb_disable_lvds_vt1636(viaparinfo->lvds_setting_info,
  775. &viaparinfo->chip_info->lvds_chip_info);
  776. } else {
  777. /* DFP-HL pad off */
  778. viafb_write_reg_mask(SR2A, VIASR, 0x00, 0x0F);
  779. /* Backlight off */
  780. viafb_write_reg_mask(SR3D, VIASR, 0x00, 0x20);
  781. /* 24 bit DI data paht off */
  782. viafb_write_reg_mask(CR91, VIACR, 0x80, 0x80);
  783. /* Simultaneout disabled */
  784. viafb_write_reg_mask(CR6B, VIACR, 0x00, 0x08);
  785. }
  786. /* Disable expansion bit */
  787. viafb_write_reg_mask(CR79, VIACR, 0x00, 0x01);
  788. /* CRT path set to IGA1 */
  789. viafb_write_reg_mask(SR16, VIASR, 0x00, 0x40);
  790. /* Simultaneout disabled */
  791. viafb_write_reg_mask(CR6B, VIACR, 0x00, 0x08);
  792. /* IGA2 path disabled */
  793. viafb_write_reg_mask(CR6A, VIACR, 0x00, 0x80);
  794. }
  795. void viafb_lcd_enable(void)
  796. {
  797. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  798. /* DI1 pad on */
  799. viafb_write_reg_mask(SR1E, VIASR, 0x30, 0x30);
  800. lcd_powersequence_on();
  801. } else if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  802. if (viafb_LCD2_ON && (INTEGRATED_LVDS ==
  803. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name))
  804. integrated_lvds_enable(viaparinfo->lvds_setting_info2, \
  805. &viaparinfo->chip_info->lvds_chip_info2);
  806. if (INTEGRATED_LVDS ==
  807. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
  808. integrated_lvds_enable(viaparinfo->lvds_setting_info,
  809. &viaparinfo->chip_info->lvds_chip_info);
  810. if (VT1636_LVDS == viaparinfo->chip_info->
  811. lvds_chip_info.lvds_chip_name)
  812. viafb_enable_lvds_vt1636(viaparinfo->
  813. lvds_setting_info, &viaparinfo->chip_info->
  814. lvds_chip_info);
  815. } else if (VT1636_LVDS ==
  816. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  817. viafb_enable_lvds_vt1636(viaparinfo->lvds_setting_info,
  818. &viaparinfo->chip_info->lvds_chip_info);
  819. } else {
  820. /* DFP-HL pad on */
  821. viafb_write_reg_mask(SR2A, VIASR, 0x0F, 0x0F);
  822. /* Backlight on */
  823. viafb_write_reg_mask(SR3D, VIASR, 0x20, 0x20);
  824. /* 24 bit DI data paht on */
  825. viafb_write_reg_mask(CR91, VIACR, 0x00, 0x80);
  826. /* Set data source selection bit by iga path */
  827. if (viaparinfo->lvds_setting_info->iga_path == IGA1) {
  828. /* DFP-H set to IGA1 */
  829. viafb_write_reg_mask(CR97, VIACR, 0x00, 0x10);
  830. /* DFP-L set to IGA1 */
  831. viafb_write_reg_mask(CR99, VIACR, 0x00, 0x10);
  832. } else {
  833. /* DFP-H set to IGA2 */
  834. viafb_write_reg_mask(CR97, VIACR, 0x10, 0x10);
  835. /* DFP-L set to IGA2 */
  836. viafb_write_reg_mask(CR99, VIACR, 0x10, 0x10);
  837. }
  838. /* LCD enabled */
  839. viafb_write_reg_mask(CR6A, VIACR, 0x48, 0x48);
  840. }
  841. if (viaparinfo->lvds_setting_info->iga_path == IGA1) {
  842. /* CRT path set to IGA2 */
  843. viafb_write_reg_mask(SR16, VIASR, 0x40, 0x40);
  844. /* IGA2 path disabled */
  845. viafb_write_reg_mask(CR6A, VIACR, 0x00, 0x80);
  846. /* IGA2 path enabled */
  847. } else { /* IGA2 */
  848. viafb_write_reg_mask(CR6A, VIACR, 0x80, 0x80);
  849. }
  850. }
  851. static void lcd_powersequence_off(void)
  852. {
  853. int i, mask, data;
  854. /* Software control power sequence */
  855. viafb_write_reg_mask(CR91, VIACR, 0x11, 0x11);
  856. for (i = 0; i < 3; i++) {
  857. mask = PowerSequenceOff[0][i];
  858. data = PowerSequenceOff[1][i] & mask;
  859. viafb_write_reg_mask(CR91, VIACR, (u8) data, (u8) mask);
  860. udelay(PowerSequenceOff[2][i]);
  861. }
  862. /* Disable LCD */
  863. viafb_write_reg_mask(CR6A, VIACR, 0x00, 0x08);
  864. }
  865. static void lcd_powersequence_on(void)
  866. {
  867. int i, mask, data;
  868. /* Software control power sequence */
  869. viafb_write_reg_mask(CR91, VIACR, 0x11, 0x11);
  870. /* Enable LCD */
  871. viafb_write_reg_mask(CR6A, VIACR, 0x08, 0x08);
  872. for (i = 0; i < 3; i++) {
  873. mask = PowerSequenceOn[0][i];
  874. data = PowerSequenceOn[1][i] & mask;
  875. viafb_write_reg_mask(CR91, VIACR, (u8) data, (u8) mask);
  876. udelay(PowerSequenceOn[2][i]);
  877. }
  878. udelay(1);
  879. }
  880. static void fill_lcd_format(void)
  881. {
  882. u8 bdithering = 0, bdual = 0;
  883. if (viaparinfo->lvds_setting_info->device_lcd_dualedge)
  884. bdual = BIT4;
  885. if (viaparinfo->lvds_setting_info->LCDDithering)
  886. bdithering = BIT0;
  887. /* Dual & Dithering */
  888. viafb_write_reg_mask(CR88, VIACR, (bdithering | bdual), BIT4 + BIT0);
  889. }
  890. static void check_diport_of_integrated_lvds(
  891. struct lvds_chip_information *plvds_chip_info,
  892. struct lvds_setting_information
  893. *plvds_setting_info)
  894. {
  895. /* Determine LCD DI Port by hardware layout. */
  896. switch (viafb_display_hardware_layout) {
  897. case HW_LAYOUT_LCD_ONLY:
  898. {
  899. if (plvds_setting_info->device_lcd_dualedge) {
  900. plvds_chip_info->output_interface =
  901. INTERFACE_LVDS0LVDS1;
  902. } else {
  903. plvds_chip_info->output_interface =
  904. INTERFACE_LVDS0;
  905. }
  906. break;
  907. }
  908. case HW_LAYOUT_DVI_ONLY:
  909. {
  910. plvds_chip_info->output_interface = INTERFACE_NONE;
  911. break;
  912. }
  913. case HW_LAYOUT_LCD1_LCD2:
  914. case HW_LAYOUT_LCD_EXTERNAL_LCD2:
  915. {
  916. plvds_chip_info->output_interface =
  917. INTERFACE_LVDS0LVDS1;
  918. break;
  919. }
  920. case HW_LAYOUT_LCD_DVI:
  921. {
  922. plvds_chip_info->output_interface = INTERFACE_LVDS1;
  923. break;
  924. }
  925. default:
  926. {
  927. plvds_chip_info->output_interface = INTERFACE_LVDS1;
  928. break;
  929. }
  930. }
  931. DEBUG_MSG(KERN_INFO
  932. "Display Hardware Layout: 0x%x, LCD DI Port: 0x%x\n",
  933. viafb_display_hardware_layout,
  934. plvds_chip_info->output_interface);
  935. }
  936. void viafb_init_lvds_output_interface(struct lvds_chip_information
  937. *plvds_chip_info,
  938. struct lvds_setting_information
  939. *plvds_setting_info)
  940. {
  941. if (INTERFACE_NONE != plvds_chip_info->output_interface) {
  942. /*Do nothing, lcd port is specified by module parameter */
  943. return;
  944. }
  945. switch (plvds_chip_info->lvds_chip_name) {
  946. case VT1636_LVDS:
  947. switch (viaparinfo->chip_info->gfx_chip_name) {
  948. case UNICHROME_CX700:
  949. plvds_chip_info->output_interface = INTERFACE_DVP1;
  950. break;
  951. case UNICHROME_CN700:
  952. plvds_chip_info->output_interface = INTERFACE_DFP_LOW;
  953. break;
  954. default:
  955. plvds_chip_info->output_interface = INTERFACE_DVP0;
  956. break;
  957. }
  958. break;
  959. case INTEGRATED_LVDS:
  960. check_diport_of_integrated_lvds(plvds_chip_info,
  961. plvds_setting_info);
  962. break;
  963. default:
  964. switch (viaparinfo->chip_info->gfx_chip_name) {
  965. case UNICHROME_K8M890:
  966. case UNICHROME_P4M900:
  967. case UNICHROME_P4M890:
  968. plvds_chip_info->output_interface = INTERFACE_DFP_LOW;
  969. break;
  970. default:
  971. plvds_chip_info->output_interface = INTERFACE_DFP;
  972. break;
  973. }
  974. break;
  975. }
  976. }
  977. static struct display_timing lcd_centering_timging(struct display_timing
  978. mode_crt_reg,
  979. struct display_timing panel_crt_reg)
  980. {
  981. struct display_timing crt_reg;
  982. crt_reg.hor_total = panel_crt_reg.hor_total;
  983. crt_reg.hor_addr = mode_crt_reg.hor_addr;
  984. crt_reg.hor_blank_start =
  985. (panel_crt_reg.hor_addr - mode_crt_reg.hor_addr) / 2 +
  986. crt_reg.hor_addr;
  987. crt_reg.hor_blank_end = panel_crt_reg.hor_blank_end;
  988. crt_reg.hor_sync_start =
  989. (panel_crt_reg.hor_sync_start -
  990. panel_crt_reg.hor_blank_start) + crt_reg.hor_blank_start;
  991. crt_reg.hor_sync_end = panel_crt_reg.hor_sync_end;
  992. crt_reg.ver_total = panel_crt_reg.ver_total;
  993. crt_reg.ver_addr = mode_crt_reg.ver_addr;
  994. crt_reg.ver_blank_start =
  995. (panel_crt_reg.ver_addr - mode_crt_reg.ver_addr) / 2 +
  996. crt_reg.ver_addr;
  997. crt_reg.ver_blank_end = panel_crt_reg.ver_blank_end;
  998. crt_reg.ver_sync_start =
  999. (panel_crt_reg.ver_sync_start -
  1000. panel_crt_reg.ver_blank_start) + crt_reg.ver_blank_start;
  1001. crt_reg.ver_sync_end = panel_crt_reg.ver_sync_end;
  1002. return crt_reg;
  1003. }
  1004. bool viafb_lcd_get_mobile_state(bool *mobile)
  1005. {
  1006. unsigned char *romptr, *tableptr;
  1007. u8 core_base;
  1008. unsigned char *biosptr;
  1009. /* Rom address */
  1010. u32 romaddr = 0x000C0000;
  1011. u16 start_pattern = 0;
  1012. biosptr = ioremap(romaddr, 0x10000);
  1013. memcpy(&start_pattern, biosptr, 2);
  1014. /* Compare pattern */
  1015. if (start_pattern == 0xAA55) {
  1016. /* Get the start of Table */
  1017. /* 0x1B means BIOS offset position */
  1018. romptr = biosptr + 0x1B;
  1019. tableptr = biosptr + *((u16 *) romptr);
  1020. /* Get the start of biosver structure */
  1021. /* 18 means BIOS version position. */
  1022. romptr = tableptr + 18;
  1023. romptr = biosptr + *((u16 *) romptr);
  1024. /* The offset should be 44, but the
  1025. actual image is less three char. */
  1026. /* pRom += 44; */
  1027. romptr += 41;
  1028. core_base = *romptr++;
  1029. if (core_base & 0x8)
  1030. *mobile = false;
  1031. else
  1032. *mobile = true;
  1033. /* release memory */
  1034. iounmap(biosptr);
  1035. return true;
  1036. } else {
  1037. iounmap(biosptr);
  1038. return false;
  1039. }
  1040. }
  1041. static void viafb_load_scaling_factor_for_p4m900(int set_hres,
  1042. int set_vres, int panel_hres, int panel_vres)
  1043. {
  1044. int h_scaling_factor;
  1045. int v_scaling_factor;
  1046. u8 cra2 = 0;
  1047. u8 cr77 = 0;
  1048. u8 cr78 = 0;
  1049. u8 cr79 = 0;
  1050. u8 cr9f = 0;
  1051. /* Check if expansion for horizontal */
  1052. if (set_hres < panel_hres) {
  1053. /* Load Horizontal Scaling Factor */
  1054. /* For VIA_K8M800 or later chipsets. */
  1055. h_scaling_factor =
  1056. K800_LCD_HOR_SCF_FORMULA(set_hres, panel_hres);
  1057. /* HSCaleFactor[1:0] at CR9F[1:0] */
  1058. cr9f = h_scaling_factor & 0x0003;
  1059. /* HSCaleFactor[9:2] at CR77[7:0] */
  1060. cr77 = (h_scaling_factor & 0x03FC) >> 2;
  1061. /* HSCaleFactor[11:10] at CR79[5:4] */
  1062. cr79 = (h_scaling_factor & 0x0C00) >> 10;
  1063. cr79 <<= 4;
  1064. /* Horizontal scaling enabled */
  1065. cra2 = 0xC0;
  1066. DEBUG_MSG(KERN_INFO "Horizontal Scaling value = %d\n",
  1067. h_scaling_factor);
  1068. } else {
  1069. /* Horizontal scaling disabled */
  1070. cra2 = 0x00;
  1071. }
  1072. /* Check if expansion for vertical */
  1073. if (set_vres < panel_vres) {
  1074. /* Load Vertical Scaling Factor */
  1075. /* For VIA_K8M800 or later chipsets. */
  1076. v_scaling_factor =
  1077. K800_LCD_VER_SCF_FORMULA(set_vres, panel_vres);
  1078. /* Vertical scaling enabled */
  1079. cra2 |= 0x08;
  1080. /* VSCaleFactor[0] at CR79[3] */
  1081. cr79 |= ((v_scaling_factor & 0x0001) << 3);
  1082. /* VSCaleFactor[8:1] at CR78[7:0] */
  1083. cr78 |= (v_scaling_factor & 0x01FE) >> 1;
  1084. /* VSCaleFactor[10:9] at CR79[7:6] */
  1085. cr79 |= ((v_scaling_factor & 0x0600) >> 9) << 6;
  1086. DEBUG_MSG(KERN_INFO "Vertical Scaling value = %d\n",
  1087. v_scaling_factor);
  1088. } else {
  1089. /* Vertical scaling disabled */
  1090. cra2 |= 0x00;
  1091. }
  1092. viafb_write_reg_mask(CRA2, VIACR, cra2, BIT3 + BIT6 + BIT7);
  1093. viafb_write_reg_mask(CR77, VIACR, cr77, 0xFF);
  1094. viafb_write_reg_mask(CR78, VIACR, cr78, 0xFF);
  1095. viafb_write_reg_mask(CR79, VIACR, cr79, 0xF8);
  1096. viafb_write_reg_mask(CR9F, VIACR, cr9f, BIT0 + BIT1);
  1097. }