ipic.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885
  1. /*
  2. * arch/powerpc/sysdev/ipic.c
  3. *
  4. * IPIC routines implementations.
  5. *
  6. * Copyright 2005 Freescale Semiconductor, Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/init.h>
  15. #include <linux/errno.h>
  16. #include <linux/reboot.h>
  17. #include <linux/slab.h>
  18. #include <linux/stddef.h>
  19. #include <linux/sched.h>
  20. #include <linux/signal.h>
  21. #include <linux/sysdev.h>
  22. #include <linux/device.h>
  23. #include <linux/bootmem.h>
  24. #include <linux/spinlock.h>
  25. #include <asm/irq.h>
  26. #include <asm/io.h>
  27. #include <asm/prom.h>
  28. #include <asm/ipic.h>
  29. #include "ipic.h"
  30. static struct ipic * primary_ipic;
  31. static DEFINE_SPINLOCK(ipic_lock);
  32. static struct ipic_info ipic_info[] = {
  33. [1] = {
  34. .pend = IPIC_SIPNR_H,
  35. .mask = IPIC_SIMSR_H,
  36. .prio = IPIC_SIPRR_C,
  37. .force = IPIC_SIFCR_H,
  38. .bit = 16,
  39. .prio_mask = 0,
  40. },
  41. [2] = {
  42. .pend = IPIC_SIPNR_H,
  43. .mask = IPIC_SIMSR_H,
  44. .prio = IPIC_SIPRR_C,
  45. .force = IPIC_SIFCR_H,
  46. .bit = 17,
  47. .prio_mask = 1,
  48. },
  49. [4] = {
  50. .pend = IPIC_SIPNR_H,
  51. .mask = IPIC_SIMSR_H,
  52. .prio = IPIC_SIPRR_C,
  53. .force = IPIC_SIFCR_H,
  54. .bit = 19,
  55. .prio_mask = 3,
  56. },
  57. [9] = {
  58. .pend = IPIC_SIPNR_H,
  59. .mask = IPIC_SIMSR_H,
  60. .prio = IPIC_SIPRR_D,
  61. .force = IPIC_SIFCR_H,
  62. .bit = 24,
  63. .prio_mask = 0,
  64. },
  65. [10] = {
  66. .pend = IPIC_SIPNR_H,
  67. .mask = IPIC_SIMSR_H,
  68. .prio = IPIC_SIPRR_D,
  69. .force = IPIC_SIFCR_H,
  70. .bit = 25,
  71. .prio_mask = 1,
  72. },
  73. [11] = {
  74. .pend = IPIC_SIPNR_H,
  75. .mask = IPIC_SIMSR_H,
  76. .prio = IPIC_SIPRR_D,
  77. .force = IPIC_SIFCR_H,
  78. .bit = 26,
  79. .prio_mask = 2,
  80. },
  81. [12] = {
  82. .pend = IPIC_SIPNR_H,
  83. .mask = IPIC_SIMSR_H,
  84. .prio = IPIC_SIPRR_D,
  85. .force = IPIC_SIFCR_H,
  86. .bit = 27,
  87. .prio_mask = 3,
  88. },
  89. [13] = {
  90. .pend = IPIC_SIPNR_H,
  91. .mask = IPIC_SIMSR_H,
  92. .prio = IPIC_SIPRR_D,
  93. .force = IPIC_SIFCR_H,
  94. .bit = 28,
  95. .prio_mask = 4,
  96. },
  97. [14] = {
  98. .pend = IPIC_SIPNR_H,
  99. .mask = IPIC_SIMSR_H,
  100. .prio = IPIC_SIPRR_D,
  101. .force = IPIC_SIFCR_H,
  102. .bit = 29,
  103. .prio_mask = 5,
  104. },
  105. [15] = {
  106. .pend = IPIC_SIPNR_H,
  107. .mask = IPIC_SIMSR_H,
  108. .prio = IPIC_SIPRR_D,
  109. .force = IPIC_SIFCR_H,
  110. .bit = 30,
  111. .prio_mask = 6,
  112. },
  113. [16] = {
  114. .pend = IPIC_SIPNR_H,
  115. .mask = IPIC_SIMSR_H,
  116. .prio = IPIC_SIPRR_D,
  117. .force = IPIC_SIFCR_H,
  118. .bit = 31,
  119. .prio_mask = 7,
  120. },
  121. [17] = {
  122. .pend = IPIC_SEPNR,
  123. .mask = IPIC_SEMSR,
  124. .prio = IPIC_SMPRR_A,
  125. .force = IPIC_SEFCR,
  126. .bit = 1,
  127. .prio_mask = 5,
  128. },
  129. [18] = {
  130. .pend = IPIC_SEPNR,
  131. .mask = IPIC_SEMSR,
  132. .prio = IPIC_SMPRR_A,
  133. .force = IPIC_SEFCR,
  134. .bit = 2,
  135. .prio_mask = 6,
  136. },
  137. [19] = {
  138. .pend = IPIC_SEPNR,
  139. .mask = IPIC_SEMSR,
  140. .prio = IPIC_SMPRR_A,
  141. .force = IPIC_SEFCR,
  142. .bit = 3,
  143. .prio_mask = 7,
  144. },
  145. [20] = {
  146. .pend = IPIC_SEPNR,
  147. .mask = IPIC_SEMSR,
  148. .prio = IPIC_SMPRR_B,
  149. .force = IPIC_SEFCR,
  150. .bit = 4,
  151. .prio_mask = 4,
  152. },
  153. [21] = {
  154. .pend = IPIC_SEPNR,
  155. .mask = IPIC_SEMSR,
  156. .prio = IPIC_SMPRR_B,
  157. .force = IPIC_SEFCR,
  158. .bit = 5,
  159. .prio_mask = 5,
  160. },
  161. [22] = {
  162. .pend = IPIC_SEPNR,
  163. .mask = IPIC_SEMSR,
  164. .prio = IPIC_SMPRR_B,
  165. .force = IPIC_SEFCR,
  166. .bit = 6,
  167. .prio_mask = 6,
  168. },
  169. [23] = {
  170. .pend = IPIC_SEPNR,
  171. .mask = IPIC_SEMSR,
  172. .prio = IPIC_SMPRR_B,
  173. .force = IPIC_SEFCR,
  174. .bit = 7,
  175. .prio_mask = 7,
  176. },
  177. [32] = {
  178. .pend = IPIC_SIPNR_H,
  179. .mask = IPIC_SIMSR_H,
  180. .prio = IPIC_SIPRR_A,
  181. .force = IPIC_SIFCR_H,
  182. .bit = 0,
  183. .prio_mask = 0,
  184. },
  185. [33] = {
  186. .pend = IPIC_SIPNR_H,
  187. .mask = IPIC_SIMSR_H,
  188. .prio = IPIC_SIPRR_A,
  189. .force = IPIC_SIFCR_H,
  190. .bit = 1,
  191. .prio_mask = 1,
  192. },
  193. [34] = {
  194. .pend = IPIC_SIPNR_H,
  195. .mask = IPIC_SIMSR_H,
  196. .prio = IPIC_SIPRR_A,
  197. .force = IPIC_SIFCR_H,
  198. .bit = 2,
  199. .prio_mask = 2,
  200. },
  201. [35] = {
  202. .pend = IPIC_SIPNR_H,
  203. .mask = IPIC_SIMSR_H,
  204. .prio = IPIC_SIPRR_A,
  205. .force = IPIC_SIFCR_H,
  206. .bit = 3,
  207. .prio_mask = 3,
  208. },
  209. [36] = {
  210. .pend = IPIC_SIPNR_H,
  211. .mask = IPIC_SIMSR_H,
  212. .prio = IPIC_SIPRR_A,
  213. .force = IPIC_SIFCR_H,
  214. .bit = 4,
  215. .prio_mask = 4,
  216. },
  217. [37] = {
  218. .pend = IPIC_SIPNR_H,
  219. .mask = IPIC_SIMSR_H,
  220. .prio = IPIC_SIPRR_A,
  221. .force = IPIC_SIFCR_H,
  222. .bit = 5,
  223. .prio_mask = 5,
  224. },
  225. [38] = {
  226. .pend = IPIC_SIPNR_H,
  227. .mask = IPIC_SIMSR_H,
  228. .prio = IPIC_SIPRR_A,
  229. .force = IPIC_SIFCR_H,
  230. .bit = 6,
  231. .prio_mask = 6,
  232. },
  233. [39] = {
  234. .pend = IPIC_SIPNR_H,
  235. .mask = IPIC_SIMSR_H,
  236. .prio = IPIC_SIPRR_A,
  237. .force = IPIC_SIFCR_H,
  238. .bit = 7,
  239. .prio_mask = 7,
  240. },
  241. [42] = {
  242. .pend = IPIC_SIPNR_H,
  243. .mask = IPIC_SIMSR_H,
  244. .prio = IPIC_SIPRR_B,
  245. .force = IPIC_SIFCR_H,
  246. .bit = 10,
  247. .prio_mask = 2,
  248. },
  249. [44] = {
  250. .pend = IPIC_SIPNR_H,
  251. .mask = IPIC_SIMSR_H,
  252. .prio = IPIC_SIPRR_B,
  253. .force = IPIC_SIFCR_H,
  254. .bit = 12,
  255. .prio_mask = 4,
  256. },
  257. [45] = {
  258. .pend = IPIC_SIPNR_H,
  259. .mask = IPIC_SIMSR_H,
  260. .prio = IPIC_SIPRR_B,
  261. .force = IPIC_SIFCR_H,
  262. .bit = 13,
  263. .prio_mask = 5,
  264. },
  265. [46] = {
  266. .pend = IPIC_SIPNR_H,
  267. .mask = IPIC_SIMSR_H,
  268. .prio = IPIC_SIPRR_B,
  269. .force = IPIC_SIFCR_H,
  270. .bit = 14,
  271. .prio_mask = 6,
  272. },
  273. [47] = {
  274. .pend = IPIC_SIPNR_H,
  275. .mask = IPIC_SIMSR_H,
  276. .prio = IPIC_SIPRR_B,
  277. .force = IPIC_SIFCR_H,
  278. .bit = 15,
  279. .prio_mask = 7,
  280. },
  281. [48] = {
  282. .pend = IPIC_SEPNR,
  283. .mask = IPIC_SEMSR,
  284. .prio = IPIC_SMPRR_A,
  285. .force = IPIC_SEFCR,
  286. .bit = 0,
  287. .prio_mask = 4,
  288. },
  289. [64] = {
  290. .pend = IPIC_SIPNR_L,
  291. .mask = IPIC_SIMSR_L,
  292. .prio = IPIC_SMPRR_A,
  293. .force = IPIC_SIFCR_L,
  294. .bit = 0,
  295. .prio_mask = 0,
  296. },
  297. [65] = {
  298. .pend = IPIC_SIPNR_L,
  299. .mask = IPIC_SIMSR_L,
  300. .prio = IPIC_SMPRR_A,
  301. .force = IPIC_SIFCR_L,
  302. .bit = 1,
  303. .prio_mask = 1,
  304. },
  305. [66] = {
  306. .pend = IPIC_SIPNR_L,
  307. .mask = IPIC_SIMSR_L,
  308. .prio = IPIC_SMPRR_A,
  309. .force = IPIC_SIFCR_L,
  310. .bit = 2,
  311. .prio_mask = 2,
  312. },
  313. [67] = {
  314. .pend = IPIC_SIPNR_L,
  315. .mask = IPIC_SIMSR_L,
  316. .prio = IPIC_SMPRR_A,
  317. .force = IPIC_SIFCR_L,
  318. .bit = 3,
  319. .prio_mask = 3,
  320. },
  321. [68] = {
  322. .pend = IPIC_SIPNR_L,
  323. .mask = IPIC_SIMSR_L,
  324. .prio = IPIC_SMPRR_B,
  325. .force = IPIC_SIFCR_L,
  326. .bit = 4,
  327. .prio_mask = 0,
  328. },
  329. [69] = {
  330. .pend = IPIC_SIPNR_L,
  331. .mask = IPIC_SIMSR_L,
  332. .prio = IPIC_SMPRR_B,
  333. .force = IPIC_SIFCR_L,
  334. .bit = 5,
  335. .prio_mask = 1,
  336. },
  337. [70] = {
  338. .pend = IPIC_SIPNR_L,
  339. .mask = IPIC_SIMSR_L,
  340. .prio = IPIC_SMPRR_B,
  341. .force = IPIC_SIFCR_L,
  342. .bit = 6,
  343. .prio_mask = 2,
  344. },
  345. [71] = {
  346. .pend = IPIC_SIPNR_L,
  347. .mask = IPIC_SIMSR_L,
  348. .prio = IPIC_SMPRR_B,
  349. .force = IPIC_SIFCR_L,
  350. .bit = 7,
  351. .prio_mask = 3,
  352. },
  353. [72] = {
  354. .pend = IPIC_SIPNR_L,
  355. .mask = IPIC_SIMSR_L,
  356. .prio = 0,
  357. .force = IPIC_SIFCR_L,
  358. .bit = 8,
  359. },
  360. [73] = {
  361. .pend = IPIC_SIPNR_L,
  362. .mask = IPIC_SIMSR_L,
  363. .prio = 0,
  364. .force = IPIC_SIFCR_L,
  365. .bit = 9,
  366. },
  367. [74] = {
  368. .pend = IPIC_SIPNR_L,
  369. .mask = IPIC_SIMSR_L,
  370. .prio = 0,
  371. .force = IPIC_SIFCR_L,
  372. .bit = 10,
  373. },
  374. [75] = {
  375. .pend = IPIC_SIPNR_L,
  376. .mask = IPIC_SIMSR_L,
  377. .prio = 0,
  378. .force = IPIC_SIFCR_L,
  379. .bit = 11,
  380. },
  381. [76] = {
  382. .pend = IPIC_SIPNR_L,
  383. .mask = IPIC_SIMSR_L,
  384. .prio = 0,
  385. .force = IPIC_SIFCR_L,
  386. .bit = 12,
  387. },
  388. [77] = {
  389. .pend = IPIC_SIPNR_L,
  390. .mask = IPIC_SIMSR_L,
  391. .prio = 0,
  392. .force = IPIC_SIFCR_L,
  393. .bit = 13,
  394. },
  395. [78] = {
  396. .pend = IPIC_SIPNR_L,
  397. .mask = IPIC_SIMSR_L,
  398. .prio = 0,
  399. .force = IPIC_SIFCR_L,
  400. .bit = 14,
  401. },
  402. [79] = {
  403. .pend = IPIC_SIPNR_L,
  404. .mask = IPIC_SIMSR_L,
  405. .prio = 0,
  406. .force = IPIC_SIFCR_L,
  407. .bit = 15,
  408. },
  409. [80] = {
  410. .pend = IPIC_SIPNR_L,
  411. .mask = IPIC_SIMSR_L,
  412. .prio = 0,
  413. .force = IPIC_SIFCR_L,
  414. .bit = 16,
  415. },
  416. [81] = {
  417. .pend = IPIC_SIPNR_L,
  418. .mask = IPIC_SIMSR_L,
  419. .prio = 0,
  420. .force = IPIC_SIFCR_L,
  421. .bit = 17,
  422. },
  423. [82] = {
  424. .pend = IPIC_SIPNR_L,
  425. .mask = IPIC_SIMSR_L,
  426. .prio = 0,
  427. .force = IPIC_SIFCR_L,
  428. .bit = 18,
  429. },
  430. [84] = {
  431. .pend = IPIC_SIPNR_L,
  432. .mask = IPIC_SIMSR_L,
  433. .prio = 0,
  434. .force = IPIC_SIFCR_L,
  435. .bit = 20,
  436. },
  437. [85] = {
  438. .pend = IPIC_SIPNR_L,
  439. .mask = IPIC_SIMSR_L,
  440. .prio = 0,
  441. .force = IPIC_SIFCR_L,
  442. .bit = 21,
  443. },
  444. [86] = {
  445. .pend = IPIC_SIPNR_L,
  446. .mask = IPIC_SIMSR_L,
  447. .prio = 0,
  448. .force = IPIC_SIFCR_L,
  449. .bit = 22,
  450. },
  451. [87] = {
  452. .pend = IPIC_SIPNR_L,
  453. .mask = IPIC_SIMSR_L,
  454. .prio = 0,
  455. .force = IPIC_SIFCR_L,
  456. .bit = 23,
  457. },
  458. [88] = {
  459. .pend = IPIC_SIPNR_L,
  460. .mask = IPIC_SIMSR_L,
  461. .prio = 0,
  462. .force = IPIC_SIFCR_L,
  463. .bit = 24,
  464. },
  465. [89] = {
  466. .pend = IPIC_SIPNR_L,
  467. .mask = IPIC_SIMSR_L,
  468. .prio = 0,
  469. .force = IPIC_SIFCR_L,
  470. .bit = 25,
  471. },
  472. [90] = {
  473. .pend = IPIC_SIPNR_L,
  474. .mask = IPIC_SIMSR_L,
  475. .prio = 0,
  476. .force = IPIC_SIFCR_L,
  477. .bit = 26,
  478. },
  479. [91] = {
  480. .pend = IPIC_SIPNR_L,
  481. .mask = IPIC_SIMSR_L,
  482. .prio = 0,
  483. .force = IPIC_SIFCR_L,
  484. .bit = 27,
  485. },
  486. };
  487. static inline u32 ipic_read(volatile u32 __iomem *base, unsigned int reg)
  488. {
  489. return in_be32(base + (reg >> 2));
  490. }
  491. static inline void ipic_write(volatile u32 __iomem *base, unsigned int reg, u32 value)
  492. {
  493. out_be32(base + (reg >> 2), value);
  494. }
  495. static inline struct ipic * ipic_from_irq(unsigned int virq)
  496. {
  497. return primary_ipic;
  498. }
  499. #define ipic_irq_to_hw(virq) ((unsigned int)irq_map[virq].hwirq)
  500. static void ipic_unmask_irq(unsigned int virq)
  501. {
  502. struct ipic *ipic = ipic_from_irq(virq);
  503. unsigned int src = ipic_irq_to_hw(virq);
  504. unsigned long flags;
  505. u32 temp;
  506. spin_lock_irqsave(&ipic_lock, flags);
  507. temp = ipic_read(ipic->regs, ipic_info[src].mask);
  508. temp |= (1 << (31 - ipic_info[src].bit));
  509. ipic_write(ipic->regs, ipic_info[src].mask, temp);
  510. spin_unlock_irqrestore(&ipic_lock, flags);
  511. }
  512. static void ipic_mask_irq(unsigned int virq)
  513. {
  514. struct ipic *ipic = ipic_from_irq(virq);
  515. unsigned int src = ipic_irq_to_hw(virq);
  516. unsigned long flags;
  517. u32 temp;
  518. spin_lock_irqsave(&ipic_lock, flags);
  519. temp = ipic_read(ipic->regs, ipic_info[src].mask);
  520. temp &= ~(1 << (31 - ipic_info[src].bit));
  521. ipic_write(ipic->regs, ipic_info[src].mask, temp);
  522. spin_unlock_irqrestore(&ipic_lock, flags);
  523. }
  524. static void ipic_ack_irq(unsigned int virq)
  525. {
  526. struct ipic *ipic = ipic_from_irq(virq);
  527. unsigned int src = ipic_irq_to_hw(virq);
  528. unsigned long flags;
  529. u32 temp;
  530. spin_lock_irqsave(&ipic_lock, flags);
  531. temp = ipic_read(ipic->regs, ipic_info[src].pend);
  532. temp |= (1 << (31 - ipic_info[src].bit));
  533. ipic_write(ipic->regs, ipic_info[src].pend, temp);
  534. spin_unlock_irqrestore(&ipic_lock, flags);
  535. }
  536. static void ipic_mask_irq_and_ack(unsigned int virq)
  537. {
  538. struct ipic *ipic = ipic_from_irq(virq);
  539. unsigned int src = ipic_irq_to_hw(virq);
  540. unsigned long flags;
  541. u32 temp;
  542. spin_lock_irqsave(&ipic_lock, flags);
  543. temp = ipic_read(ipic->regs, ipic_info[src].mask);
  544. temp &= ~(1 << (31 - ipic_info[src].bit));
  545. ipic_write(ipic->regs, ipic_info[src].mask, temp);
  546. temp = ipic_read(ipic->regs, ipic_info[src].pend);
  547. temp |= (1 << (31 - ipic_info[src].bit));
  548. ipic_write(ipic->regs, ipic_info[src].pend, temp);
  549. spin_unlock_irqrestore(&ipic_lock, flags);
  550. }
  551. static int ipic_set_irq_type(unsigned int virq, unsigned int flow_type)
  552. {
  553. struct ipic *ipic = ipic_from_irq(virq);
  554. unsigned int src = ipic_irq_to_hw(virq);
  555. struct irq_desc *desc = get_irq_desc(virq);
  556. unsigned int vold, vnew, edibit;
  557. if (flow_type == IRQ_TYPE_NONE)
  558. flow_type = IRQ_TYPE_LEVEL_LOW;
  559. /* ipic supports only low assertion and high-to-low change senses
  560. */
  561. if (!(flow_type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_EDGE_FALLING))) {
  562. printk(KERN_ERR "ipic: sense type 0x%x not supported\n",
  563. flow_type);
  564. return -EINVAL;
  565. }
  566. desc->status &= ~(IRQ_TYPE_SENSE_MASK | IRQ_LEVEL);
  567. desc->status |= flow_type & IRQ_TYPE_SENSE_MASK;
  568. if (flow_type & IRQ_TYPE_LEVEL_LOW) {
  569. desc->status |= IRQ_LEVEL;
  570. desc->handle_irq = handle_level_irq;
  571. } else {
  572. desc->handle_irq = handle_edge_irq;
  573. }
  574. /* only EXT IRQ senses are programmable on ipic
  575. * internal IRQ senses are LEVEL_LOW
  576. */
  577. if (src == IPIC_IRQ_EXT0)
  578. edibit = 15;
  579. else
  580. if (src >= IPIC_IRQ_EXT1 && src <= IPIC_IRQ_EXT7)
  581. edibit = (14 - (src - IPIC_IRQ_EXT1));
  582. else
  583. return (flow_type & IRQ_TYPE_LEVEL_LOW) ? 0 : -EINVAL;
  584. vold = ipic_read(ipic->regs, IPIC_SECNR);
  585. if ((flow_type & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_FALLING) {
  586. vnew = vold | (1 << edibit);
  587. } else {
  588. vnew = vold & ~(1 << edibit);
  589. }
  590. if (vold != vnew)
  591. ipic_write(ipic->regs, IPIC_SECNR, vnew);
  592. return 0;
  593. }
  594. static struct irq_chip ipic_irq_chip = {
  595. .typename = " IPIC ",
  596. .unmask = ipic_unmask_irq,
  597. .mask = ipic_mask_irq,
  598. .mask_ack = ipic_mask_irq_and_ack,
  599. .ack = ipic_ack_irq,
  600. .set_type = ipic_set_irq_type,
  601. };
  602. static int ipic_host_match(struct irq_host *h, struct device_node *node)
  603. {
  604. /* Exact match, unless ipic node is NULL */
  605. return h->of_node == NULL || h->of_node == node;
  606. }
  607. static int ipic_host_map(struct irq_host *h, unsigned int virq,
  608. irq_hw_number_t hw)
  609. {
  610. struct ipic *ipic = h->host_data;
  611. struct irq_chip *chip;
  612. /* Default chip */
  613. chip = &ipic->hc_irq;
  614. set_irq_chip_data(virq, ipic);
  615. set_irq_chip_and_handler(virq, chip, handle_level_irq);
  616. /* Set default irq type */
  617. set_irq_type(virq, IRQ_TYPE_NONE);
  618. return 0;
  619. }
  620. static int ipic_host_xlate(struct irq_host *h, struct device_node *ct,
  621. u32 *intspec, unsigned int intsize,
  622. irq_hw_number_t *out_hwirq, unsigned int *out_flags)
  623. {
  624. /* interrupt sense values coming from the device tree equal either
  625. * LEVEL_LOW (low assertion) or EDGE_FALLING (high-to-low change)
  626. */
  627. *out_hwirq = intspec[0];
  628. if (intsize > 1)
  629. *out_flags = intspec[1];
  630. else
  631. *out_flags = IRQ_TYPE_NONE;
  632. return 0;
  633. }
  634. static struct irq_host_ops ipic_host_ops = {
  635. .match = ipic_host_match,
  636. .map = ipic_host_map,
  637. .xlate = ipic_host_xlate,
  638. };
  639. struct ipic * __init ipic_init(struct device_node *node, unsigned int flags)
  640. {
  641. struct ipic *ipic;
  642. struct resource res;
  643. u32 temp = 0, ret;
  644. ipic = alloc_bootmem(sizeof(struct ipic));
  645. if (ipic == NULL)
  646. return NULL;
  647. memset(ipic, 0, sizeof(struct ipic));
  648. ipic->irqhost = irq_alloc_host(of_node_get(node), IRQ_HOST_MAP_LINEAR,
  649. NR_IPIC_INTS,
  650. &ipic_host_ops, 0);
  651. if (ipic->irqhost == NULL) {
  652. of_node_put(node);
  653. return NULL;
  654. }
  655. ret = of_address_to_resource(node, 0, &res);
  656. if (ret) {
  657. of_node_put(node);
  658. return NULL;
  659. }
  660. ipic->regs = ioremap(res.start, res.end - res.start + 1);
  661. ipic->irqhost->host_data = ipic;
  662. ipic->hc_irq = ipic_irq_chip;
  663. /* init hw */
  664. ipic_write(ipic->regs, IPIC_SICNR, 0x0);
  665. /* default priority scheme is grouped. If spread mode is required
  666. * configure SICFR accordingly */
  667. if (flags & IPIC_SPREADMODE_GRP_A)
  668. temp |= SICFR_IPSA;
  669. if (flags & IPIC_SPREADMODE_GRP_B)
  670. temp |= SICFR_IPSB;
  671. if (flags & IPIC_SPREADMODE_GRP_C)
  672. temp |= SICFR_IPSC;
  673. if (flags & IPIC_SPREADMODE_GRP_D)
  674. temp |= SICFR_IPSD;
  675. if (flags & IPIC_SPREADMODE_MIX_A)
  676. temp |= SICFR_MPSA;
  677. if (flags & IPIC_SPREADMODE_MIX_B)
  678. temp |= SICFR_MPSB;
  679. ipic_write(ipic->regs, IPIC_SICFR, temp);
  680. /* handle MCP route */
  681. temp = 0;
  682. if (flags & IPIC_DISABLE_MCP_OUT)
  683. temp = SERCR_MCPR;
  684. ipic_write(ipic->regs, IPIC_SERCR, temp);
  685. /* handle routing of IRQ0 to MCP */
  686. temp = ipic_read(ipic->regs, IPIC_SEMSR);
  687. if (flags & IPIC_IRQ0_MCP)
  688. temp |= SEMSR_SIRQ0;
  689. else
  690. temp &= ~SEMSR_SIRQ0;
  691. ipic_write(ipic->regs, IPIC_SEMSR, temp);
  692. primary_ipic = ipic;
  693. irq_set_default_host(primary_ipic->irqhost);
  694. printk ("IPIC (%d IRQ sources) at %p\n", NR_IPIC_INTS,
  695. primary_ipic->regs);
  696. return ipic;
  697. }
  698. int ipic_set_priority(unsigned int virq, unsigned int priority)
  699. {
  700. struct ipic *ipic = ipic_from_irq(virq);
  701. unsigned int src = ipic_irq_to_hw(virq);
  702. u32 temp;
  703. if (priority > 7)
  704. return -EINVAL;
  705. if (src > 127)
  706. return -EINVAL;
  707. if (ipic_info[src].prio == 0)
  708. return -EINVAL;
  709. temp = ipic_read(ipic->regs, ipic_info[src].prio);
  710. if (priority < 4) {
  711. temp &= ~(0x7 << (20 + (3 - priority) * 3));
  712. temp |= ipic_info[src].prio_mask << (20 + (3 - priority) * 3);
  713. } else {
  714. temp &= ~(0x7 << (4 + (7 - priority) * 3));
  715. temp |= ipic_info[src].prio_mask << (4 + (7 - priority) * 3);
  716. }
  717. ipic_write(ipic->regs, ipic_info[src].prio, temp);
  718. return 0;
  719. }
  720. void ipic_set_highest_priority(unsigned int virq)
  721. {
  722. struct ipic *ipic = ipic_from_irq(virq);
  723. unsigned int src = ipic_irq_to_hw(virq);
  724. u32 temp;
  725. temp = ipic_read(ipic->regs, IPIC_SICFR);
  726. /* clear and set HPI */
  727. temp &= 0x7f000000;
  728. temp |= (src & 0x7f) << 24;
  729. ipic_write(ipic->regs, IPIC_SICFR, temp);
  730. }
  731. void ipic_set_default_priority(void)
  732. {
  733. ipic_write(primary_ipic->regs, IPIC_SIPRR_A, IPIC_PRIORITY_DEFAULT);
  734. ipic_write(primary_ipic->regs, IPIC_SIPRR_B, IPIC_PRIORITY_DEFAULT);
  735. ipic_write(primary_ipic->regs, IPIC_SIPRR_C, IPIC_PRIORITY_DEFAULT);
  736. ipic_write(primary_ipic->regs, IPIC_SIPRR_D, IPIC_PRIORITY_DEFAULT);
  737. ipic_write(primary_ipic->regs, IPIC_SMPRR_A, IPIC_PRIORITY_DEFAULT);
  738. ipic_write(primary_ipic->regs, IPIC_SMPRR_B, IPIC_PRIORITY_DEFAULT);
  739. }
  740. void ipic_enable_mcp(enum ipic_mcp_irq mcp_irq)
  741. {
  742. struct ipic *ipic = primary_ipic;
  743. u32 temp;
  744. temp = ipic_read(ipic->regs, IPIC_SERMR);
  745. temp |= (1 << (31 - mcp_irq));
  746. ipic_write(ipic->regs, IPIC_SERMR, temp);
  747. }
  748. void ipic_disable_mcp(enum ipic_mcp_irq mcp_irq)
  749. {
  750. struct ipic *ipic = primary_ipic;
  751. u32 temp;
  752. temp = ipic_read(ipic->regs, IPIC_SERMR);
  753. temp &= (1 << (31 - mcp_irq));
  754. ipic_write(ipic->regs, IPIC_SERMR, temp);
  755. }
  756. u32 ipic_get_mcp_status(void)
  757. {
  758. return ipic_read(primary_ipic->regs, IPIC_SERMR);
  759. }
  760. void ipic_clear_mcp_status(u32 mask)
  761. {
  762. ipic_write(primary_ipic->regs, IPIC_SERMR, mask);
  763. }
  764. /* Return an interrupt vector or NO_IRQ if no interrupt is pending. */
  765. unsigned int ipic_get_irq(void)
  766. {
  767. int irq;
  768. BUG_ON(primary_ipic == NULL);
  769. #define IPIC_SIVCR_VECTOR_MASK 0x7f
  770. irq = ipic_read(primary_ipic->regs, IPIC_SIVCR) & IPIC_SIVCR_VECTOR_MASK;
  771. if (irq == 0) /* 0 --> no irq is pending */
  772. return NO_IRQ;
  773. return irq_linear_revmap(primary_ipic->irqhost, irq);
  774. }
  775. static struct sysdev_class ipic_sysclass = {
  776. set_kset_name("ipic"),
  777. };
  778. static struct sys_device device_ipic = {
  779. .id = 0,
  780. .cls = &ipic_sysclass,
  781. };
  782. static int __init init_ipic_sysfs(void)
  783. {
  784. int rc;
  785. if (!primary_ipic->regs)
  786. return -ENODEV;
  787. printk(KERN_DEBUG "Registering ipic with sysfs...\n");
  788. rc = sysdev_class_register(&ipic_sysclass);
  789. if (rc) {
  790. printk(KERN_ERR "Failed registering ipic sys class\n");
  791. return -ENODEV;
  792. }
  793. rc = sysdev_register(&device_ipic);
  794. if (rc) {
  795. printk(KERN_ERR "Failed registering ipic sys device\n");
  796. return -ENODEV;
  797. }
  798. return 0;
  799. }
  800. subsys_initcall(init_ipic_sysfs);