sky2.c 115 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/version.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/ip.h>
  34. #include <net/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/in.h>
  37. #include <linux/delay.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/if_vlan.h>
  40. #include <linux/prefetch.h>
  41. #include <linux/debugfs.h>
  42. #include <linux/mii.h>
  43. #include <asm/irq.h>
  44. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  45. #define SKY2_VLAN_TAG_USED 1
  46. #endif
  47. #include "sky2.h"
  48. #define DRV_NAME "sky2"
  49. #define DRV_VERSION "1.20"
  50. #define PFX DRV_NAME " "
  51. /*
  52. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  53. * that are organized into three (receive, transmit, status) different rings
  54. * similar to Tigon3.
  55. */
  56. #define RX_LE_SIZE 1024
  57. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  58. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  59. #define RX_DEF_PENDING RX_MAX_PENDING
  60. #define TX_RING_SIZE 512
  61. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  62. #define TX_MIN_PENDING 64
  63. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  64. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  65. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  66. #define TX_WATCHDOG (5 * HZ)
  67. #define NAPI_WEIGHT 64
  68. #define PHY_RETRIES 1000
  69. #define SKY2_EEPROM_MAGIC 0x9955aabb
  70. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  71. static const u32 default_msg =
  72. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  73. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  74. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  75. static int debug = -1; /* defaults above */
  76. module_param(debug, int, 0);
  77. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  78. static int copybreak __read_mostly = 128;
  79. module_param(copybreak, int, 0);
  80. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  81. static int disable_msi = 0;
  82. module_param(disable_msi, int, 0);
  83. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  84. static const struct pci_device_id sky2_id_table[] = {
  85. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  86. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  87. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  88. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  90. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  91. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
  120. { 0 }
  121. };
  122. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  123. /* Avoid conditionals by using array */
  124. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  125. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  126. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  127. /* This driver supports yukon2 chipset only */
  128. static const char *yukon2_name[] = {
  129. "XL", /* 0xb3 */
  130. "EC Ultra", /* 0xb4 */
  131. "Extreme", /* 0xb5 */
  132. "EC", /* 0xb6 */
  133. "FE", /* 0xb7 */
  134. "FE+", /* 0xb8 */
  135. };
  136. static void sky2_set_multicast(struct net_device *dev);
  137. /* Access to PHY via serial interconnect */
  138. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  139. {
  140. int i;
  141. gma_write16(hw, port, GM_SMI_DATA, val);
  142. gma_write16(hw, port, GM_SMI_CTRL,
  143. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  144. for (i = 0; i < PHY_RETRIES; i++) {
  145. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  146. if (ctrl == 0xffff)
  147. goto io_error;
  148. if (!(ctrl & GM_SMI_CT_BUSY))
  149. return 0;
  150. udelay(10);
  151. }
  152. dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
  153. return -ETIMEDOUT;
  154. io_error:
  155. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  156. return -EIO;
  157. }
  158. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  159. {
  160. int i;
  161. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  162. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  163. for (i = 0; i < PHY_RETRIES; i++) {
  164. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  165. if (ctrl == 0xffff)
  166. goto io_error;
  167. if (ctrl & GM_SMI_CT_RD_VAL) {
  168. *val = gma_read16(hw, port, GM_SMI_DATA);
  169. return 0;
  170. }
  171. udelay(10);
  172. }
  173. dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
  174. return -ETIMEDOUT;
  175. io_error:
  176. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  177. return -EIO;
  178. }
  179. static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  180. {
  181. u16 v;
  182. __gm_phy_read(hw, port, reg, &v);
  183. return v;
  184. }
  185. static void sky2_power_on(struct sky2_hw *hw)
  186. {
  187. /* switch power to VCC (WA for VAUX problem) */
  188. sky2_write8(hw, B0_POWER_CTRL,
  189. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  190. /* disable Core Clock Division, */
  191. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  192. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  193. /* enable bits are inverted */
  194. sky2_write8(hw, B2_Y2_CLK_GATE,
  195. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  196. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  197. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  198. else
  199. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  200. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  201. u32 reg;
  202. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  203. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  204. /* set all bits to 0 except bits 15..12 and 8 */
  205. reg &= P_ASPM_CONTROL_MSK;
  206. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  207. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  208. /* set all bits to 0 except bits 28 & 27 */
  209. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  210. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  211. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  212. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  213. reg = sky2_read32(hw, B2_GP_IO);
  214. reg |= GLB_GPIO_STAT_RACE_DIS;
  215. sky2_write32(hw, B2_GP_IO, reg);
  216. sky2_read32(hw, B2_GP_IO);
  217. }
  218. }
  219. static void sky2_power_aux(struct sky2_hw *hw)
  220. {
  221. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  222. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  223. else
  224. /* enable bits are inverted */
  225. sky2_write8(hw, B2_Y2_CLK_GATE,
  226. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  227. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  228. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  229. /* switch power to VAUX */
  230. if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
  231. sky2_write8(hw, B0_POWER_CTRL,
  232. (PC_VAUX_ENA | PC_VCC_ENA |
  233. PC_VAUX_ON | PC_VCC_OFF));
  234. }
  235. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  236. {
  237. u16 reg;
  238. /* disable all GMAC IRQ's */
  239. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  240. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  241. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  242. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  243. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  244. reg = gma_read16(hw, port, GM_RX_CTRL);
  245. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  246. gma_write16(hw, port, GM_RX_CTRL, reg);
  247. }
  248. /* flow control to advertise bits */
  249. static const u16 copper_fc_adv[] = {
  250. [FC_NONE] = 0,
  251. [FC_TX] = PHY_M_AN_ASP,
  252. [FC_RX] = PHY_M_AN_PC,
  253. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  254. };
  255. /* flow control to advertise bits when using 1000BaseX */
  256. static const u16 fiber_fc_adv[] = {
  257. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  258. [FC_TX] = PHY_M_P_ASYM_MD_X,
  259. [FC_RX] = PHY_M_P_SYM_MD_X,
  260. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  261. };
  262. /* flow control to GMA disable bits */
  263. static const u16 gm_fc_disable[] = {
  264. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  265. [FC_TX] = GM_GPCR_FC_RX_DIS,
  266. [FC_RX] = GM_GPCR_FC_TX_DIS,
  267. [FC_BOTH] = 0,
  268. };
  269. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  270. {
  271. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  272. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  273. if (sky2->autoneg == AUTONEG_ENABLE &&
  274. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  275. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  276. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  277. PHY_M_EC_MAC_S_MSK);
  278. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  279. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  280. if (hw->chip_id == CHIP_ID_YUKON_EC)
  281. /* set downshift counter to 3x and enable downshift */
  282. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  283. else
  284. /* set master & slave downshift counter to 1x */
  285. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  286. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  287. }
  288. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  289. if (sky2_is_copper(hw)) {
  290. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  291. /* enable automatic crossover */
  292. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  293. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  294. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  295. u16 spec;
  296. /* Enable Class A driver for FE+ A0 */
  297. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  298. spec |= PHY_M_FESC_SEL_CL_A;
  299. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  300. }
  301. } else {
  302. /* disable energy detect */
  303. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  304. /* enable automatic crossover */
  305. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  306. /* downshift on PHY 88E1112 and 88E1149 is changed */
  307. if (sky2->autoneg == AUTONEG_ENABLE
  308. && (hw->flags & SKY2_HW_NEWER_PHY)) {
  309. /* set downshift counter to 3x and enable downshift */
  310. ctrl &= ~PHY_M_PC_DSC_MSK;
  311. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  312. }
  313. }
  314. } else {
  315. /* workaround for deviation #4.88 (CRC errors) */
  316. /* disable Automatic Crossover */
  317. ctrl &= ~PHY_M_PC_MDIX_MSK;
  318. }
  319. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  320. /* special setup for PHY 88E1112 Fiber */
  321. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  322. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  323. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  324. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  325. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  326. ctrl &= ~PHY_M_MAC_MD_MSK;
  327. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  328. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  329. if (hw->pmd_type == 'P') {
  330. /* select page 1 to access Fiber registers */
  331. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  332. /* for SFP-module set SIGDET polarity to low */
  333. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  334. ctrl |= PHY_M_FIB_SIGD_POL;
  335. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  336. }
  337. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  338. }
  339. ctrl = PHY_CT_RESET;
  340. ct1000 = 0;
  341. adv = PHY_AN_CSMA;
  342. reg = 0;
  343. if (sky2->autoneg == AUTONEG_ENABLE) {
  344. if (sky2_is_copper(hw)) {
  345. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  346. ct1000 |= PHY_M_1000C_AFD;
  347. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  348. ct1000 |= PHY_M_1000C_AHD;
  349. if (sky2->advertising & ADVERTISED_100baseT_Full)
  350. adv |= PHY_M_AN_100_FD;
  351. if (sky2->advertising & ADVERTISED_100baseT_Half)
  352. adv |= PHY_M_AN_100_HD;
  353. if (sky2->advertising & ADVERTISED_10baseT_Full)
  354. adv |= PHY_M_AN_10_FD;
  355. if (sky2->advertising & ADVERTISED_10baseT_Half)
  356. adv |= PHY_M_AN_10_HD;
  357. adv |= copper_fc_adv[sky2->flow_mode];
  358. } else { /* special defines for FIBER (88E1040S only) */
  359. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  360. adv |= PHY_M_AN_1000X_AFD;
  361. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  362. adv |= PHY_M_AN_1000X_AHD;
  363. adv |= fiber_fc_adv[sky2->flow_mode];
  364. }
  365. /* Restart Auto-negotiation */
  366. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  367. } else {
  368. /* forced speed/duplex settings */
  369. ct1000 = PHY_M_1000C_MSE;
  370. /* Disable auto update for duplex flow control and speed */
  371. reg |= GM_GPCR_AU_ALL_DIS;
  372. switch (sky2->speed) {
  373. case SPEED_1000:
  374. ctrl |= PHY_CT_SP1000;
  375. reg |= GM_GPCR_SPEED_1000;
  376. break;
  377. case SPEED_100:
  378. ctrl |= PHY_CT_SP100;
  379. reg |= GM_GPCR_SPEED_100;
  380. break;
  381. }
  382. if (sky2->duplex == DUPLEX_FULL) {
  383. reg |= GM_GPCR_DUP_FULL;
  384. ctrl |= PHY_CT_DUP_MD;
  385. } else if (sky2->speed < SPEED_1000)
  386. sky2->flow_mode = FC_NONE;
  387. reg |= gm_fc_disable[sky2->flow_mode];
  388. /* Forward pause packets to GMAC? */
  389. if (sky2->flow_mode & FC_RX)
  390. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  391. else
  392. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  393. }
  394. gma_write16(hw, port, GM_GP_CTRL, reg);
  395. if (hw->flags & SKY2_HW_GIGABIT)
  396. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  397. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  398. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  399. /* Setup Phy LED's */
  400. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  401. ledover = 0;
  402. switch (hw->chip_id) {
  403. case CHIP_ID_YUKON_FE:
  404. /* on 88E3082 these bits are at 11..9 (shifted left) */
  405. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  406. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  407. /* delete ACT LED control bits */
  408. ctrl &= ~PHY_M_FELP_LED1_MSK;
  409. /* change ACT LED control to blink mode */
  410. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  411. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  412. break;
  413. case CHIP_ID_YUKON_FE_P:
  414. /* Enable Link Partner Next Page */
  415. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  416. ctrl |= PHY_M_PC_ENA_LIP_NP;
  417. /* disable Energy Detect and enable scrambler */
  418. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  419. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  420. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  421. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  422. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  423. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  424. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  425. break;
  426. case CHIP_ID_YUKON_XL:
  427. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  428. /* select page 3 to access LED control register */
  429. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  430. /* set LED Function Control register */
  431. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  432. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  433. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  434. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  435. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  436. /* set Polarity Control register */
  437. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  438. (PHY_M_POLC_LS1_P_MIX(4) |
  439. PHY_M_POLC_IS0_P_MIX(4) |
  440. PHY_M_POLC_LOS_CTRL(2) |
  441. PHY_M_POLC_INIT_CTRL(2) |
  442. PHY_M_POLC_STA1_CTRL(2) |
  443. PHY_M_POLC_STA0_CTRL(2)));
  444. /* restore page register */
  445. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  446. break;
  447. case CHIP_ID_YUKON_EC_U:
  448. case CHIP_ID_YUKON_EX:
  449. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  450. /* select page 3 to access LED control register */
  451. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  452. /* set LED Function Control register */
  453. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  454. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  455. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  456. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  457. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  458. /* set Blink Rate in LED Timer Control Register */
  459. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  460. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  461. /* restore page register */
  462. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  463. break;
  464. default:
  465. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  466. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  467. /* turn off the Rx LED (LED_RX) */
  468. ledover &= ~PHY_M_LED_MO_RX;
  469. }
  470. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  471. hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
  472. /* apply fixes in PHY AFE */
  473. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  474. /* increase differential signal amplitude in 10BASE-T */
  475. gm_phy_write(hw, port, 0x18, 0xaa99);
  476. gm_phy_write(hw, port, 0x17, 0x2011);
  477. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  478. gm_phy_write(hw, port, 0x18, 0xa204);
  479. gm_phy_write(hw, port, 0x17, 0x2002);
  480. /* set page register to 0 */
  481. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  482. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  483. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  484. /* apply workaround for integrated resistors calibration */
  485. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  486. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  487. } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
  488. /* no effect on Yukon-XL */
  489. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  490. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  491. /* turn on 100 Mbps LED (LED_LINK100) */
  492. ledover |= PHY_M_LED_MO_100;
  493. }
  494. if (ledover)
  495. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  496. }
  497. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  498. if (sky2->autoneg == AUTONEG_ENABLE)
  499. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  500. else
  501. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  502. }
  503. static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
  504. {
  505. u32 reg1;
  506. static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  507. static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
  508. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  509. /* Turn on/off phy power saving */
  510. if (onoff)
  511. reg1 &= ~phy_power[port];
  512. else
  513. reg1 |= phy_power[port];
  514. if (onoff && hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  515. reg1 |= coma_mode[port];
  516. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  517. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  518. udelay(100);
  519. }
  520. /* Force a renegotiation */
  521. static void sky2_phy_reinit(struct sky2_port *sky2)
  522. {
  523. spin_lock_bh(&sky2->phy_lock);
  524. sky2_phy_init(sky2->hw, sky2->port);
  525. spin_unlock_bh(&sky2->phy_lock);
  526. }
  527. /* Put device in state to listen for Wake On Lan */
  528. static void sky2_wol_init(struct sky2_port *sky2)
  529. {
  530. struct sky2_hw *hw = sky2->hw;
  531. unsigned port = sky2->port;
  532. enum flow_control save_mode;
  533. u16 ctrl;
  534. u32 reg1;
  535. /* Bring hardware out of reset */
  536. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  537. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  538. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  539. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  540. /* Force to 10/100
  541. * sky2_reset will re-enable on resume
  542. */
  543. save_mode = sky2->flow_mode;
  544. ctrl = sky2->advertising;
  545. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  546. sky2->flow_mode = FC_NONE;
  547. sky2_phy_power(hw, port, 1);
  548. sky2_phy_reinit(sky2);
  549. sky2->flow_mode = save_mode;
  550. sky2->advertising = ctrl;
  551. /* Set GMAC to no flow control and auto update for speed/duplex */
  552. gma_write16(hw, port, GM_GP_CTRL,
  553. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  554. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  555. /* Set WOL address */
  556. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  557. sky2->netdev->dev_addr, ETH_ALEN);
  558. /* Turn on appropriate WOL control bits */
  559. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  560. ctrl = 0;
  561. if (sky2->wol & WAKE_PHY)
  562. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  563. else
  564. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  565. if (sky2->wol & WAKE_MAGIC)
  566. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  567. else
  568. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
  569. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  570. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  571. /* Turn on legacy PCI-Express PME mode */
  572. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  573. reg1 |= PCI_Y2_PME_LEGACY;
  574. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  575. /* block receiver */
  576. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  577. }
  578. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  579. {
  580. struct net_device *dev = hw->dev[port];
  581. if (dev->mtu <= ETH_DATA_LEN)
  582. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  583. TX_JUMBO_DIS | TX_STFW_ENA);
  584. else if (hw->chip_id != CHIP_ID_YUKON_EC_U)
  585. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  586. TX_STFW_ENA | TX_JUMBO_ENA);
  587. else {
  588. /* set Tx GMAC FIFO Almost Empty Threshold */
  589. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  590. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  591. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  592. TX_JUMBO_ENA | TX_STFW_DIS);
  593. /* Can't do offload because of lack of store/forward */
  594. dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
  595. }
  596. }
  597. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  598. {
  599. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  600. u16 reg;
  601. u32 rx_reg;
  602. int i;
  603. const u8 *addr = hw->dev[port]->dev_addr;
  604. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  605. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  606. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  607. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  608. /* WA DEV_472 -- looks like crossed wires on port 2 */
  609. /* clear GMAC 1 Control reset */
  610. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  611. do {
  612. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  613. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  614. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  615. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  616. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  617. }
  618. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  619. /* Enable Transmit FIFO Underrun */
  620. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  621. spin_lock_bh(&sky2->phy_lock);
  622. sky2_phy_init(hw, port);
  623. spin_unlock_bh(&sky2->phy_lock);
  624. /* MIB clear */
  625. reg = gma_read16(hw, port, GM_PHY_ADDR);
  626. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  627. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  628. gma_read16(hw, port, i);
  629. gma_write16(hw, port, GM_PHY_ADDR, reg);
  630. /* transmit control */
  631. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  632. /* receive control reg: unicast + multicast + no FCS */
  633. gma_write16(hw, port, GM_RX_CTRL,
  634. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  635. /* transmit flow control */
  636. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  637. /* transmit parameter */
  638. gma_write16(hw, port, GM_TX_PARAM,
  639. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  640. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  641. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  642. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  643. /* serial mode register */
  644. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  645. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  646. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  647. reg |= GM_SMOD_JUMBO_ENA;
  648. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  649. /* virtual address for data */
  650. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  651. /* physical address: used for pause frames */
  652. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  653. /* ignore counter overflows */
  654. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  655. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  656. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  657. /* Configure Rx MAC FIFO */
  658. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  659. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  660. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  661. hw->chip_id == CHIP_ID_YUKON_FE_P)
  662. rx_reg |= GMF_RX_OVER_ON;
  663. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  664. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  665. /* Hardware errata - clear flush mask */
  666. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
  667. } else {
  668. /* Flush Rx MAC FIFO on any flow control or error */
  669. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  670. }
  671. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  672. reg = RX_GMF_FL_THR_DEF + 1;
  673. /* Another magic mystery workaround from sk98lin */
  674. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  675. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  676. reg = 0x178;
  677. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  678. /* Configure Tx MAC FIFO */
  679. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  680. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  681. /* On chips without ram buffer, pause is controled by MAC level */
  682. if (sky2_read8(hw, B2_E_0) == 0) {
  683. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  684. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  685. sky2_set_tx_stfwd(hw, port);
  686. }
  687. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  688. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  689. /* disable dynamic watermark */
  690. reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
  691. reg &= ~TX_DYN_WM_ENA;
  692. sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
  693. }
  694. }
  695. /* Assign Ram Buffer allocation to queue */
  696. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  697. {
  698. u32 end;
  699. /* convert from K bytes to qwords used for hw register */
  700. start *= 1024/8;
  701. space *= 1024/8;
  702. end = start + space - 1;
  703. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  704. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  705. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  706. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  707. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  708. if (q == Q_R1 || q == Q_R2) {
  709. u32 tp = space - space/4;
  710. /* On receive queue's set the thresholds
  711. * give receiver priority when > 3/4 full
  712. * send pause when down to 2K
  713. */
  714. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  715. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  716. tp = space - 2048/8;
  717. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  718. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  719. } else {
  720. /* Enable store & forward on Tx queue's because
  721. * Tx FIFO is only 1K on Yukon
  722. */
  723. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  724. }
  725. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  726. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  727. }
  728. /* Setup Bus Memory Interface */
  729. static void sky2_qset(struct sky2_hw *hw, u16 q)
  730. {
  731. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  732. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  733. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  734. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  735. }
  736. /* Setup prefetch unit registers. This is the interface between
  737. * hardware and driver list elements
  738. */
  739. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  740. u64 addr, u32 last)
  741. {
  742. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  743. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  744. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  745. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  746. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  747. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  748. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  749. }
  750. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  751. {
  752. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  753. sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
  754. le->ctrl = 0;
  755. return le;
  756. }
  757. static void tx_init(struct sky2_port *sky2)
  758. {
  759. struct sky2_tx_le *le;
  760. sky2->tx_prod = sky2->tx_cons = 0;
  761. sky2->tx_tcpsum = 0;
  762. sky2->tx_last_mss = 0;
  763. le = get_tx_le(sky2);
  764. le->addr = 0;
  765. le->opcode = OP_ADDR64 | HW_OWNER;
  766. }
  767. static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
  768. struct sky2_tx_le *le)
  769. {
  770. return sky2->tx_ring + (le - sky2->tx_le);
  771. }
  772. /* Update chip's next pointer */
  773. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  774. {
  775. /* Make sure write' to descriptors are complete before we tell hardware */
  776. wmb();
  777. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  778. /* Synchronize I/O on since next processor may write to tail */
  779. mmiowb();
  780. }
  781. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  782. {
  783. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  784. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  785. le->ctrl = 0;
  786. return le;
  787. }
  788. /* Build description to hardware for one receive segment */
  789. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  790. dma_addr_t map, unsigned len)
  791. {
  792. struct sky2_rx_le *le;
  793. if (sizeof(dma_addr_t) > sizeof(u32)) {
  794. le = sky2_next_rx(sky2);
  795. le->addr = cpu_to_le32(upper_32_bits(map));
  796. le->opcode = OP_ADDR64 | HW_OWNER;
  797. }
  798. le = sky2_next_rx(sky2);
  799. le->addr = cpu_to_le32((u32) map);
  800. le->length = cpu_to_le16(len);
  801. le->opcode = op | HW_OWNER;
  802. }
  803. /* Build description to hardware for one possibly fragmented skb */
  804. static void sky2_rx_submit(struct sky2_port *sky2,
  805. const struct rx_ring_info *re)
  806. {
  807. int i;
  808. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  809. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  810. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  811. }
  812. static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  813. unsigned size)
  814. {
  815. struct sk_buff *skb = re->skb;
  816. int i;
  817. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  818. pci_unmap_len_set(re, data_size, size);
  819. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  820. re->frag_addr[i] = pci_map_page(pdev,
  821. skb_shinfo(skb)->frags[i].page,
  822. skb_shinfo(skb)->frags[i].page_offset,
  823. skb_shinfo(skb)->frags[i].size,
  824. PCI_DMA_FROMDEVICE);
  825. }
  826. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  827. {
  828. struct sk_buff *skb = re->skb;
  829. int i;
  830. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  831. PCI_DMA_FROMDEVICE);
  832. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  833. pci_unmap_page(pdev, re->frag_addr[i],
  834. skb_shinfo(skb)->frags[i].size,
  835. PCI_DMA_FROMDEVICE);
  836. }
  837. /* Tell chip where to start receive checksum.
  838. * Actually has two checksums, but set both same to avoid possible byte
  839. * order problems.
  840. */
  841. static void rx_set_checksum(struct sky2_port *sky2)
  842. {
  843. struct sky2_rx_le *le = sky2_next_rx(sky2);
  844. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  845. le->ctrl = 0;
  846. le->opcode = OP_TCPSTART | HW_OWNER;
  847. sky2_write32(sky2->hw,
  848. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  849. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  850. }
  851. /*
  852. * The RX Stop command will not work for Yukon-2 if the BMU does not
  853. * reach the end of packet and since we can't make sure that we have
  854. * incoming data, we must reset the BMU while it is not doing a DMA
  855. * transfer. Since it is possible that the RX path is still active,
  856. * the RX RAM buffer will be stopped first, so any possible incoming
  857. * data will not trigger a DMA. After the RAM buffer is stopped, the
  858. * BMU is polled until any DMA in progress is ended and only then it
  859. * will be reset.
  860. */
  861. static void sky2_rx_stop(struct sky2_port *sky2)
  862. {
  863. struct sky2_hw *hw = sky2->hw;
  864. unsigned rxq = rxqaddr[sky2->port];
  865. int i;
  866. /* disable the RAM Buffer receive queue */
  867. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  868. for (i = 0; i < 0xffff; i++)
  869. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  870. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  871. goto stopped;
  872. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  873. sky2->netdev->name);
  874. stopped:
  875. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  876. /* reset the Rx prefetch unit */
  877. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  878. mmiowb();
  879. }
  880. /* Clean out receive buffer area, assumes receiver hardware stopped */
  881. static void sky2_rx_clean(struct sky2_port *sky2)
  882. {
  883. unsigned i;
  884. memset(sky2->rx_le, 0, RX_LE_BYTES);
  885. for (i = 0; i < sky2->rx_pending; i++) {
  886. struct rx_ring_info *re = sky2->rx_ring + i;
  887. if (re->skb) {
  888. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  889. kfree_skb(re->skb);
  890. re->skb = NULL;
  891. }
  892. }
  893. }
  894. /* Basic MII support */
  895. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  896. {
  897. struct mii_ioctl_data *data = if_mii(ifr);
  898. struct sky2_port *sky2 = netdev_priv(dev);
  899. struct sky2_hw *hw = sky2->hw;
  900. int err = -EOPNOTSUPP;
  901. if (!netif_running(dev))
  902. return -ENODEV; /* Phy still in reset */
  903. switch (cmd) {
  904. case SIOCGMIIPHY:
  905. data->phy_id = PHY_ADDR_MARV;
  906. /* fallthru */
  907. case SIOCGMIIREG: {
  908. u16 val = 0;
  909. spin_lock_bh(&sky2->phy_lock);
  910. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  911. spin_unlock_bh(&sky2->phy_lock);
  912. data->val_out = val;
  913. break;
  914. }
  915. case SIOCSMIIREG:
  916. if (!capable(CAP_NET_ADMIN))
  917. return -EPERM;
  918. spin_lock_bh(&sky2->phy_lock);
  919. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  920. data->val_in);
  921. spin_unlock_bh(&sky2->phy_lock);
  922. break;
  923. }
  924. return err;
  925. }
  926. #ifdef SKY2_VLAN_TAG_USED
  927. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  928. {
  929. struct sky2_port *sky2 = netdev_priv(dev);
  930. struct sky2_hw *hw = sky2->hw;
  931. u16 port = sky2->port;
  932. netif_tx_lock_bh(dev);
  933. napi_disable(&hw->napi);
  934. sky2->vlgrp = grp;
  935. if (grp) {
  936. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  937. RX_VLAN_STRIP_ON);
  938. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  939. TX_VLAN_TAG_ON);
  940. } else {
  941. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  942. RX_VLAN_STRIP_OFF);
  943. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  944. TX_VLAN_TAG_OFF);
  945. }
  946. sky2_read32(hw, B0_Y2_SP_LISR);
  947. napi_enable(&hw->napi);
  948. netif_tx_unlock_bh(dev);
  949. }
  950. #endif
  951. /*
  952. * Allocate an skb for receiving. If the MTU is large enough
  953. * make the skb non-linear with a fragment list of pages.
  954. */
  955. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  956. {
  957. struct sk_buff *skb;
  958. int i;
  959. if (sky2->hw->flags & SKY2_HW_FIFO_HANG_CHECK) {
  960. unsigned char *start;
  961. /*
  962. * Workaround for a bug in FIFO that cause hang
  963. * if the FIFO if the receive buffer is not 64 byte aligned.
  964. * The buffer returned from netdev_alloc_skb is
  965. * aligned except if slab debugging is enabled.
  966. */
  967. skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + 8);
  968. if (!skb)
  969. goto nomem;
  970. start = PTR_ALIGN(skb->data, 8);
  971. skb_reserve(skb, start - skb->data);
  972. } else {
  973. skb = netdev_alloc_skb(sky2->netdev,
  974. sky2->rx_data_size + NET_IP_ALIGN);
  975. if (!skb)
  976. goto nomem;
  977. skb_reserve(skb, NET_IP_ALIGN);
  978. }
  979. for (i = 0; i < sky2->rx_nfrags; i++) {
  980. struct page *page = alloc_page(GFP_ATOMIC);
  981. if (!page)
  982. goto free_partial;
  983. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  984. }
  985. return skb;
  986. free_partial:
  987. kfree_skb(skb);
  988. nomem:
  989. return NULL;
  990. }
  991. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  992. {
  993. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  994. }
  995. /*
  996. * Allocate and setup receiver buffer pool.
  997. * Normal case this ends up creating one list element for skb
  998. * in the receive ring. Worst case if using large MTU and each
  999. * allocation falls on a different 64 bit region, that results
  1000. * in 6 list elements per ring entry.
  1001. * One element is used for checksum enable/disable, and one
  1002. * extra to avoid wrap.
  1003. */
  1004. static int sky2_rx_start(struct sky2_port *sky2)
  1005. {
  1006. struct sky2_hw *hw = sky2->hw;
  1007. struct rx_ring_info *re;
  1008. unsigned rxq = rxqaddr[sky2->port];
  1009. unsigned i, size, space, thresh;
  1010. sky2->rx_put = sky2->rx_next = 0;
  1011. sky2_qset(hw, rxq);
  1012. /* On PCI express lowering the watermark gives better performance */
  1013. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  1014. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  1015. /* These chips have no ram buffer?
  1016. * MAC Rx RAM Read is controlled by hardware */
  1017. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1018. (hw->chip_rev == CHIP_REV_YU_EC_U_A1
  1019. || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  1020. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  1021. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  1022. if (!(hw->flags & SKY2_HW_NEW_LE))
  1023. rx_set_checksum(sky2);
  1024. /* Space needed for frame data + headers rounded up */
  1025. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  1026. /* Stopping point for hardware truncation */
  1027. thresh = (size - 8) / sizeof(u32);
  1028. /* Account for overhead of skb - to avoid order > 0 allocation */
  1029. space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
  1030. + sizeof(struct skb_shared_info);
  1031. sky2->rx_nfrags = space >> PAGE_SHIFT;
  1032. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  1033. if (sky2->rx_nfrags != 0) {
  1034. /* Compute residue after pages */
  1035. space = sky2->rx_nfrags << PAGE_SHIFT;
  1036. if (space < size)
  1037. size -= space;
  1038. else
  1039. size = 0;
  1040. /* Optimize to handle small packets and headers */
  1041. if (size < copybreak)
  1042. size = copybreak;
  1043. if (size < ETH_HLEN)
  1044. size = ETH_HLEN;
  1045. }
  1046. sky2->rx_data_size = size;
  1047. /* Fill Rx ring */
  1048. for (i = 0; i < sky2->rx_pending; i++) {
  1049. re = sky2->rx_ring + i;
  1050. re->skb = sky2_rx_alloc(sky2);
  1051. if (!re->skb)
  1052. goto nomem;
  1053. sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
  1054. sky2_rx_submit(sky2, re);
  1055. }
  1056. /*
  1057. * The receiver hangs if it receives frames larger than the
  1058. * packet buffer. As a workaround, truncate oversize frames, but
  1059. * the register is limited to 9 bits, so if you do frames > 2052
  1060. * you better get the MTU right!
  1061. */
  1062. if (thresh > 0x1ff)
  1063. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1064. else {
  1065. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1066. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1067. }
  1068. /* Tell chip about available buffers */
  1069. sky2_rx_update(sky2, rxq);
  1070. return 0;
  1071. nomem:
  1072. sky2_rx_clean(sky2);
  1073. return -ENOMEM;
  1074. }
  1075. /* Bring up network interface. */
  1076. static int sky2_up(struct net_device *dev)
  1077. {
  1078. struct sky2_port *sky2 = netdev_priv(dev);
  1079. struct sky2_hw *hw = sky2->hw;
  1080. unsigned port = sky2->port;
  1081. u32 imask, ramsize;
  1082. int cap, err = -ENOMEM;
  1083. struct net_device *otherdev = hw->dev[sky2->port^1];
  1084. /*
  1085. * On dual port PCI-X card, there is an problem where status
  1086. * can be received out of order due to split transactions
  1087. */
  1088. if (otherdev && netif_running(otherdev) &&
  1089. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1090. u16 cmd;
  1091. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1092. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1093. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1094. }
  1095. if (netif_msg_ifup(sky2))
  1096. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1097. netif_carrier_off(dev);
  1098. /* must be power of 2 */
  1099. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1100. TX_RING_SIZE *
  1101. sizeof(struct sky2_tx_le),
  1102. &sky2->tx_le_map);
  1103. if (!sky2->tx_le)
  1104. goto err_out;
  1105. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  1106. GFP_KERNEL);
  1107. if (!sky2->tx_ring)
  1108. goto err_out;
  1109. tx_init(sky2);
  1110. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1111. &sky2->rx_le_map);
  1112. if (!sky2->rx_le)
  1113. goto err_out;
  1114. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1115. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1116. GFP_KERNEL);
  1117. if (!sky2->rx_ring)
  1118. goto err_out;
  1119. sky2_phy_power(hw, port, 1);
  1120. sky2_mac_init(hw, port);
  1121. /* Register is number of 4K blocks on internal RAM buffer. */
  1122. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1123. if (ramsize > 0) {
  1124. u32 rxspace;
  1125. pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  1126. if (ramsize < 16)
  1127. rxspace = ramsize / 2;
  1128. else
  1129. rxspace = 8 + (2*(ramsize - 16))/3;
  1130. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1131. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1132. /* Make sure SyncQ is disabled */
  1133. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1134. RB_RST_SET);
  1135. }
  1136. sky2_qset(hw, txqaddr[port]);
  1137. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1138. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1139. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1140. /* Set almost empty threshold */
  1141. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1142. && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1143. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1144. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1145. TX_RING_SIZE - 1);
  1146. err = sky2_rx_start(sky2);
  1147. if (err)
  1148. goto err_out;
  1149. /* Enable interrupts from phy/mac for port */
  1150. imask = sky2_read32(hw, B0_IMSK);
  1151. imask |= portirq_msk[port];
  1152. sky2_write32(hw, B0_IMSK, imask);
  1153. return 0;
  1154. err_out:
  1155. if (sky2->rx_le) {
  1156. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1157. sky2->rx_le, sky2->rx_le_map);
  1158. sky2->rx_le = NULL;
  1159. }
  1160. if (sky2->tx_le) {
  1161. pci_free_consistent(hw->pdev,
  1162. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1163. sky2->tx_le, sky2->tx_le_map);
  1164. sky2->tx_le = NULL;
  1165. }
  1166. kfree(sky2->tx_ring);
  1167. kfree(sky2->rx_ring);
  1168. sky2->tx_ring = NULL;
  1169. sky2->rx_ring = NULL;
  1170. return err;
  1171. }
  1172. /* Modular subtraction in ring */
  1173. static inline int tx_dist(unsigned tail, unsigned head)
  1174. {
  1175. return (head - tail) & (TX_RING_SIZE - 1);
  1176. }
  1177. /* Number of list elements available for next tx */
  1178. static inline int tx_avail(const struct sky2_port *sky2)
  1179. {
  1180. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  1181. }
  1182. /* Estimate of number of transmit list elements required */
  1183. static unsigned tx_le_req(const struct sk_buff *skb)
  1184. {
  1185. unsigned count;
  1186. count = sizeof(dma_addr_t) / sizeof(u32);
  1187. count += skb_shinfo(skb)->nr_frags * count;
  1188. if (skb_is_gso(skb))
  1189. ++count;
  1190. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1191. ++count;
  1192. return count;
  1193. }
  1194. /*
  1195. * Put one packet in ring for transmit.
  1196. * A single packet can generate multiple list elements, and
  1197. * the number of ring elements will probably be less than the number
  1198. * of list elements used.
  1199. */
  1200. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1201. {
  1202. struct sky2_port *sky2 = netdev_priv(dev);
  1203. struct sky2_hw *hw = sky2->hw;
  1204. struct sky2_tx_le *le = NULL;
  1205. struct tx_ring_info *re;
  1206. unsigned i, len;
  1207. dma_addr_t mapping;
  1208. u16 mss;
  1209. u8 ctrl;
  1210. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1211. return NETDEV_TX_BUSY;
  1212. if (unlikely(netif_msg_tx_queued(sky2)))
  1213. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1214. dev->name, sky2->tx_prod, skb->len);
  1215. len = skb_headlen(skb);
  1216. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1217. /* Send high bits if needed */
  1218. if (sizeof(dma_addr_t) > sizeof(u32)) {
  1219. le = get_tx_le(sky2);
  1220. le->addr = cpu_to_le32(upper_32_bits(mapping));
  1221. le->opcode = OP_ADDR64 | HW_OWNER;
  1222. }
  1223. /* Check for TCP Segmentation Offload */
  1224. mss = skb_shinfo(skb)->gso_size;
  1225. if (mss != 0) {
  1226. if (!(hw->flags & SKY2_HW_NEW_LE))
  1227. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1228. if (mss != sky2->tx_last_mss) {
  1229. le = get_tx_le(sky2);
  1230. le->addr = cpu_to_le32(mss);
  1231. if (hw->flags & SKY2_HW_NEW_LE)
  1232. le->opcode = OP_MSS | HW_OWNER;
  1233. else
  1234. le->opcode = OP_LRGLEN | HW_OWNER;
  1235. sky2->tx_last_mss = mss;
  1236. }
  1237. }
  1238. ctrl = 0;
  1239. #ifdef SKY2_VLAN_TAG_USED
  1240. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1241. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1242. if (!le) {
  1243. le = get_tx_le(sky2);
  1244. le->addr = 0;
  1245. le->opcode = OP_VLAN|HW_OWNER;
  1246. } else
  1247. le->opcode |= OP_VLAN;
  1248. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1249. ctrl |= INS_VLAN;
  1250. }
  1251. #endif
  1252. /* Handle TCP checksum offload */
  1253. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1254. /* On Yukon EX (some versions) encoding change. */
  1255. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1256. ctrl |= CALSUM; /* auto checksum */
  1257. else {
  1258. const unsigned offset = skb_transport_offset(skb);
  1259. u32 tcpsum;
  1260. tcpsum = offset << 16; /* sum start */
  1261. tcpsum |= offset + skb->csum_offset; /* sum write */
  1262. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1263. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1264. ctrl |= UDPTCP;
  1265. if (tcpsum != sky2->tx_tcpsum) {
  1266. sky2->tx_tcpsum = tcpsum;
  1267. le = get_tx_le(sky2);
  1268. le->addr = cpu_to_le32(tcpsum);
  1269. le->length = 0; /* initial checksum value */
  1270. le->ctrl = 1; /* one packet */
  1271. le->opcode = OP_TCPLISW | HW_OWNER;
  1272. }
  1273. }
  1274. }
  1275. le = get_tx_le(sky2);
  1276. le->addr = cpu_to_le32((u32) mapping);
  1277. le->length = cpu_to_le16(len);
  1278. le->ctrl = ctrl;
  1279. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1280. re = tx_le_re(sky2, le);
  1281. re->skb = skb;
  1282. pci_unmap_addr_set(re, mapaddr, mapping);
  1283. pci_unmap_len_set(re, maplen, len);
  1284. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1285. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1286. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1287. frag->size, PCI_DMA_TODEVICE);
  1288. if (sizeof(dma_addr_t) > sizeof(u32)) {
  1289. le = get_tx_le(sky2);
  1290. le->addr = cpu_to_le32(upper_32_bits(mapping));
  1291. le->ctrl = 0;
  1292. le->opcode = OP_ADDR64 | HW_OWNER;
  1293. }
  1294. le = get_tx_le(sky2);
  1295. le->addr = cpu_to_le32((u32) mapping);
  1296. le->length = cpu_to_le16(frag->size);
  1297. le->ctrl = ctrl;
  1298. le->opcode = OP_BUFFER | HW_OWNER;
  1299. re = tx_le_re(sky2, le);
  1300. re->skb = skb;
  1301. pci_unmap_addr_set(re, mapaddr, mapping);
  1302. pci_unmap_len_set(re, maplen, frag->size);
  1303. }
  1304. le->ctrl |= EOP;
  1305. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1306. netif_stop_queue(dev);
  1307. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1308. dev->trans_start = jiffies;
  1309. return NETDEV_TX_OK;
  1310. }
  1311. /*
  1312. * Free ring elements from starting at tx_cons until "done"
  1313. *
  1314. * NB: the hardware will tell us about partial completion of multi-part
  1315. * buffers so make sure not to free skb to early.
  1316. */
  1317. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1318. {
  1319. struct net_device *dev = sky2->netdev;
  1320. struct pci_dev *pdev = sky2->hw->pdev;
  1321. unsigned idx;
  1322. BUG_ON(done >= TX_RING_SIZE);
  1323. for (idx = sky2->tx_cons; idx != done;
  1324. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  1325. struct sky2_tx_le *le = sky2->tx_le + idx;
  1326. struct tx_ring_info *re = sky2->tx_ring + idx;
  1327. switch(le->opcode & ~HW_OWNER) {
  1328. case OP_LARGESEND:
  1329. case OP_PACKET:
  1330. pci_unmap_single(pdev,
  1331. pci_unmap_addr(re, mapaddr),
  1332. pci_unmap_len(re, maplen),
  1333. PCI_DMA_TODEVICE);
  1334. break;
  1335. case OP_BUFFER:
  1336. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1337. pci_unmap_len(re, maplen),
  1338. PCI_DMA_TODEVICE);
  1339. break;
  1340. }
  1341. if (le->ctrl & EOP) {
  1342. if (unlikely(netif_msg_tx_done(sky2)))
  1343. printk(KERN_DEBUG "%s: tx done %u\n",
  1344. dev->name, idx);
  1345. dev->stats.tx_packets++;
  1346. dev->stats.tx_bytes += re->skb->len;
  1347. dev_kfree_skb_any(re->skb);
  1348. sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
  1349. }
  1350. }
  1351. sky2->tx_cons = idx;
  1352. smp_mb();
  1353. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1354. netif_wake_queue(dev);
  1355. }
  1356. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1357. static void sky2_tx_clean(struct net_device *dev)
  1358. {
  1359. struct sky2_port *sky2 = netdev_priv(dev);
  1360. netif_tx_lock_bh(dev);
  1361. sky2_tx_complete(sky2, sky2->tx_prod);
  1362. netif_tx_unlock_bh(dev);
  1363. }
  1364. /* Network shutdown */
  1365. static int sky2_down(struct net_device *dev)
  1366. {
  1367. struct sky2_port *sky2 = netdev_priv(dev);
  1368. struct sky2_hw *hw = sky2->hw;
  1369. unsigned port = sky2->port;
  1370. u16 ctrl;
  1371. u32 imask;
  1372. /* Never really got started! */
  1373. if (!sky2->tx_le)
  1374. return 0;
  1375. if (netif_msg_ifdown(sky2))
  1376. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1377. /* Stop more packets from being queued */
  1378. netif_stop_queue(dev);
  1379. /* Disable port IRQ */
  1380. imask = sky2_read32(hw, B0_IMSK);
  1381. imask &= ~portirq_msk[port];
  1382. sky2_write32(hw, B0_IMSK, imask);
  1383. synchronize_irq(hw->pdev->irq);
  1384. sky2_gmac_reset(hw, port);
  1385. /* Stop transmitter */
  1386. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1387. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1388. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1389. RB_RST_SET | RB_DIS_OP_MD);
  1390. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1391. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1392. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1393. /* Make sure no packets are pending */
  1394. napi_synchronize(&hw->napi);
  1395. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1396. /* Workaround shared GMAC reset */
  1397. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1398. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1399. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1400. /* Disable Force Sync bit and Enable Alloc bit */
  1401. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1402. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1403. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1404. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1405. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1406. /* Reset the PCI FIFO of the async Tx queue */
  1407. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1408. BMU_RST_SET | BMU_FIFO_RST);
  1409. /* Reset the Tx prefetch units */
  1410. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1411. PREF_UNIT_RST_SET);
  1412. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1413. sky2_rx_stop(sky2);
  1414. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1415. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1416. sky2_phy_power(hw, port, 0);
  1417. netif_carrier_off(dev);
  1418. /* turn off LED's */
  1419. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1420. sky2_tx_clean(dev);
  1421. sky2_rx_clean(sky2);
  1422. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1423. sky2->rx_le, sky2->rx_le_map);
  1424. kfree(sky2->rx_ring);
  1425. pci_free_consistent(hw->pdev,
  1426. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1427. sky2->tx_le, sky2->tx_le_map);
  1428. kfree(sky2->tx_ring);
  1429. sky2->tx_le = NULL;
  1430. sky2->rx_le = NULL;
  1431. sky2->rx_ring = NULL;
  1432. sky2->tx_ring = NULL;
  1433. return 0;
  1434. }
  1435. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1436. {
  1437. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1438. return SPEED_1000;
  1439. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1440. if (aux & PHY_M_PS_SPEED_100)
  1441. return SPEED_100;
  1442. else
  1443. return SPEED_10;
  1444. }
  1445. switch (aux & PHY_M_PS_SPEED_MSK) {
  1446. case PHY_M_PS_SPEED_1000:
  1447. return SPEED_1000;
  1448. case PHY_M_PS_SPEED_100:
  1449. return SPEED_100;
  1450. default:
  1451. return SPEED_10;
  1452. }
  1453. }
  1454. static void sky2_link_up(struct sky2_port *sky2)
  1455. {
  1456. struct sky2_hw *hw = sky2->hw;
  1457. unsigned port = sky2->port;
  1458. u16 reg;
  1459. static const char *fc_name[] = {
  1460. [FC_NONE] = "none",
  1461. [FC_TX] = "tx",
  1462. [FC_RX] = "rx",
  1463. [FC_BOTH] = "both",
  1464. };
  1465. /* enable Rx/Tx */
  1466. reg = gma_read16(hw, port, GM_GP_CTRL);
  1467. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1468. gma_write16(hw, port, GM_GP_CTRL, reg);
  1469. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1470. netif_carrier_on(sky2->netdev);
  1471. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1472. /* Turn on link LED */
  1473. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1474. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1475. if (netif_msg_link(sky2))
  1476. printk(KERN_INFO PFX
  1477. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1478. sky2->netdev->name, sky2->speed,
  1479. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1480. fc_name[sky2->flow_status]);
  1481. }
  1482. static void sky2_link_down(struct sky2_port *sky2)
  1483. {
  1484. struct sky2_hw *hw = sky2->hw;
  1485. unsigned port = sky2->port;
  1486. u16 reg;
  1487. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1488. reg = gma_read16(hw, port, GM_GP_CTRL);
  1489. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1490. gma_write16(hw, port, GM_GP_CTRL, reg);
  1491. netif_carrier_off(sky2->netdev);
  1492. /* Turn on link LED */
  1493. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1494. if (netif_msg_link(sky2))
  1495. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1496. sky2_phy_init(hw, port);
  1497. }
  1498. static enum flow_control sky2_flow(int rx, int tx)
  1499. {
  1500. if (rx)
  1501. return tx ? FC_BOTH : FC_RX;
  1502. else
  1503. return tx ? FC_TX : FC_NONE;
  1504. }
  1505. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1506. {
  1507. struct sky2_hw *hw = sky2->hw;
  1508. unsigned port = sky2->port;
  1509. u16 advert, lpa;
  1510. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1511. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1512. if (lpa & PHY_M_AN_RF) {
  1513. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1514. return -1;
  1515. }
  1516. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1517. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1518. sky2->netdev->name);
  1519. return -1;
  1520. }
  1521. sky2->speed = sky2_phy_speed(hw, aux);
  1522. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1523. /* Since the pause result bits seem to in different positions on
  1524. * different chips. look at registers.
  1525. */
  1526. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1527. /* Shift for bits in fiber PHY */
  1528. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1529. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1530. if (advert & ADVERTISE_1000XPAUSE)
  1531. advert |= ADVERTISE_PAUSE_CAP;
  1532. if (advert & ADVERTISE_1000XPSE_ASYM)
  1533. advert |= ADVERTISE_PAUSE_ASYM;
  1534. if (lpa & LPA_1000XPAUSE)
  1535. lpa |= LPA_PAUSE_CAP;
  1536. if (lpa & LPA_1000XPAUSE_ASYM)
  1537. lpa |= LPA_PAUSE_ASYM;
  1538. }
  1539. sky2->flow_status = FC_NONE;
  1540. if (advert & ADVERTISE_PAUSE_CAP) {
  1541. if (lpa & LPA_PAUSE_CAP)
  1542. sky2->flow_status = FC_BOTH;
  1543. else if (advert & ADVERTISE_PAUSE_ASYM)
  1544. sky2->flow_status = FC_RX;
  1545. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1546. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1547. sky2->flow_status = FC_TX;
  1548. }
  1549. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
  1550. && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1551. sky2->flow_status = FC_NONE;
  1552. if (sky2->flow_status & FC_TX)
  1553. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1554. else
  1555. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1556. return 0;
  1557. }
  1558. /* Interrupt from PHY */
  1559. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1560. {
  1561. struct net_device *dev = hw->dev[port];
  1562. struct sky2_port *sky2 = netdev_priv(dev);
  1563. u16 istatus, phystat;
  1564. if (!netif_running(dev))
  1565. return;
  1566. spin_lock(&sky2->phy_lock);
  1567. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1568. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1569. if (netif_msg_intr(sky2))
  1570. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1571. sky2->netdev->name, istatus, phystat);
  1572. if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
  1573. if (sky2_autoneg_done(sky2, phystat) == 0)
  1574. sky2_link_up(sky2);
  1575. goto out;
  1576. }
  1577. if (istatus & PHY_M_IS_LSP_CHANGE)
  1578. sky2->speed = sky2_phy_speed(hw, phystat);
  1579. if (istatus & PHY_M_IS_DUP_CHANGE)
  1580. sky2->duplex =
  1581. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1582. if (istatus & PHY_M_IS_LST_CHANGE) {
  1583. if (phystat & PHY_M_PS_LINK_UP)
  1584. sky2_link_up(sky2);
  1585. else
  1586. sky2_link_down(sky2);
  1587. }
  1588. out:
  1589. spin_unlock(&sky2->phy_lock);
  1590. }
  1591. /* Transmit timeout is only called if we are running, carrier is up
  1592. * and tx queue is full (stopped).
  1593. */
  1594. static void sky2_tx_timeout(struct net_device *dev)
  1595. {
  1596. struct sky2_port *sky2 = netdev_priv(dev);
  1597. struct sky2_hw *hw = sky2->hw;
  1598. if (netif_msg_timer(sky2))
  1599. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1600. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1601. dev->name, sky2->tx_cons, sky2->tx_prod,
  1602. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1603. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1604. /* can't restart safely under softirq */
  1605. schedule_work(&hw->restart_work);
  1606. }
  1607. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1608. {
  1609. struct sky2_port *sky2 = netdev_priv(dev);
  1610. struct sky2_hw *hw = sky2->hw;
  1611. unsigned port = sky2->port;
  1612. int err;
  1613. u16 ctl, mode;
  1614. u32 imask;
  1615. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1616. return -EINVAL;
  1617. if (new_mtu > ETH_DATA_LEN &&
  1618. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1619. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1620. return -EINVAL;
  1621. if (!netif_running(dev)) {
  1622. dev->mtu = new_mtu;
  1623. return 0;
  1624. }
  1625. imask = sky2_read32(hw, B0_IMSK);
  1626. sky2_write32(hw, B0_IMSK, 0);
  1627. dev->trans_start = jiffies; /* prevent tx timeout */
  1628. netif_stop_queue(dev);
  1629. napi_disable(&hw->napi);
  1630. synchronize_irq(hw->pdev->irq);
  1631. if (sky2_read8(hw, B2_E_0) == 0)
  1632. sky2_set_tx_stfwd(hw, port);
  1633. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1634. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1635. sky2_rx_stop(sky2);
  1636. sky2_rx_clean(sky2);
  1637. dev->mtu = new_mtu;
  1638. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1639. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1640. if (dev->mtu > ETH_DATA_LEN)
  1641. mode |= GM_SMOD_JUMBO_ENA;
  1642. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1643. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1644. err = sky2_rx_start(sky2);
  1645. sky2_write32(hw, B0_IMSK, imask);
  1646. sky2_read32(hw, B0_Y2_SP_LISR);
  1647. napi_enable(&hw->napi);
  1648. if (err)
  1649. dev_close(dev);
  1650. else {
  1651. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1652. netif_wake_queue(dev);
  1653. }
  1654. return err;
  1655. }
  1656. /* For small just reuse existing skb for next receive */
  1657. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1658. const struct rx_ring_info *re,
  1659. unsigned length)
  1660. {
  1661. struct sk_buff *skb;
  1662. skb = netdev_alloc_skb(sky2->netdev, length + 2);
  1663. if (likely(skb)) {
  1664. skb_reserve(skb, 2);
  1665. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1666. length, PCI_DMA_FROMDEVICE);
  1667. skb_copy_from_linear_data(re->skb, skb->data, length);
  1668. skb->ip_summed = re->skb->ip_summed;
  1669. skb->csum = re->skb->csum;
  1670. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1671. length, PCI_DMA_FROMDEVICE);
  1672. re->skb->ip_summed = CHECKSUM_NONE;
  1673. skb_put(skb, length);
  1674. }
  1675. return skb;
  1676. }
  1677. /* Adjust length of skb with fragments to match received data */
  1678. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1679. unsigned int length)
  1680. {
  1681. int i, num_frags;
  1682. unsigned int size;
  1683. /* put header into skb */
  1684. size = min(length, hdr_space);
  1685. skb->tail += size;
  1686. skb->len += size;
  1687. length -= size;
  1688. num_frags = skb_shinfo(skb)->nr_frags;
  1689. for (i = 0; i < num_frags; i++) {
  1690. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1691. if (length == 0) {
  1692. /* don't need this page */
  1693. __free_page(frag->page);
  1694. --skb_shinfo(skb)->nr_frags;
  1695. } else {
  1696. size = min(length, (unsigned) PAGE_SIZE);
  1697. frag->size = size;
  1698. skb->data_len += size;
  1699. skb->truesize += size;
  1700. skb->len += size;
  1701. length -= size;
  1702. }
  1703. }
  1704. }
  1705. /* Normal packet - take skb from ring element and put in a new one */
  1706. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1707. struct rx_ring_info *re,
  1708. unsigned int length)
  1709. {
  1710. struct sk_buff *skb, *nskb;
  1711. unsigned hdr_space = sky2->rx_data_size;
  1712. /* Don't be tricky about reusing pages (yet) */
  1713. nskb = sky2_rx_alloc(sky2);
  1714. if (unlikely(!nskb))
  1715. return NULL;
  1716. skb = re->skb;
  1717. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1718. prefetch(skb->data);
  1719. re->skb = nskb;
  1720. sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
  1721. if (skb_shinfo(skb)->nr_frags)
  1722. skb_put_frags(skb, hdr_space, length);
  1723. else
  1724. skb_put(skb, length);
  1725. return skb;
  1726. }
  1727. /*
  1728. * Receive one packet.
  1729. * For larger packets, get new buffer.
  1730. */
  1731. static struct sk_buff *sky2_receive(struct net_device *dev,
  1732. u16 length, u32 status)
  1733. {
  1734. struct sky2_port *sky2 = netdev_priv(dev);
  1735. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1736. struct sk_buff *skb = NULL;
  1737. u16 count = (status & GMR_FS_LEN) >> 16;
  1738. #ifdef SKY2_VLAN_TAG_USED
  1739. /* Account for vlan tag */
  1740. if (sky2->vlgrp && (status & GMR_FS_VLAN))
  1741. count -= VLAN_HLEN;
  1742. #endif
  1743. if (unlikely(netif_msg_rx_status(sky2)))
  1744. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1745. dev->name, sky2->rx_next, status, length);
  1746. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1747. prefetch(sky2->rx_ring + sky2->rx_next);
  1748. /* This chip has hardware problems that generates bogus status.
  1749. * So do only marginal checking and expect higher level protocols
  1750. * to handle crap frames.
  1751. */
  1752. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  1753. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  1754. length != count)
  1755. goto okay;
  1756. if (status & GMR_FS_ANY_ERR)
  1757. goto error;
  1758. if (!(status & GMR_FS_RX_OK))
  1759. goto resubmit;
  1760. /* if length reported by DMA does not match PHY, packet was truncated */
  1761. if (length != count)
  1762. goto len_error;
  1763. okay:
  1764. if (length < copybreak)
  1765. skb = receive_copy(sky2, re, length);
  1766. else
  1767. skb = receive_new(sky2, re, length);
  1768. resubmit:
  1769. sky2_rx_submit(sky2, re);
  1770. return skb;
  1771. len_error:
  1772. /* Truncation of overlength packets
  1773. causes PHY length to not match MAC length */
  1774. ++dev->stats.rx_length_errors;
  1775. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1776. pr_info(PFX "%s: rx length error: status %#x length %d\n",
  1777. dev->name, status, length);
  1778. goto resubmit;
  1779. error:
  1780. ++dev->stats.rx_errors;
  1781. if (status & GMR_FS_RX_FF_OV) {
  1782. dev->stats.rx_over_errors++;
  1783. goto resubmit;
  1784. }
  1785. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1786. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1787. dev->name, status, length);
  1788. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1789. dev->stats.rx_length_errors++;
  1790. if (status & GMR_FS_FRAGMENT)
  1791. dev->stats.rx_frame_errors++;
  1792. if (status & GMR_FS_CRC_ERR)
  1793. dev->stats.rx_crc_errors++;
  1794. goto resubmit;
  1795. }
  1796. /* Transmit complete */
  1797. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1798. {
  1799. struct sky2_port *sky2 = netdev_priv(dev);
  1800. if (netif_running(dev)) {
  1801. netif_tx_lock(dev);
  1802. sky2_tx_complete(sky2, last);
  1803. netif_tx_unlock(dev);
  1804. }
  1805. }
  1806. /* Process status response ring */
  1807. static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
  1808. {
  1809. int work_done = 0;
  1810. unsigned rx[2] = { 0, 0 };
  1811. rmb();
  1812. do {
  1813. struct sky2_port *sky2;
  1814. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1815. unsigned port;
  1816. struct net_device *dev;
  1817. struct sk_buff *skb;
  1818. u32 status;
  1819. u16 length;
  1820. u8 opcode = le->opcode;
  1821. if (!(opcode & HW_OWNER))
  1822. break;
  1823. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1824. port = le->css & CSS_LINK_BIT;
  1825. dev = hw->dev[port];
  1826. sky2 = netdev_priv(dev);
  1827. length = le16_to_cpu(le->length);
  1828. status = le32_to_cpu(le->status);
  1829. le->opcode = 0;
  1830. switch (opcode & ~HW_OWNER) {
  1831. case OP_RXSTAT:
  1832. ++rx[port];
  1833. skb = sky2_receive(dev, length, status);
  1834. if (unlikely(!skb)) {
  1835. dev->stats.rx_dropped++;
  1836. break;
  1837. }
  1838. /* This chip reports checksum status differently */
  1839. if (hw->flags & SKY2_HW_NEW_LE) {
  1840. if (sky2->rx_csum &&
  1841. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  1842. (le->css & CSS_TCPUDPCSOK))
  1843. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1844. else
  1845. skb->ip_summed = CHECKSUM_NONE;
  1846. }
  1847. skb->protocol = eth_type_trans(skb, dev);
  1848. dev->stats.rx_packets++;
  1849. dev->stats.rx_bytes += skb->len;
  1850. dev->last_rx = jiffies;
  1851. #ifdef SKY2_VLAN_TAG_USED
  1852. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1853. vlan_hwaccel_receive_skb(skb,
  1854. sky2->vlgrp,
  1855. be16_to_cpu(sky2->rx_tag));
  1856. } else
  1857. #endif
  1858. netif_receive_skb(skb);
  1859. /* Stop after net poll weight */
  1860. if (++work_done >= to_do)
  1861. goto exit_loop;
  1862. break;
  1863. #ifdef SKY2_VLAN_TAG_USED
  1864. case OP_RXVLAN:
  1865. sky2->rx_tag = length;
  1866. break;
  1867. case OP_RXCHKSVLAN:
  1868. sky2->rx_tag = length;
  1869. /* fall through */
  1870. #endif
  1871. case OP_RXCHKS:
  1872. if (!sky2->rx_csum)
  1873. break;
  1874. /* If this happens then driver assuming wrong format */
  1875. if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
  1876. if (net_ratelimit())
  1877. printk(KERN_NOTICE "%s: unexpected"
  1878. " checksum status\n",
  1879. dev->name);
  1880. break;
  1881. }
  1882. /* Both checksum counters are programmed to start at
  1883. * the same offset, so unless there is a problem they
  1884. * should match. This failure is an early indication that
  1885. * hardware receive checksumming won't work.
  1886. */
  1887. if (likely(status >> 16 == (status & 0xffff))) {
  1888. skb = sky2->rx_ring[sky2->rx_next].skb;
  1889. skb->ip_summed = CHECKSUM_COMPLETE;
  1890. skb->csum = status & 0xffff;
  1891. } else {
  1892. printk(KERN_NOTICE PFX "%s: hardware receive "
  1893. "checksum problem (status = %#x)\n",
  1894. dev->name, status);
  1895. sky2->rx_csum = 0;
  1896. sky2_write32(sky2->hw,
  1897. Q_ADDR(rxqaddr[port], Q_CSR),
  1898. BMU_DIS_RX_CHKSUM);
  1899. }
  1900. break;
  1901. case OP_TXINDEXLE:
  1902. /* TX index reports status for both ports */
  1903. BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
  1904. sky2_tx_done(hw->dev[0], status & 0xfff);
  1905. if (hw->dev[1])
  1906. sky2_tx_done(hw->dev[1],
  1907. ((status >> 24) & 0xff)
  1908. | (u16)(length & 0xf) << 8);
  1909. break;
  1910. default:
  1911. if (net_ratelimit())
  1912. printk(KERN_WARNING PFX
  1913. "unknown status opcode 0x%x\n", opcode);
  1914. }
  1915. } while (hw->st_idx != idx);
  1916. /* Fully processed status ring so clear irq */
  1917. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1918. exit_loop:
  1919. if (rx[0])
  1920. sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
  1921. if (rx[1])
  1922. sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
  1923. return work_done;
  1924. }
  1925. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1926. {
  1927. struct net_device *dev = hw->dev[port];
  1928. if (net_ratelimit())
  1929. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1930. dev->name, status);
  1931. if (status & Y2_IS_PAR_RD1) {
  1932. if (net_ratelimit())
  1933. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1934. dev->name);
  1935. /* Clear IRQ */
  1936. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1937. }
  1938. if (status & Y2_IS_PAR_WR1) {
  1939. if (net_ratelimit())
  1940. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1941. dev->name);
  1942. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1943. }
  1944. if (status & Y2_IS_PAR_MAC1) {
  1945. if (net_ratelimit())
  1946. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1947. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1948. }
  1949. if (status & Y2_IS_PAR_RX1) {
  1950. if (net_ratelimit())
  1951. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1952. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1953. }
  1954. if (status & Y2_IS_TCP_TXA1) {
  1955. if (net_ratelimit())
  1956. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  1957. dev->name);
  1958. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  1959. }
  1960. }
  1961. static void sky2_hw_intr(struct sky2_hw *hw)
  1962. {
  1963. struct pci_dev *pdev = hw->pdev;
  1964. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  1965. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  1966. status &= hwmsk;
  1967. if (status & Y2_IS_TIST_OV)
  1968. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1969. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  1970. u16 pci_err;
  1971. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  1972. if (net_ratelimit())
  1973. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  1974. pci_err);
  1975. sky2_pci_write16(hw, PCI_STATUS,
  1976. pci_err | PCI_STATUS_ERROR_BITS);
  1977. }
  1978. if (status & Y2_IS_PCI_EXP) {
  1979. /* PCI-Express uncorrectable Error occurred */
  1980. u32 err;
  1981. err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  1982. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  1983. 0xfffffffful);
  1984. if (net_ratelimit())
  1985. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  1986. sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  1987. }
  1988. if (status & Y2_HWE_L1_MASK)
  1989. sky2_hw_error(hw, 0, status);
  1990. status >>= 8;
  1991. if (status & Y2_HWE_L1_MASK)
  1992. sky2_hw_error(hw, 1, status);
  1993. }
  1994. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  1995. {
  1996. struct net_device *dev = hw->dev[port];
  1997. struct sky2_port *sky2 = netdev_priv(dev);
  1998. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1999. if (netif_msg_intr(sky2))
  2000. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  2001. dev->name, status);
  2002. if (status & GM_IS_RX_CO_OV)
  2003. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2004. if (status & GM_IS_TX_CO_OV)
  2005. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2006. if (status & GM_IS_RX_FF_OR) {
  2007. ++dev->stats.rx_fifo_errors;
  2008. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2009. }
  2010. if (status & GM_IS_TX_FF_UR) {
  2011. ++dev->stats.tx_fifo_errors;
  2012. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2013. }
  2014. }
  2015. /* This should never happen it is a bug. */
  2016. static void sky2_le_error(struct sky2_hw *hw, unsigned port,
  2017. u16 q, unsigned ring_size)
  2018. {
  2019. struct net_device *dev = hw->dev[port];
  2020. struct sky2_port *sky2 = netdev_priv(dev);
  2021. unsigned idx;
  2022. const u64 *le = (q == Q_R1 || q == Q_R2)
  2023. ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
  2024. idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2025. printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
  2026. dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
  2027. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2028. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2029. }
  2030. static int sky2_rx_hung(struct net_device *dev)
  2031. {
  2032. struct sky2_port *sky2 = netdev_priv(dev);
  2033. struct sky2_hw *hw = sky2->hw;
  2034. unsigned port = sky2->port;
  2035. unsigned rxq = rxqaddr[port];
  2036. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2037. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2038. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2039. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2040. /* If idle and MAC or PCI is stuck */
  2041. if (sky2->check.last == dev->last_rx &&
  2042. ((mac_rp == sky2->check.mac_rp &&
  2043. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2044. /* Check if the PCI RX hang */
  2045. (fifo_rp == sky2->check.fifo_rp &&
  2046. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2047. printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
  2048. dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
  2049. sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2050. return 1;
  2051. } else {
  2052. sky2->check.last = dev->last_rx;
  2053. sky2->check.mac_rp = mac_rp;
  2054. sky2->check.mac_lev = mac_lev;
  2055. sky2->check.fifo_rp = fifo_rp;
  2056. sky2->check.fifo_lev = fifo_lev;
  2057. return 0;
  2058. }
  2059. }
  2060. static void sky2_watchdog(unsigned long arg)
  2061. {
  2062. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2063. /* Check for lost IRQ once a second */
  2064. if (sky2_read32(hw, B0_ISRC)) {
  2065. napi_schedule(&hw->napi);
  2066. } else {
  2067. int i, active = 0;
  2068. for (i = 0; i < hw->ports; i++) {
  2069. struct net_device *dev = hw->dev[i];
  2070. if (!netif_running(dev))
  2071. continue;
  2072. ++active;
  2073. /* For chips with Rx FIFO, check if stuck */
  2074. if ((hw->flags & SKY2_HW_FIFO_HANG_CHECK) &&
  2075. sky2_rx_hung(dev)) {
  2076. pr_info(PFX "%s: receiver hang detected\n",
  2077. dev->name);
  2078. schedule_work(&hw->restart_work);
  2079. return;
  2080. }
  2081. }
  2082. if (active == 0)
  2083. return;
  2084. }
  2085. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2086. }
  2087. /* Hardware/software error handling */
  2088. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2089. {
  2090. if (net_ratelimit())
  2091. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2092. if (status & Y2_IS_HW_ERR)
  2093. sky2_hw_intr(hw);
  2094. if (status & Y2_IS_IRQ_MAC1)
  2095. sky2_mac_intr(hw, 0);
  2096. if (status & Y2_IS_IRQ_MAC2)
  2097. sky2_mac_intr(hw, 1);
  2098. if (status & Y2_IS_CHK_RX1)
  2099. sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
  2100. if (status & Y2_IS_CHK_RX2)
  2101. sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
  2102. if (status & Y2_IS_CHK_TXA1)
  2103. sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
  2104. if (status & Y2_IS_CHK_TXA2)
  2105. sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
  2106. }
  2107. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2108. {
  2109. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2110. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2111. int work_done = 0;
  2112. u16 idx;
  2113. if (unlikely(status & Y2_IS_ERROR))
  2114. sky2_err_intr(hw, status);
  2115. if (status & Y2_IS_IRQ_PHY1)
  2116. sky2_phy_intr(hw, 0);
  2117. if (status & Y2_IS_IRQ_PHY2)
  2118. sky2_phy_intr(hw, 1);
  2119. while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
  2120. work_done += sky2_status_intr(hw, work_limit - work_done, idx);
  2121. if (work_done >= work_limit)
  2122. goto done;
  2123. }
  2124. /* Bug/Errata workaround?
  2125. * Need to kick the TX irq moderation timer.
  2126. */
  2127. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
  2128. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2129. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2130. }
  2131. napi_complete(napi);
  2132. sky2_read32(hw, B0_Y2_SP_LISR);
  2133. done:
  2134. return work_done;
  2135. }
  2136. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2137. {
  2138. struct sky2_hw *hw = dev_id;
  2139. u32 status;
  2140. /* Reading this mask interrupts as side effect */
  2141. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2142. if (status == 0 || status == ~0)
  2143. return IRQ_NONE;
  2144. prefetch(&hw->st_le[hw->st_idx]);
  2145. napi_schedule(&hw->napi);
  2146. return IRQ_HANDLED;
  2147. }
  2148. #ifdef CONFIG_NET_POLL_CONTROLLER
  2149. static void sky2_netpoll(struct net_device *dev)
  2150. {
  2151. struct sky2_port *sky2 = netdev_priv(dev);
  2152. napi_schedule(&sky2->hw->napi);
  2153. }
  2154. #endif
  2155. /* Chip internal frequency for clock calculations */
  2156. static u32 sky2_mhz(const struct sky2_hw *hw)
  2157. {
  2158. switch (hw->chip_id) {
  2159. case CHIP_ID_YUKON_EC:
  2160. case CHIP_ID_YUKON_EC_U:
  2161. case CHIP_ID_YUKON_EX:
  2162. return 125;
  2163. case CHIP_ID_YUKON_FE:
  2164. return 100;
  2165. case CHIP_ID_YUKON_FE_P:
  2166. return 50;
  2167. case CHIP_ID_YUKON_XL:
  2168. return 156;
  2169. default:
  2170. BUG();
  2171. }
  2172. }
  2173. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2174. {
  2175. return sky2_mhz(hw) * us;
  2176. }
  2177. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2178. {
  2179. return clk / sky2_mhz(hw);
  2180. }
  2181. static int __devinit sky2_init(struct sky2_hw *hw)
  2182. {
  2183. u8 t8;
  2184. /* Enable all clocks and check for bad PCI access */
  2185. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2186. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2187. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2188. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2189. switch(hw->chip_id) {
  2190. case CHIP_ID_YUKON_XL:
  2191. hw->flags = SKY2_HW_GIGABIT
  2192. | SKY2_HW_NEWER_PHY;
  2193. if (hw->chip_rev < 3)
  2194. hw->flags |= SKY2_HW_FIFO_HANG_CHECK;
  2195. break;
  2196. case CHIP_ID_YUKON_EC_U:
  2197. hw->flags = SKY2_HW_GIGABIT
  2198. | SKY2_HW_NEWER_PHY
  2199. | SKY2_HW_ADV_POWER_CTL;
  2200. break;
  2201. case CHIP_ID_YUKON_EX:
  2202. hw->flags = SKY2_HW_GIGABIT
  2203. | SKY2_HW_NEWER_PHY
  2204. | SKY2_HW_NEW_LE
  2205. | SKY2_HW_ADV_POWER_CTL;
  2206. /* New transmit checksum */
  2207. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2208. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2209. break;
  2210. case CHIP_ID_YUKON_EC:
  2211. /* This rev is really old, and requires untested workarounds */
  2212. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2213. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2214. return -EOPNOTSUPP;
  2215. }
  2216. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_FIFO_HANG_CHECK;
  2217. break;
  2218. case CHIP_ID_YUKON_FE:
  2219. break;
  2220. case CHIP_ID_YUKON_FE_P:
  2221. hw->flags = SKY2_HW_NEWER_PHY
  2222. | SKY2_HW_NEW_LE
  2223. | SKY2_HW_AUTO_TX_SUM
  2224. | SKY2_HW_ADV_POWER_CTL;
  2225. break;
  2226. default:
  2227. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2228. hw->chip_id);
  2229. return -EOPNOTSUPP;
  2230. }
  2231. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2232. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2233. hw->flags |= SKY2_HW_FIBRE_PHY;
  2234. hw->ports = 1;
  2235. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2236. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2237. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2238. ++hw->ports;
  2239. }
  2240. return 0;
  2241. }
  2242. static void sky2_reset(struct sky2_hw *hw)
  2243. {
  2244. struct pci_dev *pdev = hw->pdev;
  2245. u16 status;
  2246. int i, cap;
  2247. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2248. /* disable ASF */
  2249. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  2250. status = sky2_read16(hw, HCU_CCSR);
  2251. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2252. HCU_CCSR_UC_STATE_MSK);
  2253. sky2_write16(hw, HCU_CCSR, status);
  2254. } else
  2255. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2256. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2257. /* do a SW reset */
  2258. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2259. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2260. /* allow writes to PCI config */
  2261. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2262. /* clear PCI errors, if any */
  2263. status = sky2_pci_read16(hw, PCI_STATUS);
  2264. status |= PCI_STATUS_ERROR_BITS;
  2265. sky2_pci_write16(hw, PCI_STATUS, status);
  2266. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2267. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2268. if (cap) {
  2269. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2270. 0xfffffffful);
  2271. /* If error bit is stuck on ignore it */
  2272. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2273. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2274. else
  2275. hwe_mask |= Y2_IS_PCI_EXP;
  2276. }
  2277. sky2_power_on(hw);
  2278. for (i = 0; i < hw->ports; i++) {
  2279. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2280. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2281. if (hw->chip_id == CHIP_ID_YUKON_EX)
  2282. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2283. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2284. | GMC_BYP_RETR_ON);
  2285. }
  2286. /* Clear I2C IRQ noise */
  2287. sky2_write32(hw, B2_I2C_IRQ, 1);
  2288. /* turn off hardware timer (unused) */
  2289. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2290. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2291. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  2292. /* Turn off descriptor polling */
  2293. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2294. /* Turn off receive timestamp */
  2295. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2296. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2297. /* enable the Tx Arbiters */
  2298. for (i = 0; i < hw->ports; i++)
  2299. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2300. /* Initialize ram interface */
  2301. for (i = 0; i < hw->ports; i++) {
  2302. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2303. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2304. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2305. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2306. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2307. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2308. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2309. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2310. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2311. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2312. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2313. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2314. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2315. }
  2316. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2317. for (i = 0; i < hw->ports; i++)
  2318. sky2_gmac_reset(hw, i);
  2319. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2320. hw->st_idx = 0;
  2321. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2322. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2323. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2324. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2325. /* Set the list last index */
  2326. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2327. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2328. sky2_write8(hw, STAT_FIFO_WM, 16);
  2329. /* set Status-FIFO ISR watermark */
  2330. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2331. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2332. else
  2333. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2334. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2335. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2336. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2337. /* enable status unit */
  2338. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2339. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2340. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2341. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2342. }
  2343. static void sky2_restart(struct work_struct *work)
  2344. {
  2345. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2346. struct net_device *dev;
  2347. int i, err;
  2348. rtnl_lock();
  2349. for (i = 0; i < hw->ports; i++) {
  2350. dev = hw->dev[i];
  2351. if (netif_running(dev))
  2352. sky2_down(dev);
  2353. }
  2354. napi_disable(&hw->napi);
  2355. sky2_write32(hw, B0_IMSK, 0);
  2356. sky2_reset(hw);
  2357. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2358. napi_enable(&hw->napi);
  2359. for (i = 0; i < hw->ports; i++) {
  2360. dev = hw->dev[i];
  2361. if (netif_running(dev)) {
  2362. err = sky2_up(dev);
  2363. if (err) {
  2364. printk(KERN_INFO PFX "%s: could not restart %d\n",
  2365. dev->name, err);
  2366. dev_close(dev);
  2367. }
  2368. }
  2369. }
  2370. rtnl_unlock();
  2371. }
  2372. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2373. {
  2374. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2375. }
  2376. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2377. {
  2378. const struct sky2_port *sky2 = netdev_priv(dev);
  2379. wol->supported = sky2_wol_supported(sky2->hw);
  2380. wol->wolopts = sky2->wol;
  2381. }
  2382. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2383. {
  2384. struct sky2_port *sky2 = netdev_priv(dev);
  2385. struct sky2_hw *hw = sky2->hw;
  2386. if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
  2387. return -EOPNOTSUPP;
  2388. sky2->wol = wol->wolopts;
  2389. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2390. hw->chip_id == CHIP_ID_YUKON_EX ||
  2391. hw->chip_id == CHIP_ID_YUKON_FE_P)
  2392. sky2_write32(hw, B0_CTST, sky2->wol
  2393. ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
  2394. if (!netif_running(dev))
  2395. sky2_wol_init(sky2);
  2396. return 0;
  2397. }
  2398. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2399. {
  2400. if (sky2_is_copper(hw)) {
  2401. u32 modes = SUPPORTED_10baseT_Half
  2402. | SUPPORTED_10baseT_Full
  2403. | SUPPORTED_100baseT_Half
  2404. | SUPPORTED_100baseT_Full
  2405. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2406. if (hw->flags & SKY2_HW_GIGABIT)
  2407. modes |= SUPPORTED_1000baseT_Half
  2408. | SUPPORTED_1000baseT_Full;
  2409. return modes;
  2410. } else
  2411. return SUPPORTED_1000baseT_Half
  2412. | SUPPORTED_1000baseT_Full
  2413. | SUPPORTED_Autoneg
  2414. | SUPPORTED_FIBRE;
  2415. }
  2416. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2417. {
  2418. struct sky2_port *sky2 = netdev_priv(dev);
  2419. struct sky2_hw *hw = sky2->hw;
  2420. ecmd->transceiver = XCVR_INTERNAL;
  2421. ecmd->supported = sky2_supported_modes(hw);
  2422. ecmd->phy_address = PHY_ADDR_MARV;
  2423. if (sky2_is_copper(hw)) {
  2424. ecmd->port = PORT_TP;
  2425. ecmd->speed = sky2->speed;
  2426. } else {
  2427. ecmd->speed = SPEED_1000;
  2428. ecmd->port = PORT_FIBRE;
  2429. }
  2430. ecmd->advertising = sky2->advertising;
  2431. ecmd->autoneg = sky2->autoneg;
  2432. ecmd->duplex = sky2->duplex;
  2433. return 0;
  2434. }
  2435. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2436. {
  2437. struct sky2_port *sky2 = netdev_priv(dev);
  2438. const struct sky2_hw *hw = sky2->hw;
  2439. u32 supported = sky2_supported_modes(hw);
  2440. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2441. ecmd->advertising = supported;
  2442. sky2->duplex = -1;
  2443. sky2->speed = -1;
  2444. } else {
  2445. u32 setting;
  2446. switch (ecmd->speed) {
  2447. case SPEED_1000:
  2448. if (ecmd->duplex == DUPLEX_FULL)
  2449. setting = SUPPORTED_1000baseT_Full;
  2450. else if (ecmd->duplex == DUPLEX_HALF)
  2451. setting = SUPPORTED_1000baseT_Half;
  2452. else
  2453. return -EINVAL;
  2454. break;
  2455. case SPEED_100:
  2456. if (ecmd->duplex == DUPLEX_FULL)
  2457. setting = SUPPORTED_100baseT_Full;
  2458. else if (ecmd->duplex == DUPLEX_HALF)
  2459. setting = SUPPORTED_100baseT_Half;
  2460. else
  2461. return -EINVAL;
  2462. break;
  2463. case SPEED_10:
  2464. if (ecmd->duplex == DUPLEX_FULL)
  2465. setting = SUPPORTED_10baseT_Full;
  2466. else if (ecmd->duplex == DUPLEX_HALF)
  2467. setting = SUPPORTED_10baseT_Half;
  2468. else
  2469. return -EINVAL;
  2470. break;
  2471. default:
  2472. return -EINVAL;
  2473. }
  2474. if ((setting & supported) == 0)
  2475. return -EINVAL;
  2476. sky2->speed = ecmd->speed;
  2477. sky2->duplex = ecmd->duplex;
  2478. }
  2479. sky2->autoneg = ecmd->autoneg;
  2480. sky2->advertising = ecmd->advertising;
  2481. if (netif_running(dev)) {
  2482. sky2_phy_reinit(sky2);
  2483. sky2_set_multicast(dev);
  2484. }
  2485. return 0;
  2486. }
  2487. static void sky2_get_drvinfo(struct net_device *dev,
  2488. struct ethtool_drvinfo *info)
  2489. {
  2490. struct sky2_port *sky2 = netdev_priv(dev);
  2491. strcpy(info->driver, DRV_NAME);
  2492. strcpy(info->version, DRV_VERSION);
  2493. strcpy(info->fw_version, "N/A");
  2494. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2495. }
  2496. static const struct sky2_stat {
  2497. char name[ETH_GSTRING_LEN];
  2498. u16 offset;
  2499. } sky2_stats[] = {
  2500. { "tx_bytes", GM_TXO_OK_HI },
  2501. { "rx_bytes", GM_RXO_OK_HI },
  2502. { "tx_broadcast", GM_TXF_BC_OK },
  2503. { "rx_broadcast", GM_RXF_BC_OK },
  2504. { "tx_multicast", GM_TXF_MC_OK },
  2505. { "rx_multicast", GM_RXF_MC_OK },
  2506. { "tx_unicast", GM_TXF_UC_OK },
  2507. { "rx_unicast", GM_RXF_UC_OK },
  2508. { "tx_mac_pause", GM_TXF_MPAUSE },
  2509. { "rx_mac_pause", GM_RXF_MPAUSE },
  2510. { "collisions", GM_TXF_COL },
  2511. { "late_collision",GM_TXF_LAT_COL },
  2512. { "aborted", GM_TXF_ABO_COL },
  2513. { "single_collisions", GM_TXF_SNG_COL },
  2514. { "multi_collisions", GM_TXF_MUL_COL },
  2515. { "rx_short", GM_RXF_SHT },
  2516. { "rx_runt", GM_RXE_FRAG },
  2517. { "rx_64_byte_packets", GM_RXF_64B },
  2518. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2519. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2520. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2521. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2522. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2523. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2524. { "rx_too_long", GM_RXF_LNG_ERR },
  2525. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2526. { "rx_jabber", GM_RXF_JAB_PKT },
  2527. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2528. { "tx_64_byte_packets", GM_TXF_64B },
  2529. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2530. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2531. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2532. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2533. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2534. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2535. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2536. };
  2537. static u32 sky2_get_rx_csum(struct net_device *dev)
  2538. {
  2539. struct sky2_port *sky2 = netdev_priv(dev);
  2540. return sky2->rx_csum;
  2541. }
  2542. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2543. {
  2544. struct sky2_port *sky2 = netdev_priv(dev);
  2545. sky2->rx_csum = data;
  2546. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2547. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2548. return 0;
  2549. }
  2550. static u32 sky2_get_msglevel(struct net_device *netdev)
  2551. {
  2552. struct sky2_port *sky2 = netdev_priv(netdev);
  2553. return sky2->msg_enable;
  2554. }
  2555. static int sky2_nway_reset(struct net_device *dev)
  2556. {
  2557. struct sky2_port *sky2 = netdev_priv(dev);
  2558. if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
  2559. return -EINVAL;
  2560. sky2_phy_reinit(sky2);
  2561. sky2_set_multicast(dev);
  2562. return 0;
  2563. }
  2564. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2565. {
  2566. struct sky2_hw *hw = sky2->hw;
  2567. unsigned port = sky2->port;
  2568. int i;
  2569. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2570. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2571. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2572. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2573. for (i = 2; i < count; i++)
  2574. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2575. }
  2576. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2577. {
  2578. struct sky2_port *sky2 = netdev_priv(netdev);
  2579. sky2->msg_enable = value;
  2580. }
  2581. static int sky2_get_sset_count(struct net_device *dev, int sset)
  2582. {
  2583. switch (sset) {
  2584. case ETH_SS_STATS:
  2585. return ARRAY_SIZE(sky2_stats);
  2586. default:
  2587. return -EOPNOTSUPP;
  2588. }
  2589. }
  2590. static void sky2_get_ethtool_stats(struct net_device *dev,
  2591. struct ethtool_stats *stats, u64 * data)
  2592. {
  2593. struct sky2_port *sky2 = netdev_priv(dev);
  2594. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2595. }
  2596. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2597. {
  2598. int i;
  2599. switch (stringset) {
  2600. case ETH_SS_STATS:
  2601. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2602. memcpy(data + i * ETH_GSTRING_LEN,
  2603. sky2_stats[i].name, ETH_GSTRING_LEN);
  2604. break;
  2605. }
  2606. }
  2607. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2608. {
  2609. struct sky2_port *sky2 = netdev_priv(dev);
  2610. struct sky2_hw *hw = sky2->hw;
  2611. unsigned port = sky2->port;
  2612. const struct sockaddr *addr = p;
  2613. if (!is_valid_ether_addr(addr->sa_data))
  2614. return -EADDRNOTAVAIL;
  2615. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2616. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2617. dev->dev_addr, ETH_ALEN);
  2618. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2619. dev->dev_addr, ETH_ALEN);
  2620. /* virtual address for data */
  2621. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2622. /* physical address: used for pause frames */
  2623. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2624. return 0;
  2625. }
  2626. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2627. {
  2628. u32 bit;
  2629. bit = ether_crc(ETH_ALEN, addr) & 63;
  2630. filter[bit >> 3] |= 1 << (bit & 7);
  2631. }
  2632. static void sky2_set_multicast(struct net_device *dev)
  2633. {
  2634. struct sky2_port *sky2 = netdev_priv(dev);
  2635. struct sky2_hw *hw = sky2->hw;
  2636. unsigned port = sky2->port;
  2637. struct dev_mc_list *list = dev->mc_list;
  2638. u16 reg;
  2639. u8 filter[8];
  2640. int rx_pause;
  2641. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2642. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2643. memset(filter, 0, sizeof(filter));
  2644. reg = gma_read16(hw, port, GM_RX_CTRL);
  2645. reg |= GM_RXCR_UCF_ENA;
  2646. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2647. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2648. else if (dev->flags & IFF_ALLMULTI)
  2649. memset(filter, 0xff, sizeof(filter));
  2650. else if (dev->mc_count == 0 && !rx_pause)
  2651. reg &= ~GM_RXCR_MCF_ENA;
  2652. else {
  2653. int i;
  2654. reg |= GM_RXCR_MCF_ENA;
  2655. if (rx_pause)
  2656. sky2_add_filter(filter, pause_mc_addr);
  2657. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2658. sky2_add_filter(filter, list->dmi_addr);
  2659. }
  2660. gma_write16(hw, port, GM_MC_ADDR_H1,
  2661. (u16) filter[0] | ((u16) filter[1] << 8));
  2662. gma_write16(hw, port, GM_MC_ADDR_H2,
  2663. (u16) filter[2] | ((u16) filter[3] << 8));
  2664. gma_write16(hw, port, GM_MC_ADDR_H3,
  2665. (u16) filter[4] | ((u16) filter[5] << 8));
  2666. gma_write16(hw, port, GM_MC_ADDR_H4,
  2667. (u16) filter[6] | ((u16) filter[7] << 8));
  2668. gma_write16(hw, port, GM_RX_CTRL, reg);
  2669. }
  2670. /* Can have one global because blinking is controlled by
  2671. * ethtool and that is always under RTNL mutex
  2672. */
  2673. static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
  2674. {
  2675. u16 pg;
  2676. switch (hw->chip_id) {
  2677. case CHIP_ID_YUKON_XL:
  2678. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2679. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2680. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2681. on ? (PHY_M_LEDC_LOS_CTRL(1) |
  2682. PHY_M_LEDC_INIT_CTRL(7) |
  2683. PHY_M_LEDC_STA1_CTRL(7) |
  2684. PHY_M_LEDC_STA0_CTRL(7))
  2685. : 0);
  2686. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2687. break;
  2688. default:
  2689. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  2690. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2691. on ? PHY_M_LED_ALL : 0);
  2692. }
  2693. }
  2694. /* blink LED's for finding board */
  2695. static int sky2_phys_id(struct net_device *dev, u32 data)
  2696. {
  2697. struct sky2_port *sky2 = netdev_priv(dev);
  2698. struct sky2_hw *hw = sky2->hw;
  2699. unsigned port = sky2->port;
  2700. u16 ledctrl, ledover = 0;
  2701. long ms;
  2702. int interrupted;
  2703. int onoff = 1;
  2704. if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
  2705. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
  2706. else
  2707. ms = data * 1000;
  2708. /* save initial values */
  2709. spin_lock_bh(&sky2->phy_lock);
  2710. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2711. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2712. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2713. ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  2714. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2715. } else {
  2716. ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
  2717. ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
  2718. }
  2719. interrupted = 0;
  2720. while (!interrupted && ms > 0) {
  2721. sky2_led(hw, port, onoff);
  2722. onoff = !onoff;
  2723. spin_unlock_bh(&sky2->phy_lock);
  2724. interrupted = msleep_interruptible(250);
  2725. spin_lock_bh(&sky2->phy_lock);
  2726. ms -= 250;
  2727. }
  2728. /* resume regularly scheduled programming */
  2729. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2730. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2731. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2732. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
  2733. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2734. } else {
  2735. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  2736. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  2737. }
  2738. spin_unlock_bh(&sky2->phy_lock);
  2739. return 0;
  2740. }
  2741. static void sky2_get_pauseparam(struct net_device *dev,
  2742. struct ethtool_pauseparam *ecmd)
  2743. {
  2744. struct sky2_port *sky2 = netdev_priv(dev);
  2745. switch (sky2->flow_mode) {
  2746. case FC_NONE:
  2747. ecmd->tx_pause = ecmd->rx_pause = 0;
  2748. break;
  2749. case FC_TX:
  2750. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2751. break;
  2752. case FC_RX:
  2753. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2754. break;
  2755. case FC_BOTH:
  2756. ecmd->tx_pause = ecmd->rx_pause = 1;
  2757. }
  2758. ecmd->autoneg = sky2->autoneg;
  2759. }
  2760. static int sky2_set_pauseparam(struct net_device *dev,
  2761. struct ethtool_pauseparam *ecmd)
  2762. {
  2763. struct sky2_port *sky2 = netdev_priv(dev);
  2764. sky2->autoneg = ecmd->autoneg;
  2765. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  2766. if (netif_running(dev))
  2767. sky2_phy_reinit(sky2);
  2768. return 0;
  2769. }
  2770. static int sky2_get_coalesce(struct net_device *dev,
  2771. struct ethtool_coalesce *ecmd)
  2772. {
  2773. struct sky2_port *sky2 = netdev_priv(dev);
  2774. struct sky2_hw *hw = sky2->hw;
  2775. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2776. ecmd->tx_coalesce_usecs = 0;
  2777. else {
  2778. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2779. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2780. }
  2781. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2782. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2783. ecmd->rx_coalesce_usecs = 0;
  2784. else {
  2785. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2786. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2787. }
  2788. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2789. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2790. ecmd->rx_coalesce_usecs_irq = 0;
  2791. else {
  2792. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2793. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2794. }
  2795. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2796. return 0;
  2797. }
  2798. /* Note: this affect both ports */
  2799. static int sky2_set_coalesce(struct net_device *dev,
  2800. struct ethtool_coalesce *ecmd)
  2801. {
  2802. struct sky2_port *sky2 = netdev_priv(dev);
  2803. struct sky2_hw *hw = sky2->hw;
  2804. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2805. if (ecmd->tx_coalesce_usecs > tmax ||
  2806. ecmd->rx_coalesce_usecs > tmax ||
  2807. ecmd->rx_coalesce_usecs_irq > tmax)
  2808. return -EINVAL;
  2809. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2810. return -EINVAL;
  2811. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2812. return -EINVAL;
  2813. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2814. return -EINVAL;
  2815. if (ecmd->tx_coalesce_usecs == 0)
  2816. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2817. else {
  2818. sky2_write32(hw, STAT_TX_TIMER_INI,
  2819. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2820. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2821. }
  2822. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2823. if (ecmd->rx_coalesce_usecs == 0)
  2824. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2825. else {
  2826. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2827. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2828. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2829. }
  2830. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2831. if (ecmd->rx_coalesce_usecs_irq == 0)
  2832. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2833. else {
  2834. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2835. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2836. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2837. }
  2838. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2839. return 0;
  2840. }
  2841. static void sky2_get_ringparam(struct net_device *dev,
  2842. struct ethtool_ringparam *ering)
  2843. {
  2844. struct sky2_port *sky2 = netdev_priv(dev);
  2845. ering->rx_max_pending = RX_MAX_PENDING;
  2846. ering->rx_mini_max_pending = 0;
  2847. ering->rx_jumbo_max_pending = 0;
  2848. ering->tx_max_pending = TX_RING_SIZE - 1;
  2849. ering->rx_pending = sky2->rx_pending;
  2850. ering->rx_mini_pending = 0;
  2851. ering->rx_jumbo_pending = 0;
  2852. ering->tx_pending = sky2->tx_pending;
  2853. }
  2854. static int sky2_set_ringparam(struct net_device *dev,
  2855. struct ethtool_ringparam *ering)
  2856. {
  2857. struct sky2_port *sky2 = netdev_priv(dev);
  2858. int err = 0;
  2859. if (ering->rx_pending > RX_MAX_PENDING ||
  2860. ering->rx_pending < 8 ||
  2861. ering->tx_pending < MAX_SKB_TX_LE ||
  2862. ering->tx_pending > TX_RING_SIZE - 1)
  2863. return -EINVAL;
  2864. if (netif_running(dev))
  2865. sky2_down(dev);
  2866. sky2->rx_pending = ering->rx_pending;
  2867. sky2->tx_pending = ering->tx_pending;
  2868. if (netif_running(dev)) {
  2869. err = sky2_up(dev);
  2870. if (err)
  2871. dev_close(dev);
  2872. else
  2873. sky2_set_multicast(dev);
  2874. }
  2875. return err;
  2876. }
  2877. static int sky2_get_regs_len(struct net_device *dev)
  2878. {
  2879. return 0x4000;
  2880. }
  2881. /*
  2882. * Returns copy of control register region
  2883. * Note: ethtool_get_regs always provides full size (16k) buffer
  2884. */
  2885. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2886. void *p)
  2887. {
  2888. const struct sky2_port *sky2 = netdev_priv(dev);
  2889. const void __iomem *io = sky2->hw->regs;
  2890. unsigned int b;
  2891. regs->version = 1;
  2892. for (b = 0; b < 128; b++) {
  2893. /* This complicated switch statement is to make sure and
  2894. * only access regions that are unreserved.
  2895. * Some blocks are only valid on dual port cards.
  2896. * and block 3 has some special diagnostic registers that
  2897. * are poison.
  2898. */
  2899. switch (b) {
  2900. case 3:
  2901. /* skip diagnostic ram region */
  2902. memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
  2903. break;
  2904. /* dual port cards only */
  2905. case 5: /* Tx Arbiter 2 */
  2906. case 9: /* RX2 */
  2907. case 14 ... 15: /* TX2 */
  2908. case 17: case 19: /* Ram Buffer 2 */
  2909. case 22 ... 23: /* Tx Ram Buffer 2 */
  2910. case 25: /* Rx MAC Fifo 1 */
  2911. case 27: /* Tx MAC Fifo 2 */
  2912. case 31: /* GPHY 2 */
  2913. case 40 ... 47: /* Pattern Ram 2 */
  2914. case 52: case 54: /* TCP Segmentation 2 */
  2915. case 112 ... 116: /* GMAC 2 */
  2916. if (sky2->hw->ports == 1)
  2917. goto reserved;
  2918. /* fall through */
  2919. case 0: /* Control */
  2920. case 2: /* Mac address */
  2921. case 4: /* Tx Arbiter 1 */
  2922. case 7: /* PCI express reg */
  2923. case 8: /* RX1 */
  2924. case 12 ... 13: /* TX1 */
  2925. case 16: case 18:/* Rx Ram Buffer 1 */
  2926. case 20 ... 21: /* Tx Ram Buffer 1 */
  2927. case 24: /* Rx MAC Fifo 1 */
  2928. case 26: /* Tx MAC Fifo 1 */
  2929. case 28 ... 29: /* Descriptor and status unit */
  2930. case 30: /* GPHY 1*/
  2931. case 32 ... 39: /* Pattern Ram 1 */
  2932. case 48: case 50: /* TCP Segmentation 1 */
  2933. case 56 ... 60: /* PCI space */
  2934. case 80 ... 84: /* GMAC 1 */
  2935. memcpy_fromio(p, io, 128);
  2936. break;
  2937. default:
  2938. reserved:
  2939. memset(p, 0, 128);
  2940. }
  2941. p += 128;
  2942. io += 128;
  2943. }
  2944. }
  2945. /* In order to do Jumbo packets on these chips, need to turn off the
  2946. * transmit store/forward. Therefore checksum offload won't work.
  2947. */
  2948. static int no_tx_offload(struct net_device *dev)
  2949. {
  2950. const struct sky2_port *sky2 = netdev_priv(dev);
  2951. const struct sky2_hw *hw = sky2->hw;
  2952. return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
  2953. }
  2954. static int sky2_set_tx_csum(struct net_device *dev, u32 data)
  2955. {
  2956. if (data && no_tx_offload(dev))
  2957. return -EINVAL;
  2958. return ethtool_op_set_tx_csum(dev, data);
  2959. }
  2960. static int sky2_set_tso(struct net_device *dev, u32 data)
  2961. {
  2962. if (data && no_tx_offload(dev))
  2963. return -EINVAL;
  2964. return ethtool_op_set_tso(dev, data);
  2965. }
  2966. static int sky2_get_eeprom_len(struct net_device *dev)
  2967. {
  2968. struct sky2_port *sky2 = netdev_priv(dev);
  2969. struct sky2_hw *hw = sky2->hw;
  2970. u16 reg2;
  2971. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  2972. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  2973. }
  2974. static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
  2975. {
  2976. u32 val;
  2977. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  2978. do {
  2979. offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
  2980. } while (!(offset & PCI_VPD_ADDR_F));
  2981. val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  2982. return val;
  2983. }
  2984. static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
  2985. {
  2986. sky2_pci_write16(hw, cap + PCI_VPD_DATA, val);
  2987. sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  2988. do {
  2989. offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
  2990. } while (offset & PCI_VPD_ADDR_F);
  2991. }
  2992. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  2993. u8 *data)
  2994. {
  2995. struct sky2_port *sky2 = netdev_priv(dev);
  2996. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  2997. int length = eeprom->len;
  2998. u16 offset = eeprom->offset;
  2999. if (!cap)
  3000. return -EINVAL;
  3001. eeprom->magic = SKY2_EEPROM_MAGIC;
  3002. while (length > 0) {
  3003. u32 val = sky2_vpd_read(sky2->hw, cap, offset);
  3004. int n = min_t(int, length, sizeof(val));
  3005. memcpy(data, &val, n);
  3006. length -= n;
  3007. data += n;
  3008. offset += n;
  3009. }
  3010. return 0;
  3011. }
  3012. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3013. u8 *data)
  3014. {
  3015. struct sky2_port *sky2 = netdev_priv(dev);
  3016. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3017. int length = eeprom->len;
  3018. u16 offset = eeprom->offset;
  3019. if (!cap)
  3020. return -EINVAL;
  3021. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  3022. return -EINVAL;
  3023. while (length > 0) {
  3024. u32 val;
  3025. int n = min_t(int, length, sizeof(val));
  3026. if (n < sizeof(val))
  3027. val = sky2_vpd_read(sky2->hw, cap, offset);
  3028. memcpy(&val, data, n);
  3029. sky2_vpd_write(sky2->hw, cap, offset, val);
  3030. length -= n;
  3031. data += n;
  3032. offset += n;
  3033. }
  3034. return 0;
  3035. }
  3036. static const struct ethtool_ops sky2_ethtool_ops = {
  3037. .get_settings = sky2_get_settings,
  3038. .set_settings = sky2_set_settings,
  3039. .get_drvinfo = sky2_get_drvinfo,
  3040. .get_wol = sky2_get_wol,
  3041. .set_wol = sky2_set_wol,
  3042. .get_msglevel = sky2_get_msglevel,
  3043. .set_msglevel = sky2_set_msglevel,
  3044. .nway_reset = sky2_nway_reset,
  3045. .get_regs_len = sky2_get_regs_len,
  3046. .get_regs = sky2_get_regs,
  3047. .get_link = ethtool_op_get_link,
  3048. .get_eeprom_len = sky2_get_eeprom_len,
  3049. .get_eeprom = sky2_get_eeprom,
  3050. .set_eeprom = sky2_set_eeprom,
  3051. .set_sg = ethtool_op_set_sg,
  3052. .set_tx_csum = sky2_set_tx_csum,
  3053. .set_tso = sky2_set_tso,
  3054. .get_rx_csum = sky2_get_rx_csum,
  3055. .set_rx_csum = sky2_set_rx_csum,
  3056. .get_strings = sky2_get_strings,
  3057. .get_coalesce = sky2_get_coalesce,
  3058. .set_coalesce = sky2_set_coalesce,
  3059. .get_ringparam = sky2_get_ringparam,
  3060. .set_ringparam = sky2_set_ringparam,
  3061. .get_pauseparam = sky2_get_pauseparam,
  3062. .set_pauseparam = sky2_set_pauseparam,
  3063. .phys_id = sky2_phys_id,
  3064. .get_sset_count = sky2_get_sset_count,
  3065. .get_ethtool_stats = sky2_get_ethtool_stats,
  3066. };
  3067. #ifdef CONFIG_SKY2_DEBUG
  3068. static struct dentry *sky2_debug;
  3069. static int sky2_debug_show(struct seq_file *seq, void *v)
  3070. {
  3071. struct net_device *dev = seq->private;
  3072. const struct sky2_port *sky2 = netdev_priv(dev);
  3073. struct sky2_hw *hw = sky2->hw;
  3074. unsigned port = sky2->port;
  3075. unsigned idx, last;
  3076. int sop;
  3077. if (!netif_running(dev))
  3078. return -ENETDOWN;
  3079. seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
  3080. sky2_read32(hw, B0_ISRC),
  3081. sky2_read32(hw, B0_IMSK),
  3082. sky2_read32(hw, B0_Y2_SP_ICR));
  3083. napi_disable(&hw->napi);
  3084. last = sky2_read16(hw, STAT_PUT_IDX);
  3085. if (hw->st_idx == last)
  3086. seq_puts(seq, "Status ring (empty)\n");
  3087. else {
  3088. seq_puts(seq, "Status ring\n");
  3089. for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
  3090. idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
  3091. const struct sky2_status_le *le = hw->st_le + idx;
  3092. seq_printf(seq, "[%d] %#x %d %#x\n",
  3093. idx, le->opcode, le->length, le->status);
  3094. }
  3095. seq_puts(seq, "\n");
  3096. }
  3097. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3098. sky2->tx_cons, sky2->tx_prod,
  3099. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3100. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3101. /* Dump contents of tx ring */
  3102. sop = 1;
  3103. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
  3104. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  3105. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3106. u32 a = le32_to_cpu(le->addr);
  3107. if (sop)
  3108. seq_printf(seq, "%u:", idx);
  3109. sop = 0;
  3110. switch(le->opcode & ~HW_OWNER) {
  3111. case OP_ADDR64:
  3112. seq_printf(seq, " %#x:", a);
  3113. break;
  3114. case OP_LRGLEN:
  3115. seq_printf(seq, " mtu=%d", a);
  3116. break;
  3117. case OP_VLAN:
  3118. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3119. break;
  3120. case OP_TCPLISW:
  3121. seq_printf(seq, " csum=%#x", a);
  3122. break;
  3123. case OP_LARGESEND:
  3124. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3125. break;
  3126. case OP_PACKET:
  3127. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3128. break;
  3129. case OP_BUFFER:
  3130. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3131. break;
  3132. default:
  3133. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3134. a, le16_to_cpu(le->length));
  3135. }
  3136. if (le->ctrl & EOP) {
  3137. seq_putc(seq, '\n');
  3138. sop = 1;
  3139. }
  3140. }
  3141. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3142. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3143. last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3144. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3145. sky2_read32(hw, B0_Y2_SP_LISR);
  3146. napi_enable(&hw->napi);
  3147. return 0;
  3148. }
  3149. static int sky2_debug_open(struct inode *inode, struct file *file)
  3150. {
  3151. return single_open(file, sky2_debug_show, inode->i_private);
  3152. }
  3153. static const struct file_operations sky2_debug_fops = {
  3154. .owner = THIS_MODULE,
  3155. .open = sky2_debug_open,
  3156. .read = seq_read,
  3157. .llseek = seq_lseek,
  3158. .release = single_release,
  3159. };
  3160. /*
  3161. * Use network device events to create/remove/rename
  3162. * debugfs file entries
  3163. */
  3164. static int sky2_device_event(struct notifier_block *unused,
  3165. unsigned long event, void *ptr)
  3166. {
  3167. struct net_device *dev = ptr;
  3168. struct sky2_port *sky2 = netdev_priv(dev);
  3169. if (dev->open != sky2_up || !sky2_debug)
  3170. return NOTIFY_DONE;
  3171. switch(event) {
  3172. case NETDEV_CHANGENAME:
  3173. if (sky2->debugfs) {
  3174. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3175. sky2_debug, dev->name);
  3176. }
  3177. break;
  3178. case NETDEV_GOING_DOWN:
  3179. if (sky2->debugfs) {
  3180. printk(KERN_DEBUG PFX "%s: remove debugfs\n",
  3181. dev->name);
  3182. debugfs_remove(sky2->debugfs);
  3183. sky2->debugfs = NULL;
  3184. }
  3185. break;
  3186. case NETDEV_UP:
  3187. sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
  3188. sky2_debug, dev,
  3189. &sky2_debug_fops);
  3190. if (IS_ERR(sky2->debugfs))
  3191. sky2->debugfs = NULL;
  3192. }
  3193. return NOTIFY_DONE;
  3194. }
  3195. static struct notifier_block sky2_notifier = {
  3196. .notifier_call = sky2_device_event,
  3197. };
  3198. static __init void sky2_debug_init(void)
  3199. {
  3200. struct dentry *ent;
  3201. ent = debugfs_create_dir("sky2", NULL);
  3202. if (!ent || IS_ERR(ent))
  3203. return;
  3204. sky2_debug = ent;
  3205. register_netdevice_notifier(&sky2_notifier);
  3206. }
  3207. static __exit void sky2_debug_cleanup(void)
  3208. {
  3209. if (sky2_debug) {
  3210. unregister_netdevice_notifier(&sky2_notifier);
  3211. debugfs_remove(sky2_debug);
  3212. sky2_debug = NULL;
  3213. }
  3214. }
  3215. #else
  3216. #define sky2_debug_init()
  3217. #define sky2_debug_cleanup()
  3218. #endif
  3219. /* Initialize network device */
  3220. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3221. unsigned port,
  3222. int highmem, int wol)
  3223. {
  3224. struct sky2_port *sky2;
  3225. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3226. if (!dev) {
  3227. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  3228. return NULL;
  3229. }
  3230. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3231. dev->irq = hw->pdev->irq;
  3232. dev->open = sky2_up;
  3233. dev->stop = sky2_down;
  3234. dev->do_ioctl = sky2_ioctl;
  3235. dev->hard_start_xmit = sky2_xmit_frame;
  3236. dev->set_multicast_list = sky2_set_multicast;
  3237. dev->set_mac_address = sky2_set_mac_address;
  3238. dev->change_mtu = sky2_change_mtu;
  3239. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3240. dev->tx_timeout = sky2_tx_timeout;
  3241. dev->watchdog_timeo = TX_WATCHDOG;
  3242. #ifdef CONFIG_NET_POLL_CONTROLLER
  3243. if (port == 0)
  3244. dev->poll_controller = sky2_netpoll;
  3245. #endif
  3246. sky2 = netdev_priv(dev);
  3247. sky2->netdev = dev;
  3248. sky2->hw = hw;
  3249. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3250. /* Auto speed and flow control */
  3251. sky2->autoneg = AUTONEG_ENABLE;
  3252. sky2->flow_mode = FC_BOTH;
  3253. sky2->duplex = -1;
  3254. sky2->speed = -1;
  3255. sky2->advertising = sky2_supported_modes(hw);
  3256. sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
  3257. sky2->wol = wol;
  3258. spin_lock_init(&sky2->phy_lock);
  3259. sky2->tx_pending = TX_DEF_PENDING;
  3260. sky2->rx_pending = RX_DEF_PENDING;
  3261. hw->dev[port] = dev;
  3262. sky2->port = port;
  3263. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  3264. if (highmem)
  3265. dev->features |= NETIF_F_HIGHDMA;
  3266. #ifdef SKY2_VLAN_TAG_USED
  3267. /* The workaround for FE+ status conflicts with VLAN tag detection. */
  3268. if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  3269. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
  3270. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3271. dev->vlan_rx_register = sky2_vlan_rx_register;
  3272. }
  3273. #endif
  3274. /* read the mac address */
  3275. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3276. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3277. return dev;
  3278. }
  3279. static void __devinit sky2_show_addr(struct net_device *dev)
  3280. {
  3281. const struct sky2_port *sky2 = netdev_priv(dev);
  3282. DECLARE_MAC_BUF(mac);
  3283. if (netif_msg_probe(sky2))
  3284. printk(KERN_INFO PFX "%s: addr %s\n",
  3285. dev->name, print_mac(mac, dev->dev_addr));
  3286. }
  3287. /* Handle software interrupt used during MSI test */
  3288. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3289. {
  3290. struct sky2_hw *hw = dev_id;
  3291. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3292. if (status == 0)
  3293. return IRQ_NONE;
  3294. if (status & Y2_IS_IRQ_SW) {
  3295. hw->flags |= SKY2_HW_USE_MSI;
  3296. wake_up(&hw->msi_wait);
  3297. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3298. }
  3299. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3300. return IRQ_HANDLED;
  3301. }
  3302. /* Test interrupt path by forcing a a software IRQ */
  3303. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3304. {
  3305. struct pci_dev *pdev = hw->pdev;
  3306. int err;
  3307. init_waitqueue_head (&hw->msi_wait);
  3308. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3309. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3310. if (err) {
  3311. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3312. return err;
  3313. }
  3314. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3315. sky2_read8(hw, B0_CTST);
  3316. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3317. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3318. /* MSI test failed, go back to INTx mode */
  3319. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3320. "switching to INTx mode.\n");
  3321. err = -EOPNOTSUPP;
  3322. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3323. }
  3324. sky2_write32(hw, B0_IMSK, 0);
  3325. sky2_read32(hw, B0_IMSK);
  3326. free_irq(pdev->irq, hw);
  3327. return err;
  3328. }
  3329. static int __devinit pci_wake_enabled(struct pci_dev *dev)
  3330. {
  3331. int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  3332. u16 value;
  3333. if (!pm)
  3334. return 0;
  3335. if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
  3336. return 0;
  3337. return value & PCI_PM_CTRL_PME_ENABLE;
  3338. }
  3339. static int __devinit sky2_probe(struct pci_dev *pdev,
  3340. const struct pci_device_id *ent)
  3341. {
  3342. struct net_device *dev;
  3343. struct sky2_hw *hw;
  3344. int err, using_dac = 0, wol_default;
  3345. err = pci_enable_device(pdev);
  3346. if (err) {
  3347. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3348. goto err_out;
  3349. }
  3350. err = pci_request_regions(pdev, DRV_NAME);
  3351. if (err) {
  3352. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3353. goto err_out_disable;
  3354. }
  3355. pci_set_master(pdev);
  3356. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3357. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  3358. using_dac = 1;
  3359. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  3360. if (err < 0) {
  3361. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3362. "for consistent allocations\n");
  3363. goto err_out_free_regions;
  3364. }
  3365. } else {
  3366. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  3367. if (err) {
  3368. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3369. goto err_out_free_regions;
  3370. }
  3371. }
  3372. wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
  3373. err = -ENOMEM;
  3374. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  3375. if (!hw) {
  3376. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3377. goto err_out_free_regions;
  3378. }
  3379. hw->pdev = pdev;
  3380. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3381. if (!hw->regs) {
  3382. dev_err(&pdev->dev, "cannot map device registers\n");
  3383. goto err_out_free_hw;
  3384. }
  3385. #ifdef __BIG_ENDIAN
  3386. /* The sk98lin vendor driver uses hardware byte swapping but
  3387. * this driver uses software swapping.
  3388. */
  3389. {
  3390. u32 reg;
  3391. reg = sky2_pci_read32(hw, PCI_DEV_REG2);
  3392. reg &= ~PCI_REV_DESC;
  3393. sky2_pci_write32(hw, PCI_DEV_REG2, reg);
  3394. }
  3395. #endif
  3396. /* ring for status responses */
  3397. hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
  3398. if (!hw->st_le)
  3399. goto err_out_iounmap;
  3400. err = sky2_init(hw);
  3401. if (err)
  3402. goto err_out_iounmap;
  3403. dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
  3404. DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
  3405. pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  3406. hw->chip_id, hw->chip_rev);
  3407. sky2_reset(hw);
  3408. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3409. if (!dev) {
  3410. err = -ENOMEM;
  3411. goto err_out_free_pci;
  3412. }
  3413. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3414. err = sky2_test_msi(hw);
  3415. if (err == -EOPNOTSUPP)
  3416. pci_disable_msi(pdev);
  3417. else if (err)
  3418. goto err_out_free_netdev;
  3419. }
  3420. err = register_netdev(dev);
  3421. if (err) {
  3422. dev_err(&pdev->dev, "cannot register net device\n");
  3423. goto err_out_free_netdev;
  3424. }
  3425. netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
  3426. err = request_irq(pdev->irq, sky2_intr,
  3427. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  3428. dev->name, hw);
  3429. if (err) {
  3430. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3431. goto err_out_unregister;
  3432. }
  3433. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3434. napi_enable(&hw->napi);
  3435. sky2_show_addr(dev);
  3436. if (hw->ports > 1) {
  3437. struct net_device *dev1;
  3438. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  3439. if (!dev1)
  3440. dev_warn(&pdev->dev, "allocation for second device failed\n");
  3441. else if ((err = register_netdev(dev1))) {
  3442. dev_warn(&pdev->dev,
  3443. "register of second port failed (%d)\n", err);
  3444. hw->dev[1] = NULL;
  3445. free_netdev(dev1);
  3446. } else
  3447. sky2_show_addr(dev1);
  3448. }
  3449. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  3450. INIT_WORK(&hw->restart_work, sky2_restart);
  3451. pci_set_drvdata(pdev, hw);
  3452. return 0;
  3453. err_out_unregister:
  3454. if (hw->flags & SKY2_HW_USE_MSI)
  3455. pci_disable_msi(pdev);
  3456. unregister_netdev(dev);
  3457. err_out_free_netdev:
  3458. free_netdev(dev);
  3459. err_out_free_pci:
  3460. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3461. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3462. err_out_iounmap:
  3463. iounmap(hw->regs);
  3464. err_out_free_hw:
  3465. kfree(hw);
  3466. err_out_free_regions:
  3467. pci_release_regions(pdev);
  3468. err_out_disable:
  3469. pci_disable_device(pdev);
  3470. err_out:
  3471. pci_set_drvdata(pdev, NULL);
  3472. return err;
  3473. }
  3474. static void __devexit sky2_remove(struct pci_dev *pdev)
  3475. {
  3476. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3477. int i;
  3478. if (!hw)
  3479. return;
  3480. del_timer_sync(&hw->watchdog_timer);
  3481. cancel_work_sync(&hw->restart_work);
  3482. for (i = hw->ports-1; i >= 0; --i)
  3483. unregister_netdev(hw->dev[i]);
  3484. sky2_write32(hw, B0_IMSK, 0);
  3485. sky2_power_aux(hw);
  3486. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  3487. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3488. sky2_read8(hw, B0_CTST);
  3489. free_irq(pdev->irq, hw);
  3490. if (hw->flags & SKY2_HW_USE_MSI)
  3491. pci_disable_msi(pdev);
  3492. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3493. pci_release_regions(pdev);
  3494. pci_disable_device(pdev);
  3495. for (i = hw->ports-1; i >= 0; --i)
  3496. free_netdev(hw->dev[i]);
  3497. iounmap(hw->regs);
  3498. kfree(hw);
  3499. pci_set_drvdata(pdev, NULL);
  3500. }
  3501. #ifdef CONFIG_PM
  3502. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3503. {
  3504. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3505. int i, wol = 0;
  3506. if (!hw)
  3507. return 0;
  3508. for (i = 0; i < hw->ports; i++) {
  3509. struct net_device *dev = hw->dev[i];
  3510. struct sky2_port *sky2 = netdev_priv(dev);
  3511. if (netif_running(dev))
  3512. sky2_down(dev);
  3513. if (sky2->wol)
  3514. sky2_wol_init(sky2);
  3515. wol |= sky2->wol;
  3516. }
  3517. sky2_write32(hw, B0_IMSK, 0);
  3518. napi_disable(&hw->napi);
  3519. sky2_power_aux(hw);
  3520. pci_save_state(pdev);
  3521. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3522. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3523. return 0;
  3524. }
  3525. static int sky2_resume(struct pci_dev *pdev)
  3526. {
  3527. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3528. int i, err;
  3529. if (!hw)
  3530. return 0;
  3531. err = pci_set_power_state(pdev, PCI_D0);
  3532. if (err)
  3533. goto out;
  3534. err = pci_restore_state(pdev);
  3535. if (err)
  3536. goto out;
  3537. pci_enable_wake(pdev, PCI_D0, 0);
  3538. /* Re-enable all clocks */
  3539. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  3540. hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3541. hw->chip_id == CHIP_ID_YUKON_FE_P)
  3542. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  3543. sky2_reset(hw);
  3544. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3545. napi_enable(&hw->napi);
  3546. for (i = 0; i < hw->ports; i++) {
  3547. struct net_device *dev = hw->dev[i];
  3548. if (netif_running(dev)) {
  3549. err = sky2_up(dev);
  3550. if (err) {
  3551. printk(KERN_ERR PFX "%s: could not up: %d\n",
  3552. dev->name, err);
  3553. dev_close(dev);
  3554. goto out;
  3555. }
  3556. sky2_set_multicast(dev);
  3557. }
  3558. }
  3559. return 0;
  3560. out:
  3561. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3562. pci_disable_device(pdev);
  3563. return err;
  3564. }
  3565. #endif
  3566. static void sky2_shutdown(struct pci_dev *pdev)
  3567. {
  3568. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3569. int i, wol = 0;
  3570. if (!hw)
  3571. return;
  3572. del_timer_sync(&hw->watchdog_timer);
  3573. for (i = 0; i < hw->ports; i++) {
  3574. struct net_device *dev = hw->dev[i];
  3575. struct sky2_port *sky2 = netdev_priv(dev);
  3576. if (sky2->wol) {
  3577. wol = 1;
  3578. sky2_wol_init(sky2);
  3579. }
  3580. }
  3581. if (wol)
  3582. sky2_power_aux(hw);
  3583. pci_enable_wake(pdev, PCI_D3hot, wol);
  3584. pci_enable_wake(pdev, PCI_D3cold, wol);
  3585. pci_disable_device(pdev);
  3586. pci_set_power_state(pdev, PCI_D3hot);
  3587. }
  3588. static struct pci_driver sky2_driver = {
  3589. .name = DRV_NAME,
  3590. .id_table = sky2_id_table,
  3591. .probe = sky2_probe,
  3592. .remove = __devexit_p(sky2_remove),
  3593. #ifdef CONFIG_PM
  3594. .suspend = sky2_suspend,
  3595. .resume = sky2_resume,
  3596. #endif
  3597. .shutdown = sky2_shutdown,
  3598. };
  3599. static int __init sky2_init_module(void)
  3600. {
  3601. sky2_debug_init();
  3602. return pci_register_driver(&sky2_driver);
  3603. }
  3604. static void __exit sky2_cleanup_module(void)
  3605. {
  3606. pci_unregister_driver(&sky2_driver);
  3607. sky2_debug_cleanup();
  3608. }
  3609. module_init(sky2_init_module);
  3610. module_exit(sky2_cleanup_module);
  3611. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  3612. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  3613. MODULE_LICENSE("GPL");
  3614. MODULE_VERSION(DRV_VERSION);