tegra20_i2s.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498
  1. /*
  2. * tegra20_i2s.c - Tegra20 I2S driver
  3. *
  4. * Author: Stephen Warren <swarren@nvidia.com>
  5. * Copyright (C) 2010,2012 - NVIDIA, Inc.
  6. *
  7. * Based on code copyright/by:
  8. *
  9. * Copyright (c) 2009-2010, NVIDIA Corporation.
  10. * Scott Peterson <speterson@nvidia.com>
  11. *
  12. * Copyright (C) 2010 Google, Inc.
  13. * Iliyan Malchev <malchev@google.com>
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License
  17. * version 2 as published by the Free Software Foundation.
  18. *
  19. * This program is distributed in the hope that it will be useful, but
  20. * WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  22. * General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  27. * 02110-1301 USA
  28. *
  29. */
  30. #include <linux/clk.h>
  31. #include <linux/device.h>
  32. #include <linux/io.h>
  33. #include <linux/module.h>
  34. #include <linux/of.h>
  35. #include <linux/platform_device.h>
  36. #include <linux/pm_runtime.h>
  37. #include <linux/regmap.h>
  38. #include <linux/slab.h>
  39. #include <sound/core.h>
  40. #include <sound/pcm.h>
  41. #include <sound/pcm_params.h>
  42. #include <sound/soc.h>
  43. #include <sound/dmaengine_pcm.h>
  44. #include "tegra20_i2s.h"
  45. #define DRV_NAME "tegra20-i2s"
  46. static int tegra20_i2s_runtime_suspend(struct device *dev)
  47. {
  48. struct tegra20_i2s *i2s = dev_get_drvdata(dev);
  49. clk_disable_unprepare(i2s->clk_i2s);
  50. return 0;
  51. }
  52. static int tegra20_i2s_runtime_resume(struct device *dev)
  53. {
  54. struct tegra20_i2s *i2s = dev_get_drvdata(dev);
  55. int ret;
  56. ret = clk_prepare_enable(i2s->clk_i2s);
  57. if (ret) {
  58. dev_err(dev, "clk_enable failed: %d\n", ret);
  59. return ret;
  60. }
  61. return 0;
  62. }
  63. static int tegra20_i2s_set_fmt(struct snd_soc_dai *dai,
  64. unsigned int fmt)
  65. {
  66. struct tegra20_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  67. unsigned int mask, val;
  68. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  69. case SND_SOC_DAIFMT_NB_NF:
  70. break;
  71. default:
  72. return -EINVAL;
  73. }
  74. mask = TEGRA20_I2S_CTRL_MASTER_ENABLE;
  75. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  76. case SND_SOC_DAIFMT_CBS_CFS:
  77. val = TEGRA20_I2S_CTRL_MASTER_ENABLE;
  78. break;
  79. case SND_SOC_DAIFMT_CBM_CFM:
  80. break;
  81. default:
  82. return -EINVAL;
  83. }
  84. mask |= TEGRA20_I2S_CTRL_BIT_FORMAT_MASK |
  85. TEGRA20_I2S_CTRL_LRCK_MASK;
  86. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  87. case SND_SOC_DAIFMT_DSP_A:
  88. val |= TEGRA20_I2S_CTRL_BIT_FORMAT_DSP;
  89. val |= TEGRA20_I2S_CTRL_LRCK_L_LOW;
  90. break;
  91. case SND_SOC_DAIFMT_DSP_B:
  92. val |= TEGRA20_I2S_CTRL_BIT_FORMAT_DSP;
  93. val |= TEGRA20_I2S_CTRL_LRCK_R_LOW;
  94. break;
  95. case SND_SOC_DAIFMT_I2S:
  96. val |= TEGRA20_I2S_CTRL_BIT_FORMAT_I2S;
  97. val |= TEGRA20_I2S_CTRL_LRCK_L_LOW;
  98. break;
  99. case SND_SOC_DAIFMT_RIGHT_J:
  100. val |= TEGRA20_I2S_CTRL_BIT_FORMAT_RJM;
  101. val |= TEGRA20_I2S_CTRL_LRCK_L_LOW;
  102. break;
  103. case SND_SOC_DAIFMT_LEFT_J:
  104. val |= TEGRA20_I2S_CTRL_BIT_FORMAT_LJM;
  105. val |= TEGRA20_I2S_CTRL_LRCK_L_LOW;
  106. break;
  107. default:
  108. return -EINVAL;
  109. }
  110. regmap_update_bits(i2s->regmap, TEGRA20_I2S_CTRL, mask, val);
  111. return 0;
  112. }
  113. static int tegra20_i2s_hw_params(struct snd_pcm_substream *substream,
  114. struct snd_pcm_hw_params *params,
  115. struct snd_soc_dai *dai)
  116. {
  117. struct device *dev = dai->dev;
  118. struct tegra20_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  119. unsigned int mask, val;
  120. int ret, sample_size, srate, i2sclock, bitcnt;
  121. mask = TEGRA20_I2S_CTRL_BIT_SIZE_MASK;
  122. switch (params_format(params)) {
  123. case SNDRV_PCM_FORMAT_S16_LE:
  124. val = TEGRA20_I2S_CTRL_BIT_SIZE_16;
  125. sample_size = 16;
  126. break;
  127. case SNDRV_PCM_FORMAT_S24_LE:
  128. val = TEGRA20_I2S_CTRL_BIT_SIZE_24;
  129. sample_size = 24;
  130. break;
  131. case SNDRV_PCM_FORMAT_S32_LE:
  132. val = TEGRA20_I2S_CTRL_BIT_SIZE_32;
  133. sample_size = 32;
  134. break;
  135. default:
  136. return -EINVAL;
  137. }
  138. mask |= TEGRA20_I2S_CTRL_FIFO_FORMAT_MASK;
  139. val |= TEGRA20_I2S_CTRL_FIFO_FORMAT_PACKED;
  140. regmap_update_bits(i2s->regmap, TEGRA20_I2S_CTRL, mask, val);
  141. srate = params_rate(params);
  142. /* Final "* 2" required by Tegra hardware */
  143. i2sclock = srate * params_channels(params) * sample_size * 2;
  144. ret = clk_set_rate(i2s->clk_i2s, i2sclock);
  145. if (ret) {
  146. dev_err(dev, "Can't set I2S clock rate: %d\n", ret);
  147. return ret;
  148. }
  149. bitcnt = (i2sclock / (2 * srate)) - 1;
  150. if (bitcnt < 0 || bitcnt > TEGRA20_I2S_TIMING_CHANNEL_BIT_COUNT_MASK_US)
  151. return -EINVAL;
  152. val = bitcnt << TEGRA20_I2S_TIMING_CHANNEL_BIT_COUNT_SHIFT;
  153. if (i2sclock % (2 * srate))
  154. val |= TEGRA20_I2S_TIMING_NON_SYM_ENABLE;
  155. regmap_write(i2s->regmap, TEGRA20_I2S_TIMING, val);
  156. regmap_write(i2s->regmap, TEGRA20_I2S_FIFO_SCR,
  157. TEGRA20_I2S_FIFO_SCR_FIFO2_ATN_LVL_FOUR_SLOTS |
  158. TEGRA20_I2S_FIFO_SCR_FIFO1_ATN_LVL_FOUR_SLOTS);
  159. return 0;
  160. }
  161. static void tegra20_i2s_start_playback(struct tegra20_i2s *i2s)
  162. {
  163. regmap_update_bits(i2s->regmap, TEGRA20_I2S_CTRL,
  164. TEGRA20_I2S_CTRL_FIFO1_ENABLE,
  165. TEGRA20_I2S_CTRL_FIFO1_ENABLE);
  166. }
  167. static void tegra20_i2s_stop_playback(struct tegra20_i2s *i2s)
  168. {
  169. regmap_update_bits(i2s->regmap, TEGRA20_I2S_CTRL,
  170. TEGRA20_I2S_CTRL_FIFO1_ENABLE, 0);
  171. }
  172. static void tegra20_i2s_start_capture(struct tegra20_i2s *i2s)
  173. {
  174. regmap_update_bits(i2s->regmap, TEGRA20_I2S_CTRL,
  175. TEGRA20_I2S_CTRL_FIFO2_ENABLE,
  176. TEGRA20_I2S_CTRL_FIFO2_ENABLE);
  177. }
  178. static void tegra20_i2s_stop_capture(struct tegra20_i2s *i2s)
  179. {
  180. regmap_update_bits(i2s->regmap, TEGRA20_I2S_CTRL,
  181. TEGRA20_I2S_CTRL_FIFO2_ENABLE, 0);
  182. }
  183. static int tegra20_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
  184. struct snd_soc_dai *dai)
  185. {
  186. struct tegra20_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  187. switch (cmd) {
  188. case SNDRV_PCM_TRIGGER_START:
  189. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  190. case SNDRV_PCM_TRIGGER_RESUME:
  191. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  192. tegra20_i2s_start_playback(i2s);
  193. else
  194. tegra20_i2s_start_capture(i2s);
  195. break;
  196. case SNDRV_PCM_TRIGGER_STOP:
  197. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  198. case SNDRV_PCM_TRIGGER_SUSPEND:
  199. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  200. tegra20_i2s_stop_playback(i2s);
  201. else
  202. tegra20_i2s_stop_capture(i2s);
  203. break;
  204. default:
  205. return -EINVAL;
  206. }
  207. return 0;
  208. }
  209. static int tegra20_i2s_probe(struct snd_soc_dai *dai)
  210. {
  211. struct tegra20_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  212. dai->capture_dma_data = &i2s->capture_dma_data;
  213. dai->playback_dma_data = &i2s->playback_dma_data;
  214. return 0;
  215. }
  216. static const struct snd_soc_dai_ops tegra20_i2s_dai_ops = {
  217. .set_fmt = tegra20_i2s_set_fmt,
  218. .hw_params = tegra20_i2s_hw_params,
  219. .trigger = tegra20_i2s_trigger,
  220. };
  221. static const struct snd_soc_dai_driver tegra20_i2s_dai_template = {
  222. .probe = tegra20_i2s_probe,
  223. .playback = {
  224. .stream_name = "Playback",
  225. .channels_min = 2,
  226. .channels_max = 2,
  227. .rates = SNDRV_PCM_RATE_8000_96000,
  228. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  229. },
  230. .capture = {
  231. .stream_name = "Capture",
  232. .channels_min = 2,
  233. .channels_max = 2,
  234. .rates = SNDRV_PCM_RATE_8000_96000,
  235. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  236. },
  237. .ops = &tegra20_i2s_dai_ops,
  238. .symmetric_rates = 1,
  239. };
  240. static const struct snd_soc_component_driver tegra20_i2s_component = {
  241. .name = DRV_NAME,
  242. };
  243. static bool tegra20_i2s_wr_rd_reg(struct device *dev, unsigned int reg)
  244. {
  245. switch (reg) {
  246. case TEGRA20_I2S_CTRL:
  247. case TEGRA20_I2S_STATUS:
  248. case TEGRA20_I2S_TIMING:
  249. case TEGRA20_I2S_FIFO_SCR:
  250. case TEGRA20_I2S_PCM_CTRL:
  251. case TEGRA20_I2S_NW_CTRL:
  252. case TEGRA20_I2S_TDM_CTRL:
  253. case TEGRA20_I2S_TDM_TX_RX_CTRL:
  254. case TEGRA20_I2S_FIFO1:
  255. case TEGRA20_I2S_FIFO2:
  256. return true;
  257. default:
  258. return false;
  259. };
  260. }
  261. static bool tegra20_i2s_volatile_reg(struct device *dev, unsigned int reg)
  262. {
  263. switch (reg) {
  264. case TEGRA20_I2S_STATUS:
  265. case TEGRA20_I2S_FIFO_SCR:
  266. case TEGRA20_I2S_FIFO1:
  267. case TEGRA20_I2S_FIFO2:
  268. return true;
  269. default:
  270. return false;
  271. };
  272. }
  273. static bool tegra20_i2s_precious_reg(struct device *dev, unsigned int reg)
  274. {
  275. switch (reg) {
  276. case TEGRA20_I2S_FIFO1:
  277. case TEGRA20_I2S_FIFO2:
  278. return true;
  279. default:
  280. return false;
  281. };
  282. }
  283. static const struct regmap_config tegra20_i2s_regmap_config = {
  284. .reg_bits = 32,
  285. .reg_stride = 4,
  286. .val_bits = 32,
  287. .max_register = TEGRA20_I2S_FIFO2,
  288. .writeable_reg = tegra20_i2s_wr_rd_reg,
  289. .readable_reg = tegra20_i2s_wr_rd_reg,
  290. .volatile_reg = tegra20_i2s_volatile_reg,
  291. .precious_reg = tegra20_i2s_precious_reg,
  292. .cache_type = REGCACHE_RBTREE,
  293. };
  294. static int tegra20_i2s_platform_probe(struct platform_device *pdev)
  295. {
  296. struct tegra20_i2s *i2s;
  297. struct resource *mem, *memregion, *dmareq;
  298. u32 of_dma[2];
  299. u32 dma_ch;
  300. void __iomem *regs;
  301. int ret;
  302. i2s = devm_kzalloc(&pdev->dev, sizeof(struct tegra20_i2s), GFP_KERNEL);
  303. if (!i2s) {
  304. dev_err(&pdev->dev, "Can't allocate tegra20_i2s\n");
  305. ret = -ENOMEM;
  306. goto err;
  307. }
  308. dev_set_drvdata(&pdev->dev, i2s);
  309. i2s->dai = tegra20_i2s_dai_template;
  310. i2s->dai.name = dev_name(&pdev->dev);
  311. i2s->clk_i2s = clk_get(&pdev->dev, NULL);
  312. if (IS_ERR(i2s->clk_i2s)) {
  313. dev_err(&pdev->dev, "Can't retrieve i2s clock\n");
  314. ret = PTR_ERR(i2s->clk_i2s);
  315. goto err;
  316. }
  317. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  318. if (!mem) {
  319. dev_err(&pdev->dev, "No memory resource\n");
  320. ret = -ENODEV;
  321. goto err_clk_put;
  322. }
  323. dmareq = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  324. if (!dmareq) {
  325. if (of_property_read_u32_array(pdev->dev.of_node,
  326. "nvidia,dma-request-selector",
  327. of_dma, 2) < 0) {
  328. dev_err(&pdev->dev, "No DMA resource\n");
  329. ret = -ENODEV;
  330. goto err_clk_put;
  331. }
  332. dma_ch = of_dma[1];
  333. } else {
  334. dma_ch = dmareq->start;
  335. }
  336. memregion = devm_request_mem_region(&pdev->dev, mem->start,
  337. resource_size(mem), DRV_NAME);
  338. if (!memregion) {
  339. dev_err(&pdev->dev, "Memory region already claimed\n");
  340. ret = -EBUSY;
  341. goto err_clk_put;
  342. }
  343. regs = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
  344. if (!regs) {
  345. dev_err(&pdev->dev, "ioremap failed\n");
  346. ret = -ENOMEM;
  347. goto err_clk_put;
  348. }
  349. i2s->regmap = devm_regmap_init_mmio(&pdev->dev, regs,
  350. &tegra20_i2s_regmap_config);
  351. if (IS_ERR(i2s->regmap)) {
  352. dev_err(&pdev->dev, "regmap init failed\n");
  353. ret = PTR_ERR(i2s->regmap);
  354. goto err_clk_put;
  355. }
  356. i2s->capture_dma_data.addr = mem->start + TEGRA20_I2S_FIFO2;
  357. i2s->capture_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  358. i2s->capture_dma_data.maxburst = 4;
  359. i2s->capture_dma_data.slave_id = dma_ch;
  360. i2s->playback_dma_data.addr = mem->start + TEGRA20_I2S_FIFO1;
  361. i2s->playback_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  362. i2s->playback_dma_data.maxburst = 4;
  363. i2s->playback_dma_data.slave_id = dma_ch;
  364. pm_runtime_enable(&pdev->dev);
  365. if (!pm_runtime_enabled(&pdev->dev)) {
  366. ret = tegra20_i2s_runtime_resume(&pdev->dev);
  367. if (ret)
  368. goto err_pm_disable;
  369. }
  370. ret = snd_soc_register_component(&pdev->dev, &tegra20_i2s_component,
  371. &i2s->dai, 1);
  372. if (ret) {
  373. dev_err(&pdev->dev, "Could not register DAI: %d\n", ret);
  374. ret = -ENOMEM;
  375. goto err_suspend;
  376. }
  377. ret = tegra_pcm_platform_register(&pdev->dev);
  378. if (ret) {
  379. dev_err(&pdev->dev, "Could not register PCM: %d\n", ret);
  380. goto err_unregister_component;
  381. }
  382. return 0;
  383. err_unregister_component:
  384. snd_soc_unregister_component(&pdev->dev);
  385. err_suspend:
  386. if (!pm_runtime_status_suspended(&pdev->dev))
  387. tegra20_i2s_runtime_suspend(&pdev->dev);
  388. err_pm_disable:
  389. pm_runtime_disable(&pdev->dev);
  390. err_clk_put:
  391. clk_put(i2s->clk_i2s);
  392. err:
  393. return ret;
  394. }
  395. static int tegra20_i2s_platform_remove(struct platform_device *pdev)
  396. {
  397. struct tegra20_i2s *i2s = dev_get_drvdata(&pdev->dev);
  398. pm_runtime_disable(&pdev->dev);
  399. if (!pm_runtime_status_suspended(&pdev->dev))
  400. tegra20_i2s_runtime_suspend(&pdev->dev);
  401. tegra_pcm_platform_unregister(&pdev->dev);
  402. snd_soc_unregister_component(&pdev->dev);
  403. clk_put(i2s->clk_i2s);
  404. return 0;
  405. }
  406. static const struct of_device_id tegra20_i2s_of_match[] = {
  407. { .compatible = "nvidia,tegra20-i2s", },
  408. {},
  409. };
  410. static const struct dev_pm_ops tegra20_i2s_pm_ops = {
  411. SET_RUNTIME_PM_OPS(tegra20_i2s_runtime_suspend,
  412. tegra20_i2s_runtime_resume, NULL)
  413. };
  414. static struct platform_driver tegra20_i2s_driver = {
  415. .driver = {
  416. .name = DRV_NAME,
  417. .owner = THIS_MODULE,
  418. .of_match_table = tegra20_i2s_of_match,
  419. .pm = &tegra20_i2s_pm_ops,
  420. },
  421. .probe = tegra20_i2s_platform_probe,
  422. .remove = tegra20_i2s_platform_remove,
  423. };
  424. module_platform_driver(tegra20_i2s_driver);
  425. MODULE_AUTHOR("Stephen Warren <swarren@nvidia.com>");
  426. MODULE_DESCRIPTION("Tegra20 I2S ASoC driver");
  427. MODULE_LICENSE("GPL");
  428. MODULE_ALIAS("platform:" DRV_NAME);
  429. MODULE_DEVICE_TABLE(of, tegra20_i2s_of_match);