tegra20_ac97.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475
  1. /*
  2. * tegra20_ac97.c - Tegra20 AC97 platform driver
  3. *
  4. * Copyright (c) 2012 Lucas Stach <dev@lynxeye.de>
  5. *
  6. * Partly based on code copyright/by:
  7. *
  8. * Copyright (c) 2011,2012 Toradex Inc.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License
  12. * version 2 as published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but
  15. * WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  17. * General Public License for more details.
  18. *
  19. */
  20. #include <linux/clk.h>
  21. #include <linux/delay.h>
  22. #include <linux/device.h>
  23. #include <linux/gpio.h>
  24. #include <linux/io.h>
  25. #include <linux/jiffies.h>
  26. #include <linux/module.h>
  27. #include <linux/of.h>
  28. #include <linux/of_gpio.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/pm_runtime.h>
  31. #include <linux/regmap.h>
  32. #include <linux/slab.h>
  33. #include <sound/core.h>
  34. #include <sound/pcm.h>
  35. #include <sound/pcm_params.h>
  36. #include <sound/soc.h>
  37. #include <sound/dmaengine_pcm.h>
  38. #include "tegra_asoc_utils.h"
  39. #include "tegra20_ac97.h"
  40. #define DRV_NAME "tegra20-ac97"
  41. static struct tegra20_ac97 *workdata;
  42. static void tegra20_ac97_codec_reset(struct snd_ac97 *ac97)
  43. {
  44. u32 readback;
  45. unsigned long timeout;
  46. /* reset line is not driven by DAC pad group, have to toggle GPIO */
  47. gpio_set_value(workdata->reset_gpio, 0);
  48. udelay(2);
  49. gpio_set_value(workdata->reset_gpio, 1);
  50. udelay(2);
  51. timeout = jiffies + msecs_to_jiffies(100);
  52. do {
  53. regmap_read(workdata->regmap, TEGRA20_AC97_STATUS1, &readback);
  54. if (readback & TEGRA20_AC97_STATUS1_CODEC1_RDY)
  55. break;
  56. usleep_range(1000, 2000);
  57. } while (!time_after(jiffies, timeout));
  58. }
  59. static void tegra20_ac97_codec_warm_reset(struct snd_ac97 *ac97)
  60. {
  61. u32 readback;
  62. unsigned long timeout;
  63. /*
  64. * although sync line is driven by the DAC pad group warm reset using
  65. * the controller cmd is not working, have to toggle sync line
  66. * manually.
  67. */
  68. gpio_request(workdata->sync_gpio, "codec-sync");
  69. gpio_direction_output(workdata->sync_gpio, 1);
  70. udelay(2);
  71. gpio_set_value(workdata->sync_gpio, 0);
  72. udelay(2);
  73. gpio_free(workdata->sync_gpio);
  74. timeout = jiffies + msecs_to_jiffies(100);
  75. do {
  76. regmap_read(workdata->regmap, TEGRA20_AC97_STATUS1, &readback);
  77. if (readback & TEGRA20_AC97_STATUS1_CODEC1_RDY)
  78. break;
  79. usleep_range(1000, 2000);
  80. } while (!time_after(jiffies, timeout));
  81. }
  82. static unsigned short tegra20_ac97_codec_read(struct snd_ac97 *ac97_snd,
  83. unsigned short reg)
  84. {
  85. u32 readback;
  86. unsigned long timeout;
  87. regmap_write(workdata->regmap, TEGRA20_AC97_CMD,
  88. (((reg | 0x80) << TEGRA20_AC97_CMD_CMD_ADDR_SHIFT) &
  89. TEGRA20_AC97_CMD_CMD_ADDR_MASK) |
  90. TEGRA20_AC97_CMD_BUSY);
  91. timeout = jiffies + msecs_to_jiffies(100);
  92. do {
  93. regmap_read(workdata->regmap, TEGRA20_AC97_STATUS1, &readback);
  94. if (readback & TEGRA20_AC97_STATUS1_STA_VALID1)
  95. break;
  96. usleep_range(1000, 2000);
  97. } while (!time_after(jiffies, timeout));
  98. return ((readback & TEGRA20_AC97_STATUS1_STA_DATA1_MASK) >>
  99. TEGRA20_AC97_STATUS1_STA_DATA1_SHIFT);
  100. }
  101. static void tegra20_ac97_codec_write(struct snd_ac97 *ac97_snd,
  102. unsigned short reg, unsigned short val)
  103. {
  104. u32 readback;
  105. unsigned long timeout;
  106. regmap_write(workdata->regmap, TEGRA20_AC97_CMD,
  107. ((reg << TEGRA20_AC97_CMD_CMD_ADDR_SHIFT) &
  108. TEGRA20_AC97_CMD_CMD_ADDR_MASK) |
  109. ((val << TEGRA20_AC97_CMD_CMD_DATA_SHIFT) &
  110. TEGRA20_AC97_CMD_CMD_DATA_MASK) |
  111. TEGRA20_AC97_CMD_BUSY);
  112. timeout = jiffies + msecs_to_jiffies(100);
  113. do {
  114. regmap_read(workdata->regmap, TEGRA20_AC97_CMD, &readback);
  115. if (!(readback & TEGRA20_AC97_CMD_BUSY))
  116. break;
  117. usleep_range(1000, 2000);
  118. } while (!time_after(jiffies, timeout));
  119. }
  120. static struct snd_ac97_bus_ops tegra20_ac97_ops = {
  121. .read = tegra20_ac97_codec_read,
  122. .write = tegra20_ac97_codec_write,
  123. .reset = tegra20_ac97_codec_reset,
  124. .warm_reset = tegra20_ac97_codec_warm_reset,
  125. };
  126. static inline void tegra20_ac97_start_playback(struct tegra20_ac97 *ac97)
  127. {
  128. regmap_update_bits(ac97->regmap, TEGRA20_AC97_FIFO1_SCR,
  129. TEGRA20_AC97_FIFO_SCR_PB_QRT_MT_EN,
  130. TEGRA20_AC97_FIFO_SCR_PB_QRT_MT_EN);
  131. regmap_update_bits(ac97->regmap, TEGRA20_AC97_CTRL,
  132. TEGRA20_AC97_CTRL_PCM_DAC_EN |
  133. TEGRA20_AC97_CTRL_STM_EN,
  134. TEGRA20_AC97_CTRL_PCM_DAC_EN |
  135. TEGRA20_AC97_CTRL_STM_EN);
  136. }
  137. static inline void tegra20_ac97_stop_playback(struct tegra20_ac97 *ac97)
  138. {
  139. regmap_update_bits(ac97->regmap, TEGRA20_AC97_FIFO1_SCR,
  140. TEGRA20_AC97_FIFO_SCR_PB_QRT_MT_EN, 0);
  141. regmap_update_bits(ac97->regmap, TEGRA20_AC97_CTRL,
  142. TEGRA20_AC97_CTRL_PCM_DAC_EN, 0);
  143. }
  144. static inline void tegra20_ac97_start_capture(struct tegra20_ac97 *ac97)
  145. {
  146. regmap_update_bits(ac97->regmap, TEGRA20_AC97_FIFO1_SCR,
  147. TEGRA20_AC97_FIFO_SCR_REC_FULL_EN,
  148. TEGRA20_AC97_FIFO_SCR_REC_FULL_EN);
  149. }
  150. static inline void tegra20_ac97_stop_capture(struct tegra20_ac97 *ac97)
  151. {
  152. regmap_update_bits(ac97->regmap, TEGRA20_AC97_FIFO1_SCR,
  153. TEGRA20_AC97_FIFO_SCR_REC_FULL_EN, 0);
  154. }
  155. static int tegra20_ac97_trigger(struct snd_pcm_substream *substream, int cmd,
  156. struct snd_soc_dai *dai)
  157. {
  158. struct tegra20_ac97 *ac97 = snd_soc_dai_get_drvdata(dai);
  159. switch (cmd) {
  160. case SNDRV_PCM_TRIGGER_START:
  161. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  162. case SNDRV_PCM_TRIGGER_RESUME:
  163. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  164. tegra20_ac97_start_playback(ac97);
  165. else
  166. tegra20_ac97_start_capture(ac97);
  167. break;
  168. case SNDRV_PCM_TRIGGER_STOP:
  169. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  170. case SNDRV_PCM_TRIGGER_SUSPEND:
  171. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  172. tegra20_ac97_stop_playback(ac97);
  173. else
  174. tegra20_ac97_stop_capture(ac97);
  175. break;
  176. default:
  177. return -EINVAL;
  178. }
  179. return 0;
  180. }
  181. static const struct snd_soc_dai_ops tegra20_ac97_dai_ops = {
  182. .trigger = tegra20_ac97_trigger,
  183. };
  184. static int tegra20_ac97_probe(struct snd_soc_dai *dai)
  185. {
  186. struct tegra20_ac97 *ac97 = snd_soc_dai_get_drvdata(dai);
  187. dai->capture_dma_data = &ac97->capture_dma_data;
  188. dai->playback_dma_data = &ac97->playback_dma_data;
  189. return 0;
  190. }
  191. static struct snd_soc_dai_driver tegra20_ac97_dai = {
  192. .name = "tegra-ac97-pcm",
  193. .ac97_control = 1,
  194. .probe = tegra20_ac97_probe,
  195. .playback = {
  196. .stream_name = "PCM Playback",
  197. .channels_min = 2,
  198. .channels_max = 2,
  199. .rates = SNDRV_PCM_RATE_8000_48000,
  200. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  201. },
  202. .capture = {
  203. .stream_name = "PCM Capture",
  204. .channels_min = 2,
  205. .channels_max = 2,
  206. .rates = SNDRV_PCM_RATE_8000_48000,
  207. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  208. },
  209. .ops = &tegra20_ac97_dai_ops,
  210. };
  211. static const struct snd_soc_component_driver tegra20_ac97_component = {
  212. .name = DRV_NAME,
  213. };
  214. static bool tegra20_ac97_wr_rd_reg(struct device *dev, unsigned int reg)
  215. {
  216. switch (reg) {
  217. case TEGRA20_AC97_CTRL:
  218. case TEGRA20_AC97_CMD:
  219. case TEGRA20_AC97_STATUS1:
  220. case TEGRA20_AC97_FIFO1_SCR:
  221. case TEGRA20_AC97_FIFO_TX1:
  222. case TEGRA20_AC97_FIFO_RX1:
  223. return true;
  224. default:
  225. break;
  226. }
  227. return false;
  228. }
  229. static bool tegra20_ac97_volatile_reg(struct device *dev, unsigned int reg)
  230. {
  231. switch (reg) {
  232. case TEGRA20_AC97_STATUS1:
  233. case TEGRA20_AC97_FIFO1_SCR:
  234. case TEGRA20_AC97_FIFO_TX1:
  235. case TEGRA20_AC97_FIFO_RX1:
  236. return true;
  237. default:
  238. break;
  239. }
  240. return false;
  241. }
  242. static bool tegra20_ac97_precious_reg(struct device *dev, unsigned int reg)
  243. {
  244. switch (reg) {
  245. case TEGRA20_AC97_FIFO_TX1:
  246. case TEGRA20_AC97_FIFO_RX1:
  247. return true;
  248. default:
  249. break;
  250. }
  251. return false;
  252. }
  253. static const struct regmap_config tegra20_ac97_regmap_config = {
  254. .reg_bits = 32,
  255. .reg_stride = 4,
  256. .val_bits = 32,
  257. .max_register = TEGRA20_AC97_FIFO_RX1,
  258. .writeable_reg = tegra20_ac97_wr_rd_reg,
  259. .readable_reg = tegra20_ac97_wr_rd_reg,
  260. .volatile_reg = tegra20_ac97_volatile_reg,
  261. .precious_reg = tegra20_ac97_precious_reg,
  262. .cache_type = REGCACHE_RBTREE,
  263. };
  264. static int tegra20_ac97_platform_probe(struct platform_device *pdev)
  265. {
  266. struct tegra20_ac97 *ac97;
  267. struct resource *mem;
  268. u32 of_dma[2];
  269. void __iomem *regs;
  270. int ret = 0;
  271. ac97 = devm_kzalloc(&pdev->dev, sizeof(struct tegra20_ac97),
  272. GFP_KERNEL);
  273. if (!ac97) {
  274. dev_err(&pdev->dev, "Can't allocate tegra20_ac97\n");
  275. ret = -ENOMEM;
  276. goto err;
  277. }
  278. dev_set_drvdata(&pdev->dev, ac97);
  279. ac97->clk_ac97 = devm_clk_get(&pdev->dev, NULL);
  280. if (IS_ERR(ac97->clk_ac97)) {
  281. dev_err(&pdev->dev, "Can't retrieve ac97 clock\n");
  282. ret = PTR_ERR(ac97->clk_ac97);
  283. goto err;
  284. }
  285. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  286. regs = devm_ioremap_resource(&pdev->dev, mem);
  287. if (IS_ERR(regs)) {
  288. ret = PTR_ERR(regs);
  289. goto err_clk_put;
  290. }
  291. ac97->regmap = devm_regmap_init_mmio(&pdev->dev, regs,
  292. &tegra20_ac97_regmap_config);
  293. if (IS_ERR(ac97->regmap)) {
  294. dev_err(&pdev->dev, "regmap init failed\n");
  295. ret = PTR_ERR(ac97->regmap);
  296. goto err_clk_put;
  297. }
  298. if (of_property_read_u32_array(pdev->dev.of_node,
  299. "nvidia,dma-request-selector",
  300. of_dma, 2) < 0) {
  301. dev_err(&pdev->dev, "No DMA resource\n");
  302. ret = -ENODEV;
  303. goto err_clk_put;
  304. }
  305. ac97->reset_gpio = of_get_named_gpio(pdev->dev.of_node,
  306. "nvidia,codec-reset-gpio", 0);
  307. if (gpio_is_valid(ac97->reset_gpio)) {
  308. ret = devm_gpio_request_one(&pdev->dev, ac97->reset_gpio,
  309. GPIOF_OUT_INIT_HIGH, "codec-reset");
  310. if (ret) {
  311. dev_err(&pdev->dev, "could not get codec-reset GPIO\n");
  312. goto err_clk_put;
  313. }
  314. } else {
  315. dev_err(&pdev->dev, "no codec-reset GPIO supplied\n");
  316. goto err_clk_put;
  317. }
  318. ac97->sync_gpio = of_get_named_gpio(pdev->dev.of_node,
  319. "nvidia,codec-sync-gpio", 0);
  320. if (!gpio_is_valid(ac97->sync_gpio)) {
  321. dev_err(&pdev->dev, "no codec-sync GPIO supplied\n");
  322. goto err_clk_put;
  323. }
  324. ac97->capture_dma_data.addr = mem->start + TEGRA20_AC97_FIFO_RX1;
  325. ac97->capture_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  326. ac97->capture_dma_data.maxburst = 4;
  327. ac97->capture_dma_data.slave_id = of_dma[1];
  328. ac97->playback_dma_data.addr = mem->start + TEGRA20_AC97_FIFO_TX1;
  329. ac97->playback_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  330. ac97->playback_dma_data.maxburst = 4;
  331. ac97->playback_dma_data.slave_id = of_dma[1];
  332. ret = tegra_asoc_utils_init(&ac97->util_data, &pdev->dev);
  333. if (ret)
  334. goto err_clk_put;
  335. ret = tegra_asoc_utils_set_ac97_rate(&ac97->util_data);
  336. if (ret)
  337. goto err_asoc_utils_fini;
  338. ret = clk_prepare_enable(ac97->clk_ac97);
  339. if (ret) {
  340. dev_err(&pdev->dev, "clk_enable failed: %d\n", ret);
  341. goto err_asoc_utils_fini;
  342. }
  343. ret = snd_soc_set_ac97_ops(&tegra20_ac97_ops);
  344. if (ret) {
  345. dev_err(&pdev->dev, "Failed to set AC'97 ops: %d\n", ret);
  346. goto err_asoc_utils_fini;
  347. }
  348. ret = snd_soc_register_component(&pdev->dev, &tegra20_ac97_component,
  349. &tegra20_ac97_dai, 1);
  350. if (ret) {
  351. dev_err(&pdev->dev, "Could not register DAI: %d\n", ret);
  352. ret = -ENOMEM;
  353. goto err_asoc_utils_fini;
  354. }
  355. ret = tegra_pcm_platform_register(&pdev->dev);
  356. if (ret) {
  357. dev_err(&pdev->dev, "Could not register PCM: %d\n", ret);
  358. goto err_unregister_component;
  359. }
  360. /* XXX: crufty ASoC AC97 API - only one AC97 codec allowed */
  361. workdata = ac97;
  362. return 0;
  363. err_unregister_component:
  364. snd_soc_unregister_component(&pdev->dev);
  365. err_asoc_utils_fini:
  366. tegra_asoc_utils_fini(&ac97->util_data);
  367. err_clk_put:
  368. err:
  369. snd_soc_set_ac97_ops(NULL);
  370. return ret;
  371. }
  372. static int tegra20_ac97_platform_remove(struct platform_device *pdev)
  373. {
  374. struct tegra20_ac97 *ac97 = dev_get_drvdata(&pdev->dev);
  375. tegra_pcm_platform_unregister(&pdev->dev);
  376. snd_soc_unregister_component(&pdev->dev);
  377. tegra_asoc_utils_fini(&ac97->util_data);
  378. clk_disable_unprepare(ac97->clk_ac97);
  379. snd_soc_set_ac97_ops(NULL);
  380. return 0;
  381. }
  382. static const struct of_device_id tegra20_ac97_of_match[] = {
  383. { .compatible = "nvidia,tegra20-ac97", },
  384. {},
  385. };
  386. static struct platform_driver tegra20_ac97_driver = {
  387. .driver = {
  388. .name = DRV_NAME,
  389. .owner = THIS_MODULE,
  390. .of_match_table = tegra20_ac97_of_match,
  391. },
  392. .probe = tegra20_ac97_platform_probe,
  393. .remove = tegra20_ac97_platform_remove,
  394. };
  395. module_platform_driver(tegra20_ac97_driver);
  396. MODULE_AUTHOR("Lucas Stach");
  397. MODULE_DESCRIPTION("Tegra20 AC97 ASoC driver");
  398. MODULE_LICENSE("GPL v2");
  399. MODULE_ALIAS("platform:" DRV_NAME);
  400. MODULE_DEVICE_TABLE(of, tegra20_ac97_of_match);