mcbsp.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101
  1. /*
  2. * sound/soc/omap/mcbsp.c
  3. *
  4. * Copyright (C) 2004 Nokia Corporation
  5. * Author: Samuel Ortiz <samuel.ortiz@nokia.com>
  6. *
  7. * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
  8. * Peter Ujfalusi <peter.ujfalusi@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. *
  14. * Multichannel mode not supported.
  15. */
  16. #include <linux/module.h>
  17. #include <linux/init.h>
  18. #include <linux/device.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/err.h>
  22. #include <linux/clk.h>
  23. #include <linux/delay.h>
  24. #include <linux/io.h>
  25. #include <linux/slab.h>
  26. #include <linux/pm_runtime.h>
  27. #include <linux/platform_data/asoc-ti-mcbsp.h>
  28. #include "mcbsp.h"
  29. static void omap_mcbsp_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
  30. {
  31. void __iomem *addr = mcbsp->io_base + reg * mcbsp->pdata->reg_step;
  32. if (mcbsp->pdata->reg_size == 2) {
  33. ((u16 *)mcbsp->reg_cache)[reg] = (u16)val;
  34. __raw_writew((u16)val, addr);
  35. } else {
  36. ((u32 *)mcbsp->reg_cache)[reg] = val;
  37. __raw_writel(val, addr);
  38. }
  39. }
  40. static int omap_mcbsp_read(struct omap_mcbsp *mcbsp, u16 reg, bool from_cache)
  41. {
  42. void __iomem *addr = mcbsp->io_base + reg * mcbsp->pdata->reg_step;
  43. if (mcbsp->pdata->reg_size == 2) {
  44. return !from_cache ? __raw_readw(addr) :
  45. ((u16 *)mcbsp->reg_cache)[reg];
  46. } else {
  47. return !from_cache ? __raw_readl(addr) :
  48. ((u32 *)mcbsp->reg_cache)[reg];
  49. }
  50. }
  51. static void omap_mcbsp_st_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
  52. {
  53. __raw_writel(val, mcbsp->st_data->io_base_st + reg);
  54. }
  55. static int omap_mcbsp_st_read(struct omap_mcbsp *mcbsp, u16 reg)
  56. {
  57. return __raw_readl(mcbsp->st_data->io_base_st + reg);
  58. }
  59. #define MCBSP_READ(mcbsp, reg) \
  60. omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 0)
  61. #define MCBSP_WRITE(mcbsp, reg, val) \
  62. omap_mcbsp_write(mcbsp, OMAP_MCBSP_REG_##reg, val)
  63. #define MCBSP_READ_CACHE(mcbsp, reg) \
  64. omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 1)
  65. #define MCBSP_ST_READ(mcbsp, reg) \
  66. omap_mcbsp_st_read(mcbsp, OMAP_ST_REG_##reg)
  67. #define MCBSP_ST_WRITE(mcbsp, reg, val) \
  68. omap_mcbsp_st_write(mcbsp, OMAP_ST_REG_##reg, val)
  69. static void omap_mcbsp_dump_reg(struct omap_mcbsp *mcbsp)
  70. {
  71. dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id);
  72. dev_dbg(mcbsp->dev, "DRR2: 0x%04x\n",
  73. MCBSP_READ(mcbsp, DRR2));
  74. dev_dbg(mcbsp->dev, "DRR1: 0x%04x\n",
  75. MCBSP_READ(mcbsp, DRR1));
  76. dev_dbg(mcbsp->dev, "DXR2: 0x%04x\n",
  77. MCBSP_READ(mcbsp, DXR2));
  78. dev_dbg(mcbsp->dev, "DXR1: 0x%04x\n",
  79. MCBSP_READ(mcbsp, DXR1));
  80. dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n",
  81. MCBSP_READ(mcbsp, SPCR2));
  82. dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n",
  83. MCBSP_READ(mcbsp, SPCR1));
  84. dev_dbg(mcbsp->dev, "RCR2: 0x%04x\n",
  85. MCBSP_READ(mcbsp, RCR2));
  86. dev_dbg(mcbsp->dev, "RCR1: 0x%04x\n",
  87. MCBSP_READ(mcbsp, RCR1));
  88. dev_dbg(mcbsp->dev, "XCR2: 0x%04x\n",
  89. MCBSP_READ(mcbsp, XCR2));
  90. dev_dbg(mcbsp->dev, "XCR1: 0x%04x\n",
  91. MCBSP_READ(mcbsp, XCR1));
  92. dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n",
  93. MCBSP_READ(mcbsp, SRGR2));
  94. dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n",
  95. MCBSP_READ(mcbsp, SRGR1));
  96. dev_dbg(mcbsp->dev, "PCR0: 0x%04x\n",
  97. MCBSP_READ(mcbsp, PCR0));
  98. dev_dbg(mcbsp->dev, "***********************\n");
  99. }
  100. static irqreturn_t omap_mcbsp_irq_handler(int irq, void *dev_id)
  101. {
  102. struct omap_mcbsp *mcbsp = dev_id;
  103. u16 irqst;
  104. irqst = MCBSP_READ(mcbsp, IRQST);
  105. dev_dbg(mcbsp->dev, "IRQ callback : 0x%x\n", irqst);
  106. if (irqst & RSYNCERREN)
  107. dev_err(mcbsp->dev, "RX Frame Sync Error!\n");
  108. if (irqst & RFSREN)
  109. dev_dbg(mcbsp->dev, "RX Frame Sync\n");
  110. if (irqst & REOFEN)
  111. dev_dbg(mcbsp->dev, "RX End Of Frame\n");
  112. if (irqst & RRDYEN)
  113. dev_dbg(mcbsp->dev, "RX Buffer Threshold Reached\n");
  114. if (irqst & RUNDFLEN)
  115. dev_err(mcbsp->dev, "RX Buffer Underflow!\n");
  116. if (irqst & ROVFLEN)
  117. dev_err(mcbsp->dev, "RX Buffer Overflow!\n");
  118. if (irqst & XSYNCERREN)
  119. dev_err(mcbsp->dev, "TX Frame Sync Error!\n");
  120. if (irqst & XFSXEN)
  121. dev_dbg(mcbsp->dev, "TX Frame Sync\n");
  122. if (irqst & XEOFEN)
  123. dev_dbg(mcbsp->dev, "TX End Of Frame\n");
  124. if (irqst & XRDYEN)
  125. dev_dbg(mcbsp->dev, "TX Buffer threshold Reached\n");
  126. if (irqst & XUNDFLEN)
  127. dev_err(mcbsp->dev, "TX Buffer Underflow!\n");
  128. if (irqst & XOVFLEN)
  129. dev_err(mcbsp->dev, "TX Buffer Overflow!\n");
  130. if (irqst & XEMPTYEOFEN)
  131. dev_dbg(mcbsp->dev, "TX Buffer empty at end of frame\n");
  132. MCBSP_WRITE(mcbsp, IRQST, irqst);
  133. return IRQ_HANDLED;
  134. }
  135. static irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *dev_id)
  136. {
  137. struct omap_mcbsp *mcbsp_tx = dev_id;
  138. u16 irqst_spcr2;
  139. irqst_spcr2 = MCBSP_READ(mcbsp_tx, SPCR2);
  140. dev_dbg(mcbsp_tx->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2);
  141. if (irqst_spcr2 & XSYNC_ERR) {
  142. dev_err(mcbsp_tx->dev, "TX Frame Sync Error! : 0x%x\n",
  143. irqst_spcr2);
  144. /* Writing zero to XSYNC_ERR clears the IRQ */
  145. MCBSP_WRITE(mcbsp_tx, SPCR2, MCBSP_READ_CACHE(mcbsp_tx, SPCR2));
  146. }
  147. return IRQ_HANDLED;
  148. }
  149. static irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *dev_id)
  150. {
  151. struct omap_mcbsp *mcbsp_rx = dev_id;
  152. u16 irqst_spcr1;
  153. irqst_spcr1 = MCBSP_READ(mcbsp_rx, SPCR1);
  154. dev_dbg(mcbsp_rx->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1);
  155. if (irqst_spcr1 & RSYNC_ERR) {
  156. dev_err(mcbsp_rx->dev, "RX Frame Sync Error! : 0x%x\n",
  157. irqst_spcr1);
  158. /* Writing zero to RSYNC_ERR clears the IRQ */
  159. MCBSP_WRITE(mcbsp_rx, SPCR1, MCBSP_READ_CACHE(mcbsp_rx, SPCR1));
  160. }
  161. return IRQ_HANDLED;
  162. }
  163. /*
  164. * omap_mcbsp_config simply write a config to the
  165. * appropriate McBSP.
  166. * You either call this function or set the McBSP registers
  167. * by yourself before calling omap_mcbsp_start().
  168. */
  169. void omap_mcbsp_config(struct omap_mcbsp *mcbsp,
  170. const struct omap_mcbsp_reg_cfg *config)
  171. {
  172. dev_dbg(mcbsp->dev, "Configuring McBSP%d phys_base: 0x%08lx\n",
  173. mcbsp->id, mcbsp->phys_base);
  174. /* We write the given config */
  175. MCBSP_WRITE(mcbsp, SPCR2, config->spcr2);
  176. MCBSP_WRITE(mcbsp, SPCR1, config->spcr1);
  177. MCBSP_WRITE(mcbsp, RCR2, config->rcr2);
  178. MCBSP_WRITE(mcbsp, RCR1, config->rcr1);
  179. MCBSP_WRITE(mcbsp, XCR2, config->xcr2);
  180. MCBSP_WRITE(mcbsp, XCR1, config->xcr1);
  181. MCBSP_WRITE(mcbsp, SRGR2, config->srgr2);
  182. MCBSP_WRITE(mcbsp, SRGR1, config->srgr1);
  183. MCBSP_WRITE(mcbsp, MCR2, config->mcr2);
  184. MCBSP_WRITE(mcbsp, MCR1, config->mcr1);
  185. MCBSP_WRITE(mcbsp, PCR0, config->pcr0);
  186. if (mcbsp->pdata->has_ccr) {
  187. MCBSP_WRITE(mcbsp, XCCR, config->xccr);
  188. MCBSP_WRITE(mcbsp, RCCR, config->rccr);
  189. }
  190. /* Enable wakeup behavior */
  191. if (mcbsp->pdata->has_wakeup)
  192. MCBSP_WRITE(mcbsp, WAKEUPEN, XRDYEN | RRDYEN);
  193. /* Enable TX/RX sync error interrupts by default */
  194. if (mcbsp->irq)
  195. MCBSP_WRITE(mcbsp, IRQEN, RSYNCERREN | XSYNCERREN);
  196. }
  197. /**
  198. * omap_mcbsp_dma_reg_params - returns the address of mcbsp data register
  199. * @id - mcbsp id
  200. * @stream - indicates the direction of data flow (rx or tx)
  201. *
  202. * Returns the address of mcbsp data transmit register or data receive register
  203. * to be used by DMA for transferring/receiving data based on the value of
  204. * @stream for the requested mcbsp given by @id
  205. */
  206. static int omap_mcbsp_dma_reg_params(struct omap_mcbsp *mcbsp,
  207. unsigned int stream)
  208. {
  209. int data_reg;
  210. if (mcbsp->pdata->reg_size == 2) {
  211. if (stream)
  212. data_reg = OMAP_MCBSP_REG_DRR1;
  213. else
  214. data_reg = OMAP_MCBSP_REG_DXR1;
  215. } else {
  216. if (stream)
  217. data_reg = OMAP_MCBSP_REG_DRR;
  218. else
  219. data_reg = OMAP_MCBSP_REG_DXR;
  220. }
  221. return mcbsp->phys_dma_base + data_reg * mcbsp->pdata->reg_step;
  222. }
  223. static void omap_st_on(struct omap_mcbsp *mcbsp)
  224. {
  225. unsigned int w;
  226. if (mcbsp->pdata->enable_st_clock)
  227. mcbsp->pdata->enable_st_clock(mcbsp->id, 1);
  228. /* Enable McBSP Sidetone */
  229. w = MCBSP_READ(mcbsp, SSELCR);
  230. MCBSP_WRITE(mcbsp, SSELCR, w | SIDETONEEN);
  231. /* Enable Sidetone from Sidetone Core */
  232. w = MCBSP_ST_READ(mcbsp, SSELCR);
  233. MCBSP_ST_WRITE(mcbsp, SSELCR, w | ST_SIDETONEEN);
  234. }
  235. static void omap_st_off(struct omap_mcbsp *mcbsp)
  236. {
  237. unsigned int w;
  238. w = MCBSP_ST_READ(mcbsp, SSELCR);
  239. MCBSP_ST_WRITE(mcbsp, SSELCR, w & ~(ST_SIDETONEEN));
  240. w = MCBSP_READ(mcbsp, SSELCR);
  241. MCBSP_WRITE(mcbsp, SSELCR, w & ~(SIDETONEEN));
  242. if (mcbsp->pdata->enable_st_clock)
  243. mcbsp->pdata->enable_st_clock(mcbsp->id, 0);
  244. }
  245. static void omap_st_fir_write(struct omap_mcbsp *mcbsp, s16 *fir)
  246. {
  247. u16 val, i;
  248. val = MCBSP_ST_READ(mcbsp, SSELCR);
  249. if (val & ST_COEFFWREN)
  250. MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
  251. MCBSP_ST_WRITE(mcbsp, SSELCR, val | ST_COEFFWREN);
  252. for (i = 0; i < 128; i++)
  253. MCBSP_ST_WRITE(mcbsp, SFIRCR, fir[i]);
  254. i = 0;
  255. val = MCBSP_ST_READ(mcbsp, SSELCR);
  256. while (!(val & ST_COEFFWRDONE) && (++i < 1000))
  257. val = MCBSP_ST_READ(mcbsp, SSELCR);
  258. MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
  259. if (i == 1000)
  260. dev_err(mcbsp->dev, "McBSP FIR load error!\n");
  261. }
  262. static void omap_st_chgain(struct omap_mcbsp *mcbsp)
  263. {
  264. u16 w;
  265. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  266. w = MCBSP_ST_READ(mcbsp, SSELCR);
  267. MCBSP_ST_WRITE(mcbsp, SGAINCR, ST_CH0GAIN(st_data->ch0gain) | \
  268. ST_CH1GAIN(st_data->ch1gain));
  269. }
  270. int omap_st_set_chgain(struct omap_mcbsp *mcbsp, int channel, s16 chgain)
  271. {
  272. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  273. int ret = 0;
  274. if (!st_data)
  275. return -ENOENT;
  276. spin_lock_irq(&mcbsp->lock);
  277. if (channel == 0)
  278. st_data->ch0gain = chgain;
  279. else if (channel == 1)
  280. st_data->ch1gain = chgain;
  281. else
  282. ret = -EINVAL;
  283. if (st_data->enabled)
  284. omap_st_chgain(mcbsp);
  285. spin_unlock_irq(&mcbsp->lock);
  286. return ret;
  287. }
  288. int omap_st_get_chgain(struct omap_mcbsp *mcbsp, int channel, s16 *chgain)
  289. {
  290. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  291. int ret = 0;
  292. if (!st_data)
  293. return -ENOENT;
  294. spin_lock_irq(&mcbsp->lock);
  295. if (channel == 0)
  296. *chgain = st_data->ch0gain;
  297. else if (channel == 1)
  298. *chgain = st_data->ch1gain;
  299. else
  300. ret = -EINVAL;
  301. spin_unlock_irq(&mcbsp->lock);
  302. return ret;
  303. }
  304. static int omap_st_start(struct omap_mcbsp *mcbsp)
  305. {
  306. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  307. if (st_data->enabled && !st_data->running) {
  308. omap_st_fir_write(mcbsp, st_data->taps);
  309. omap_st_chgain(mcbsp);
  310. if (!mcbsp->free) {
  311. omap_st_on(mcbsp);
  312. st_data->running = 1;
  313. }
  314. }
  315. return 0;
  316. }
  317. int omap_st_enable(struct omap_mcbsp *mcbsp)
  318. {
  319. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  320. if (!st_data)
  321. return -ENODEV;
  322. spin_lock_irq(&mcbsp->lock);
  323. st_data->enabled = 1;
  324. omap_st_start(mcbsp);
  325. spin_unlock_irq(&mcbsp->lock);
  326. return 0;
  327. }
  328. static int omap_st_stop(struct omap_mcbsp *mcbsp)
  329. {
  330. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  331. if (st_data->running) {
  332. if (!mcbsp->free) {
  333. omap_st_off(mcbsp);
  334. st_data->running = 0;
  335. }
  336. }
  337. return 0;
  338. }
  339. int omap_st_disable(struct omap_mcbsp *mcbsp)
  340. {
  341. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  342. int ret = 0;
  343. if (!st_data)
  344. return -ENODEV;
  345. spin_lock_irq(&mcbsp->lock);
  346. omap_st_stop(mcbsp);
  347. st_data->enabled = 0;
  348. spin_unlock_irq(&mcbsp->lock);
  349. return ret;
  350. }
  351. int omap_st_is_enabled(struct omap_mcbsp *mcbsp)
  352. {
  353. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  354. if (!st_data)
  355. return -ENODEV;
  356. return st_data->enabled;
  357. }
  358. /*
  359. * omap_mcbsp_set_rx_threshold configures the transmit threshold in words.
  360. * The threshold parameter is 1 based, and it is converted (threshold - 1)
  361. * for the THRSH2 register.
  362. */
  363. void omap_mcbsp_set_tx_threshold(struct omap_mcbsp *mcbsp, u16 threshold)
  364. {
  365. if (mcbsp->pdata->buffer_size == 0)
  366. return;
  367. if (threshold && threshold <= mcbsp->max_tx_thres)
  368. MCBSP_WRITE(mcbsp, THRSH2, threshold - 1);
  369. }
  370. /*
  371. * omap_mcbsp_set_rx_threshold configures the receive threshold in words.
  372. * The threshold parameter is 1 based, and it is converted (threshold - 1)
  373. * for the THRSH1 register.
  374. */
  375. void omap_mcbsp_set_rx_threshold(struct omap_mcbsp *mcbsp, u16 threshold)
  376. {
  377. if (mcbsp->pdata->buffer_size == 0)
  378. return;
  379. if (threshold && threshold <= mcbsp->max_rx_thres)
  380. MCBSP_WRITE(mcbsp, THRSH1, threshold - 1);
  381. }
  382. /*
  383. * omap_mcbsp_get_tx_delay returns the number of used slots in the McBSP FIFO
  384. */
  385. u16 omap_mcbsp_get_tx_delay(struct omap_mcbsp *mcbsp)
  386. {
  387. u16 buffstat;
  388. if (mcbsp->pdata->buffer_size == 0)
  389. return 0;
  390. /* Returns the number of free locations in the buffer */
  391. buffstat = MCBSP_READ(mcbsp, XBUFFSTAT);
  392. /* Number of slots are different in McBSP ports */
  393. return mcbsp->pdata->buffer_size - buffstat;
  394. }
  395. /*
  396. * omap_mcbsp_get_rx_delay returns the number of free slots in the McBSP FIFO
  397. * to reach the threshold value (when the DMA will be triggered to read it)
  398. */
  399. u16 omap_mcbsp_get_rx_delay(struct omap_mcbsp *mcbsp)
  400. {
  401. u16 buffstat, threshold;
  402. if (mcbsp->pdata->buffer_size == 0)
  403. return 0;
  404. /* Returns the number of used locations in the buffer */
  405. buffstat = MCBSP_READ(mcbsp, RBUFFSTAT);
  406. /* RX threshold */
  407. threshold = MCBSP_READ(mcbsp, THRSH1);
  408. /* Return the number of location till we reach the threshold limit */
  409. if (threshold <= buffstat)
  410. return 0;
  411. else
  412. return threshold - buffstat;
  413. }
  414. int omap_mcbsp_request(struct omap_mcbsp *mcbsp)
  415. {
  416. void *reg_cache;
  417. int err;
  418. reg_cache = kzalloc(mcbsp->reg_cache_size, GFP_KERNEL);
  419. if (!reg_cache) {
  420. return -ENOMEM;
  421. }
  422. spin_lock(&mcbsp->lock);
  423. if (!mcbsp->free) {
  424. dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
  425. mcbsp->id);
  426. err = -EBUSY;
  427. goto err_kfree;
  428. }
  429. mcbsp->free = false;
  430. mcbsp->reg_cache = reg_cache;
  431. spin_unlock(&mcbsp->lock);
  432. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->request)
  433. mcbsp->pdata->ops->request(mcbsp->id - 1);
  434. /*
  435. * Make sure that transmitter, receiver and sample-rate generator are
  436. * not running before activating IRQs.
  437. */
  438. MCBSP_WRITE(mcbsp, SPCR1, 0);
  439. MCBSP_WRITE(mcbsp, SPCR2, 0);
  440. if (mcbsp->irq) {
  441. err = request_irq(mcbsp->irq, omap_mcbsp_irq_handler, 0,
  442. "McBSP", (void *)mcbsp);
  443. if (err != 0) {
  444. dev_err(mcbsp->dev, "Unable to request IRQ\n");
  445. goto err_clk_disable;
  446. }
  447. } else {
  448. err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler, 0,
  449. "McBSP TX", (void *)mcbsp);
  450. if (err != 0) {
  451. dev_err(mcbsp->dev, "Unable to request TX IRQ\n");
  452. goto err_clk_disable;
  453. }
  454. err = request_irq(mcbsp->rx_irq, omap_mcbsp_rx_irq_handler, 0,
  455. "McBSP RX", (void *)mcbsp);
  456. if (err != 0) {
  457. dev_err(mcbsp->dev, "Unable to request RX IRQ\n");
  458. goto err_free_irq;
  459. }
  460. }
  461. return 0;
  462. err_free_irq:
  463. free_irq(mcbsp->tx_irq, (void *)mcbsp);
  464. err_clk_disable:
  465. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
  466. mcbsp->pdata->ops->free(mcbsp->id - 1);
  467. /* Disable wakeup behavior */
  468. if (mcbsp->pdata->has_wakeup)
  469. MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
  470. spin_lock(&mcbsp->lock);
  471. mcbsp->free = true;
  472. mcbsp->reg_cache = NULL;
  473. err_kfree:
  474. spin_unlock(&mcbsp->lock);
  475. kfree(reg_cache);
  476. return err;
  477. }
  478. void omap_mcbsp_free(struct omap_mcbsp *mcbsp)
  479. {
  480. void *reg_cache;
  481. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
  482. mcbsp->pdata->ops->free(mcbsp->id - 1);
  483. /* Disable wakeup behavior */
  484. if (mcbsp->pdata->has_wakeup)
  485. MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
  486. /* Disable interrupt requests */
  487. if (mcbsp->irq)
  488. MCBSP_WRITE(mcbsp, IRQEN, 0);
  489. if (mcbsp->irq) {
  490. free_irq(mcbsp->irq, (void *)mcbsp);
  491. } else {
  492. free_irq(mcbsp->rx_irq, (void *)mcbsp);
  493. free_irq(mcbsp->tx_irq, (void *)mcbsp);
  494. }
  495. reg_cache = mcbsp->reg_cache;
  496. /*
  497. * Select CLKS source from internal source unconditionally before
  498. * marking the McBSP port as free.
  499. * If the external clock source via MCBSP_CLKS pin has been selected the
  500. * system will refuse to enter idle if the CLKS pin source is not reset
  501. * back to internal source.
  502. */
  503. if (!mcbsp_omap1())
  504. omap2_mcbsp_set_clks_src(mcbsp, MCBSP_CLKS_PRCM_SRC);
  505. spin_lock(&mcbsp->lock);
  506. if (mcbsp->free)
  507. dev_err(mcbsp->dev, "McBSP%d was not reserved\n", mcbsp->id);
  508. else
  509. mcbsp->free = true;
  510. mcbsp->reg_cache = NULL;
  511. spin_unlock(&mcbsp->lock);
  512. if (reg_cache)
  513. kfree(reg_cache);
  514. }
  515. /*
  516. * Here we start the McBSP, by enabling transmitter, receiver or both.
  517. * If no transmitter or receiver is active prior calling, then sample-rate
  518. * generator and frame sync are started.
  519. */
  520. void omap_mcbsp_start(struct omap_mcbsp *mcbsp, int tx, int rx)
  521. {
  522. int enable_srg = 0;
  523. u16 w;
  524. if (mcbsp->st_data)
  525. omap_st_start(mcbsp);
  526. /* Only enable SRG, if McBSP is master */
  527. w = MCBSP_READ_CACHE(mcbsp, PCR0);
  528. if (w & (FSXM | FSRM | CLKXM | CLKRM))
  529. enable_srg = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
  530. MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
  531. if (enable_srg) {
  532. /* Start the sample generator */
  533. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  534. MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 6));
  535. }
  536. /* Enable transmitter and receiver */
  537. tx &= 1;
  538. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  539. MCBSP_WRITE(mcbsp, SPCR2, w | tx);
  540. rx &= 1;
  541. w = MCBSP_READ_CACHE(mcbsp, SPCR1);
  542. MCBSP_WRITE(mcbsp, SPCR1, w | rx);
  543. /*
  544. * Worst case: CLKSRG*2 = 8000khz: (1/8000) * 2 * 2 usec
  545. * REVISIT: 100us may give enough time for two CLKSRG, however
  546. * due to some unknown PM related, clock gating etc. reason it
  547. * is now at 500us.
  548. */
  549. udelay(500);
  550. if (enable_srg) {
  551. /* Start frame sync */
  552. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  553. MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 7));
  554. }
  555. if (mcbsp->pdata->has_ccr) {
  556. /* Release the transmitter and receiver */
  557. w = MCBSP_READ_CACHE(mcbsp, XCCR);
  558. w &= ~(tx ? XDISABLE : 0);
  559. MCBSP_WRITE(mcbsp, XCCR, w);
  560. w = MCBSP_READ_CACHE(mcbsp, RCCR);
  561. w &= ~(rx ? RDISABLE : 0);
  562. MCBSP_WRITE(mcbsp, RCCR, w);
  563. }
  564. /* Dump McBSP Regs */
  565. omap_mcbsp_dump_reg(mcbsp);
  566. }
  567. void omap_mcbsp_stop(struct omap_mcbsp *mcbsp, int tx, int rx)
  568. {
  569. int idle;
  570. u16 w;
  571. /* Reset transmitter */
  572. tx &= 1;
  573. if (mcbsp->pdata->has_ccr) {
  574. w = MCBSP_READ_CACHE(mcbsp, XCCR);
  575. w |= (tx ? XDISABLE : 0);
  576. MCBSP_WRITE(mcbsp, XCCR, w);
  577. }
  578. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  579. MCBSP_WRITE(mcbsp, SPCR2, w & ~tx);
  580. /* Reset receiver */
  581. rx &= 1;
  582. if (mcbsp->pdata->has_ccr) {
  583. w = MCBSP_READ_CACHE(mcbsp, RCCR);
  584. w |= (rx ? RDISABLE : 0);
  585. MCBSP_WRITE(mcbsp, RCCR, w);
  586. }
  587. w = MCBSP_READ_CACHE(mcbsp, SPCR1);
  588. MCBSP_WRITE(mcbsp, SPCR1, w & ~rx);
  589. idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
  590. MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
  591. if (idle) {
  592. /* Reset the sample rate generator */
  593. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  594. MCBSP_WRITE(mcbsp, SPCR2, w & ~(1 << 6));
  595. }
  596. if (mcbsp->st_data)
  597. omap_st_stop(mcbsp);
  598. }
  599. int omap2_mcbsp_set_clks_src(struct omap_mcbsp *mcbsp, u8 fck_src_id)
  600. {
  601. struct clk *fck_src;
  602. const char *src;
  603. int r;
  604. if (fck_src_id == MCBSP_CLKS_PAD_SRC)
  605. src = "pad_fck";
  606. else if (fck_src_id == MCBSP_CLKS_PRCM_SRC)
  607. src = "prcm_fck";
  608. else
  609. return -EINVAL;
  610. fck_src = clk_get(mcbsp->dev, src);
  611. if (IS_ERR(fck_src)) {
  612. dev_err(mcbsp->dev, "CLKS: could not clk_get() %s\n", src);
  613. return -EINVAL;
  614. }
  615. pm_runtime_put_sync(mcbsp->dev);
  616. r = clk_set_parent(mcbsp->fclk, fck_src);
  617. if (r) {
  618. dev_err(mcbsp->dev, "CLKS: could not clk_set_parent() to %s\n",
  619. src);
  620. clk_put(fck_src);
  621. return r;
  622. }
  623. pm_runtime_get_sync(mcbsp->dev);
  624. clk_put(fck_src);
  625. return 0;
  626. }
  627. #define max_thres(m) (mcbsp->pdata->buffer_size)
  628. #define valid_threshold(m, val) ((val) <= max_thres(m))
  629. #define THRESHOLD_PROP_BUILDER(prop) \
  630. static ssize_t prop##_show(struct device *dev, \
  631. struct device_attribute *attr, char *buf) \
  632. { \
  633. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
  634. \
  635. return sprintf(buf, "%u\n", mcbsp->prop); \
  636. } \
  637. \
  638. static ssize_t prop##_store(struct device *dev, \
  639. struct device_attribute *attr, \
  640. const char *buf, size_t size) \
  641. { \
  642. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
  643. unsigned long val; \
  644. int status; \
  645. \
  646. status = kstrtoul(buf, 0, &val); \
  647. if (status) \
  648. return status; \
  649. \
  650. if (!valid_threshold(mcbsp, val)) \
  651. return -EDOM; \
  652. \
  653. mcbsp->prop = val; \
  654. return size; \
  655. } \
  656. \
  657. static DEVICE_ATTR(prop, 0644, prop##_show, prop##_store);
  658. THRESHOLD_PROP_BUILDER(max_tx_thres);
  659. THRESHOLD_PROP_BUILDER(max_rx_thres);
  660. static const char *dma_op_modes[] = {
  661. "element", "threshold",
  662. };
  663. static ssize_t dma_op_mode_show(struct device *dev,
  664. struct device_attribute *attr, char *buf)
  665. {
  666. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  667. int dma_op_mode, i = 0;
  668. ssize_t len = 0;
  669. const char * const *s;
  670. dma_op_mode = mcbsp->dma_op_mode;
  671. for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++) {
  672. if (dma_op_mode == i)
  673. len += sprintf(buf + len, "[%s] ", *s);
  674. else
  675. len += sprintf(buf + len, "%s ", *s);
  676. }
  677. len += sprintf(buf + len, "\n");
  678. return len;
  679. }
  680. static ssize_t dma_op_mode_store(struct device *dev,
  681. struct device_attribute *attr,
  682. const char *buf, size_t size)
  683. {
  684. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  685. const char * const *s;
  686. int i = 0;
  687. for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++)
  688. if (sysfs_streq(buf, *s))
  689. break;
  690. if (i == ARRAY_SIZE(dma_op_modes))
  691. return -EINVAL;
  692. spin_lock_irq(&mcbsp->lock);
  693. if (!mcbsp->free) {
  694. size = -EBUSY;
  695. goto unlock;
  696. }
  697. mcbsp->dma_op_mode = i;
  698. unlock:
  699. spin_unlock_irq(&mcbsp->lock);
  700. return size;
  701. }
  702. static DEVICE_ATTR(dma_op_mode, 0644, dma_op_mode_show, dma_op_mode_store);
  703. static const struct attribute *additional_attrs[] = {
  704. &dev_attr_max_tx_thres.attr,
  705. &dev_attr_max_rx_thres.attr,
  706. &dev_attr_dma_op_mode.attr,
  707. NULL,
  708. };
  709. static const struct attribute_group additional_attr_group = {
  710. .attrs = (struct attribute **)additional_attrs,
  711. };
  712. static ssize_t st_taps_show(struct device *dev,
  713. struct device_attribute *attr, char *buf)
  714. {
  715. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  716. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  717. ssize_t status = 0;
  718. int i;
  719. spin_lock_irq(&mcbsp->lock);
  720. for (i = 0; i < st_data->nr_taps; i++)
  721. status += sprintf(&buf[status], (i ? ", %d" : "%d"),
  722. st_data->taps[i]);
  723. if (i)
  724. status += sprintf(&buf[status], "\n");
  725. spin_unlock_irq(&mcbsp->lock);
  726. return status;
  727. }
  728. static ssize_t st_taps_store(struct device *dev,
  729. struct device_attribute *attr,
  730. const char *buf, size_t size)
  731. {
  732. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  733. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  734. int val, tmp, status, i = 0;
  735. spin_lock_irq(&mcbsp->lock);
  736. memset(st_data->taps, 0, sizeof(st_data->taps));
  737. st_data->nr_taps = 0;
  738. do {
  739. status = sscanf(buf, "%d%n", &val, &tmp);
  740. if (status < 0 || status == 0) {
  741. size = -EINVAL;
  742. goto out;
  743. }
  744. if (val < -32768 || val > 32767) {
  745. size = -EINVAL;
  746. goto out;
  747. }
  748. st_data->taps[i++] = val;
  749. buf += tmp;
  750. if (*buf != ',')
  751. break;
  752. buf++;
  753. } while (1);
  754. st_data->nr_taps = i;
  755. out:
  756. spin_unlock_irq(&mcbsp->lock);
  757. return size;
  758. }
  759. static DEVICE_ATTR(st_taps, 0644, st_taps_show, st_taps_store);
  760. static const struct attribute *sidetone_attrs[] = {
  761. &dev_attr_st_taps.attr,
  762. NULL,
  763. };
  764. static const struct attribute_group sidetone_attr_group = {
  765. .attrs = (struct attribute **)sidetone_attrs,
  766. };
  767. static int omap_st_add(struct omap_mcbsp *mcbsp, struct resource *res)
  768. {
  769. struct omap_mcbsp_st_data *st_data;
  770. int err;
  771. st_data = devm_kzalloc(mcbsp->dev, sizeof(*mcbsp->st_data), GFP_KERNEL);
  772. if (!st_data)
  773. return -ENOMEM;
  774. st_data->io_base_st = devm_ioremap(mcbsp->dev, res->start,
  775. resource_size(res));
  776. if (!st_data->io_base_st)
  777. return -ENOMEM;
  778. err = sysfs_create_group(&mcbsp->dev->kobj, &sidetone_attr_group);
  779. if (err)
  780. return err;
  781. mcbsp->st_data = st_data;
  782. return 0;
  783. }
  784. /*
  785. * McBSP1 and McBSP3 are directly mapped on 1610 and 1510.
  786. * 730 has only 2 McBSP, and both of them are MPU peripherals.
  787. */
  788. int omap_mcbsp_init(struct platform_device *pdev)
  789. {
  790. struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
  791. struct resource *res;
  792. int ret = 0;
  793. spin_lock_init(&mcbsp->lock);
  794. mcbsp->free = true;
  795. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
  796. if (!res) {
  797. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  798. if (!res) {
  799. dev_err(mcbsp->dev, "invalid memory resource\n");
  800. return -ENOMEM;
  801. }
  802. }
  803. if (!devm_request_mem_region(&pdev->dev, res->start, resource_size(res),
  804. dev_name(&pdev->dev))) {
  805. dev_err(mcbsp->dev, "memory region already claimed\n");
  806. return -ENODEV;
  807. }
  808. mcbsp->phys_base = res->start;
  809. mcbsp->reg_cache_size = resource_size(res);
  810. mcbsp->io_base = devm_ioremap(&pdev->dev, res->start,
  811. resource_size(res));
  812. if (!mcbsp->io_base)
  813. return -ENOMEM;
  814. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dma");
  815. if (!res)
  816. mcbsp->phys_dma_base = mcbsp->phys_base;
  817. else
  818. mcbsp->phys_dma_base = res->start;
  819. /*
  820. * OMAP1, 2 uses two interrupt lines: TX, RX
  821. * OMAP2430, OMAP3 SoC have combined IRQ line as well.
  822. * OMAP4 and newer SoC only have the combined IRQ line.
  823. * Use the combined IRQ if available since it gives better debugging
  824. * possibilities.
  825. */
  826. mcbsp->irq = platform_get_irq_byname(pdev, "common");
  827. if (mcbsp->irq == -ENXIO) {
  828. mcbsp->tx_irq = platform_get_irq_byname(pdev, "tx");
  829. if (mcbsp->tx_irq == -ENXIO) {
  830. mcbsp->irq = platform_get_irq(pdev, 0);
  831. mcbsp->tx_irq = 0;
  832. } else {
  833. mcbsp->rx_irq = platform_get_irq_byname(pdev, "rx");
  834. mcbsp->irq = 0;
  835. }
  836. }
  837. if (!pdev->dev.of_node) {
  838. res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx");
  839. if (!res) {
  840. dev_err(&pdev->dev, "invalid tx DMA channel\n");
  841. return -ENODEV;
  842. }
  843. mcbsp->dma_req[0] = res->start;
  844. mcbsp->dma_data[0].filter_data = &mcbsp->dma_req[0];
  845. res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx");
  846. if (!res) {
  847. dev_err(&pdev->dev, "invalid rx DMA channel\n");
  848. return -ENODEV;
  849. }
  850. mcbsp->dma_req[1] = res->start;
  851. mcbsp->dma_data[1].filter_data = &mcbsp->dma_req[1];
  852. } else {
  853. mcbsp->dma_data[0].filter_data = "tx";
  854. mcbsp->dma_data[1].filter_data = "rx";
  855. }
  856. mcbsp->dma_data[0].addr = omap_mcbsp_dma_reg_params(mcbsp, 0);
  857. mcbsp->dma_data[0].maxburst = 4;
  858. mcbsp->dma_data[1].addr = omap_mcbsp_dma_reg_params(mcbsp, 1);
  859. mcbsp->dma_data[1].maxburst = 4;
  860. mcbsp->fclk = clk_get(&pdev->dev, "fck");
  861. if (IS_ERR(mcbsp->fclk)) {
  862. ret = PTR_ERR(mcbsp->fclk);
  863. dev_err(mcbsp->dev, "unable to get fck: %d\n", ret);
  864. return ret;
  865. }
  866. mcbsp->dma_op_mode = MCBSP_DMA_MODE_ELEMENT;
  867. if (mcbsp->pdata->buffer_size) {
  868. /*
  869. * Initially configure the maximum thresholds to a safe value.
  870. * The McBSP FIFO usage with these values should not go under
  871. * 16 locations.
  872. * If the whole FIFO without safety buffer is used, than there
  873. * is a possibility that the DMA will be not able to push the
  874. * new data on time, causing channel shifts in runtime.
  875. */
  876. mcbsp->max_tx_thres = max_thres(mcbsp) - 0x10;
  877. mcbsp->max_rx_thres = max_thres(mcbsp) - 0x10;
  878. ret = sysfs_create_group(&mcbsp->dev->kobj,
  879. &additional_attr_group);
  880. if (ret) {
  881. dev_err(mcbsp->dev,
  882. "Unable to create additional controls\n");
  883. goto err_thres;
  884. }
  885. } else {
  886. mcbsp->max_tx_thres = -EINVAL;
  887. mcbsp->max_rx_thres = -EINVAL;
  888. }
  889. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "sidetone");
  890. if (res) {
  891. ret = omap_st_add(mcbsp, res);
  892. if (ret) {
  893. dev_err(mcbsp->dev,
  894. "Unable to create sidetone controls\n");
  895. goto err_st;
  896. }
  897. }
  898. return 0;
  899. err_st:
  900. if (mcbsp->pdata->buffer_size)
  901. sysfs_remove_group(&mcbsp->dev->kobj, &additional_attr_group);
  902. err_thres:
  903. clk_put(mcbsp->fclk);
  904. return ret;
  905. }
  906. void omap_mcbsp_sysfs_remove(struct omap_mcbsp *mcbsp)
  907. {
  908. if (mcbsp->pdata->buffer_size)
  909. sysfs_remove_group(&mcbsp->dev->kobj, &additional_attr_group);
  910. if (mcbsp->st_data)
  911. sysfs_remove_group(&mcbsp->dev->kobj, &sidetone_attr_group);
  912. }