cs42l73.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504
  1. /*
  2. * cs42l73.c -- CS42L73 ALSA Soc Audio driver
  3. *
  4. * Copyright 2011 Cirrus Logic, Inc.
  5. *
  6. * Authors: Georgi Vlaev, Nucleus Systems Ltd, <joe@nucleusys.com>
  7. * Brian Austin, Cirrus Logic Inc, <brian.austin@cirrus.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. */
  14. #include <linux/module.h>
  15. #include <linux/moduleparam.h>
  16. #include <linux/kernel.h>
  17. #include <linux/init.h>
  18. #include <linux/delay.h>
  19. #include <linux/pm.h>
  20. #include <linux/i2c.h>
  21. #include <linux/regmap.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/pcm.h>
  25. #include <sound/pcm_params.h>
  26. #include <sound/soc.h>
  27. #include <sound/soc-dapm.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include "cs42l73.h"
  31. struct sp_config {
  32. u8 spc, mmcc, spfs;
  33. u32 srate;
  34. };
  35. struct cs42l73_private {
  36. struct sp_config config[3];
  37. struct regmap *regmap;
  38. u32 sysclk;
  39. u8 mclksel;
  40. u32 mclk;
  41. int shutdwn_delay;
  42. };
  43. static const struct reg_default cs42l73_reg_defaults[] = {
  44. { 6, 0xF1 }, /* r06 - Power Ctl 1 */
  45. { 7, 0xDF }, /* r07 - Power Ctl 2 */
  46. { 8, 0x3F }, /* r08 - Power Ctl 3 */
  47. { 9, 0x50 }, /* r09 - Charge Pump Freq */
  48. { 10, 0x53 }, /* r0A - Output Load MicBias Short Detect */
  49. { 11, 0x00 }, /* r0B - DMIC Master Clock Ctl */
  50. { 12, 0x00 }, /* r0C - Aux PCM Ctl */
  51. { 13, 0x15 }, /* r0D - Aux PCM Master Clock Ctl */
  52. { 14, 0x00 }, /* r0E - Audio PCM Ctl */
  53. { 15, 0x15 }, /* r0F - Audio PCM Master Clock Ctl */
  54. { 16, 0x00 }, /* r10 - Voice PCM Ctl */
  55. { 17, 0x15 }, /* r11 - Voice PCM Master Clock Ctl */
  56. { 18, 0x00 }, /* r12 - Voice/Aux Sample Rate */
  57. { 19, 0x06 }, /* r13 - Misc I/O Path Ctl */
  58. { 20, 0x00 }, /* r14 - ADC Input Path Ctl */
  59. { 21, 0x00 }, /* r15 - MICA Preamp, PGA Volume */
  60. { 22, 0x00 }, /* r16 - MICB Preamp, PGA Volume */
  61. { 23, 0x00 }, /* r17 - Input Path A Digital Volume */
  62. { 24, 0x00 }, /* r18 - Input Path B Digital Volume */
  63. { 25, 0x00 }, /* r19 - Playback Digital Ctl */
  64. { 26, 0x00 }, /* r1A - HP/LO Left Digital Volume */
  65. { 27, 0x00 }, /* r1B - HP/LO Right Digital Volume */
  66. { 28, 0x00 }, /* r1C - Speakerphone Digital Volume */
  67. { 29, 0x00 }, /* r1D - Ear/SPKLO Digital Volume */
  68. { 30, 0x00 }, /* r1E - HP Left Analog Volume */
  69. { 31, 0x00 }, /* r1F - HP Right Analog Volume */
  70. { 32, 0x00 }, /* r20 - LO Left Analog Volume */
  71. { 33, 0x00 }, /* r21 - LO Right Analog Volume */
  72. { 34, 0x00 }, /* r22 - Stereo Input Path Advisory Volume */
  73. { 35, 0x00 }, /* r23 - Aux PCM Input Advisory Volume */
  74. { 36, 0x00 }, /* r24 - Audio PCM Input Advisory Volume */
  75. { 37, 0x00 }, /* r25 - Voice PCM Input Advisory Volume */
  76. { 38, 0x00 }, /* r26 - Limiter Attack Rate HP/LO */
  77. { 39, 0x7F }, /* r27 - Limter Ctl, Release Rate HP/LO */
  78. { 40, 0x00 }, /* r28 - Limter Threshold HP/LO */
  79. { 41, 0x00 }, /* r29 - Limiter Attack Rate Speakerphone */
  80. { 42, 0x3F }, /* r2A - Limter Ctl, Release Rate Speakerphone */
  81. { 43, 0x00 }, /* r2B - Limter Threshold Speakerphone */
  82. { 44, 0x00 }, /* r2C - Limiter Attack Rate Ear/SPKLO */
  83. { 45, 0x3F }, /* r2D - Limter Ctl, Release Rate Ear/SPKLO */
  84. { 46, 0x00 }, /* r2E - Limter Threshold Ear/SPKLO */
  85. { 47, 0x00 }, /* r2F - ALC Enable, Attack Rate Left/Right */
  86. { 48, 0x3F }, /* r30 - ALC Release Rate Left/Right */
  87. { 49, 0x00 }, /* r31 - ALC Threshold Left/Right */
  88. { 50, 0x00 }, /* r32 - Noise Gate Ctl Left/Right */
  89. { 51, 0x00 }, /* r33 - ALC/NG Misc Ctl */
  90. { 52, 0x18 }, /* r34 - Mixer Ctl */
  91. { 53, 0x3F }, /* r35 - HP/LO Left Mixer Input Path Volume */
  92. { 54, 0x3F }, /* r36 - HP/LO Right Mixer Input Path Volume */
  93. { 55, 0x3F }, /* r37 - HP/LO Left Mixer Aux PCM Volume */
  94. { 56, 0x3F }, /* r38 - HP/LO Right Mixer Aux PCM Volume */
  95. { 57, 0x3F }, /* r39 - HP/LO Left Mixer Audio PCM Volume */
  96. { 58, 0x3F }, /* r3A - HP/LO Right Mixer Audio PCM Volume */
  97. { 59, 0x3F }, /* r3B - HP/LO Left Mixer Voice PCM Mono Volume */
  98. { 60, 0x3F }, /* r3C - HP/LO Right Mixer Voice PCM Mono Volume */
  99. { 61, 0x3F }, /* r3D - Aux PCM Left Mixer Input Path Volume */
  100. { 62, 0x3F }, /* r3E - Aux PCM Right Mixer Input Path Volume */
  101. { 63, 0x3F }, /* r3F - Aux PCM Left Mixer Volume */
  102. { 64, 0x3F }, /* r40 - Aux PCM Left Mixer Volume */
  103. { 65, 0x3F }, /* r41 - Aux PCM Left Mixer Audio PCM L Volume */
  104. { 66, 0x3F }, /* r42 - Aux PCM Right Mixer Audio PCM R Volume */
  105. { 67, 0x3F }, /* r43 - Aux PCM Left Mixer Voice PCM Volume */
  106. { 68, 0x3F }, /* r44 - Aux PCM Right Mixer Voice PCM Volume */
  107. { 69, 0x3F }, /* r45 - Audio PCM Left Input Path Volume */
  108. { 70, 0x3F }, /* r46 - Audio PCM Right Input Path Volume */
  109. { 71, 0x3F }, /* r47 - Audio PCM Left Mixer Aux PCM L Volume */
  110. { 72, 0x3F }, /* r48 - Audio PCM Right Mixer Aux PCM R Volume */
  111. { 73, 0x3F }, /* r49 - Audio PCM Left Mixer Volume */
  112. { 74, 0x3F }, /* r4A - Audio PCM Right Mixer Volume */
  113. { 75, 0x3F }, /* r4B - Audio PCM Left Mixer Voice PCM Volume */
  114. { 76, 0x3F }, /* r4C - Audio PCM Right Mixer Voice PCM Volume */
  115. { 77, 0x3F }, /* r4D - Voice PCM Left Input Path Volume */
  116. { 78, 0x3F }, /* r4E - Voice PCM Right Input Path Volume */
  117. { 79, 0x3F }, /* r4F - Voice PCM Left Mixer Aux PCM L Volume */
  118. { 80, 0x3F }, /* r50 - Voice PCM Right Mixer Aux PCM R Volume */
  119. { 81, 0x3F }, /* r51 - Voice PCM Left Mixer Audio PCM L Volume */
  120. { 82, 0x3F }, /* r52 - Voice PCM Right Mixer Audio PCM R Volume */
  121. { 83, 0x3F }, /* r53 - Voice PCM Left Mixer Voice PCM Volume */
  122. { 84, 0x3F }, /* r54 - Voice PCM Right Mixer Voice PCM Volume */
  123. { 85, 0xAA }, /* r55 - Mono Mixer Ctl */
  124. { 86, 0x3F }, /* r56 - SPK Mono Mixer Input Path Volume */
  125. { 87, 0x3F }, /* r57 - SPK Mono Mixer Aux PCM Mono/L/R Volume */
  126. { 88, 0x3F }, /* r58 - SPK Mono Mixer Audio PCM Mono/L/R Volume */
  127. { 89, 0x3F }, /* r59 - SPK Mono Mixer Voice PCM Mono Volume */
  128. { 90, 0x3F }, /* r5A - SPKLO Mono Mixer Input Path Mono Volume */
  129. { 91, 0x3F }, /* r5B - SPKLO Mono Mixer Aux Mono/L/R Volume */
  130. { 92, 0x3F }, /* r5C - SPKLO Mono Mixer Audio Mono/L/R Volume */
  131. { 93, 0x3F }, /* r5D - SPKLO Mono Mixer Voice Mono Volume */
  132. { 94, 0x00 }, /* r5E - Interrupt Mask 1 */
  133. { 95, 0x00 }, /* r5F - Interrupt Mask 2 */
  134. };
  135. static bool cs42l73_volatile_register(struct device *dev, unsigned int reg)
  136. {
  137. switch (reg) {
  138. case CS42L73_IS1:
  139. case CS42L73_IS2:
  140. return true;
  141. default:
  142. return false;
  143. }
  144. }
  145. static bool cs42l73_readable_register(struct device *dev, unsigned int reg)
  146. {
  147. switch (reg) {
  148. case CS42L73_DEVID_AB:
  149. case CS42L73_DEVID_CD:
  150. case CS42L73_DEVID_E:
  151. case CS42L73_REVID:
  152. case CS42L73_PWRCTL1:
  153. case CS42L73_PWRCTL2:
  154. case CS42L73_PWRCTL3:
  155. case CS42L73_CPFCHC:
  156. case CS42L73_OLMBMSDC:
  157. case CS42L73_DMMCC:
  158. case CS42L73_XSPC:
  159. case CS42L73_XSPMMCC:
  160. case CS42L73_ASPC:
  161. case CS42L73_ASPMMCC:
  162. case CS42L73_VSPC:
  163. case CS42L73_VSPMMCC:
  164. case CS42L73_VXSPFS:
  165. case CS42L73_MIOPC:
  166. case CS42L73_ADCIPC:
  167. case CS42L73_MICAPREPGAAVOL:
  168. case CS42L73_MICBPREPGABVOL:
  169. case CS42L73_IPADVOL:
  170. case CS42L73_IPBDVOL:
  171. case CS42L73_PBDC:
  172. case CS42L73_HLADVOL:
  173. case CS42L73_HLBDVOL:
  174. case CS42L73_SPKDVOL:
  175. case CS42L73_ESLDVOL:
  176. case CS42L73_HPAAVOL:
  177. case CS42L73_HPBAVOL:
  178. case CS42L73_LOAAVOL:
  179. case CS42L73_LOBAVOL:
  180. case CS42L73_STRINV:
  181. case CS42L73_XSPINV:
  182. case CS42L73_ASPINV:
  183. case CS42L73_VSPINV:
  184. case CS42L73_LIMARATEHL:
  185. case CS42L73_LIMRRATEHL:
  186. case CS42L73_LMAXHL:
  187. case CS42L73_LIMARATESPK:
  188. case CS42L73_LIMRRATESPK:
  189. case CS42L73_LMAXSPK:
  190. case CS42L73_LIMARATEESL:
  191. case CS42L73_LIMRRATEESL:
  192. case CS42L73_LMAXESL:
  193. case CS42L73_ALCARATE:
  194. case CS42L73_ALCRRATE:
  195. case CS42L73_ALCMINMAX:
  196. case CS42L73_NGCAB:
  197. case CS42L73_ALCNGMC:
  198. case CS42L73_MIXERCTL:
  199. case CS42L73_HLAIPAA:
  200. case CS42L73_HLBIPBA:
  201. case CS42L73_HLAXSPAA:
  202. case CS42L73_HLBXSPBA:
  203. case CS42L73_HLAASPAA:
  204. case CS42L73_HLBASPBA:
  205. case CS42L73_HLAVSPMA:
  206. case CS42L73_HLBVSPMA:
  207. case CS42L73_XSPAIPAA:
  208. case CS42L73_XSPBIPBA:
  209. case CS42L73_XSPAXSPAA:
  210. case CS42L73_XSPBXSPBA:
  211. case CS42L73_XSPAASPAA:
  212. case CS42L73_XSPAASPBA:
  213. case CS42L73_XSPAVSPMA:
  214. case CS42L73_XSPBVSPMA:
  215. case CS42L73_ASPAIPAA:
  216. case CS42L73_ASPBIPBA:
  217. case CS42L73_ASPAXSPAA:
  218. case CS42L73_ASPBXSPBA:
  219. case CS42L73_ASPAASPAA:
  220. case CS42L73_ASPBASPBA:
  221. case CS42L73_ASPAVSPMA:
  222. case CS42L73_ASPBVSPMA:
  223. case CS42L73_VSPAIPAA:
  224. case CS42L73_VSPBIPBA:
  225. case CS42L73_VSPAXSPAA:
  226. case CS42L73_VSPBXSPBA:
  227. case CS42L73_VSPAASPAA:
  228. case CS42L73_VSPBASPBA:
  229. case CS42L73_VSPAVSPMA:
  230. case CS42L73_VSPBVSPMA:
  231. case CS42L73_MMIXCTL:
  232. case CS42L73_SPKMIPMA:
  233. case CS42L73_SPKMXSPA:
  234. case CS42L73_SPKMASPA:
  235. case CS42L73_SPKMVSPMA:
  236. case CS42L73_ESLMIPMA:
  237. case CS42L73_ESLMXSPA:
  238. case CS42L73_ESLMASPA:
  239. case CS42L73_ESLMVSPMA:
  240. case CS42L73_IM1:
  241. case CS42L73_IM2:
  242. return true;
  243. default:
  244. return false;
  245. }
  246. }
  247. static const unsigned int hpaloa_tlv[] = {
  248. TLV_DB_RANGE_HEAD(2),
  249. 0, 13, TLV_DB_SCALE_ITEM(-7600, 200, 0),
  250. 14, 75, TLV_DB_SCALE_ITEM(-4900, 100, 0),
  251. };
  252. static DECLARE_TLV_DB_SCALE(adc_boost_tlv, 0, 2500, 0);
  253. static DECLARE_TLV_DB_SCALE(hl_tlv, -10200, 50, 0);
  254. static DECLARE_TLV_DB_SCALE(ipd_tlv, -9600, 100, 0);
  255. static DECLARE_TLV_DB_SCALE(micpga_tlv, -600, 50, 0);
  256. static const unsigned int limiter_tlv[] = {
  257. TLV_DB_RANGE_HEAD(2),
  258. 0, 2, TLV_DB_SCALE_ITEM(-3000, 600, 0),
  259. 3, 7, TLV_DB_SCALE_ITEM(-1200, 300, 0),
  260. };
  261. static const DECLARE_TLV_DB_SCALE(attn_tlv, -6300, 100, 1);
  262. static const char * const cs42l73_pgaa_text[] = { "Line A", "Mic 1" };
  263. static const char * const cs42l73_pgab_text[] = { "Line B", "Mic 2" };
  264. static const struct soc_enum pgaa_enum =
  265. SOC_ENUM_SINGLE(CS42L73_ADCIPC, 3,
  266. ARRAY_SIZE(cs42l73_pgaa_text), cs42l73_pgaa_text);
  267. static const struct soc_enum pgab_enum =
  268. SOC_ENUM_SINGLE(CS42L73_ADCIPC, 7,
  269. ARRAY_SIZE(cs42l73_pgab_text), cs42l73_pgab_text);
  270. static const struct snd_kcontrol_new pgaa_mux =
  271. SOC_DAPM_ENUM("Left Analog Input Capture Mux", pgaa_enum);
  272. static const struct snd_kcontrol_new pgab_mux =
  273. SOC_DAPM_ENUM("Right Analog Input Capture Mux", pgab_enum);
  274. static const struct snd_kcontrol_new input_left_mixer[] = {
  275. SOC_DAPM_SINGLE("ADC Left Input", CS42L73_PWRCTL1,
  276. 5, 1, 1),
  277. SOC_DAPM_SINGLE("DMIC Left Input", CS42L73_PWRCTL1,
  278. 4, 1, 1),
  279. };
  280. static const struct snd_kcontrol_new input_right_mixer[] = {
  281. SOC_DAPM_SINGLE("ADC Right Input", CS42L73_PWRCTL1,
  282. 7, 1, 1),
  283. SOC_DAPM_SINGLE("DMIC Right Input", CS42L73_PWRCTL1,
  284. 6, 1, 1),
  285. };
  286. static const char * const cs42l73_ng_delay_text[] = {
  287. "50ms", "100ms", "150ms", "200ms" };
  288. static const struct soc_enum ng_delay_enum =
  289. SOC_ENUM_SINGLE(CS42L73_NGCAB, 0,
  290. ARRAY_SIZE(cs42l73_ng_delay_text), cs42l73_ng_delay_text);
  291. static const char * const charge_pump_freq_text[] = {
  292. "0", "1", "2", "3", "4",
  293. "5", "6", "7", "8", "9",
  294. "10", "11", "12", "13", "14", "15" };
  295. static const struct soc_enum charge_pump_enum =
  296. SOC_ENUM_SINGLE(CS42L73_CPFCHC, 4,
  297. ARRAY_SIZE(charge_pump_freq_text), charge_pump_freq_text);
  298. static const char * const cs42l73_mono_mix_texts[] = {
  299. "Left", "Right", "Mono Mix"};
  300. static const unsigned int cs42l73_mono_mix_values[] = { 0, 1, 2 };
  301. static const struct soc_enum spk_asp_enum =
  302. SOC_VALUE_ENUM_SINGLE(CS42L73_MMIXCTL, 6, 1,
  303. ARRAY_SIZE(cs42l73_mono_mix_texts),
  304. cs42l73_mono_mix_texts,
  305. cs42l73_mono_mix_values);
  306. static const struct snd_kcontrol_new spk_asp_mixer =
  307. SOC_DAPM_ENUM("Route", spk_asp_enum);
  308. static const struct soc_enum spk_xsp_enum =
  309. SOC_VALUE_ENUM_SINGLE(CS42L73_MMIXCTL, 4, 3,
  310. ARRAY_SIZE(cs42l73_mono_mix_texts),
  311. cs42l73_mono_mix_texts,
  312. cs42l73_mono_mix_values);
  313. static const struct snd_kcontrol_new spk_xsp_mixer =
  314. SOC_DAPM_ENUM("Route", spk_xsp_enum);
  315. static const struct soc_enum esl_asp_enum =
  316. SOC_VALUE_ENUM_SINGLE(CS42L73_MMIXCTL, 2, 5,
  317. ARRAY_SIZE(cs42l73_mono_mix_texts),
  318. cs42l73_mono_mix_texts,
  319. cs42l73_mono_mix_values);
  320. static const struct snd_kcontrol_new esl_asp_mixer =
  321. SOC_DAPM_ENUM("Route", esl_asp_enum);
  322. static const struct soc_enum esl_xsp_enum =
  323. SOC_VALUE_ENUM_SINGLE(CS42L73_MMIXCTL, 0, 7,
  324. ARRAY_SIZE(cs42l73_mono_mix_texts),
  325. cs42l73_mono_mix_texts,
  326. cs42l73_mono_mix_values);
  327. static const struct snd_kcontrol_new esl_xsp_mixer =
  328. SOC_DAPM_ENUM("Route", esl_xsp_enum);
  329. static const char * const cs42l73_ip_swap_text[] = {
  330. "Stereo", "Mono A", "Mono B", "Swap A-B"};
  331. static const struct soc_enum ip_swap_enum =
  332. SOC_ENUM_SINGLE(CS42L73_MIOPC, 6,
  333. ARRAY_SIZE(cs42l73_ip_swap_text), cs42l73_ip_swap_text);
  334. static const char * const cs42l73_spo_mixer_text[] = {"Mono", "Stereo"};
  335. static const struct soc_enum vsp_output_mux_enum =
  336. SOC_ENUM_SINGLE(CS42L73_MIXERCTL, 5,
  337. ARRAY_SIZE(cs42l73_spo_mixer_text), cs42l73_spo_mixer_text);
  338. static const struct soc_enum xsp_output_mux_enum =
  339. SOC_ENUM_SINGLE(CS42L73_MIXERCTL, 4,
  340. ARRAY_SIZE(cs42l73_spo_mixer_text), cs42l73_spo_mixer_text);
  341. static const struct snd_kcontrol_new vsp_output_mux =
  342. SOC_DAPM_ENUM("Route", vsp_output_mux_enum);
  343. static const struct snd_kcontrol_new xsp_output_mux =
  344. SOC_DAPM_ENUM("Route", xsp_output_mux_enum);
  345. static const struct snd_kcontrol_new hp_amp_ctl =
  346. SOC_DAPM_SINGLE("Switch", CS42L73_PWRCTL3, 0, 1, 1);
  347. static const struct snd_kcontrol_new lo_amp_ctl =
  348. SOC_DAPM_SINGLE("Switch", CS42L73_PWRCTL3, 1, 1, 1);
  349. static const struct snd_kcontrol_new spk_amp_ctl =
  350. SOC_DAPM_SINGLE("Switch", CS42L73_PWRCTL3, 2, 1, 1);
  351. static const struct snd_kcontrol_new spklo_amp_ctl =
  352. SOC_DAPM_SINGLE("Switch", CS42L73_PWRCTL3, 4, 1, 1);
  353. static const struct snd_kcontrol_new ear_amp_ctl =
  354. SOC_DAPM_SINGLE("Switch", CS42L73_PWRCTL3, 3, 1, 1);
  355. static const struct snd_kcontrol_new cs42l73_snd_controls[] = {
  356. SOC_DOUBLE_R_SX_TLV("Headphone Analog Playback Volume",
  357. CS42L73_HPAAVOL, CS42L73_HPBAVOL, 0,
  358. 0x41, 0x4B, hpaloa_tlv),
  359. SOC_DOUBLE_R_SX_TLV("LineOut Analog Playback Volume", CS42L73_LOAAVOL,
  360. CS42L73_LOBAVOL, 0, 0x41, 0x4B, hpaloa_tlv),
  361. SOC_DOUBLE_R_SX_TLV("Input PGA Analog Volume", CS42L73_MICAPREPGAAVOL,
  362. CS42L73_MICBPREPGABVOL, 5, 0x34,
  363. 0x24, micpga_tlv),
  364. SOC_DOUBLE_R("MIC Preamp Switch", CS42L73_MICAPREPGAAVOL,
  365. CS42L73_MICBPREPGABVOL, 6, 1, 1),
  366. SOC_DOUBLE_R_SX_TLV("Input Path Digital Volume", CS42L73_IPADVOL,
  367. CS42L73_IPBDVOL, 0, 0xA0, 0x6C, ipd_tlv),
  368. SOC_DOUBLE_R_SX_TLV("HL Digital Playback Volume",
  369. CS42L73_HLADVOL, CS42L73_HLBDVOL,
  370. 0, 0x34, 0xE4, hl_tlv),
  371. SOC_SINGLE_TLV("ADC A Boost Volume",
  372. CS42L73_ADCIPC, 2, 0x01, 1, adc_boost_tlv),
  373. SOC_SINGLE_TLV("ADC B Boost Volume",
  374. CS42L73_ADCIPC, 6, 0x01, 1, adc_boost_tlv),
  375. SOC_SINGLE_SX_TLV("Speakerphone Digital Volume",
  376. CS42L73_SPKDVOL, 0, 0x34, 0xE4, hl_tlv),
  377. SOC_SINGLE_SX_TLV("Ear Speaker Digital Volume",
  378. CS42L73_ESLDVOL, 0, 0x34, 0xE4, hl_tlv),
  379. SOC_DOUBLE_R("Headphone Analog Playback Switch", CS42L73_HPAAVOL,
  380. CS42L73_HPBAVOL, 7, 1, 1),
  381. SOC_DOUBLE_R("LineOut Analog Playback Switch", CS42L73_LOAAVOL,
  382. CS42L73_LOBAVOL, 7, 1, 1),
  383. SOC_DOUBLE("Input Path Digital Switch", CS42L73_ADCIPC, 0, 4, 1, 1),
  384. SOC_DOUBLE("HL Digital Playback Switch", CS42L73_PBDC, 0,
  385. 1, 1, 1),
  386. SOC_SINGLE("Speakerphone Digital Playback Switch", CS42L73_PBDC, 2, 1,
  387. 1),
  388. SOC_SINGLE("Ear Speaker Digital Playback Switch", CS42L73_PBDC, 3, 1,
  389. 1),
  390. SOC_SINGLE("PGA Soft-Ramp Switch", CS42L73_MIOPC, 3, 1, 0),
  391. SOC_SINGLE("Analog Zero Cross Switch", CS42L73_MIOPC, 2, 1, 0),
  392. SOC_SINGLE("Digital Soft-Ramp Switch", CS42L73_MIOPC, 1, 1, 0),
  393. SOC_SINGLE("Analog Output Soft-Ramp Switch", CS42L73_MIOPC, 0, 1, 0),
  394. SOC_DOUBLE("ADC Signal Polarity Switch", CS42L73_ADCIPC, 1, 5, 1,
  395. 0),
  396. SOC_SINGLE("HL Limiter Attack Rate", CS42L73_LIMARATEHL, 0, 0x3F,
  397. 0),
  398. SOC_SINGLE("HL Limiter Release Rate", CS42L73_LIMRRATEHL, 0,
  399. 0x3F, 0),
  400. SOC_SINGLE("HL Limiter Switch", CS42L73_LIMRRATEHL, 7, 1, 0),
  401. SOC_SINGLE("HL Limiter All Channels Switch", CS42L73_LIMRRATEHL, 6, 1,
  402. 0),
  403. SOC_SINGLE_TLV("HL Limiter Max Threshold Volume", CS42L73_LMAXHL, 5, 7,
  404. 1, limiter_tlv),
  405. SOC_SINGLE_TLV("HL Limiter Cushion Volume", CS42L73_LMAXHL, 2, 7, 1,
  406. limiter_tlv),
  407. SOC_SINGLE("SPK Limiter Attack Rate Volume", CS42L73_LIMARATESPK, 0,
  408. 0x3F, 0),
  409. SOC_SINGLE("SPK Limiter Release Rate Volume", CS42L73_LIMRRATESPK, 0,
  410. 0x3F, 0),
  411. SOC_SINGLE("SPK Limiter Switch", CS42L73_LIMRRATESPK, 7, 1, 0),
  412. SOC_SINGLE("SPK Limiter All Channels Switch", CS42L73_LIMRRATESPK,
  413. 6, 1, 0),
  414. SOC_SINGLE_TLV("SPK Limiter Max Threshold Volume", CS42L73_LMAXSPK, 5,
  415. 7, 1, limiter_tlv),
  416. SOC_SINGLE_TLV("SPK Limiter Cushion Volume", CS42L73_LMAXSPK, 2, 7, 1,
  417. limiter_tlv),
  418. SOC_SINGLE("ESL Limiter Attack Rate Volume", CS42L73_LIMARATEESL, 0,
  419. 0x3F, 0),
  420. SOC_SINGLE("ESL Limiter Release Rate Volume", CS42L73_LIMRRATEESL, 0,
  421. 0x3F, 0),
  422. SOC_SINGLE("ESL Limiter Switch", CS42L73_LIMRRATEESL, 7, 1, 0),
  423. SOC_SINGLE_TLV("ESL Limiter Max Threshold Volume", CS42L73_LMAXESL, 5,
  424. 7, 1, limiter_tlv),
  425. SOC_SINGLE_TLV("ESL Limiter Cushion Volume", CS42L73_LMAXESL, 2, 7, 1,
  426. limiter_tlv),
  427. SOC_SINGLE("ALC Attack Rate Volume", CS42L73_ALCARATE, 0, 0x3F, 0),
  428. SOC_SINGLE("ALC Release Rate Volume", CS42L73_ALCRRATE, 0, 0x3F, 0),
  429. SOC_DOUBLE("ALC Switch", CS42L73_ALCARATE, 6, 7, 1, 0),
  430. SOC_SINGLE_TLV("ALC Max Threshold Volume", CS42L73_ALCMINMAX, 5, 7, 0,
  431. limiter_tlv),
  432. SOC_SINGLE_TLV("ALC Min Threshold Volume", CS42L73_ALCMINMAX, 2, 7, 0,
  433. limiter_tlv),
  434. SOC_DOUBLE("NG Enable Switch", CS42L73_NGCAB, 6, 7, 1, 0),
  435. SOC_SINGLE("NG Boost Switch", CS42L73_NGCAB, 5, 1, 0),
  436. /*
  437. NG Threshold depends on NG_BOOTSAB, which selects
  438. between two threshold scales in decibels.
  439. Set linear values for now ..
  440. */
  441. SOC_SINGLE("NG Threshold", CS42L73_NGCAB, 2, 7, 0),
  442. SOC_ENUM("NG Delay", ng_delay_enum),
  443. SOC_ENUM("Charge Pump Frequency", charge_pump_enum),
  444. SOC_DOUBLE_R_TLV("XSP-IP Volume",
  445. CS42L73_XSPAIPAA, CS42L73_XSPBIPBA, 0, 0x3F, 1,
  446. attn_tlv),
  447. SOC_DOUBLE_R_TLV("XSP-XSP Volume",
  448. CS42L73_XSPAXSPAA, CS42L73_XSPBXSPBA, 0, 0x3F, 1,
  449. attn_tlv),
  450. SOC_DOUBLE_R_TLV("XSP-ASP Volume",
  451. CS42L73_XSPAASPAA, CS42L73_XSPAASPBA, 0, 0x3F, 1,
  452. attn_tlv),
  453. SOC_DOUBLE_R_TLV("XSP-VSP Volume",
  454. CS42L73_XSPAVSPMA, CS42L73_XSPBVSPMA, 0, 0x3F, 1,
  455. attn_tlv),
  456. SOC_DOUBLE_R_TLV("ASP-IP Volume",
  457. CS42L73_ASPAIPAA, CS42L73_ASPBIPBA, 0, 0x3F, 1,
  458. attn_tlv),
  459. SOC_DOUBLE_R_TLV("ASP-XSP Volume",
  460. CS42L73_ASPAXSPAA, CS42L73_ASPBXSPBA, 0, 0x3F, 1,
  461. attn_tlv),
  462. SOC_DOUBLE_R_TLV("ASP-ASP Volume",
  463. CS42L73_ASPAASPAA, CS42L73_ASPBASPBA, 0, 0x3F, 1,
  464. attn_tlv),
  465. SOC_DOUBLE_R_TLV("ASP-VSP Volume",
  466. CS42L73_ASPAVSPMA, CS42L73_ASPBVSPMA, 0, 0x3F, 1,
  467. attn_tlv),
  468. SOC_DOUBLE_R_TLV("VSP-IP Volume",
  469. CS42L73_VSPAIPAA, CS42L73_VSPBIPBA, 0, 0x3F, 1,
  470. attn_tlv),
  471. SOC_DOUBLE_R_TLV("VSP-XSP Volume",
  472. CS42L73_VSPAXSPAA, CS42L73_VSPBXSPBA, 0, 0x3F, 1,
  473. attn_tlv),
  474. SOC_DOUBLE_R_TLV("VSP-ASP Volume",
  475. CS42L73_VSPAASPAA, CS42L73_VSPBASPBA, 0, 0x3F, 1,
  476. attn_tlv),
  477. SOC_DOUBLE_R_TLV("VSP-VSP Volume",
  478. CS42L73_VSPAVSPMA, CS42L73_VSPBVSPMA, 0, 0x3F, 1,
  479. attn_tlv),
  480. SOC_DOUBLE_R_TLV("HL-IP Volume",
  481. CS42L73_HLAIPAA, CS42L73_HLBIPBA, 0, 0x3F, 1,
  482. attn_tlv),
  483. SOC_DOUBLE_R_TLV("HL-XSP Volume",
  484. CS42L73_HLAXSPAA, CS42L73_HLBXSPBA, 0, 0x3F, 1,
  485. attn_tlv),
  486. SOC_DOUBLE_R_TLV("HL-ASP Volume",
  487. CS42L73_HLAASPAA, CS42L73_HLBASPBA, 0, 0x3F, 1,
  488. attn_tlv),
  489. SOC_DOUBLE_R_TLV("HL-VSP Volume",
  490. CS42L73_HLAVSPMA, CS42L73_HLBVSPMA, 0, 0x3F, 1,
  491. attn_tlv),
  492. SOC_SINGLE_TLV("SPK-IP Mono Volume",
  493. CS42L73_SPKMIPMA, 0, 0x3F, 1, attn_tlv),
  494. SOC_SINGLE_TLV("SPK-XSP Mono Volume",
  495. CS42L73_SPKMXSPA, 0, 0x3F, 1, attn_tlv),
  496. SOC_SINGLE_TLV("SPK-ASP Mono Volume",
  497. CS42L73_SPKMASPA, 0, 0x3F, 1, attn_tlv),
  498. SOC_SINGLE_TLV("SPK-VSP Mono Volume",
  499. CS42L73_SPKMVSPMA, 0, 0x3F, 1, attn_tlv),
  500. SOC_SINGLE_TLV("ESL-IP Mono Volume",
  501. CS42L73_ESLMIPMA, 0, 0x3F, 1, attn_tlv),
  502. SOC_SINGLE_TLV("ESL-XSP Mono Volume",
  503. CS42L73_ESLMXSPA, 0, 0x3F, 1, attn_tlv),
  504. SOC_SINGLE_TLV("ESL-ASP Mono Volume",
  505. CS42L73_ESLMASPA, 0, 0x3F, 1, attn_tlv),
  506. SOC_SINGLE_TLV("ESL-VSP Mono Volume",
  507. CS42L73_ESLMVSPMA, 0, 0x3F, 1, attn_tlv),
  508. SOC_ENUM("IP Digital Swap/Mono Select", ip_swap_enum),
  509. SOC_ENUM("VSPOUT Mono/Stereo Select", vsp_output_mux_enum),
  510. SOC_ENUM("XSPOUT Mono/Stereo Select", xsp_output_mux_enum),
  511. };
  512. static int cs42l73_spklo_spk_amp_event(struct snd_soc_dapm_widget *w,
  513. struct snd_kcontrol *kcontrol, int event)
  514. {
  515. struct snd_soc_codec *codec = w->codec;
  516. struct cs42l73_private *priv = snd_soc_codec_get_drvdata(codec);
  517. switch (event) {
  518. case SND_SOC_DAPM_POST_PMD:
  519. /* 150 ms delay between setting PDN and MCLKDIS */
  520. priv->shutdwn_delay = 150;
  521. break;
  522. default:
  523. pr_err("Invalid event = 0x%x\n", event);
  524. }
  525. return 0;
  526. }
  527. static int cs42l73_ear_amp_event(struct snd_soc_dapm_widget *w,
  528. struct snd_kcontrol *kcontrol, int event)
  529. {
  530. struct snd_soc_codec *codec = w->codec;
  531. struct cs42l73_private *priv = snd_soc_codec_get_drvdata(codec);
  532. switch (event) {
  533. case SND_SOC_DAPM_POST_PMD:
  534. /* 50 ms delay between setting PDN and MCLKDIS */
  535. if (priv->shutdwn_delay < 50)
  536. priv->shutdwn_delay = 50;
  537. break;
  538. default:
  539. pr_err("Invalid event = 0x%x\n", event);
  540. }
  541. return 0;
  542. }
  543. static int cs42l73_hp_amp_event(struct snd_soc_dapm_widget *w,
  544. struct snd_kcontrol *kcontrol, int event)
  545. {
  546. struct snd_soc_codec *codec = w->codec;
  547. struct cs42l73_private *priv = snd_soc_codec_get_drvdata(codec);
  548. switch (event) {
  549. case SND_SOC_DAPM_POST_PMD:
  550. /* 30 ms delay between setting PDN and MCLKDIS */
  551. if (priv->shutdwn_delay < 30)
  552. priv->shutdwn_delay = 30;
  553. break;
  554. default:
  555. pr_err("Invalid event = 0x%x\n", event);
  556. }
  557. return 0;
  558. }
  559. static const struct snd_soc_dapm_widget cs42l73_dapm_widgets[] = {
  560. SND_SOC_DAPM_INPUT("DMICA"),
  561. SND_SOC_DAPM_INPUT("DMICB"),
  562. SND_SOC_DAPM_INPUT("LINEINA"),
  563. SND_SOC_DAPM_INPUT("LINEINB"),
  564. SND_SOC_DAPM_INPUT("MIC1"),
  565. SND_SOC_DAPM_SUPPLY("MIC1 Bias", CS42L73_PWRCTL2, 6, 1, NULL, 0),
  566. SND_SOC_DAPM_INPUT("MIC2"),
  567. SND_SOC_DAPM_SUPPLY("MIC2 Bias", CS42L73_PWRCTL2, 7, 1, NULL, 0),
  568. SND_SOC_DAPM_AIF_OUT("XSPOUTL", NULL, 0,
  569. CS42L73_PWRCTL2, 1, 1),
  570. SND_SOC_DAPM_AIF_OUT("XSPOUTR", NULL, 0,
  571. CS42L73_PWRCTL2, 1, 1),
  572. SND_SOC_DAPM_AIF_OUT("ASPOUTL", NULL, 0,
  573. CS42L73_PWRCTL2, 3, 1),
  574. SND_SOC_DAPM_AIF_OUT("ASPOUTR", NULL, 0,
  575. CS42L73_PWRCTL2, 3, 1),
  576. SND_SOC_DAPM_AIF_OUT("VSPINOUT", NULL, 0,
  577. CS42L73_PWRCTL2, 4, 1),
  578. SND_SOC_DAPM_PGA("PGA Left", SND_SOC_NOPM, 0, 0, NULL, 0),
  579. SND_SOC_DAPM_PGA("PGA Right", SND_SOC_NOPM, 0, 0, NULL, 0),
  580. SND_SOC_DAPM_MUX("PGA Left Mux", SND_SOC_NOPM, 0, 0, &pgaa_mux),
  581. SND_SOC_DAPM_MUX("PGA Right Mux", SND_SOC_NOPM, 0, 0, &pgab_mux),
  582. SND_SOC_DAPM_ADC("ADC Left", NULL, CS42L73_PWRCTL1, 7, 1),
  583. SND_SOC_DAPM_ADC("ADC Right", NULL, CS42L73_PWRCTL1, 5, 1),
  584. SND_SOC_DAPM_ADC("DMIC Left", NULL, CS42L73_PWRCTL1, 6, 1),
  585. SND_SOC_DAPM_ADC("DMIC Right", NULL, CS42L73_PWRCTL1, 4, 1),
  586. SND_SOC_DAPM_MIXER_NAMED_CTL("Input Left Capture", SND_SOC_NOPM,
  587. 0, 0, input_left_mixer,
  588. ARRAY_SIZE(input_left_mixer)),
  589. SND_SOC_DAPM_MIXER_NAMED_CTL("Input Right Capture", SND_SOC_NOPM,
  590. 0, 0, input_right_mixer,
  591. ARRAY_SIZE(input_right_mixer)),
  592. SND_SOC_DAPM_MIXER("ASPL Output Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  593. SND_SOC_DAPM_MIXER("ASPR Output Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  594. SND_SOC_DAPM_MIXER("XSPL Output Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  595. SND_SOC_DAPM_MIXER("XSPR Output Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  596. SND_SOC_DAPM_MIXER("VSP Output Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  597. SND_SOC_DAPM_AIF_IN("XSPINL", NULL, 0,
  598. CS42L73_PWRCTL2, 0, 1),
  599. SND_SOC_DAPM_AIF_IN("XSPINR", NULL, 0,
  600. CS42L73_PWRCTL2, 0, 1),
  601. SND_SOC_DAPM_AIF_IN("XSPINM", NULL, 0,
  602. CS42L73_PWRCTL2, 0, 1),
  603. SND_SOC_DAPM_AIF_IN("ASPINL", NULL, 0,
  604. CS42L73_PWRCTL2, 2, 1),
  605. SND_SOC_DAPM_AIF_IN("ASPINR", NULL, 0,
  606. CS42L73_PWRCTL2, 2, 1),
  607. SND_SOC_DAPM_AIF_IN("ASPINM", NULL, 0,
  608. CS42L73_PWRCTL2, 2, 1),
  609. SND_SOC_DAPM_AIF_IN("VSPINOUT", NULL, 0,
  610. CS42L73_PWRCTL2, 4, 1),
  611. SND_SOC_DAPM_MIXER("HL Left Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  612. SND_SOC_DAPM_MIXER("HL Right Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  613. SND_SOC_DAPM_MIXER("SPK Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  614. SND_SOC_DAPM_MIXER("ESL Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  615. SND_SOC_DAPM_MUX("ESL-XSP Mux", SND_SOC_NOPM,
  616. 0, 0, &esl_xsp_mixer),
  617. SND_SOC_DAPM_MUX("ESL-ASP Mux", SND_SOC_NOPM,
  618. 0, 0, &esl_asp_mixer),
  619. SND_SOC_DAPM_MUX("SPK-ASP Mux", SND_SOC_NOPM,
  620. 0, 0, &spk_asp_mixer),
  621. SND_SOC_DAPM_MUX("SPK-XSP Mux", SND_SOC_NOPM,
  622. 0, 0, &spk_xsp_mixer),
  623. SND_SOC_DAPM_PGA("HL Left DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
  624. SND_SOC_DAPM_PGA("HL Right DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
  625. SND_SOC_DAPM_PGA("SPK DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
  626. SND_SOC_DAPM_PGA("ESL DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
  627. SND_SOC_DAPM_SWITCH_E("HP Amp", CS42L73_PWRCTL3, 0, 1,
  628. &hp_amp_ctl, cs42l73_hp_amp_event,
  629. SND_SOC_DAPM_POST_PMD),
  630. SND_SOC_DAPM_SWITCH("LO Amp", CS42L73_PWRCTL3, 1, 1,
  631. &lo_amp_ctl),
  632. SND_SOC_DAPM_SWITCH_E("SPK Amp", CS42L73_PWRCTL3, 2, 1,
  633. &spk_amp_ctl, cs42l73_spklo_spk_amp_event,
  634. SND_SOC_DAPM_POST_PMD),
  635. SND_SOC_DAPM_SWITCH_E("EAR Amp", CS42L73_PWRCTL3, 3, 1,
  636. &ear_amp_ctl, cs42l73_ear_amp_event,
  637. SND_SOC_DAPM_POST_PMD),
  638. SND_SOC_DAPM_SWITCH_E("SPKLO Amp", CS42L73_PWRCTL3, 4, 1,
  639. &spklo_amp_ctl, cs42l73_spklo_spk_amp_event,
  640. SND_SOC_DAPM_POST_PMD),
  641. SND_SOC_DAPM_OUTPUT("HPOUTA"),
  642. SND_SOC_DAPM_OUTPUT("HPOUTB"),
  643. SND_SOC_DAPM_OUTPUT("LINEOUTA"),
  644. SND_SOC_DAPM_OUTPUT("LINEOUTB"),
  645. SND_SOC_DAPM_OUTPUT("EAROUT"),
  646. SND_SOC_DAPM_OUTPUT("SPKOUT"),
  647. SND_SOC_DAPM_OUTPUT("SPKLINEOUT"),
  648. };
  649. static const struct snd_soc_dapm_route cs42l73_audio_map[] = {
  650. /* SPKLO EARSPK Paths */
  651. {"EAROUT", NULL, "EAR Amp"},
  652. {"SPKLINEOUT", NULL, "SPKLO Amp"},
  653. {"EAR Amp", "Switch", "ESL DAC"},
  654. {"SPKLO Amp", "Switch", "ESL DAC"},
  655. {"ESL DAC", "ESL-ASP Mono Volume", "ESL Mixer"},
  656. {"ESL DAC", "ESL-XSP Mono Volume", "ESL Mixer"},
  657. {"ESL DAC", "ESL-VSP Mono Volume", "VSPINOUT"},
  658. /* Loopback */
  659. {"ESL DAC", "ESL-IP Mono Volume", "Input Left Capture"},
  660. {"ESL DAC", "ESL-IP Mono Volume", "Input Right Capture"},
  661. {"ESL Mixer", NULL, "ESL-ASP Mux"},
  662. {"ESL Mixer", NULL, "ESL-XSP Mux"},
  663. {"ESL-ASP Mux", "Left", "ASPINL"},
  664. {"ESL-ASP Mux", "Right", "ASPINR"},
  665. {"ESL-ASP Mux", "Mono Mix", "ASPINM"},
  666. {"ESL-XSP Mux", "Left", "XSPINL"},
  667. {"ESL-XSP Mux", "Right", "XSPINR"},
  668. {"ESL-XSP Mux", "Mono Mix", "XSPINM"},
  669. /* Speakerphone Paths */
  670. {"SPKOUT", NULL, "SPK Amp"},
  671. {"SPK Amp", "Switch", "SPK DAC"},
  672. {"SPK DAC", "SPK-ASP Mono Volume", "SPK Mixer"},
  673. {"SPK DAC", "SPK-XSP Mono Volume", "SPK Mixer"},
  674. {"SPK DAC", "SPK-VSP Mono Volume", "VSPINOUT"},
  675. /* Loopback */
  676. {"SPK DAC", "SPK-IP Mono Volume", "Input Left Capture"},
  677. {"SPK DAC", "SPK-IP Mono Volume", "Input Right Capture"},
  678. {"SPK Mixer", NULL, "SPK-ASP Mux"},
  679. {"SPK Mixer", NULL, "SPK-XSP Mux"},
  680. {"SPK-ASP Mux", "Left", "ASPINL"},
  681. {"SPK-ASP Mux", "Mono Mix", "ASPINM"},
  682. {"SPK-ASP Mux", "Right", "ASPINR"},
  683. {"SPK-XSP Mux", "Left", "XSPINL"},
  684. {"SPK-XSP Mux", "Mono Mix", "XSPINM"},
  685. {"SPK-XSP Mux", "Right", "XSPINR"},
  686. /* HP LineOUT Paths */
  687. {"HPOUTA", NULL, "HP Amp"},
  688. {"HPOUTB", NULL, "HP Amp"},
  689. {"LINEOUTA", NULL, "LO Amp"},
  690. {"LINEOUTB", NULL, "LO Amp"},
  691. {"HP Amp", "Switch", "HL Left DAC"},
  692. {"HP Amp", "Switch", "HL Right DAC"},
  693. {"LO Amp", "Switch", "HL Left DAC"},
  694. {"LO Amp", "Switch", "HL Right DAC"},
  695. {"HL Left DAC", "HL-XSP Volume", "HL Left Mixer"},
  696. {"HL Right DAC", "HL-XSP Volume", "HL Right Mixer"},
  697. {"HL Left DAC", "HL-ASP Volume", "HL Left Mixer"},
  698. {"HL Right DAC", "HL-ASP Volume", "HL Right Mixer"},
  699. {"HL Left DAC", "HL-VSP Volume", "HL Left Mixer"},
  700. {"HL Right DAC", "HL-VSP Volume", "HL Right Mixer"},
  701. /* Loopback */
  702. {"HL Left DAC", "HL-IP Volume", "HL Left Mixer"},
  703. {"HL Right DAC", "HL-IP Volume", "HL Right Mixer"},
  704. {"HL Left Mixer", NULL, "Input Left Capture"},
  705. {"HL Right Mixer", NULL, "Input Right Capture"},
  706. {"HL Left Mixer", NULL, "ASPINL"},
  707. {"HL Right Mixer", NULL, "ASPINR"},
  708. {"HL Left Mixer", NULL, "XSPINL"},
  709. {"HL Right Mixer", NULL, "XSPINR"},
  710. {"HL Left Mixer", NULL, "VSPINOUT"},
  711. {"HL Right Mixer", NULL, "VSPINOUT"},
  712. {"ASPINL", NULL, "ASP Playback"},
  713. {"ASPINM", NULL, "ASP Playback"},
  714. {"ASPINR", NULL, "ASP Playback"},
  715. {"XSPINL", NULL, "XSP Playback"},
  716. {"XSPINM", NULL, "XSP Playback"},
  717. {"XSPINR", NULL, "XSP Playback"},
  718. {"VSPINOUT", NULL, "VSP Playback"},
  719. /* Capture Paths */
  720. {"MIC1", NULL, "MIC1 Bias"},
  721. {"PGA Left Mux", "Mic 1", "MIC1"},
  722. {"MIC2", NULL, "MIC2 Bias"},
  723. {"PGA Right Mux", "Mic 2", "MIC2"},
  724. {"PGA Left Mux", "Line A", "LINEINA"},
  725. {"PGA Right Mux", "Line B", "LINEINB"},
  726. {"PGA Left", NULL, "PGA Left Mux"},
  727. {"PGA Right", NULL, "PGA Right Mux"},
  728. {"ADC Left", NULL, "PGA Left"},
  729. {"ADC Right", NULL, "PGA Right"},
  730. {"DMIC Left", NULL, "DMICA"},
  731. {"DMIC Right", NULL, "DMICB"},
  732. {"Input Left Capture", "ADC Left Input", "ADC Left"},
  733. {"Input Right Capture", "ADC Right Input", "ADC Right"},
  734. {"Input Left Capture", "DMIC Left Input", "DMIC Left"},
  735. {"Input Right Capture", "DMIC Right Input", "DMIC Right"},
  736. /* Audio Capture */
  737. {"ASPL Output Mixer", NULL, "Input Left Capture"},
  738. {"ASPR Output Mixer", NULL, "Input Right Capture"},
  739. {"ASPOUTL", "ASP-IP Volume", "ASPL Output Mixer"},
  740. {"ASPOUTR", "ASP-IP Volume", "ASPR Output Mixer"},
  741. /* Auxillary Capture */
  742. {"XSPL Output Mixer", NULL, "Input Left Capture"},
  743. {"XSPR Output Mixer", NULL, "Input Right Capture"},
  744. {"XSPOUTL", "XSP-IP Volume", "XSPL Output Mixer"},
  745. {"XSPOUTR", "XSP-IP Volume", "XSPR Output Mixer"},
  746. {"XSPOUTL", NULL, "XSPL Output Mixer"},
  747. {"XSPOUTR", NULL, "XSPR Output Mixer"},
  748. /* Voice Capture */
  749. {"VSP Output Mixer", NULL, "Input Left Capture"},
  750. {"VSP Output Mixer", NULL, "Input Right Capture"},
  751. {"VSPINOUT", "VSP-IP Volume", "VSP Output Mixer"},
  752. {"VSPINOUT", NULL, "VSP Output Mixer"},
  753. {"ASP Capture", NULL, "ASPOUTL"},
  754. {"ASP Capture", NULL, "ASPOUTR"},
  755. {"XSP Capture", NULL, "XSPOUTL"},
  756. {"XSP Capture", NULL, "XSPOUTR"},
  757. {"VSP Capture", NULL, "VSPINOUT"},
  758. };
  759. struct cs42l73_mclk_div {
  760. u32 mclk;
  761. u32 srate;
  762. u8 mmcc;
  763. };
  764. static struct cs42l73_mclk_div cs42l73_mclk_coeffs[] = {
  765. /* MCLK, Sample Rate, xMMCC[5:0] */
  766. {5644800, 11025, 0x30},
  767. {5644800, 22050, 0x20},
  768. {5644800, 44100, 0x10},
  769. {6000000, 8000, 0x39},
  770. {6000000, 11025, 0x33},
  771. {6000000, 12000, 0x31},
  772. {6000000, 16000, 0x29},
  773. {6000000, 22050, 0x23},
  774. {6000000, 24000, 0x21},
  775. {6000000, 32000, 0x19},
  776. {6000000, 44100, 0x13},
  777. {6000000, 48000, 0x11},
  778. {6144000, 8000, 0x38},
  779. {6144000, 12000, 0x30},
  780. {6144000, 16000, 0x28},
  781. {6144000, 24000, 0x20},
  782. {6144000, 32000, 0x18},
  783. {6144000, 48000, 0x10},
  784. {6500000, 8000, 0x3C},
  785. {6500000, 11025, 0x35},
  786. {6500000, 12000, 0x34},
  787. {6500000, 16000, 0x2C},
  788. {6500000, 22050, 0x25},
  789. {6500000, 24000, 0x24},
  790. {6500000, 32000, 0x1C},
  791. {6500000, 44100, 0x15},
  792. {6500000, 48000, 0x14},
  793. {6400000, 8000, 0x3E},
  794. {6400000, 11025, 0x37},
  795. {6400000, 12000, 0x36},
  796. {6400000, 16000, 0x2E},
  797. {6400000, 22050, 0x27},
  798. {6400000, 24000, 0x26},
  799. {6400000, 32000, 0x1E},
  800. {6400000, 44100, 0x17},
  801. {6400000, 48000, 0x16},
  802. };
  803. struct cs42l73_mclkx_div {
  804. u32 mclkx;
  805. u8 ratio;
  806. u8 mclkdiv;
  807. };
  808. static struct cs42l73_mclkx_div cs42l73_mclkx_coeffs[] = {
  809. {5644800, 1, 0}, /* 5644800 */
  810. {6000000, 1, 0}, /* 6000000 */
  811. {6144000, 1, 0}, /* 6144000 */
  812. {11289600, 2, 2}, /* 5644800 */
  813. {12288000, 2, 2}, /* 6144000 */
  814. {12000000, 2, 2}, /* 6000000 */
  815. {13000000, 2, 2}, /* 6500000 */
  816. {19200000, 3, 3}, /* 6400000 */
  817. {24000000, 4, 4}, /* 6000000 */
  818. {26000000, 4, 4}, /* 6500000 */
  819. {38400000, 6, 5} /* 6400000 */
  820. };
  821. static int cs42l73_get_mclkx_coeff(int mclkx)
  822. {
  823. int i;
  824. for (i = 0; i < ARRAY_SIZE(cs42l73_mclkx_coeffs); i++) {
  825. if (cs42l73_mclkx_coeffs[i].mclkx == mclkx)
  826. return i;
  827. }
  828. return -EINVAL;
  829. }
  830. static int cs42l73_get_mclk_coeff(int mclk, int srate)
  831. {
  832. int i;
  833. for (i = 0; i < ARRAY_SIZE(cs42l73_mclk_coeffs); i++) {
  834. if (cs42l73_mclk_coeffs[i].mclk == mclk &&
  835. cs42l73_mclk_coeffs[i].srate == srate)
  836. return i;
  837. }
  838. return -EINVAL;
  839. }
  840. static int cs42l73_set_mclk(struct snd_soc_dai *dai, unsigned int freq)
  841. {
  842. struct snd_soc_codec *codec = dai->codec;
  843. struct cs42l73_private *priv = snd_soc_codec_get_drvdata(codec);
  844. int mclkx_coeff;
  845. u32 mclk = 0;
  846. u8 dmmcc = 0;
  847. /* MCLKX -> MCLK */
  848. mclkx_coeff = cs42l73_get_mclkx_coeff(freq);
  849. if (mclkx_coeff < 0)
  850. return mclkx_coeff;
  851. mclk = cs42l73_mclkx_coeffs[mclkx_coeff].mclkx /
  852. cs42l73_mclkx_coeffs[mclkx_coeff].ratio;
  853. dev_dbg(codec->dev, "MCLK%u %u <-> internal MCLK %u\n",
  854. priv->mclksel + 1, cs42l73_mclkx_coeffs[mclkx_coeff].mclkx,
  855. mclk);
  856. dmmcc = (priv->mclksel << 4) |
  857. (cs42l73_mclkx_coeffs[mclkx_coeff].mclkdiv << 1);
  858. snd_soc_write(codec, CS42L73_DMMCC, dmmcc);
  859. priv->sysclk = mclkx_coeff;
  860. priv->mclk = mclk;
  861. return 0;
  862. }
  863. static int cs42l73_set_sysclk(struct snd_soc_dai *dai,
  864. int clk_id, unsigned int freq, int dir)
  865. {
  866. struct snd_soc_codec *codec = dai->codec;
  867. struct cs42l73_private *priv = snd_soc_codec_get_drvdata(codec);
  868. switch (clk_id) {
  869. case CS42L73_CLKID_MCLK1:
  870. break;
  871. case CS42L73_CLKID_MCLK2:
  872. break;
  873. default:
  874. return -EINVAL;
  875. }
  876. if ((cs42l73_set_mclk(dai, freq)) < 0) {
  877. dev_err(codec->dev, "Unable to set MCLK for dai %s\n",
  878. dai->name);
  879. return -EINVAL;
  880. }
  881. priv->mclksel = clk_id;
  882. return 0;
  883. }
  884. static int cs42l73_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
  885. {
  886. struct snd_soc_codec *codec = codec_dai->codec;
  887. struct cs42l73_private *priv = snd_soc_codec_get_drvdata(codec);
  888. u8 id = codec_dai->id;
  889. unsigned int inv, format;
  890. u8 spc, mmcc;
  891. spc = snd_soc_read(codec, CS42L73_SPC(id));
  892. mmcc = snd_soc_read(codec, CS42L73_MMCC(id));
  893. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  894. case SND_SOC_DAIFMT_CBM_CFM:
  895. mmcc |= MS_MASTER;
  896. break;
  897. case SND_SOC_DAIFMT_CBS_CFS:
  898. mmcc &= ~MS_MASTER;
  899. break;
  900. default:
  901. return -EINVAL;
  902. }
  903. format = (fmt & SND_SOC_DAIFMT_FORMAT_MASK);
  904. inv = (fmt & SND_SOC_DAIFMT_INV_MASK);
  905. switch (format) {
  906. case SND_SOC_DAIFMT_I2S:
  907. spc &= ~SPDIF_PCM;
  908. break;
  909. case SND_SOC_DAIFMT_DSP_A:
  910. case SND_SOC_DAIFMT_DSP_B:
  911. if (mmcc & MS_MASTER) {
  912. dev_err(codec->dev,
  913. "PCM format in slave mode only\n");
  914. return -EINVAL;
  915. }
  916. if (id == CS42L73_ASP) {
  917. dev_err(codec->dev,
  918. "PCM format is not supported on ASP port\n");
  919. return -EINVAL;
  920. }
  921. spc |= SPDIF_PCM;
  922. break;
  923. default:
  924. return -EINVAL;
  925. }
  926. if (spc & SPDIF_PCM) {
  927. /* Clear PCM mode, clear PCM_BIT_ORDER bit for MSB->LSB */
  928. spc &= ~(PCM_MODE_MASK | PCM_BIT_ORDER);
  929. switch (format) {
  930. case SND_SOC_DAIFMT_DSP_B:
  931. if (inv == SND_SOC_DAIFMT_IB_IF)
  932. spc |= PCM_MODE0;
  933. if (inv == SND_SOC_DAIFMT_IB_NF)
  934. spc |= PCM_MODE1;
  935. break;
  936. case SND_SOC_DAIFMT_DSP_A:
  937. if (inv == SND_SOC_DAIFMT_IB_IF)
  938. spc |= PCM_MODE1;
  939. break;
  940. default:
  941. return -EINVAL;
  942. }
  943. }
  944. priv->config[id].spc = spc;
  945. priv->config[id].mmcc = mmcc;
  946. return 0;
  947. }
  948. static u32 cs42l73_asrc_rates[] = {
  949. 8000, 11025, 12000, 16000, 22050,
  950. 24000, 32000, 44100, 48000
  951. };
  952. static unsigned int cs42l73_get_xspfs_coeff(u32 rate)
  953. {
  954. int i;
  955. for (i = 0; i < ARRAY_SIZE(cs42l73_asrc_rates); i++) {
  956. if (cs42l73_asrc_rates[i] == rate)
  957. return i + 1;
  958. }
  959. return 0; /* 0 = Don't know */
  960. }
  961. static void cs42l73_update_asrc(struct snd_soc_codec *codec, int id, int srate)
  962. {
  963. u8 spfs = 0;
  964. if (srate > 0)
  965. spfs = cs42l73_get_xspfs_coeff(srate);
  966. switch (id) {
  967. case CS42L73_XSP:
  968. snd_soc_update_bits(codec, CS42L73_VXSPFS, 0x0f, spfs);
  969. break;
  970. case CS42L73_ASP:
  971. snd_soc_update_bits(codec, CS42L73_ASPC, 0x3c, spfs << 2);
  972. break;
  973. case CS42L73_VSP:
  974. snd_soc_update_bits(codec, CS42L73_VXSPFS, 0xf0, spfs << 4);
  975. break;
  976. default:
  977. break;
  978. }
  979. }
  980. static int cs42l73_pcm_hw_params(struct snd_pcm_substream *substream,
  981. struct snd_pcm_hw_params *params,
  982. struct snd_soc_dai *dai)
  983. {
  984. struct snd_soc_codec *codec = dai->codec;
  985. struct cs42l73_private *priv = snd_soc_codec_get_drvdata(codec);
  986. int id = dai->id;
  987. int mclk_coeff;
  988. int srate = params_rate(params);
  989. if (priv->config[id].mmcc & MS_MASTER) {
  990. /* CS42L73 Master */
  991. /* MCLK -> srate */
  992. mclk_coeff =
  993. cs42l73_get_mclk_coeff(priv->mclk, srate);
  994. if (mclk_coeff < 0)
  995. return -EINVAL;
  996. dev_dbg(codec->dev,
  997. "DAI[%d]: MCLK %u, srate %u, MMCC[5:0] = %x\n",
  998. id, priv->mclk, srate,
  999. cs42l73_mclk_coeffs[mclk_coeff].mmcc);
  1000. priv->config[id].mmcc &= 0xC0;
  1001. priv->config[id].mmcc |= cs42l73_mclk_coeffs[mclk_coeff].mmcc;
  1002. priv->config[id].spc &= 0xFC;
  1003. /* Use SCLK=64*Fs if internal MCLK >= 6.4MHz */
  1004. if (priv->mclk >= 6400000)
  1005. priv->config[id].spc |= MCK_SCLK_64FS;
  1006. else
  1007. priv->config[id].spc |= MCK_SCLK_MCLK;
  1008. } else {
  1009. /* CS42L73 Slave */
  1010. priv->config[id].spc &= 0xFC;
  1011. priv->config[id].spc |= MCK_SCLK_64FS;
  1012. }
  1013. /* Update ASRCs */
  1014. priv->config[id].srate = srate;
  1015. snd_soc_write(codec, CS42L73_SPC(id), priv->config[id].spc);
  1016. snd_soc_write(codec, CS42L73_MMCC(id), priv->config[id].mmcc);
  1017. cs42l73_update_asrc(codec, id, srate);
  1018. return 0;
  1019. }
  1020. static int cs42l73_set_bias_level(struct snd_soc_codec *codec,
  1021. enum snd_soc_bias_level level)
  1022. {
  1023. struct cs42l73_private *cs42l73 = snd_soc_codec_get_drvdata(codec);
  1024. switch (level) {
  1025. case SND_SOC_BIAS_ON:
  1026. snd_soc_update_bits(codec, CS42L73_DMMCC, MCLKDIS, 0);
  1027. snd_soc_update_bits(codec, CS42L73_PWRCTL1, PDN, 0);
  1028. break;
  1029. case SND_SOC_BIAS_PREPARE:
  1030. break;
  1031. case SND_SOC_BIAS_STANDBY:
  1032. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1033. regcache_cache_only(cs42l73->regmap, false);
  1034. regcache_sync(cs42l73->regmap);
  1035. }
  1036. snd_soc_update_bits(codec, CS42L73_PWRCTL1, PDN, 1);
  1037. break;
  1038. case SND_SOC_BIAS_OFF:
  1039. snd_soc_update_bits(codec, CS42L73_PWRCTL1, PDN, 1);
  1040. if (cs42l73->shutdwn_delay > 0) {
  1041. mdelay(cs42l73->shutdwn_delay);
  1042. cs42l73->shutdwn_delay = 0;
  1043. } else {
  1044. mdelay(15); /* Min amount of time requred to power
  1045. * down.
  1046. */
  1047. }
  1048. snd_soc_update_bits(codec, CS42L73_DMMCC, MCLKDIS, 1);
  1049. break;
  1050. }
  1051. codec->dapm.bias_level = level;
  1052. return 0;
  1053. }
  1054. static int cs42l73_set_tristate(struct snd_soc_dai *dai, int tristate)
  1055. {
  1056. struct snd_soc_codec *codec = dai->codec;
  1057. int id = dai->id;
  1058. return snd_soc_update_bits(codec, CS42L73_SPC(id),
  1059. 0x7F, tristate << 7);
  1060. }
  1061. static struct snd_pcm_hw_constraint_list constraints_12_24 = {
  1062. .count = ARRAY_SIZE(cs42l73_asrc_rates),
  1063. .list = cs42l73_asrc_rates,
  1064. };
  1065. static int cs42l73_pcm_startup(struct snd_pcm_substream *substream,
  1066. struct snd_soc_dai *dai)
  1067. {
  1068. snd_pcm_hw_constraint_list(substream->runtime, 0,
  1069. SNDRV_PCM_HW_PARAM_RATE,
  1070. &constraints_12_24);
  1071. return 0;
  1072. }
  1073. /* SNDRV_PCM_RATE_KNOT -> 12000, 24000 Hz, limit with constraint list */
  1074. #define CS42L73_RATES (SNDRV_PCM_RATE_8000_48000 | SNDRV_PCM_RATE_KNOT)
  1075. #define CS42L73_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1076. SNDRV_PCM_FMTBIT_S24_LE)
  1077. static const struct snd_soc_dai_ops cs42l73_ops = {
  1078. .startup = cs42l73_pcm_startup,
  1079. .hw_params = cs42l73_pcm_hw_params,
  1080. .set_fmt = cs42l73_set_dai_fmt,
  1081. .set_sysclk = cs42l73_set_sysclk,
  1082. .set_tristate = cs42l73_set_tristate,
  1083. };
  1084. static struct snd_soc_dai_driver cs42l73_dai[] = {
  1085. {
  1086. .name = "cs42l73-xsp",
  1087. .id = CS42L73_XSP,
  1088. .playback = {
  1089. .stream_name = "XSP Playback",
  1090. .channels_min = 1,
  1091. .channels_max = 2,
  1092. .rates = CS42L73_RATES,
  1093. .formats = CS42L73_FORMATS,
  1094. },
  1095. .capture = {
  1096. .stream_name = "XSP Capture",
  1097. .channels_min = 1,
  1098. .channels_max = 2,
  1099. .rates = CS42L73_RATES,
  1100. .formats = CS42L73_FORMATS,
  1101. },
  1102. .ops = &cs42l73_ops,
  1103. .symmetric_rates = 1,
  1104. },
  1105. {
  1106. .name = "cs42l73-asp",
  1107. .id = CS42L73_ASP,
  1108. .playback = {
  1109. .stream_name = "ASP Playback",
  1110. .channels_min = 2,
  1111. .channels_max = 2,
  1112. .rates = CS42L73_RATES,
  1113. .formats = CS42L73_FORMATS,
  1114. },
  1115. .capture = {
  1116. .stream_name = "ASP Capture",
  1117. .channels_min = 2,
  1118. .channels_max = 2,
  1119. .rates = CS42L73_RATES,
  1120. .formats = CS42L73_FORMATS,
  1121. },
  1122. .ops = &cs42l73_ops,
  1123. .symmetric_rates = 1,
  1124. },
  1125. {
  1126. .name = "cs42l73-vsp",
  1127. .id = CS42L73_VSP,
  1128. .playback = {
  1129. .stream_name = "VSP Playback",
  1130. .channels_min = 1,
  1131. .channels_max = 2,
  1132. .rates = CS42L73_RATES,
  1133. .formats = CS42L73_FORMATS,
  1134. },
  1135. .capture = {
  1136. .stream_name = "VSP Capture",
  1137. .channels_min = 1,
  1138. .channels_max = 2,
  1139. .rates = CS42L73_RATES,
  1140. .formats = CS42L73_FORMATS,
  1141. },
  1142. .ops = &cs42l73_ops,
  1143. .symmetric_rates = 1,
  1144. }
  1145. };
  1146. static int cs42l73_suspend(struct snd_soc_codec *codec)
  1147. {
  1148. cs42l73_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1149. return 0;
  1150. }
  1151. static int cs42l73_resume(struct snd_soc_codec *codec)
  1152. {
  1153. cs42l73_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1154. return 0;
  1155. }
  1156. static int cs42l73_probe(struct snd_soc_codec *codec)
  1157. {
  1158. int ret;
  1159. struct cs42l73_private *cs42l73 = snd_soc_codec_get_drvdata(codec);
  1160. codec->control_data = cs42l73->regmap;
  1161. ret = snd_soc_codec_set_cache_io(codec, 8, 8, SND_SOC_REGMAP);
  1162. if (ret < 0) {
  1163. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  1164. return ret;
  1165. }
  1166. regcache_cache_only(cs42l73->regmap, true);
  1167. cs42l73_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1168. cs42l73->mclksel = CS42L73_CLKID_MCLK1; /* MCLK1 as master clk */
  1169. cs42l73->mclk = 0;
  1170. return ret;
  1171. }
  1172. static int cs42l73_remove(struct snd_soc_codec *codec)
  1173. {
  1174. cs42l73_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1175. return 0;
  1176. }
  1177. static struct snd_soc_codec_driver soc_codec_dev_cs42l73 = {
  1178. .probe = cs42l73_probe,
  1179. .remove = cs42l73_remove,
  1180. .suspend = cs42l73_suspend,
  1181. .resume = cs42l73_resume,
  1182. .set_bias_level = cs42l73_set_bias_level,
  1183. .dapm_widgets = cs42l73_dapm_widgets,
  1184. .num_dapm_widgets = ARRAY_SIZE(cs42l73_dapm_widgets),
  1185. .dapm_routes = cs42l73_audio_map,
  1186. .num_dapm_routes = ARRAY_SIZE(cs42l73_audio_map),
  1187. .controls = cs42l73_snd_controls,
  1188. .num_controls = ARRAY_SIZE(cs42l73_snd_controls),
  1189. };
  1190. static struct regmap_config cs42l73_regmap = {
  1191. .reg_bits = 8,
  1192. .val_bits = 8,
  1193. .max_register = CS42L73_MAX_REGISTER,
  1194. .reg_defaults = cs42l73_reg_defaults,
  1195. .num_reg_defaults = ARRAY_SIZE(cs42l73_reg_defaults),
  1196. .volatile_reg = cs42l73_volatile_register,
  1197. .readable_reg = cs42l73_readable_register,
  1198. .cache_type = REGCACHE_RBTREE,
  1199. };
  1200. static int cs42l73_i2c_probe(struct i2c_client *i2c_client,
  1201. const struct i2c_device_id *id)
  1202. {
  1203. struct cs42l73_private *cs42l73;
  1204. int ret;
  1205. unsigned int devid = 0;
  1206. unsigned int reg;
  1207. cs42l73 = devm_kzalloc(&i2c_client->dev, sizeof(struct cs42l73_private),
  1208. GFP_KERNEL);
  1209. if (!cs42l73) {
  1210. dev_err(&i2c_client->dev, "could not allocate codec\n");
  1211. return -ENOMEM;
  1212. }
  1213. i2c_set_clientdata(i2c_client, cs42l73);
  1214. cs42l73->regmap = devm_regmap_init_i2c(i2c_client, &cs42l73_regmap);
  1215. if (IS_ERR(cs42l73->regmap)) {
  1216. ret = PTR_ERR(cs42l73->regmap);
  1217. dev_err(&i2c_client->dev, "regmap_init() failed: %d\n", ret);
  1218. return ret;
  1219. }
  1220. /* initialize codec */
  1221. ret = regmap_read(cs42l73->regmap, CS42L73_DEVID_AB, &reg);
  1222. devid = (reg & 0xFF) << 12;
  1223. ret = regmap_read(cs42l73->regmap, CS42L73_DEVID_CD, &reg);
  1224. devid |= (reg & 0xFF) << 4;
  1225. ret = regmap_read(cs42l73->regmap, CS42L73_DEVID_E, &reg);
  1226. devid |= (reg & 0xF0) >> 4;
  1227. if (devid != CS42L73_DEVID) {
  1228. ret = -ENODEV;
  1229. dev_err(&i2c_client->dev,
  1230. "CS42L73 Device ID (%X). Expected %X\n",
  1231. devid, CS42L73_DEVID);
  1232. return ret;
  1233. }
  1234. ret = regmap_read(cs42l73->regmap, CS42L73_REVID, &reg);
  1235. if (ret < 0) {
  1236. dev_err(&i2c_client->dev, "Get Revision ID failed\n");
  1237. return ret;;
  1238. }
  1239. dev_info(&i2c_client->dev,
  1240. "Cirrus Logic CS42L73, Revision: %02X\n", reg & 0xFF);
  1241. regcache_cache_only(cs42l73->regmap, true);
  1242. ret = snd_soc_register_codec(&i2c_client->dev,
  1243. &soc_codec_dev_cs42l73, cs42l73_dai,
  1244. ARRAY_SIZE(cs42l73_dai));
  1245. if (ret < 0)
  1246. return ret;
  1247. return 0;
  1248. }
  1249. static int cs42l73_i2c_remove(struct i2c_client *client)
  1250. {
  1251. snd_soc_unregister_codec(&client->dev);
  1252. return 0;
  1253. }
  1254. static const struct i2c_device_id cs42l73_id[] = {
  1255. {"cs42l73", 0},
  1256. {}
  1257. };
  1258. MODULE_DEVICE_TABLE(i2c, cs42l73_id);
  1259. static struct i2c_driver cs42l73_i2c_driver = {
  1260. .driver = {
  1261. .name = "cs42l73",
  1262. .owner = THIS_MODULE,
  1263. },
  1264. .id_table = cs42l73_id,
  1265. .probe = cs42l73_i2c_probe,
  1266. .remove = cs42l73_i2c_remove,
  1267. };
  1268. module_i2c_driver(cs42l73_i2c_driver);
  1269. MODULE_DESCRIPTION("ASoC CS42L73 driver");
  1270. MODULE_AUTHOR("Georgi Vlaev, Nucleus Systems Ltd, <joe@nucleusys.com>");
  1271. MODULE_AUTHOR("Brian Austin, Cirrus Logic Inc, <brian.austin@cirrus.com>");
  1272. MODULE_LICENSE("GPL");