ab8500-codec.c 78 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623
  1. /*
  2. * Copyright (C) ST-Ericsson SA 2012
  3. *
  4. * Author: Ola Lilja <ola.o.lilja@stericsson.com>,
  5. * Kristoffer Karlsson <kristoffer.karlsson@stericsson.com>,
  6. * Roger Nilsson <roger.xr.nilsson@stericsson.com>,
  7. * for ST-Ericsson.
  8. *
  9. * Based on the early work done by:
  10. * Mikko J. Lehto <mikko.lehto@symbio.com>,
  11. * Mikko Sarmanne <mikko.sarmanne@symbio.com>,
  12. * Jarmo K. Kuronen <jarmo.kuronen@symbio.com>,
  13. * for ST-Ericsson.
  14. *
  15. * License terms:
  16. *
  17. * This program is free software; you can redistribute it and/or modify it
  18. * under the terms of the GNU General Public License version 2 as published
  19. * by the Free Software Foundation.
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/module.h>
  23. #include <linux/device.h>
  24. #include <linux/slab.h>
  25. #include <linux/moduleparam.h>
  26. #include <linux/init.h>
  27. #include <linux/delay.h>
  28. #include <linux/pm.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/mutex.h>
  31. #include <linux/mfd/abx500/ab8500.h>
  32. #include <linux/mfd/abx500.h>
  33. #include <linux/mfd/abx500/ab8500-sysctrl.h>
  34. #include <linux/mfd/abx500/ab8500-codec.h>
  35. #include <linux/regulator/consumer.h>
  36. #include <linux/of.h>
  37. #include <sound/core.h>
  38. #include <sound/pcm.h>
  39. #include <sound/pcm_params.h>
  40. #include <sound/initval.h>
  41. #include <sound/soc.h>
  42. #include <sound/soc-dapm.h>
  43. #include <sound/tlv.h>
  44. #include "ab8500-codec.h"
  45. /* Macrocell value definitions */
  46. #define CLK_32K_OUT2_DISABLE 0x01
  47. #define INACTIVE_RESET_AUDIO 0x02
  48. #define ENABLE_AUDIO_CLK_TO_AUDIO_BLK 0x10
  49. #define ENABLE_VINTCORE12_SUPPLY 0x04
  50. #define GPIO27_DIR_OUTPUT 0x04
  51. #define GPIO29_DIR_OUTPUT 0x10
  52. #define GPIO31_DIR_OUTPUT 0x40
  53. /* Macrocell register definitions */
  54. #define AB8500_CTRL3_REG 0x0200
  55. #define AB8500_GPIO_DIR4_REG 0x1013
  56. /* Nr of FIR/IIR-coeff banks in ANC-block */
  57. #define AB8500_NR_OF_ANC_COEFF_BANKS 2
  58. /* Minimum duration to keep ANC IIR Init bit high or
  59. low before proceeding with the configuration sequence */
  60. #define AB8500_ANC_SM_DELAY 2000
  61. #define AB8500_FILTER_CONTROL(xname, xcount, xmin, xmax) \
  62. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  63. .info = filter_control_info, \
  64. .get = filter_control_get, .put = filter_control_put, \
  65. .private_value = (unsigned long)&(struct filter_control) \
  66. {.count = xcount, .min = xmin, .max = xmax} }
  67. struct filter_control {
  68. long min, max;
  69. unsigned int count;
  70. long value[128];
  71. };
  72. /* Sidetone states */
  73. static const char * const enum_sid_state[] = {
  74. "Unconfigured",
  75. "Apply FIR",
  76. "FIR is configured",
  77. };
  78. enum sid_state {
  79. SID_UNCONFIGURED = 0,
  80. SID_APPLY_FIR = 1,
  81. SID_FIR_CONFIGURED = 2,
  82. };
  83. static const char * const enum_anc_state[] = {
  84. "Unconfigured",
  85. "Apply FIR and IIR",
  86. "FIR and IIR are configured",
  87. "Apply FIR",
  88. "FIR is configured",
  89. "Apply IIR",
  90. "IIR is configured"
  91. };
  92. enum anc_state {
  93. ANC_UNCONFIGURED = 0,
  94. ANC_APPLY_FIR_IIR = 1,
  95. ANC_FIR_IIR_CONFIGURED = 2,
  96. ANC_APPLY_FIR = 3,
  97. ANC_FIR_CONFIGURED = 4,
  98. ANC_APPLY_IIR = 5,
  99. ANC_IIR_CONFIGURED = 6
  100. };
  101. /* Analog microphones */
  102. enum amic_idx {
  103. AMIC_IDX_1A,
  104. AMIC_IDX_1B,
  105. AMIC_IDX_2
  106. };
  107. struct ab8500_codec_drvdata_dbg {
  108. struct regulator *vaud;
  109. struct regulator *vamic1;
  110. struct regulator *vamic2;
  111. struct regulator *vdmic;
  112. };
  113. /* Private data for AB8500 device-driver */
  114. struct ab8500_codec_drvdata {
  115. /* Sidetone */
  116. long *sid_fir_values;
  117. enum sid_state sid_status;
  118. /* ANC */
  119. struct mutex anc_lock;
  120. long *anc_fir_values;
  121. long *anc_iir_values;
  122. enum anc_state anc_status;
  123. };
  124. static inline const char *amic_micbias_str(enum amic_micbias micbias)
  125. {
  126. switch (micbias) {
  127. case AMIC_MICBIAS_VAMIC1:
  128. return "VAMIC1";
  129. case AMIC_MICBIAS_VAMIC2:
  130. return "VAMIC2";
  131. default:
  132. return "Unknown";
  133. }
  134. }
  135. static inline const char *amic_type_str(enum amic_type type)
  136. {
  137. switch (type) {
  138. case AMIC_TYPE_DIFFERENTIAL:
  139. return "DIFFERENTIAL";
  140. case AMIC_TYPE_SINGLE_ENDED:
  141. return "SINGLE ENDED";
  142. default:
  143. return "Unknown";
  144. }
  145. }
  146. /*
  147. * Read'n'write functions
  148. */
  149. /* Read a register from the audio-bank of AB8500 */
  150. static unsigned int ab8500_codec_read_reg(struct snd_soc_codec *codec,
  151. unsigned int reg)
  152. {
  153. int status;
  154. unsigned int value = 0;
  155. u8 value8;
  156. status = abx500_get_register_interruptible(codec->dev, AB8500_AUDIO,
  157. reg, &value8);
  158. if (status < 0) {
  159. dev_err(codec->dev,
  160. "%s: ERROR: Register (0x%02x:0x%02x) read failed (%d).\n",
  161. __func__, (u8)AB8500_AUDIO, (u8)reg, status);
  162. } else {
  163. dev_dbg(codec->dev,
  164. "%s: Read 0x%02x from register 0x%02x:0x%02x\n",
  165. __func__, value8, (u8)AB8500_AUDIO, (u8)reg);
  166. value = (unsigned int)value8;
  167. }
  168. return value;
  169. }
  170. /* Write to a register in the audio-bank of AB8500 */
  171. static int ab8500_codec_write_reg(struct snd_soc_codec *codec,
  172. unsigned int reg, unsigned int value)
  173. {
  174. int status;
  175. status = abx500_set_register_interruptible(codec->dev, AB8500_AUDIO,
  176. reg, value);
  177. if (status < 0)
  178. dev_err(codec->dev,
  179. "%s: ERROR: Register (%02x:%02x) write failed (%d).\n",
  180. __func__, (u8)AB8500_AUDIO, (u8)reg, status);
  181. else
  182. dev_dbg(codec->dev,
  183. "%s: Wrote 0x%02x into register %02x:%02x\n",
  184. __func__, (u8)value, (u8)AB8500_AUDIO, (u8)reg);
  185. return status;
  186. }
  187. /*
  188. * Controls - DAPM
  189. */
  190. /* Earpiece */
  191. /* Earpiece source selector */
  192. static const char * const enum_ear_lineout_source[] = {"Headset Left",
  193. "Speaker Left"};
  194. static SOC_ENUM_SINGLE_DECL(dapm_enum_ear_lineout_source, AB8500_DMICFILTCONF,
  195. AB8500_DMICFILTCONF_DA3TOEAR, enum_ear_lineout_source);
  196. static const struct snd_kcontrol_new dapm_ear_lineout_source =
  197. SOC_DAPM_ENUM("Earpiece or LineOut Mono Source",
  198. dapm_enum_ear_lineout_source);
  199. /* LineOut */
  200. /* LineOut source selector */
  201. static const char * const enum_lineout_source[] = {"Mono Path", "Stereo Path"};
  202. static SOC_ENUM_DOUBLE_DECL(dapm_enum_lineout_source, AB8500_ANACONF5,
  203. AB8500_ANACONF5_HSLDACTOLOL,
  204. AB8500_ANACONF5_HSRDACTOLOR, enum_lineout_source);
  205. static const struct snd_kcontrol_new dapm_lineout_source[] = {
  206. SOC_DAPM_ENUM("LineOut Source", dapm_enum_lineout_source),
  207. };
  208. /* Handsfree */
  209. /* Speaker Left - ANC selector */
  210. static const char * const enum_HFx_sel[] = {"Audio Path", "ANC"};
  211. static SOC_ENUM_SINGLE_DECL(dapm_enum_HFl_sel, AB8500_DIGMULTCONF2,
  212. AB8500_DIGMULTCONF2_HFLSEL, enum_HFx_sel);
  213. static const struct snd_kcontrol_new dapm_HFl_select[] = {
  214. SOC_DAPM_ENUM("Speaker Left Source", dapm_enum_HFl_sel),
  215. };
  216. /* Speaker Right - ANC selector */
  217. static SOC_ENUM_SINGLE_DECL(dapm_enum_HFr_sel, AB8500_DIGMULTCONF2,
  218. AB8500_DIGMULTCONF2_HFRSEL, enum_HFx_sel);
  219. static const struct snd_kcontrol_new dapm_HFr_select[] = {
  220. SOC_DAPM_ENUM("Speaker Right Source", dapm_enum_HFr_sel),
  221. };
  222. /* Mic 1 */
  223. /* Mic 1 - Mic 1a or 1b selector */
  224. static const char * const enum_mic1ab_sel[] = {"Mic 1b", "Mic 1a"};
  225. static SOC_ENUM_SINGLE_DECL(dapm_enum_mic1ab_sel, AB8500_ANACONF3,
  226. AB8500_ANACONF3_MIC1SEL, enum_mic1ab_sel);
  227. static const struct snd_kcontrol_new dapm_mic1ab_mux[] = {
  228. SOC_DAPM_ENUM("Mic 1a or 1b Select", dapm_enum_mic1ab_sel),
  229. };
  230. /* Mic 1 - AD3 - Mic 1 or DMic 3 selector */
  231. static const char * const enum_ad3_sel[] = {"Mic 1", "DMic 3"};
  232. static SOC_ENUM_SINGLE_DECL(dapm_enum_ad3_sel, AB8500_DIGMULTCONF1,
  233. AB8500_DIGMULTCONF1_AD3SEL, enum_ad3_sel);
  234. static const struct snd_kcontrol_new dapm_ad3_select[] = {
  235. SOC_DAPM_ENUM("AD3 Source Select", dapm_enum_ad3_sel),
  236. };
  237. /* Mic 1 - AD6 - Mic 1 or DMic 6 selector */
  238. static const char * const enum_ad6_sel[] = {"Mic 1", "DMic 6"};
  239. static SOC_ENUM_SINGLE_DECL(dapm_enum_ad6_sel, AB8500_DIGMULTCONF1,
  240. AB8500_DIGMULTCONF1_AD6SEL, enum_ad6_sel);
  241. static const struct snd_kcontrol_new dapm_ad6_select[] = {
  242. SOC_DAPM_ENUM("AD6 Source Select", dapm_enum_ad6_sel),
  243. };
  244. /* Mic 2 */
  245. /* Mic 2 - AD5 - Mic 2 or DMic 5 selector */
  246. static const char * const enum_ad5_sel[] = {"Mic 2", "DMic 5"};
  247. static SOC_ENUM_SINGLE_DECL(dapm_enum_ad5_sel, AB8500_DIGMULTCONF1,
  248. AB8500_DIGMULTCONF1_AD5SEL, enum_ad5_sel);
  249. static const struct snd_kcontrol_new dapm_ad5_select[] = {
  250. SOC_DAPM_ENUM("AD5 Source Select", dapm_enum_ad5_sel),
  251. };
  252. /* LineIn */
  253. /* LineIn left - AD1 - LineIn Left or DMic 1 selector */
  254. static const char * const enum_ad1_sel[] = {"LineIn Left", "DMic 1"};
  255. static SOC_ENUM_SINGLE_DECL(dapm_enum_ad1_sel, AB8500_DIGMULTCONF1,
  256. AB8500_DIGMULTCONF1_AD1SEL, enum_ad1_sel);
  257. static const struct snd_kcontrol_new dapm_ad1_select[] = {
  258. SOC_DAPM_ENUM("AD1 Source Select", dapm_enum_ad1_sel),
  259. };
  260. /* LineIn right - Mic 2 or LineIn Right selector */
  261. static const char * const enum_mic2lr_sel[] = {"Mic 2", "LineIn Right"};
  262. static SOC_ENUM_SINGLE_DECL(dapm_enum_mic2lr_sel, AB8500_ANACONF3,
  263. AB8500_ANACONF3_LINRSEL, enum_mic2lr_sel);
  264. static const struct snd_kcontrol_new dapm_mic2lr_select[] = {
  265. SOC_DAPM_ENUM("Mic 2 or LINR Select", dapm_enum_mic2lr_sel),
  266. };
  267. /* LineIn right - AD2 - LineIn Right or DMic2 selector */
  268. static const char * const enum_ad2_sel[] = {"LineIn Right", "DMic 2"};
  269. static SOC_ENUM_SINGLE_DECL(dapm_enum_ad2_sel, AB8500_DIGMULTCONF1,
  270. AB8500_DIGMULTCONF1_AD2SEL, enum_ad2_sel);
  271. static const struct snd_kcontrol_new dapm_ad2_select[] = {
  272. SOC_DAPM_ENUM("AD2 Source Select", dapm_enum_ad2_sel),
  273. };
  274. /* ANC */
  275. static const char * const enum_anc_in_sel[] = {"Mic 1 / DMic 6",
  276. "Mic 2 / DMic 5"};
  277. static SOC_ENUM_SINGLE_DECL(dapm_enum_anc_in_sel, AB8500_DMICFILTCONF,
  278. AB8500_DMICFILTCONF_ANCINSEL, enum_anc_in_sel);
  279. static const struct snd_kcontrol_new dapm_anc_in_select[] = {
  280. SOC_DAPM_ENUM("ANC Source", dapm_enum_anc_in_sel),
  281. };
  282. /* ANC - Enable/Disable */
  283. static const struct snd_kcontrol_new dapm_anc_enable[] = {
  284. SOC_DAPM_SINGLE("Switch", AB8500_ANCCONF1,
  285. AB8500_ANCCONF1_ENANC, 0, 0),
  286. };
  287. /* ANC to Earpiece - Mute */
  288. static const struct snd_kcontrol_new dapm_anc_ear_mute[] = {
  289. SOC_DAPM_SINGLE("Switch", AB8500_DIGMULTCONF1,
  290. AB8500_DIGMULTCONF1_ANCSEL, 1, 0),
  291. };
  292. /* Sidetone left */
  293. /* Sidetone left - Input selector */
  294. static const char * const enum_stfir1_in_sel[] = {
  295. "LineIn Left", "LineIn Right", "Mic 1", "Headset Left"
  296. };
  297. static SOC_ENUM_SINGLE_DECL(dapm_enum_stfir1_in_sel, AB8500_DIGMULTCONF2,
  298. AB8500_DIGMULTCONF2_FIRSID1SEL, enum_stfir1_in_sel);
  299. static const struct snd_kcontrol_new dapm_stfir1_in_select[] = {
  300. SOC_DAPM_ENUM("Sidetone Left Source", dapm_enum_stfir1_in_sel),
  301. };
  302. /* Sidetone right path */
  303. /* Sidetone right - Input selector */
  304. static const char * const enum_stfir2_in_sel[] = {
  305. "LineIn Right", "Mic 1", "DMic 4", "Headset Right"
  306. };
  307. static SOC_ENUM_SINGLE_DECL(dapm_enum_stfir2_in_sel, AB8500_DIGMULTCONF2,
  308. AB8500_DIGMULTCONF2_FIRSID2SEL, enum_stfir2_in_sel);
  309. static const struct snd_kcontrol_new dapm_stfir2_in_select[] = {
  310. SOC_DAPM_ENUM("Sidetone Right Source", dapm_enum_stfir2_in_sel),
  311. };
  312. /* Vibra */
  313. static const char * const enum_pwm2vibx[] = {"Audio Path", "PWM Generator"};
  314. static SOC_ENUM_SINGLE_DECL(dapm_enum_pwm2vib1, AB8500_PWMGENCONF1,
  315. AB8500_PWMGENCONF1_PWMTOVIB1, enum_pwm2vibx);
  316. static const struct snd_kcontrol_new dapm_pwm2vib1[] = {
  317. SOC_DAPM_ENUM("Vibra 1 Controller", dapm_enum_pwm2vib1),
  318. };
  319. static SOC_ENUM_SINGLE_DECL(dapm_enum_pwm2vib2, AB8500_PWMGENCONF1,
  320. AB8500_PWMGENCONF1_PWMTOVIB2, enum_pwm2vibx);
  321. static const struct snd_kcontrol_new dapm_pwm2vib2[] = {
  322. SOC_DAPM_ENUM("Vibra 2 Controller", dapm_enum_pwm2vib2),
  323. };
  324. /*
  325. * DAPM-widgets
  326. */
  327. static const struct snd_soc_dapm_widget ab8500_dapm_widgets[] = {
  328. /* Clocks */
  329. SND_SOC_DAPM_CLOCK_SUPPLY("audioclk"),
  330. /* Regulators */
  331. SND_SOC_DAPM_REGULATOR_SUPPLY("V-AUD", 0, 0),
  332. SND_SOC_DAPM_REGULATOR_SUPPLY("V-AMIC1", 0, 0),
  333. SND_SOC_DAPM_REGULATOR_SUPPLY("V-AMIC2", 0, 0),
  334. SND_SOC_DAPM_REGULATOR_SUPPLY("V-DMIC", 0, 0),
  335. /* Power */
  336. SND_SOC_DAPM_SUPPLY("Audio Power",
  337. AB8500_POWERUP, AB8500_POWERUP_POWERUP, 0,
  338. NULL, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  339. SND_SOC_DAPM_SUPPLY("Audio Analog Power",
  340. AB8500_POWERUP, AB8500_POWERUP_ENANA, 0,
  341. NULL, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  342. /* Main supply node */
  343. SND_SOC_DAPM_SUPPLY("Main Supply", SND_SOC_NOPM, 0, 0,
  344. NULL, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  345. /* DA/AD */
  346. SND_SOC_DAPM_INPUT("ADC Input"),
  347. SND_SOC_DAPM_ADC("ADC", "ab8500_0c", SND_SOC_NOPM, 0, 0),
  348. SND_SOC_DAPM_DAC("DAC", NULL, SND_SOC_NOPM, 0, 0),
  349. SND_SOC_DAPM_OUTPUT("DAC Output"),
  350. SND_SOC_DAPM_AIF_IN("DA_IN1", NULL, 0, SND_SOC_NOPM, 0, 0),
  351. SND_SOC_DAPM_AIF_IN("DA_IN2", NULL, 0, SND_SOC_NOPM, 0, 0),
  352. SND_SOC_DAPM_AIF_IN("DA_IN3", NULL, 0, SND_SOC_NOPM, 0, 0),
  353. SND_SOC_DAPM_AIF_IN("DA_IN4", NULL, 0, SND_SOC_NOPM, 0, 0),
  354. SND_SOC_DAPM_AIF_IN("DA_IN5", NULL, 0, SND_SOC_NOPM, 0, 0),
  355. SND_SOC_DAPM_AIF_IN("DA_IN6", NULL, 0, SND_SOC_NOPM, 0, 0),
  356. SND_SOC_DAPM_AIF_OUT("AD_OUT1", NULL, 0, SND_SOC_NOPM, 0, 0),
  357. SND_SOC_DAPM_AIF_OUT("AD_OUT2", NULL, 0, SND_SOC_NOPM, 0, 0),
  358. SND_SOC_DAPM_AIF_OUT("AD_OUT3", NULL, 0, SND_SOC_NOPM, 0, 0),
  359. SND_SOC_DAPM_AIF_OUT("AD_OUT4", NULL, 0, SND_SOC_NOPM, 0, 0),
  360. SND_SOC_DAPM_AIF_OUT("AD_OUT57", NULL, 0, SND_SOC_NOPM, 0, 0),
  361. SND_SOC_DAPM_AIF_OUT("AD_OUT68", NULL, 0, SND_SOC_NOPM, 0, 0),
  362. /* Headset path */
  363. SND_SOC_DAPM_SUPPLY("Charge Pump", AB8500_ANACONF5,
  364. AB8500_ANACONF5_ENCPHS, 0, NULL, 0),
  365. SND_SOC_DAPM_DAC("DA1 Enable", "ab8500_0p",
  366. AB8500_DAPATHENA, AB8500_DAPATHENA_ENDA1, 0),
  367. SND_SOC_DAPM_DAC("DA2 Enable", "ab8500_0p",
  368. AB8500_DAPATHENA, AB8500_DAPATHENA_ENDA2, 0),
  369. SND_SOC_DAPM_PGA("HSL Digital Volume", SND_SOC_NOPM, 0, 0,
  370. NULL, 0),
  371. SND_SOC_DAPM_PGA("HSR Digital Volume", SND_SOC_NOPM, 0, 0,
  372. NULL, 0),
  373. SND_SOC_DAPM_DAC("HSL DAC", "ab8500_0p",
  374. AB8500_DAPATHCONF, AB8500_DAPATHCONF_ENDACHSL, 0),
  375. SND_SOC_DAPM_DAC("HSR DAC", "ab8500_0p",
  376. AB8500_DAPATHCONF, AB8500_DAPATHCONF_ENDACHSR, 0),
  377. SND_SOC_DAPM_MIXER("HSL DAC Mute", AB8500_MUTECONF,
  378. AB8500_MUTECONF_MUTDACHSL, 1,
  379. NULL, 0),
  380. SND_SOC_DAPM_MIXER("HSR DAC Mute", AB8500_MUTECONF,
  381. AB8500_MUTECONF_MUTDACHSR, 1,
  382. NULL, 0),
  383. SND_SOC_DAPM_DAC("HSL DAC Driver", "ab8500_0p",
  384. AB8500_ANACONF3, AB8500_ANACONF3_ENDRVHSL, 0),
  385. SND_SOC_DAPM_DAC("HSR DAC Driver", "ab8500_0p",
  386. AB8500_ANACONF3, AB8500_ANACONF3_ENDRVHSR, 0),
  387. SND_SOC_DAPM_MIXER("HSL Mute",
  388. AB8500_MUTECONF, AB8500_MUTECONF_MUTHSL, 1,
  389. NULL, 0),
  390. SND_SOC_DAPM_MIXER("HSR Mute",
  391. AB8500_MUTECONF, AB8500_MUTECONF_MUTHSR, 1,
  392. NULL, 0),
  393. SND_SOC_DAPM_MIXER("HSL Enable",
  394. AB8500_ANACONF4, AB8500_ANACONF4_ENHSL, 0,
  395. NULL, 0),
  396. SND_SOC_DAPM_MIXER("HSR Enable",
  397. AB8500_ANACONF4, AB8500_ANACONF4_ENHSR, 0,
  398. NULL, 0),
  399. SND_SOC_DAPM_PGA("HSL Volume",
  400. SND_SOC_NOPM, 0, 0,
  401. NULL, 0),
  402. SND_SOC_DAPM_PGA("HSR Volume",
  403. SND_SOC_NOPM, 0, 0,
  404. NULL, 0),
  405. SND_SOC_DAPM_OUTPUT("Headset Left"),
  406. SND_SOC_DAPM_OUTPUT("Headset Right"),
  407. /* LineOut path */
  408. SND_SOC_DAPM_MUX("LineOut Source",
  409. SND_SOC_NOPM, 0, 0, dapm_lineout_source),
  410. SND_SOC_DAPM_MIXER("LOL Disable HFL",
  411. AB8500_ANACONF4, AB8500_ANACONF4_ENHFL, 1,
  412. NULL, 0),
  413. SND_SOC_DAPM_MIXER("LOR Disable HFR",
  414. AB8500_ANACONF4, AB8500_ANACONF4_ENHFR, 1,
  415. NULL, 0),
  416. SND_SOC_DAPM_MIXER("LOL Enable",
  417. AB8500_ANACONF5, AB8500_ANACONF5_ENLOL, 0,
  418. NULL, 0),
  419. SND_SOC_DAPM_MIXER("LOR Enable",
  420. AB8500_ANACONF5, AB8500_ANACONF5_ENLOR, 0,
  421. NULL, 0),
  422. SND_SOC_DAPM_OUTPUT("LineOut Left"),
  423. SND_SOC_DAPM_OUTPUT("LineOut Right"),
  424. /* Earpiece path */
  425. SND_SOC_DAPM_MUX("Earpiece or LineOut Mono Source",
  426. SND_SOC_NOPM, 0, 0, &dapm_ear_lineout_source),
  427. SND_SOC_DAPM_MIXER("EAR DAC",
  428. AB8500_DAPATHCONF, AB8500_DAPATHCONF_ENDACEAR, 0,
  429. NULL, 0),
  430. SND_SOC_DAPM_MIXER("EAR Mute",
  431. AB8500_MUTECONF, AB8500_MUTECONF_MUTEAR, 1,
  432. NULL, 0),
  433. SND_SOC_DAPM_MIXER("EAR Enable",
  434. AB8500_ANACONF4, AB8500_ANACONF4_ENEAR, 0,
  435. NULL, 0),
  436. SND_SOC_DAPM_OUTPUT("Earpiece"),
  437. /* Handsfree path */
  438. SND_SOC_DAPM_MIXER("DA3 Channel Volume",
  439. AB8500_DAPATHENA, AB8500_DAPATHENA_ENDA3, 0,
  440. NULL, 0),
  441. SND_SOC_DAPM_MIXER("DA4 Channel Volume",
  442. AB8500_DAPATHENA, AB8500_DAPATHENA_ENDA4, 0,
  443. NULL, 0),
  444. SND_SOC_DAPM_MUX("Speaker Left Source",
  445. SND_SOC_NOPM, 0, 0, dapm_HFl_select),
  446. SND_SOC_DAPM_MUX("Speaker Right Source",
  447. SND_SOC_NOPM, 0, 0, dapm_HFr_select),
  448. SND_SOC_DAPM_MIXER("HFL DAC", AB8500_DAPATHCONF,
  449. AB8500_DAPATHCONF_ENDACHFL, 0,
  450. NULL, 0),
  451. SND_SOC_DAPM_MIXER("HFR DAC",
  452. AB8500_DAPATHCONF, AB8500_DAPATHCONF_ENDACHFR, 0,
  453. NULL, 0),
  454. SND_SOC_DAPM_MIXER("DA4 or ANC path to HfR",
  455. AB8500_DIGMULTCONF2, AB8500_DIGMULTCONF2_DATOHFREN, 0,
  456. NULL, 0),
  457. SND_SOC_DAPM_MIXER("DA3 or ANC path to HfL",
  458. AB8500_DIGMULTCONF2, AB8500_DIGMULTCONF2_DATOHFLEN, 0,
  459. NULL, 0),
  460. SND_SOC_DAPM_MIXER("HFL Enable",
  461. AB8500_ANACONF4, AB8500_ANACONF4_ENHFL, 0,
  462. NULL, 0),
  463. SND_SOC_DAPM_MIXER("HFR Enable",
  464. AB8500_ANACONF4, AB8500_ANACONF4_ENHFR, 0,
  465. NULL, 0),
  466. SND_SOC_DAPM_OUTPUT("Speaker Left"),
  467. SND_SOC_DAPM_OUTPUT("Speaker Right"),
  468. /* Vibrator path */
  469. SND_SOC_DAPM_INPUT("PWMGEN1"),
  470. SND_SOC_DAPM_INPUT("PWMGEN2"),
  471. SND_SOC_DAPM_MIXER("DA5 Channel Volume",
  472. AB8500_DAPATHENA, AB8500_DAPATHENA_ENDA5, 0,
  473. NULL, 0),
  474. SND_SOC_DAPM_MIXER("DA6 Channel Volume",
  475. AB8500_DAPATHENA, AB8500_DAPATHENA_ENDA6, 0,
  476. NULL, 0),
  477. SND_SOC_DAPM_MIXER("VIB1 DAC",
  478. AB8500_DAPATHCONF, AB8500_DAPATHCONF_ENDACVIB1, 0,
  479. NULL, 0),
  480. SND_SOC_DAPM_MIXER("VIB2 DAC",
  481. AB8500_DAPATHCONF, AB8500_DAPATHCONF_ENDACVIB2, 0,
  482. NULL, 0),
  483. SND_SOC_DAPM_MUX("Vibra 1 Controller",
  484. SND_SOC_NOPM, 0, 0, dapm_pwm2vib1),
  485. SND_SOC_DAPM_MUX("Vibra 2 Controller",
  486. SND_SOC_NOPM, 0, 0, dapm_pwm2vib2),
  487. SND_SOC_DAPM_MIXER("VIB1 Enable",
  488. AB8500_ANACONF4, AB8500_ANACONF4_ENVIB1, 0,
  489. NULL, 0),
  490. SND_SOC_DAPM_MIXER("VIB2 Enable",
  491. AB8500_ANACONF4, AB8500_ANACONF4_ENVIB2, 0,
  492. NULL, 0),
  493. SND_SOC_DAPM_OUTPUT("Vibra 1"),
  494. SND_SOC_DAPM_OUTPUT("Vibra 2"),
  495. /* Mic 1 */
  496. SND_SOC_DAPM_INPUT("Mic 1"),
  497. SND_SOC_DAPM_MUX("Mic 1a or 1b Select",
  498. SND_SOC_NOPM, 0, 0, dapm_mic1ab_mux),
  499. SND_SOC_DAPM_MIXER("MIC1 Mute",
  500. AB8500_ANACONF2, AB8500_ANACONF2_MUTMIC1, 1,
  501. NULL, 0),
  502. SND_SOC_DAPM_MIXER("MIC1A V-AMICx Enable",
  503. AB8500_ANACONF2, AB8500_ANACONF2_ENMIC1, 0,
  504. NULL, 0),
  505. SND_SOC_DAPM_MIXER("MIC1B V-AMICx Enable",
  506. AB8500_ANACONF2, AB8500_ANACONF2_ENMIC1, 0,
  507. NULL, 0),
  508. SND_SOC_DAPM_MIXER("MIC1 ADC",
  509. AB8500_ANACONF3, AB8500_ANACONF3_ENADCMIC, 0,
  510. NULL, 0),
  511. SND_SOC_DAPM_MUX("AD3 Source Select",
  512. SND_SOC_NOPM, 0, 0, dapm_ad3_select),
  513. SND_SOC_DAPM_MIXER("AD3 Channel Volume",
  514. SND_SOC_NOPM, 0, 0,
  515. NULL, 0),
  516. SND_SOC_DAPM_MIXER("AD3 Enable",
  517. AB8500_ADPATHENA, AB8500_ADPATHENA_ENAD34, 0,
  518. NULL, 0),
  519. /* Mic 2 */
  520. SND_SOC_DAPM_INPUT("Mic 2"),
  521. SND_SOC_DAPM_MIXER("MIC2 Mute",
  522. AB8500_ANACONF2, AB8500_ANACONF2_MUTMIC2, 1,
  523. NULL, 0),
  524. SND_SOC_DAPM_MIXER("MIC2 V-AMICx Enable", AB8500_ANACONF2,
  525. AB8500_ANACONF2_ENMIC2, 0,
  526. NULL, 0),
  527. /* LineIn */
  528. SND_SOC_DAPM_INPUT("LineIn Left"),
  529. SND_SOC_DAPM_INPUT("LineIn Right"),
  530. SND_SOC_DAPM_MIXER("LINL Mute",
  531. AB8500_ANACONF2, AB8500_ANACONF2_MUTLINL, 1,
  532. NULL, 0),
  533. SND_SOC_DAPM_MIXER("LINR Mute",
  534. AB8500_ANACONF2, AB8500_ANACONF2_MUTLINR, 1,
  535. NULL, 0),
  536. SND_SOC_DAPM_MIXER("LINL Enable", AB8500_ANACONF2,
  537. AB8500_ANACONF2_ENLINL, 0,
  538. NULL, 0),
  539. SND_SOC_DAPM_MIXER("LINR Enable", AB8500_ANACONF2,
  540. AB8500_ANACONF2_ENLINR, 0,
  541. NULL, 0),
  542. /* LineIn Bypass path */
  543. SND_SOC_DAPM_MIXER("LINL to HSL Volume",
  544. SND_SOC_NOPM, 0, 0,
  545. NULL, 0),
  546. SND_SOC_DAPM_MIXER("LINR to HSR Volume",
  547. SND_SOC_NOPM, 0, 0,
  548. NULL, 0),
  549. /* LineIn, Mic 2 */
  550. SND_SOC_DAPM_MUX("Mic 2 or LINR Select",
  551. SND_SOC_NOPM, 0, 0, dapm_mic2lr_select),
  552. SND_SOC_DAPM_MIXER("LINL ADC", AB8500_ANACONF3,
  553. AB8500_ANACONF3_ENADCLINL, 0,
  554. NULL, 0),
  555. SND_SOC_DAPM_MIXER("LINR ADC", AB8500_ANACONF3,
  556. AB8500_ANACONF3_ENADCLINR, 0,
  557. NULL, 0),
  558. SND_SOC_DAPM_MUX("AD1 Source Select",
  559. SND_SOC_NOPM, 0, 0, dapm_ad1_select),
  560. SND_SOC_DAPM_MUX("AD2 Source Select",
  561. SND_SOC_NOPM, 0, 0, dapm_ad2_select),
  562. SND_SOC_DAPM_MIXER("AD1 Channel Volume",
  563. SND_SOC_NOPM, 0, 0,
  564. NULL, 0),
  565. SND_SOC_DAPM_MIXER("AD2 Channel Volume",
  566. SND_SOC_NOPM, 0, 0,
  567. NULL, 0),
  568. SND_SOC_DAPM_MIXER("AD12 Enable",
  569. AB8500_ADPATHENA, AB8500_ADPATHENA_ENAD12, 0,
  570. NULL, 0),
  571. /* HD Capture path */
  572. SND_SOC_DAPM_MUX("AD5 Source Select",
  573. SND_SOC_NOPM, 0, 0, dapm_ad5_select),
  574. SND_SOC_DAPM_MUX("AD6 Source Select",
  575. SND_SOC_NOPM, 0, 0, dapm_ad6_select),
  576. SND_SOC_DAPM_MIXER("AD5 Channel Volume",
  577. SND_SOC_NOPM, 0, 0,
  578. NULL, 0),
  579. SND_SOC_DAPM_MIXER("AD6 Channel Volume",
  580. SND_SOC_NOPM, 0, 0,
  581. NULL, 0),
  582. SND_SOC_DAPM_MIXER("AD57 Enable",
  583. AB8500_ADPATHENA, AB8500_ADPATHENA_ENAD5768, 0,
  584. NULL, 0),
  585. SND_SOC_DAPM_MIXER("AD68 Enable",
  586. AB8500_ADPATHENA, AB8500_ADPATHENA_ENAD5768, 0,
  587. NULL, 0),
  588. /* Digital Microphone path */
  589. SND_SOC_DAPM_INPUT("DMic 1"),
  590. SND_SOC_DAPM_INPUT("DMic 2"),
  591. SND_SOC_DAPM_INPUT("DMic 3"),
  592. SND_SOC_DAPM_INPUT("DMic 4"),
  593. SND_SOC_DAPM_INPUT("DMic 5"),
  594. SND_SOC_DAPM_INPUT("DMic 6"),
  595. SND_SOC_DAPM_MIXER("DMIC1",
  596. AB8500_DIGMICCONF, AB8500_DIGMICCONF_ENDMIC1, 0,
  597. NULL, 0),
  598. SND_SOC_DAPM_MIXER("DMIC2",
  599. AB8500_DIGMICCONF, AB8500_DIGMICCONF_ENDMIC2, 0,
  600. NULL, 0),
  601. SND_SOC_DAPM_MIXER("DMIC3",
  602. AB8500_DIGMICCONF, AB8500_DIGMICCONF_ENDMIC3, 0,
  603. NULL, 0),
  604. SND_SOC_DAPM_MIXER("DMIC4",
  605. AB8500_DIGMICCONF, AB8500_DIGMICCONF_ENDMIC4, 0,
  606. NULL, 0),
  607. SND_SOC_DAPM_MIXER("DMIC5",
  608. AB8500_DIGMICCONF, AB8500_DIGMICCONF_ENDMIC5, 0,
  609. NULL, 0),
  610. SND_SOC_DAPM_MIXER("DMIC6",
  611. AB8500_DIGMICCONF, AB8500_DIGMICCONF_ENDMIC6, 0,
  612. NULL, 0),
  613. SND_SOC_DAPM_MIXER("AD4 Channel Volume",
  614. SND_SOC_NOPM, 0, 0,
  615. NULL, 0),
  616. SND_SOC_DAPM_MIXER("AD4 Enable",
  617. AB8500_ADPATHENA, AB8500_ADPATHENA_ENAD34,
  618. 0, NULL, 0),
  619. /* Acoustical Noise Cancellation path */
  620. SND_SOC_DAPM_INPUT("ANC Configure Input"),
  621. SND_SOC_DAPM_OUTPUT("ANC Configure Output"),
  622. SND_SOC_DAPM_MUX("ANC Source",
  623. SND_SOC_NOPM, 0, 0,
  624. dapm_anc_in_select),
  625. SND_SOC_DAPM_SWITCH("ANC",
  626. SND_SOC_NOPM, 0, 0,
  627. dapm_anc_enable),
  628. SND_SOC_DAPM_SWITCH("ANC to Earpiece",
  629. SND_SOC_NOPM, 0, 0,
  630. dapm_anc_ear_mute),
  631. /* Sidetone Filter path */
  632. SND_SOC_DAPM_MUX("Sidetone Left Source",
  633. SND_SOC_NOPM, 0, 0,
  634. dapm_stfir1_in_select),
  635. SND_SOC_DAPM_MUX("Sidetone Right Source",
  636. SND_SOC_NOPM, 0, 0,
  637. dapm_stfir2_in_select),
  638. SND_SOC_DAPM_MIXER("STFIR1 Control",
  639. SND_SOC_NOPM, 0, 0,
  640. NULL, 0),
  641. SND_SOC_DAPM_MIXER("STFIR2 Control",
  642. SND_SOC_NOPM, 0, 0,
  643. NULL, 0),
  644. SND_SOC_DAPM_MIXER("STFIR1 Volume",
  645. SND_SOC_NOPM, 0, 0,
  646. NULL, 0),
  647. SND_SOC_DAPM_MIXER("STFIR2 Volume",
  648. SND_SOC_NOPM, 0, 0,
  649. NULL, 0),
  650. };
  651. /*
  652. * DAPM-routes
  653. */
  654. static const struct snd_soc_dapm_route ab8500_dapm_routes[] = {
  655. /* Power AB8500 audio-block when AD/DA is active */
  656. {"Main Supply", NULL, "V-AUD"},
  657. {"Main Supply", NULL, "audioclk"},
  658. {"Main Supply", NULL, "Audio Power"},
  659. {"Main Supply", NULL, "Audio Analog Power"},
  660. {"DAC", NULL, "ab8500_0p"},
  661. {"DAC", NULL, "Main Supply"},
  662. {"ADC", NULL, "ab8500_0c"},
  663. {"ADC", NULL, "Main Supply"},
  664. /* ANC Configure */
  665. {"ANC Configure Input", NULL, "Main Supply"},
  666. {"ANC Configure Output", NULL, "ANC Configure Input"},
  667. /* AD/DA */
  668. {"ADC", NULL, "ADC Input"},
  669. {"DAC Output", NULL, "DAC"},
  670. /* Powerup charge pump if DA1/2 is in use */
  671. {"DA_IN1", NULL, "ab8500_0p"},
  672. {"DA_IN1", NULL, "Charge Pump"},
  673. {"DA_IN2", NULL, "ab8500_0p"},
  674. {"DA_IN2", NULL, "Charge Pump"},
  675. /* Headset path */
  676. {"DA1 Enable", NULL, "DA_IN1"},
  677. {"DA2 Enable", NULL, "DA_IN2"},
  678. {"HSL Digital Volume", NULL, "DA1 Enable"},
  679. {"HSR Digital Volume", NULL, "DA2 Enable"},
  680. {"HSL DAC", NULL, "HSL Digital Volume"},
  681. {"HSR DAC", NULL, "HSR Digital Volume"},
  682. {"HSL DAC Mute", NULL, "HSL DAC"},
  683. {"HSR DAC Mute", NULL, "HSR DAC"},
  684. {"HSL DAC Driver", NULL, "HSL DAC Mute"},
  685. {"HSR DAC Driver", NULL, "HSR DAC Mute"},
  686. {"HSL Mute", NULL, "HSL DAC Driver"},
  687. {"HSR Mute", NULL, "HSR DAC Driver"},
  688. {"HSL Enable", NULL, "HSL Mute"},
  689. {"HSR Enable", NULL, "HSR Mute"},
  690. {"HSL Volume", NULL, "HSL Enable"},
  691. {"HSR Volume", NULL, "HSR Enable"},
  692. {"Headset Left", NULL, "HSL Volume"},
  693. {"Headset Right", NULL, "HSR Volume"},
  694. /* HF or LineOut path */
  695. {"DA_IN3", NULL, "ab8500_0p"},
  696. {"DA3 Channel Volume", NULL, "DA_IN3"},
  697. {"DA_IN4", NULL, "ab8500_0p"},
  698. {"DA4 Channel Volume", NULL, "DA_IN4"},
  699. {"Speaker Left Source", "Audio Path", "DA3 Channel Volume"},
  700. {"Speaker Right Source", "Audio Path", "DA4 Channel Volume"},
  701. {"DA3 or ANC path to HfL", NULL, "Speaker Left Source"},
  702. {"DA4 or ANC path to HfR", NULL, "Speaker Right Source"},
  703. /* HF path */
  704. {"HFL DAC", NULL, "DA3 or ANC path to HfL"},
  705. {"HFR DAC", NULL, "DA4 or ANC path to HfR"},
  706. {"HFL Enable", NULL, "HFL DAC"},
  707. {"HFR Enable", NULL, "HFR DAC"},
  708. {"Speaker Left", NULL, "HFL Enable"},
  709. {"Speaker Right", NULL, "HFR Enable"},
  710. /* Earpiece path */
  711. {"Earpiece or LineOut Mono Source", "Headset Left",
  712. "HSL Digital Volume"},
  713. {"Earpiece or LineOut Mono Source", "Speaker Left",
  714. "DA3 or ANC path to HfL"},
  715. {"EAR DAC", NULL, "Earpiece or LineOut Mono Source"},
  716. {"EAR Mute", NULL, "EAR DAC"},
  717. {"EAR Enable", NULL, "EAR Mute"},
  718. {"Earpiece", NULL, "EAR Enable"},
  719. /* LineOut path stereo */
  720. {"LineOut Source", "Stereo Path", "HSL DAC Driver"},
  721. {"LineOut Source", "Stereo Path", "HSR DAC Driver"},
  722. /* LineOut path mono */
  723. {"LineOut Source", "Mono Path", "EAR DAC"},
  724. /* LineOut path */
  725. {"LOL Disable HFL", NULL, "LineOut Source"},
  726. {"LOR Disable HFR", NULL, "LineOut Source"},
  727. {"LOL Enable", NULL, "LOL Disable HFL"},
  728. {"LOR Enable", NULL, "LOR Disable HFR"},
  729. {"LineOut Left", NULL, "LOL Enable"},
  730. {"LineOut Right", NULL, "LOR Enable"},
  731. /* Vibrator path */
  732. {"DA_IN5", NULL, "ab8500_0p"},
  733. {"DA5 Channel Volume", NULL, "DA_IN5"},
  734. {"DA_IN6", NULL, "ab8500_0p"},
  735. {"DA6 Channel Volume", NULL, "DA_IN6"},
  736. {"VIB1 DAC", NULL, "DA5 Channel Volume"},
  737. {"VIB2 DAC", NULL, "DA6 Channel Volume"},
  738. {"Vibra 1 Controller", "Audio Path", "VIB1 DAC"},
  739. {"Vibra 2 Controller", "Audio Path", "VIB2 DAC"},
  740. {"Vibra 1 Controller", "PWM Generator", "PWMGEN1"},
  741. {"Vibra 2 Controller", "PWM Generator", "PWMGEN2"},
  742. {"VIB1 Enable", NULL, "Vibra 1 Controller"},
  743. {"VIB2 Enable", NULL, "Vibra 2 Controller"},
  744. {"Vibra 1", NULL, "VIB1 Enable"},
  745. {"Vibra 2", NULL, "VIB2 Enable"},
  746. /* Mic 2 */
  747. {"MIC2 V-AMICx Enable", NULL, "Mic 2"},
  748. /* LineIn */
  749. {"LINL Mute", NULL, "LineIn Left"},
  750. {"LINR Mute", NULL, "LineIn Right"},
  751. {"LINL Enable", NULL, "LINL Mute"},
  752. {"LINR Enable", NULL, "LINR Mute"},
  753. /* LineIn, Mic 2 */
  754. {"Mic 2 or LINR Select", "LineIn Right", "LINR Enable"},
  755. {"Mic 2 or LINR Select", "Mic 2", "MIC2 V-AMICx Enable"},
  756. {"LINL ADC", NULL, "LINL Enable"},
  757. {"LINR ADC", NULL, "Mic 2 or LINR Select"},
  758. {"AD1 Source Select", "LineIn Left", "LINL ADC"},
  759. {"AD2 Source Select", "LineIn Right", "LINR ADC"},
  760. {"AD1 Channel Volume", NULL, "AD1 Source Select"},
  761. {"AD2 Channel Volume", NULL, "AD2 Source Select"},
  762. {"AD12 Enable", NULL, "AD1 Channel Volume"},
  763. {"AD12 Enable", NULL, "AD2 Channel Volume"},
  764. {"AD_OUT1", NULL, "ab8500_0c"},
  765. {"AD_OUT1", NULL, "AD12 Enable"},
  766. {"AD_OUT2", NULL, "ab8500_0c"},
  767. {"AD_OUT2", NULL, "AD12 Enable"},
  768. /* Mic 1 */
  769. {"MIC1 Mute", NULL, "Mic 1"},
  770. {"MIC1A V-AMICx Enable", NULL, "MIC1 Mute"},
  771. {"MIC1B V-AMICx Enable", NULL, "MIC1 Mute"},
  772. {"Mic 1a or 1b Select", "Mic 1a", "MIC1A V-AMICx Enable"},
  773. {"Mic 1a or 1b Select", "Mic 1b", "MIC1B V-AMICx Enable"},
  774. {"MIC1 ADC", NULL, "Mic 1a or 1b Select"},
  775. {"AD3 Source Select", "Mic 1", "MIC1 ADC"},
  776. {"AD3 Channel Volume", NULL, "AD3 Source Select"},
  777. {"AD3 Enable", NULL, "AD3 Channel Volume"},
  778. {"AD_OUT3", NULL, "ab8500_0c"},
  779. {"AD_OUT3", NULL, "AD3 Enable"},
  780. /* HD Capture path */
  781. {"AD5 Source Select", "Mic 2", "LINR ADC"},
  782. {"AD6 Source Select", "Mic 1", "MIC1 ADC"},
  783. {"AD5 Channel Volume", NULL, "AD5 Source Select"},
  784. {"AD6 Channel Volume", NULL, "AD6 Source Select"},
  785. {"AD57 Enable", NULL, "AD5 Channel Volume"},
  786. {"AD68 Enable", NULL, "AD6 Channel Volume"},
  787. {"AD_OUT57", NULL, "ab8500_0c"},
  788. {"AD_OUT57", NULL, "AD57 Enable"},
  789. {"AD_OUT68", NULL, "ab8500_0c"},
  790. {"AD_OUT68", NULL, "AD68 Enable"},
  791. /* Digital Microphone path */
  792. {"DMic 1", NULL, "V-DMIC"},
  793. {"DMic 2", NULL, "V-DMIC"},
  794. {"DMic 3", NULL, "V-DMIC"},
  795. {"DMic 4", NULL, "V-DMIC"},
  796. {"DMic 5", NULL, "V-DMIC"},
  797. {"DMic 6", NULL, "V-DMIC"},
  798. {"AD1 Source Select", NULL, "DMic 1"},
  799. {"AD2 Source Select", NULL, "DMic 2"},
  800. {"AD3 Source Select", NULL, "DMic 3"},
  801. {"AD5 Source Select", NULL, "DMic 5"},
  802. {"AD6 Source Select", NULL, "DMic 6"},
  803. {"AD4 Channel Volume", NULL, "DMic 4"},
  804. {"AD4 Enable", NULL, "AD4 Channel Volume"},
  805. {"AD_OUT4", NULL, "ab8500_0c"},
  806. {"AD_OUT4", NULL, "AD4 Enable"},
  807. /* LineIn Bypass path */
  808. {"LINL to HSL Volume", NULL, "LINL Enable"},
  809. {"LINR to HSR Volume", NULL, "LINR Enable"},
  810. {"HSL DAC Driver", NULL, "LINL to HSL Volume"},
  811. {"HSR DAC Driver", NULL, "LINR to HSR Volume"},
  812. /* ANC path (Acoustic Noise Cancellation) */
  813. {"ANC Source", "Mic 2 / DMic 5", "AD5 Channel Volume"},
  814. {"ANC Source", "Mic 1 / DMic 6", "AD6 Channel Volume"},
  815. {"ANC", "Switch", "ANC Source"},
  816. {"Speaker Left Source", "ANC", "ANC"},
  817. {"Speaker Right Source", "ANC", "ANC"},
  818. {"ANC to Earpiece", "Switch", "ANC"},
  819. {"HSL Digital Volume", NULL, "ANC to Earpiece"},
  820. /* Sidetone Filter path */
  821. {"Sidetone Left Source", "LineIn Left", "AD12 Enable"},
  822. {"Sidetone Left Source", "LineIn Right", "AD12 Enable"},
  823. {"Sidetone Left Source", "Mic 1", "AD3 Enable"},
  824. {"Sidetone Left Source", "Headset Left", "DA_IN1"},
  825. {"Sidetone Right Source", "LineIn Right", "AD12 Enable"},
  826. {"Sidetone Right Source", "Mic 1", "AD3 Enable"},
  827. {"Sidetone Right Source", "DMic 4", "AD4 Enable"},
  828. {"Sidetone Right Source", "Headset Right", "DA_IN2"},
  829. {"STFIR1 Control", NULL, "Sidetone Left Source"},
  830. {"STFIR2 Control", NULL, "Sidetone Right Source"},
  831. {"STFIR1 Volume", NULL, "STFIR1 Control"},
  832. {"STFIR2 Volume", NULL, "STFIR2 Control"},
  833. {"DA1 Enable", NULL, "STFIR1 Volume"},
  834. {"DA2 Enable", NULL, "STFIR2 Volume"},
  835. };
  836. static const struct snd_soc_dapm_route ab8500_dapm_routes_mic1a_vamicx[] = {
  837. {"MIC1A V-AMICx Enable", NULL, "V-AMIC1"},
  838. {"MIC1A V-AMICx Enable", NULL, "V-AMIC2"},
  839. };
  840. static const struct snd_soc_dapm_route ab8500_dapm_routes_mic1b_vamicx[] = {
  841. {"MIC1B V-AMICx Enable", NULL, "V-AMIC1"},
  842. {"MIC1B V-AMICx Enable", NULL, "V-AMIC2"},
  843. };
  844. static const struct snd_soc_dapm_route ab8500_dapm_routes_mic2_vamicx[] = {
  845. {"MIC2 V-AMICx Enable", NULL, "V-AMIC1"},
  846. {"MIC2 V-AMICx Enable", NULL, "V-AMIC2"},
  847. };
  848. /* ANC FIR-coefficients configuration sequence */
  849. static void anc_fir(struct snd_soc_codec *codec,
  850. unsigned int bnk, unsigned int par, unsigned int val)
  851. {
  852. if (par == 0 && bnk == 0)
  853. snd_soc_update_bits(codec, AB8500_ANCCONF1,
  854. BIT(AB8500_ANCCONF1_ANCFIRUPDATE),
  855. BIT(AB8500_ANCCONF1_ANCFIRUPDATE));
  856. snd_soc_write(codec, AB8500_ANCCONF5, val >> 8 & 0xff);
  857. snd_soc_write(codec, AB8500_ANCCONF6, val & 0xff);
  858. if (par == AB8500_ANC_FIR_COEFFS - 1 && bnk == 1)
  859. snd_soc_update_bits(codec, AB8500_ANCCONF1,
  860. BIT(AB8500_ANCCONF1_ANCFIRUPDATE), 0);
  861. }
  862. /* ANC IIR-coefficients configuration sequence */
  863. static void anc_iir(struct snd_soc_codec *codec, unsigned int bnk,
  864. unsigned int par, unsigned int val)
  865. {
  866. if (par == 0) {
  867. if (bnk == 0) {
  868. snd_soc_update_bits(codec, AB8500_ANCCONF1,
  869. BIT(AB8500_ANCCONF1_ANCIIRINIT),
  870. BIT(AB8500_ANCCONF1_ANCIIRINIT));
  871. usleep_range(AB8500_ANC_SM_DELAY, AB8500_ANC_SM_DELAY);
  872. snd_soc_update_bits(codec, AB8500_ANCCONF1,
  873. BIT(AB8500_ANCCONF1_ANCIIRINIT), 0);
  874. usleep_range(AB8500_ANC_SM_DELAY, AB8500_ANC_SM_DELAY);
  875. } else {
  876. snd_soc_update_bits(codec, AB8500_ANCCONF1,
  877. BIT(AB8500_ANCCONF1_ANCIIRUPDATE),
  878. BIT(AB8500_ANCCONF1_ANCIIRUPDATE));
  879. }
  880. } else if (par > 3) {
  881. snd_soc_write(codec, AB8500_ANCCONF7, 0);
  882. snd_soc_write(codec, AB8500_ANCCONF8, val >> 16 & 0xff);
  883. }
  884. snd_soc_write(codec, AB8500_ANCCONF7, val >> 8 & 0xff);
  885. snd_soc_write(codec, AB8500_ANCCONF8, val & 0xff);
  886. if (par == AB8500_ANC_IIR_COEFFS - 1 && bnk == 1)
  887. snd_soc_update_bits(codec, AB8500_ANCCONF1,
  888. BIT(AB8500_ANCCONF1_ANCIIRUPDATE), 0);
  889. }
  890. /* ANC IIR-/FIR-coefficients configuration sequence */
  891. static void anc_configure(struct snd_soc_codec *codec,
  892. bool apply_fir, bool apply_iir)
  893. {
  894. struct ab8500_codec_drvdata *drvdata = dev_get_drvdata(codec->dev);
  895. unsigned int bnk, par, val;
  896. dev_dbg(codec->dev, "%s: Enter.\n", __func__);
  897. if (apply_fir)
  898. snd_soc_update_bits(codec, AB8500_ANCCONF1,
  899. BIT(AB8500_ANCCONF1_ENANC), 0);
  900. snd_soc_update_bits(codec, AB8500_ANCCONF1,
  901. BIT(AB8500_ANCCONF1_ENANC), BIT(AB8500_ANCCONF1_ENANC));
  902. if (apply_fir)
  903. for (bnk = 0; bnk < AB8500_NR_OF_ANC_COEFF_BANKS; bnk++)
  904. for (par = 0; par < AB8500_ANC_FIR_COEFFS; par++) {
  905. val = snd_soc_read(codec,
  906. drvdata->anc_fir_values[par]);
  907. anc_fir(codec, bnk, par, val);
  908. }
  909. if (apply_iir)
  910. for (bnk = 0; bnk < AB8500_NR_OF_ANC_COEFF_BANKS; bnk++)
  911. for (par = 0; par < AB8500_ANC_IIR_COEFFS; par++) {
  912. val = snd_soc_read(codec,
  913. drvdata->anc_iir_values[par]);
  914. anc_iir(codec, bnk, par, val);
  915. }
  916. dev_dbg(codec->dev, "%s: Exit.\n", __func__);
  917. }
  918. /*
  919. * Control-events
  920. */
  921. static int sid_status_control_get(struct snd_kcontrol *kcontrol,
  922. struct snd_ctl_elem_value *ucontrol)
  923. {
  924. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  925. struct ab8500_codec_drvdata *drvdata = dev_get_drvdata(codec->dev);
  926. mutex_lock(&codec->mutex);
  927. ucontrol->value.integer.value[0] = drvdata->sid_status;
  928. mutex_unlock(&codec->mutex);
  929. return 0;
  930. }
  931. /* Write sidetone FIR-coefficients configuration sequence */
  932. static int sid_status_control_put(struct snd_kcontrol *kcontrol,
  933. struct snd_ctl_elem_value *ucontrol)
  934. {
  935. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  936. struct ab8500_codec_drvdata *drvdata = dev_get_drvdata(codec->dev);
  937. unsigned int param, sidconf, val;
  938. int status = 1;
  939. dev_dbg(codec->dev, "%s: Enter\n", __func__);
  940. if (ucontrol->value.integer.value[0] != SID_APPLY_FIR) {
  941. dev_err(codec->dev,
  942. "%s: ERROR: This control supports '%s' only!\n",
  943. __func__, enum_sid_state[SID_APPLY_FIR]);
  944. return -EIO;
  945. }
  946. mutex_lock(&codec->mutex);
  947. sidconf = snd_soc_read(codec, AB8500_SIDFIRCONF);
  948. if (((sidconf & BIT(AB8500_SIDFIRCONF_FIRSIDBUSY)) != 0)) {
  949. if ((sidconf & BIT(AB8500_SIDFIRCONF_ENFIRSIDS)) == 0) {
  950. dev_err(codec->dev, "%s: Sidetone busy while off!\n",
  951. __func__);
  952. status = -EPERM;
  953. } else {
  954. status = -EBUSY;
  955. }
  956. goto out;
  957. }
  958. snd_soc_write(codec, AB8500_SIDFIRADR, 0);
  959. for (param = 0; param < AB8500_SID_FIR_COEFFS; param++) {
  960. val = snd_soc_read(codec, drvdata->sid_fir_values[param]);
  961. snd_soc_write(codec, AB8500_SIDFIRCOEF1, val >> 8 & 0xff);
  962. snd_soc_write(codec, AB8500_SIDFIRCOEF2, val & 0xff);
  963. }
  964. snd_soc_update_bits(codec, AB8500_SIDFIRADR,
  965. BIT(AB8500_SIDFIRADR_FIRSIDSET),
  966. BIT(AB8500_SIDFIRADR_FIRSIDSET));
  967. snd_soc_update_bits(codec, AB8500_SIDFIRADR,
  968. BIT(AB8500_SIDFIRADR_FIRSIDSET), 0);
  969. drvdata->sid_status = SID_FIR_CONFIGURED;
  970. out:
  971. mutex_unlock(&codec->mutex);
  972. dev_dbg(codec->dev, "%s: Exit\n", __func__);
  973. return status;
  974. }
  975. static int anc_status_control_get(struct snd_kcontrol *kcontrol,
  976. struct snd_ctl_elem_value *ucontrol)
  977. {
  978. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  979. struct ab8500_codec_drvdata *drvdata = dev_get_drvdata(codec->dev);
  980. mutex_lock(&codec->mutex);
  981. ucontrol->value.integer.value[0] = drvdata->anc_status;
  982. mutex_unlock(&codec->mutex);
  983. return 0;
  984. }
  985. static int anc_status_control_put(struct snd_kcontrol *kcontrol,
  986. struct snd_ctl_elem_value *ucontrol)
  987. {
  988. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  989. struct ab8500_codec_drvdata *drvdata = dev_get_drvdata(codec->dev);
  990. struct device *dev = codec->dev;
  991. bool apply_fir, apply_iir;
  992. int req, status;
  993. dev_dbg(dev, "%s: Enter.\n", __func__);
  994. mutex_lock(&drvdata->anc_lock);
  995. req = ucontrol->value.integer.value[0];
  996. if (req != ANC_APPLY_FIR_IIR && req != ANC_APPLY_FIR &&
  997. req != ANC_APPLY_IIR) {
  998. dev_err(dev, "%s: ERROR: Unsupported status to set '%s'!\n",
  999. __func__, enum_anc_state[req]);
  1000. status = -EINVAL;
  1001. goto cleanup;
  1002. }
  1003. apply_fir = req == ANC_APPLY_FIR || req == ANC_APPLY_FIR_IIR;
  1004. apply_iir = req == ANC_APPLY_IIR || req == ANC_APPLY_FIR_IIR;
  1005. status = snd_soc_dapm_force_enable_pin(&codec->dapm,
  1006. "ANC Configure Input");
  1007. if (status < 0) {
  1008. dev_err(dev,
  1009. "%s: ERROR: Failed to enable power (status = %d)!\n",
  1010. __func__, status);
  1011. goto cleanup;
  1012. }
  1013. snd_soc_dapm_sync(&codec->dapm);
  1014. mutex_lock(&codec->mutex);
  1015. anc_configure(codec, apply_fir, apply_iir);
  1016. mutex_unlock(&codec->mutex);
  1017. if (apply_fir) {
  1018. if (drvdata->anc_status == ANC_IIR_CONFIGURED)
  1019. drvdata->anc_status = ANC_FIR_IIR_CONFIGURED;
  1020. else if (drvdata->anc_status != ANC_FIR_IIR_CONFIGURED)
  1021. drvdata->anc_status = ANC_FIR_CONFIGURED;
  1022. }
  1023. if (apply_iir) {
  1024. if (drvdata->anc_status == ANC_FIR_CONFIGURED)
  1025. drvdata->anc_status = ANC_FIR_IIR_CONFIGURED;
  1026. else if (drvdata->anc_status != ANC_FIR_IIR_CONFIGURED)
  1027. drvdata->anc_status = ANC_IIR_CONFIGURED;
  1028. }
  1029. status = snd_soc_dapm_disable_pin(&codec->dapm, "ANC Configure Input");
  1030. snd_soc_dapm_sync(&codec->dapm);
  1031. cleanup:
  1032. mutex_unlock(&drvdata->anc_lock);
  1033. if (status < 0)
  1034. dev_err(dev, "%s: Unable to configure ANC! (status = %d)\n",
  1035. __func__, status);
  1036. dev_dbg(dev, "%s: Exit.\n", __func__);
  1037. return (status < 0) ? status : 1;
  1038. }
  1039. static int filter_control_info(struct snd_kcontrol *kcontrol,
  1040. struct snd_ctl_elem_info *uinfo)
  1041. {
  1042. struct filter_control *fc =
  1043. (struct filter_control *)kcontrol->private_value;
  1044. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  1045. uinfo->count = fc->count;
  1046. uinfo->value.integer.min = fc->min;
  1047. uinfo->value.integer.max = fc->max;
  1048. return 0;
  1049. }
  1050. static int filter_control_get(struct snd_kcontrol *kcontrol,
  1051. struct snd_ctl_elem_value *ucontrol)
  1052. {
  1053. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1054. struct filter_control *fc =
  1055. (struct filter_control *)kcontrol->private_value;
  1056. unsigned int i;
  1057. mutex_lock(&codec->mutex);
  1058. for (i = 0; i < fc->count; i++)
  1059. ucontrol->value.integer.value[i] = fc->value[i];
  1060. mutex_unlock(&codec->mutex);
  1061. return 0;
  1062. }
  1063. static int filter_control_put(struct snd_kcontrol *kcontrol,
  1064. struct snd_ctl_elem_value *ucontrol)
  1065. {
  1066. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1067. struct filter_control *fc =
  1068. (struct filter_control *)kcontrol->private_value;
  1069. unsigned int i;
  1070. mutex_lock(&codec->mutex);
  1071. for (i = 0; i < fc->count; i++)
  1072. fc->value[i] = ucontrol->value.integer.value[i];
  1073. mutex_unlock(&codec->mutex);
  1074. return 0;
  1075. }
  1076. /*
  1077. * Controls - Non-DAPM ASoC
  1078. */
  1079. static DECLARE_TLV_DB_SCALE(adx_dig_gain_tlv, -3200, 100, 1);
  1080. /* -32dB = Mute */
  1081. static DECLARE_TLV_DB_SCALE(dax_dig_gain_tlv, -6300, 100, 1);
  1082. /* -63dB = Mute */
  1083. static DECLARE_TLV_DB_SCALE(hs_ear_dig_gain_tlv, -100, 100, 1);
  1084. /* -1dB = Mute */
  1085. static const unsigned int hs_gain_tlv[] = {
  1086. TLV_DB_RANGE_HEAD(2),
  1087. 0, 3, TLV_DB_SCALE_ITEM(-3200, 400, 0),
  1088. 4, 15, TLV_DB_SCALE_ITEM(-1800, 200, 0),
  1089. };
  1090. static DECLARE_TLV_DB_SCALE(mic_gain_tlv, 0, 100, 0);
  1091. static DECLARE_TLV_DB_SCALE(lin_gain_tlv, -1000, 200, 0);
  1092. static DECLARE_TLV_DB_SCALE(lin2hs_gain_tlv, -3800, 200, 1);
  1093. /* -38dB = Mute */
  1094. static const char * const enum_hsfadspeed[] = {"2ms", "0.5ms", "10.6ms",
  1095. "5ms"};
  1096. static SOC_ENUM_SINGLE_DECL(soc_enum_hsfadspeed,
  1097. AB8500_DIGMICCONF, AB8500_DIGMICCONF_HSFADSPEED, enum_hsfadspeed);
  1098. static const char * const enum_envdetthre[] = {
  1099. "250mV", "300mV", "350mV", "400mV",
  1100. "450mV", "500mV", "550mV", "600mV",
  1101. "650mV", "700mV", "750mV", "800mV",
  1102. "850mV", "900mV", "950mV", "1.00V" };
  1103. static SOC_ENUM_SINGLE_DECL(soc_enum_envdeththre,
  1104. AB8500_ENVCPCONF, AB8500_ENVCPCONF_ENVDETHTHRE, enum_envdetthre);
  1105. static SOC_ENUM_SINGLE_DECL(soc_enum_envdetlthre,
  1106. AB8500_ENVCPCONF, AB8500_ENVCPCONF_ENVDETLTHRE, enum_envdetthre);
  1107. static const char * const enum_envdettime[] = {
  1108. "26.6us", "53.2us", "106us", "213us",
  1109. "426us", "851us", "1.70ms", "3.40ms",
  1110. "6.81ms", "13.6ms", "27.2ms", "54.5ms",
  1111. "109ms", "218ms", "436ms", "872ms" };
  1112. static SOC_ENUM_SINGLE_DECL(soc_enum_envdettime,
  1113. AB8500_SIGENVCONF, AB8500_SIGENVCONF_ENVDETTIME, enum_envdettime);
  1114. static const char * const enum_sinc31[] = {"Sinc 3", "Sinc 1"};
  1115. static SOC_ENUM_SINGLE_DECL(soc_enum_hsesinc, AB8500_HSLEARDIGGAIN,
  1116. AB8500_HSLEARDIGGAIN_HSSINC1, enum_sinc31);
  1117. static const char * const enum_fadespeed[] = {"1ms", "4ms", "8ms", "16ms"};
  1118. static SOC_ENUM_SINGLE_DECL(soc_enum_fadespeed, AB8500_HSRDIGGAIN,
  1119. AB8500_HSRDIGGAIN_FADESPEED, enum_fadespeed);
  1120. /* Earpiece */
  1121. static const char * const enum_lowpow[] = {"Normal", "Low Power"};
  1122. static SOC_ENUM_SINGLE_DECL(soc_enum_eardaclowpow, AB8500_ANACONF1,
  1123. AB8500_ANACONF1_EARDACLOWPOW, enum_lowpow);
  1124. static SOC_ENUM_SINGLE_DECL(soc_enum_eardrvlowpow, AB8500_ANACONF1,
  1125. AB8500_ANACONF1_EARDRVLOWPOW, enum_lowpow);
  1126. static const char * const enum_av_mode[] = {"Audio", "Voice"};
  1127. static SOC_ENUM_DOUBLE_DECL(soc_enum_ad12voice, AB8500_ADFILTCONF,
  1128. AB8500_ADFILTCONF_AD1VOICE, AB8500_ADFILTCONF_AD2VOICE, enum_av_mode);
  1129. static SOC_ENUM_DOUBLE_DECL(soc_enum_ad34voice, AB8500_ADFILTCONF,
  1130. AB8500_ADFILTCONF_AD3VOICE, AB8500_ADFILTCONF_AD4VOICE, enum_av_mode);
  1131. /* DA */
  1132. static SOC_ENUM_SINGLE_DECL(soc_enum_da12voice,
  1133. AB8500_DASLOTCONF1, AB8500_DASLOTCONF1_DA12VOICE,
  1134. enum_av_mode);
  1135. static SOC_ENUM_SINGLE_DECL(soc_enum_da34voice,
  1136. AB8500_DASLOTCONF3, AB8500_DASLOTCONF3_DA34VOICE,
  1137. enum_av_mode);
  1138. static SOC_ENUM_SINGLE_DECL(soc_enum_da56voice,
  1139. AB8500_DASLOTCONF5, AB8500_DASLOTCONF5_DA56VOICE,
  1140. enum_av_mode);
  1141. static const char * const enum_da2hslr[] = {"Sidetone", "Audio Path"};
  1142. static SOC_ENUM_DOUBLE_DECL(soc_enum_da2hslr, AB8500_DIGMULTCONF1,
  1143. AB8500_DIGMULTCONF1_DATOHSLEN,
  1144. AB8500_DIGMULTCONF1_DATOHSREN, enum_da2hslr);
  1145. static const char * const enum_sinc53[] = {"Sinc 5", "Sinc 3"};
  1146. static SOC_ENUM_DOUBLE_DECL(soc_enum_dmic12sinc, AB8500_DMICFILTCONF,
  1147. AB8500_DMICFILTCONF_DMIC1SINC3,
  1148. AB8500_DMICFILTCONF_DMIC2SINC3, enum_sinc53);
  1149. static SOC_ENUM_DOUBLE_DECL(soc_enum_dmic34sinc, AB8500_DMICFILTCONF,
  1150. AB8500_DMICFILTCONF_DMIC3SINC3,
  1151. AB8500_DMICFILTCONF_DMIC4SINC3, enum_sinc53);
  1152. static SOC_ENUM_DOUBLE_DECL(soc_enum_dmic56sinc, AB8500_DMICFILTCONF,
  1153. AB8500_DMICFILTCONF_DMIC5SINC3,
  1154. AB8500_DMICFILTCONF_DMIC6SINC3, enum_sinc53);
  1155. /* Digital interface - DA from slot mapping */
  1156. static const char * const enum_da_from_slot_map[] = {"SLOT0",
  1157. "SLOT1",
  1158. "SLOT2",
  1159. "SLOT3",
  1160. "SLOT4",
  1161. "SLOT5",
  1162. "SLOT6",
  1163. "SLOT7",
  1164. "SLOT8",
  1165. "SLOT9",
  1166. "SLOT10",
  1167. "SLOT11",
  1168. "SLOT12",
  1169. "SLOT13",
  1170. "SLOT14",
  1171. "SLOT15",
  1172. "SLOT16",
  1173. "SLOT17",
  1174. "SLOT18",
  1175. "SLOT19",
  1176. "SLOT20",
  1177. "SLOT21",
  1178. "SLOT22",
  1179. "SLOT23",
  1180. "SLOT24",
  1181. "SLOT25",
  1182. "SLOT26",
  1183. "SLOT27",
  1184. "SLOT28",
  1185. "SLOT29",
  1186. "SLOT30",
  1187. "SLOT31"};
  1188. static SOC_ENUM_SINGLE_DECL(soc_enum_da1slotmap,
  1189. AB8500_DASLOTCONF1, AB8500_DASLOTCONFX_SLTODAX_SHIFT,
  1190. enum_da_from_slot_map);
  1191. static SOC_ENUM_SINGLE_DECL(soc_enum_da2slotmap,
  1192. AB8500_DASLOTCONF2, AB8500_DASLOTCONFX_SLTODAX_SHIFT,
  1193. enum_da_from_slot_map);
  1194. static SOC_ENUM_SINGLE_DECL(soc_enum_da3slotmap,
  1195. AB8500_DASLOTCONF3, AB8500_DASLOTCONFX_SLTODAX_SHIFT,
  1196. enum_da_from_slot_map);
  1197. static SOC_ENUM_SINGLE_DECL(soc_enum_da4slotmap,
  1198. AB8500_DASLOTCONF4, AB8500_DASLOTCONFX_SLTODAX_SHIFT,
  1199. enum_da_from_slot_map);
  1200. static SOC_ENUM_SINGLE_DECL(soc_enum_da5slotmap,
  1201. AB8500_DASLOTCONF5, AB8500_DASLOTCONFX_SLTODAX_SHIFT,
  1202. enum_da_from_slot_map);
  1203. static SOC_ENUM_SINGLE_DECL(soc_enum_da6slotmap,
  1204. AB8500_DASLOTCONF6, AB8500_DASLOTCONFX_SLTODAX_SHIFT,
  1205. enum_da_from_slot_map);
  1206. static SOC_ENUM_SINGLE_DECL(soc_enum_da7slotmap,
  1207. AB8500_DASLOTCONF7, AB8500_DASLOTCONFX_SLTODAX_SHIFT,
  1208. enum_da_from_slot_map);
  1209. static SOC_ENUM_SINGLE_DECL(soc_enum_da8slotmap,
  1210. AB8500_DASLOTCONF8, AB8500_DASLOTCONFX_SLTODAX_SHIFT,
  1211. enum_da_from_slot_map);
  1212. /* Digital interface - AD to slot mapping */
  1213. static const char * const enum_ad_to_slot_map[] = {"AD_OUT1",
  1214. "AD_OUT2",
  1215. "AD_OUT3",
  1216. "AD_OUT4",
  1217. "AD_OUT5",
  1218. "AD_OUT6",
  1219. "AD_OUT7",
  1220. "AD_OUT8",
  1221. "zeroes",
  1222. "zeroes",
  1223. "zeroes",
  1224. "zeroes",
  1225. "tristate",
  1226. "tristate",
  1227. "tristate",
  1228. "tristate"};
  1229. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot0map,
  1230. AB8500_ADSLOTSEL1, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1231. enum_ad_to_slot_map);
  1232. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot1map,
  1233. AB8500_ADSLOTSEL1, AB8500_ADSLOTSELX_ODD_SHIFT,
  1234. enum_ad_to_slot_map);
  1235. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot2map,
  1236. AB8500_ADSLOTSEL2, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1237. enum_ad_to_slot_map);
  1238. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot3map,
  1239. AB8500_ADSLOTSEL2, AB8500_ADSLOTSELX_ODD_SHIFT,
  1240. enum_ad_to_slot_map);
  1241. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot4map,
  1242. AB8500_ADSLOTSEL3, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1243. enum_ad_to_slot_map);
  1244. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot5map,
  1245. AB8500_ADSLOTSEL3, AB8500_ADSLOTSELX_ODD_SHIFT,
  1246. enum_ad_to_slot_map);
  1247. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot6map,
  1248. AB8500_ADSLOTSEL4, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1249. enum_ad_to_slot_map);
  1250. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot7map,
  1251. AB8500_ADSLOTSEL4, AB8500_ADSLOTSELX_ODD_SHIFT,
  1252. enum_ad_to_slot_map);
  1253. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot8map,
  1254. AB8500_ADSLOTSEL5, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1255. enum_ad_to_slot_map);
  1256. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot9map,
  1257. AB8500_ADSLOTSEL5, AB8500_ADSLOTSELX_ODD_SHIFT,
  1258. enum_ad_to_slot_map);
  1259. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot10map,
  1260. AB8500_ADSLOTSEL6, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1261. enum_ad_to_slot_map);
  1262. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot11map,
  1263. AB8500_ADSLOTSEL6, AB8500_ADSLOTSELX_ODD_SHIFT,
  1264. enum_ad_to_slot_map);
  1265. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot12map,
  1266. AB8500_ADSLOTSEL7, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1267. enum_ad_to_slot_map);
  1268. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot13map,
  1269. AB8500_ADSLOTSEL7, AB8500_ADSLOTSELX_ODD_SHIFT,
  1270. enum_ad_to_slot_map);
  1271. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot14map,
  1272. AB8500_ADSLOTSEL8, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1273. enum_ad_to_slot_map);
  1274. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot15map,
  1275. AB8500_ADSLOTSEL8, AB8500_ADSLOTSELX_ODD_SHIFT,
  1276. enum_ad_to_slot_map);
  1277. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot16map,
  1278. AB8500_ADSLOTSEL9, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1279. enum_ad_to_slot_map);
  1280. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot17map,
  1281. AB8500_ADSLOTSEL9, AB8500_ADSLOTSELX_ODD_SHIFT,
  1282. enum_ad_to_slot_map);
  1283. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot18map,
  1284. AB8500_ADSLOTSEL10, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1285. enum_ad_to_slot_map);
  1286. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot19map,
  1287. AB8500_ADSLOTSEL10, AB8500_ADSLOTSELX_ODD_SHIFT,
  1288. enum_ad_to_slot_map);
  1289. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot20map,
  1290. AB8500_ADSLOTSEL11, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1291. enum_ad_to_slot_map);
  1292. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot21map,
  1293. AB8500_ADSLOTSEL11, AB8500_ADSLOTSELX_ODD_SHIFT,
  1294. enum_ad_to_slot_map);
  1295. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot22map,
  1296. AB8500_ADSLOTSEL12, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1297. enum_ad_to_slot_map);
  1298. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot23map,
  1299. AB8500_ADSLOTSEL12, AB8500_ADSLOTSELX_ODD_SHIFT,
  1300. enum_ad_to_slot_map);
  1301. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot24map,
  1302. AB8500_ADSLOTSEL13, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1303. enum_ad_to_slot_map);
  1304. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot25map,
  1305. AB8500_ADSLOTSEL13, AB8500_ADSLOTSELX_ODD_SHIFT,
  1306. enum_ad_to_slot_map);
  1307. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot26map,
  1308. AB8500_ADSLOTSEL14, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1309. enum_ad_to_slot_map);
  1310. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot27map,
  1311. AB8500_ADSLOTSEL14, AB8500_ADSLOTSELX_ODD_SHIFT,
  1312. enum_ad_to_slot_map);
  1313. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot28map,
  1314. AB8500_ADSLOTSEL15, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1315. enum_ad_to_slot_map);
  1316. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot29map,
  1317. AB8500_ADSLOTSEL15, AB8500_ADSLOTSELX_ODD_SHIFT,
  1318. enum_ad_to_slot_map);
  1319. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot30map,
  1320. AB8500_ADSLOTSEL16, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1321. enum_ad_to_slot_map);
  1322. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot31map,
  1323. AB8500_ADSLOTSEL16, AB8500_ADSLOTSELX_ODD_SHIFT,
  1324. enum_ad_to_slot_map);
  1325. /* Digital interface - Burst mode */
  1326. static const char * const enum_mask[] = {"Unmasked", "Masked"};
  1327. static SOC_ENUM_SINGLE_DECL(soc_enum_bfifomask,
  1328. AB8500_FIFOCONF1, AB8500_FIFOCONF1_BFIFOMASK,
  1329. enum_mask);
  1330. static const char * const enum_bitclk0[] = {"19_2_MHz", "38_4_MHz"};
  1331. static SOC_ENUM_SINGLE_DECL(soc_enum_bfifo19m2,
  1332. AB8500_FIFOCONF1, AB8500_FIFOCONF1_BFIFO19M2,
  1333. enum_bitclk0);
  1334. static const char * const enum_slavemaster[] = {"Slave", "Master"};
  1335. static SOC_ENUM_SINGLE_DECL(soc_enum_bfifomast,
  1336. AB8500_FIFOCONF3, AB8500_FIFOCONF3_BFIFOMAST_SHIFT,
  1337. enum_slavemaster);
  1338. /* Sidetone */
  1339. static SOC_ENUM_SINGLE_EXT_DECL(soc_enum_sidstate, enum_sid_state);
  1340. /* ANC */
  1341. static SOC_ENUM_SINGLE_EXT_DECL(soc_enum_ancstate, enum_anc_state);
  1342. static struct snd_kcontrol_new ab8500_ctrls[] = {
  1343. /* Charge pump */
  1344. SOC_ENUM("Charge Pump High Threshold For Low Voltage",
  1345. soc_enum_envdeththre),
  1346. SOC_ENUM("Charge Pump Low Threshold For Low Voltage",
  1347. soc_enum_envdetlthre),
  1348. SOC_SINGLE("Charge Pump Envelope Detection Switch",
  1349. AB8500_SIGENVCONF, AB8500_SIGENVCONF_ENVDETCPEN,
  1350. 1, 0),
  1351. SOC_ENUM("Charge Pump Envelope Detection Decay Time",
  1352. soc_enum_envdettime),
  1353. /* Headset */
  1354. SOC_ENUM("Headset Mode", soc_enum_da12voice),
  1355. SOC_SINGLE("Headset High Pass Switch",
  1356. AB8500_ANACONF1, AB8500_ANACONF1_HSHPEN,
  1357. 1, 0),
  1358. SOC_SINGLE("Headset Low Power Switch",
  1359. AB8500_ANACONF1, AB8500_ANACONF1_HSLOWPOW,
  1360. 1, 0),
  1361. SOC_SINGLE("Headset DAC Low Power Switch",
  1362. AB8500_ANACONF1, AB8500_ANACONF1_DACLOWPOW1,
  1363. 1, 0),
  1364. SOC_SINGLE("Headset DAC Drv Low Power Switch",
  1365. AB8500_ANACONF1, AB8500_ANACONF1_DACLOWPOW0,
  1366. 1, 0),
  1367. SOC_ENUM("Headset Fade Speed", soc_enum_hsfadspeed),
  1368. SOC_ENUM("Headset Source", soc_enum_da2hslr),
  1369. SOC_ENUM("Headset Filter", soc_enum_hsesinc),
  1370. SOC_DOUBLE_R_TLV("Headset Master Volume",
  1371. AB8500_DADIGGAIN1, AB8500_DADIGGAIN2,
  1372. 0, AB8500_DADIGGAINX_DAXGAIN_MAX, 1, dax_dig_gain_tlv),
  1373. SOC_DOUBLE_R_TLV("Headset Digital Volume",
  1374. AB8500_HSLEARDIGGAIN, AB8500_HSRDIGGAIN,
  1375. 0, AB8500_HSLEARDIGGAIN_HSLDGAIN_MAX, 1, hs_ear_dig_gain_tlv),
  1376. SOC_DOUBLE_TLV("Headset Volume",
  1377. AB8500_ANAGAIN3,
  1378. AB8500_ANAGAIN3_HSLGAIN, AB8500_ANAGAIN3_HSRGAIN,
  1379. AB8500_ANAGAIN3_HSXGAIN_MAX, 1, hs_gain_tlv),
  1380. /* Earpiece */
  1381. SOC_ENUM("Earpiece DAC Mode",
  1382. soc_enum_eardaclowpow),
  1383. SOC_ENUM("Earpiece DAC Drv Mode",
  1384. soc_enum_eardrvlowpow),
  1385. /* HandsFree */
  1386. SOC_ENUM("HF Mode", soc_enum_da34voice),
  1387. SOC_SINGLE("HF and Headset Swap Switch",
  1388. AB8500_DASLOTCONF1, AB8500_DASLOTCONF1_SWAPDA12_34,
  1389. 1, 0),
  1390. SOC_DOUBLE("HF Low EMI Mode Switch",
  1391. AB8500_CLASSDCONF1,
  1392. AB8500_CLASSDCONF1_HFLSWAPEN, AB8500_CLASSDCONF1_HFRSWAPEN,
  1393. 1, 0),
  1394. SOC_DOUBLE("HF FIR Bypass Switch",
  1395. AB8500_CLASSDCONF2,
  1396. AB8500_CLASSDCONF2_FIRBYP0, AB8500_CLASSDCONF2_FIRBYP1,
  1397. 1, 0),
  1398. SOC_DOUBLE("HF High Volume Switch",
  1399. AB8500_CLASSDCONF2,
  1400. AB8500_CLASSDCONF2_HIGHVOLEN0, AB8500_CLASSDCONF2_HIGHVOLEN1,
  1401. 1, 0),
  1402. SOC_SINGLE("HF L and R Bridge Switch",
  1403. AB8500_CLASSDCONF1, AB8500_CLASSDCONF1_PARLHF,
  1404. 1, 0),
  1405. SOC_DOUBLE_R_TLV("HF Master Volume",
  1406. AB8500_DADIGGAIN3, AB8500_DADIGGAIN4,
  1407. 0, AB8500_DADIGGAINX_DAXGAIN_MAX, 1, dax_dig_gain_tlv),
  1408. /* Vibra */
  1409. SOC_DOUBLE("Vibra High Volume Switch",
  1410. AB8500_CLASSDCONF2,
  1411. AB8500_CLASSDCONF2_HIGHVOLEN2, AB8500_CLASSDCONF2_HIGHVOLEN3,
  1412. 1, 0),
  1413. SOC_DOUBLE("Vibra Low EMI Mode Switch",
  1414. AB8500_CLASSDCONF1,
  1415. AB8500_CLASSDCONF1_VIB1SWAPEN, AB8500_CLASSDCONF1_VIB2SWAPEN,
  1416. 1, 0),
  1417. SOC_DOUBLE("Vibra FIR Bypass Switch",
  1418. AB8500_CLASSDCONF2,
  1419. AB8500_CLASSDCONF2_FIRBYP2, AB8500_CLASSDCONF2_FIRBYP3,
  1420. 1, 0),
  1421. SOC_ENUM("Vibra Mode", soc_enum_da56voice),
  1422. SOC_DOUBLE_R("Vibra PWM Duty Cycle N",
  1423. AB8500_PWMGENCONF3, AB8500_PWMGENCONF5,
  1424. AB8500_PWMGENCONFX_PWMVIBXDUTCYC,
  1425. AB8500_PWMGENCONFX_PWMVIBXDUTCYC_MAX, 0),
  1426. SOC_DOUBLE_R("Vibra PWM Duty Cycle P",
  1427. AB8500_PWMGENCONF2, AB8500_PWMGENCONF4,
  1428. AB8500_PWMGENCONFX_PWMVIBXDUTCYC,
  1429. AB8500_PWMGENCONFX_PWMVIBXDUTCYC_MAX, 0),
  1430. SOC_SINGLE("Vibra 1 and 2 Bridge Switch",
  1431. AB8500_CLASSDCONF1, AB8500_CLASSDCONF1_PARLVIB,
  1432. 1, 0),
  1433. SOC_DOUBLE_R_TLV("Vibra Master Volume",
  1434. AB8500_DADIGGAIN5, AB8500_DADIGGAIN6,
  1435. 0, AB8500_DADIGGAINX_DAXGAIN_MAX, 1, dax_dig_gain_tlv),
  1436. /* HandsFree, Vibra */
  1437. SOC_SINGLE("ClassD High Pass Volume",
  1438. AB8500_CLASSDCONF3, AB8500_CLASSDCONF3_DITHHPGAIN,
  1439. AB8500_CLASSDCONF3_DITHHPGAIN_MAX, 0),
  1440. SOC_SINGLE("ClassD White Volume",
  1441. AB8500_CLASSDCONF3, AB8500_CLASSDCONF3_DITHWGAIN,
  1442. AB8500_CLASSDCONF3_DITHWGAIN_MAX, 0),
  1443. /* Mic 1, Mic 2, LineIn */
  1444. SOC_DOUBLE_R_TLV("Mic Master Volume",
  1445. AB8500_ADDIGGAIN3, AB8500_ADDIGGAIN4,
  1446. 0, AB8500_ADDIGGAINX_ADXGAIN_MAX, 1, adx_dig_gain_tlv),
  1447. /* Mic 1 */
  1448. SOC_SINGLE_TLV("Mic 1",
  1449. AB8500_ANAGAIN1,
  1450. AB8500_ANAGAINX_MICXGAIN,
  1451. AB8500_ANAGAINX_MICXGAIN_MAX, 0, mic_gain_tlv),
  1452. SOC_SINGLE("Mic 1 Low Power Switch",
  1453. AB8500_ANAGAIN1, AB8500_ANAGAINX_LOWPOWMICX,
  1454. 1, 0),
  1455. /* Mic 2 */
  1456. SOC_DOUBLE("Mic High Pass Switch",
  1457. AB8500_ADFILTCONF,
  1458. AB8500_ADFILTCONF_AD3NH, AB8500_ADFILTCONF_AD4NH,
  1459. 1, 1),
  1460. SOC_ENUM("Mic Mode", soc_enum_ad34voice),
  1461. SOC_ENUM("Mic Filter", soc_enum_dmic34sinc),
  1462. SOC_SINGLE_TLV("Mic 2",
  1463. AB8500_ANAGAIN2,
  1464. AB8500_ANAGAINX_MICXGAIN,
  1465. AB8500_ANAGAINX_MICXGAIN_MAX, 0, mic_gain_tlv),
  1466. SOC_SINGLE("Mic 2 Low Power Switch",
  1467. AB8500_ANAGAIN2, AB8500_ANAGAINX_LOWPOWMICX,
  1468. 1, 0),
  1469. /* LineIn */
  1470. SOC_DOUBLE("LineIn High Pass Switch",
  1471. AB8500_ADFILTCONF,
  1472. AB8500_ADFILTCONF_AD1NH, AB8500_ADFILTCONF_AD2NH,
  1473. 1, 1),
  1474. SOC_ENUM("LineIn Filter", soc_enum_dmic12sinc),
  1475. SOC_ENUM("LineIn Mode", soc_enum_ad12voice),
  1476. SOC_DOUBLE_R_TLV("LineIn Master Volume",
  1477. AB8500_ADDIGGAIN1, AB8500_ADDIGGAIN2,
  1478. 0, AB8500_ADDIGGAINX_ADXGAIN_MAX, 1, adx_dig_gain_tlv),
  1479. SOC_DOUBLE_TLV("LineIn",
  1480. AB8500_ANAGAIN4,
  1481. AB8500_ANAGAIN4_LINLGAIN, AB8500_ANAGAIN4_LINRGAIN,
  1482. AB8500_ANAGAIN4_LINXGAIN_MAX, 0, lin_gain_tlv),
  1483. SOC_DOUBLE_R_TLV("LineIn to Headset Volume",
  1484. AB8500_DIGLINHSLGAIN, AB8500_DIGLINHSRGAIN,
  1485. AB8500_DIGLINHSXGAIN_LINTOHSXGAIN,
  1486. AB8500_DIGLINHSXGAIN_LINTOHSXGAIN_MAX,
  1487. 1, lin2hs_gain_tlv),
  1488. /* DMic */
  1489. SOC_ENUM("DMic Filter", soc_enum_dmic56sinc),
  1490. SOC_DOUBLE_R_TLV("DMic Master Volume",
  1491. AB8500_ADDIGGAIN5, AB8500_ADDIGGAIN6,
  1492. 0, AB8500_ADDIGGAINX_ADXGAIN_MAX, 1, adx_dig_gain_tlv),
  1493. /* Digital gains */
  1494. SOC_ENUM("Digital Gain Fade Speed", soc_enum_fadespeed),
  1495. /* Analog loopback */
  1496. SOC_DOUBLE_R_TLV("Analog Loopback Volume",
  1497. AB8500_ADDIGLOOPGAIN1, AB8500_ADDIGLOOPGAIN2,
  1498. 0, AB8500_ADDIGLOOPGAINX_ADXLBGAIN_MAX, 1, dax_dig_gain_tlv),
  1499. /* Digital interface - DA from slot mapping */
  1500. SOC_ENUM("Digital Interface DA 1 From Slot Map", soc_enum_da1slotmap),
  1501. SOC_ENUM("Digital Interface DA 2 From Slot Map", soc_enum_da2slotmap),
  1502. SOC_ENUM("Digital Interface DA 3 From Slot Map", soc_enum_da3slotmap),
  1503. SOC_ENUM("Digital Interface DA 4 From Slot Map", soc_enum_da4slotmap),
  1504. SOC_ENUM("Digital Interface DA 5 From Slot Map", soc_enum_da5slotmap),
  1505. SOC_ENUM("Digital Interface DA 6 From Slot Map", soc_enum_da6slotmap),
  1506. SOC_ENUM("Digital Interface DA 7 From Slot Map", soc_enum_da7slotmap),
  1507. SOC_ENUM("Digital Interface DA 8 From Slot Map", soc_enum_da8slotmap),
  1508. /* Digital interface - AD to slot mapping */
  1509. SOC_ENUM("Digital Interface AD To Slot 0 Map", soc_enum_adslot0map),
  1510. SOC_ENUM("Digital Interface AD To Slot 1 Map", soc_enum_adslot1map),
  1511. SOC_ENUM("Digital Interface AD To Slot 2 Map", soc_enum_adslot2map),
  1512. SOC_ENUM("Digital Interface AD To Slot 3 Map", soc_enum_adslot3map),
  1513. SOC_ENUM("Digital Interface AD To Slot 4 Map", soc_enum_adslot4map),
  1514. SOC_ENUM("Digital Interface AD To Slot 5 Map", soc_enum_adslot5map),
  1515. SOC_ENUM("Digital Interface AD To Slot 6 Map", soc_enum_adslot6map),
  1516. SOC_ENUM("Digital Interface AD To Slot 7 Map", soc_enum_adslot7map),
  1517. SOC_ENUM("Digital Interface AD To Slot 8 Map", soc_enum_adslot8map),
  1518. SOC_ENUM("Digital Interface AD To Slot 9 Map", soc_enum_adslot9map),
  1519. SOC_ENUM("Digital Interface AD To Slot 10 Map", soc_enum_adslot10map),
  1520. SOC_ENUM("Digital Interface AD To Slot 11 Map", soc_enum_adslot11map),
  1521. SOC_ENUM("Digital Interface AD To Slot 12 Map", soc_enum_adslot12map),
  1522. SOC_ENUM("Digital Interface AD To Slot 13 Map", soc_enum_adslot13map),
  1523. SOC_ENUM("Digital Interface AD To Slot 14 Map", soc_enum_adslot14map),
  1524. SOC_ENUM("Digital Interface AD To Slot 15 Map", soc_enum_adslot15map),
  1525. SOC_ENUM("Digital Interface AD To Slot 16 Map", soc_enum_adslot16map),
  1526. SOC_ENUM("Digital Interface AD To Slot 17 Map", soc_enum_adslot17map),
  1527. SOC_ENUM("Digital Interface AD To Slot 18 Map", soc_enum_adslot18map),
  1528. SOC_ENUM("Digital Interface AD To Slot 19 Map", soc_enum_adslot19map),
  1529. SOC_ENUM("Digital Interface AD To Slot 20 Map", soc_enum_adslot20map),
  1530. SOC_ENUM("Digital Interface AD To Slot 21 Map", soc_enum_adslot21map),
  1531. SOC_ENUM("Digital Interface AD To Slot 22 Map", soc_enum_adslot22map),
  1532. SOC_ENUM("Digital Interface AD To Slot 23 Map", soc_enum_adslot23map),
  1533. SOC_ENUM("Digital Interface AD To Slot 24 Map", soc_enum_adslot24map),
  1534. SOC_ENUM("Digital Interface AD To Slot 25 Map", soc_enum_adslot25map),
  1535. SOC_ENUM("Digital Interface AD To Slot 26 Map", soc_enum_adslot26map),
  1536. SOC_ENUM("Digital Interface AD To Slot 27 Map", soc_enum_adslot27map),
  1537. SOC_ENUM("Digital Interface AD To Slot 28 Map", soc_enum_adslot28map),
  1538. SOC_ENUM("Digital Interface AD To Slot 29 Map", soc_enum_adslot29map),
  1539. SOC_ENUM("Digital Interface AD To Slot 30 Map", soc_enum_adslot30map),
  1540. SOC_ENUM("Digital Interface AD To Slot 31 Map", soc_enum_adslot31map),
  1541. /* Digital interface - Loopback */
  1542. SOC_SINGLE("Digital Interface AD 1 Loopback Switch",
  1543. AB8500_DASLOTCONF1, AB8500_DASLOTCONF1_DAI7TOADO1,
  1544. 1, 0),
  1545. SOC_SINGLE("Digital Interface AD 2 Loopback Switch",
  1546. AB8500_DASLOTCONF2, AB8500_DASLOTCONF2_DAI8TOADO2,
  1547. 1, 0),
  1548. SOC_SINGLE("Digital Interface AD 3 Loopback Switch",
  1549. AB8500_DASLOTCONF3, AB8500_DASLOTCONF3_DAI7TOADO3,
  1550. 1, 0),
  1551. SOC_SINGLE("Digital Interface AD 4 Loopback Switch",
  1552. AB8500_DASLOTCONF4, AB8500_DASLOTCONF4_DAI8TOADO4,
  1553. 1, 0),
  1554. SOC_SINGLE("Digital Interface AD 5 Loopback Switch",
  1555. AB8500_DASLOTCONF5, AB8500_DASLOTCONF5_DAI7TOADO5,
  1556. 1, 0),
  1557. SOC_SINGLE("Digital Interface AD 6 Loopback Switch",
  1558. AB8500_DASLOTCONF6, AB8500_DASLOTCONF6_DAI8TOADO6,
  1559. 1, 0),
  1560. SOC_SINGLE("Digital Interface AD 7 Loopback Switch",
  1561. AB8500_DASLOTCONF7, AB8500_DASLOTCONF7_DAI8TOADO7,
  1562. 1, 0),
  1563. SOC_SINGLE("Digital Interface AD 8 Loopback Switch",
  1564. AB8500_DASLOTCONF8, AB8500_DASLOTCONF8_DAI7TOADO8,
  1565. 1, 0),
  1566. /* Digital interface - Burst FIFO */
  1567. SOC_SINGLE("Digital Interface 0 FIFO Enable Switch",
  1568. AB8500_DIGIFCONF3, AB8500_DIGIFCONF3_IF0BFIFOEN,
  1569. 1, 0),
  1570. SOC_ENUM("Burst FIFO Mask", soc_enum_bfifomask),
  1571. SOC_ENUM("Burst FIFO Bit-clock Frequency", soc_enum_bfifo19m2),
  1572. SOC_SINGLE("Burst FIFO Threshold",
  1573. AB8500_FIFOCONF1, AB8500_FIFOCONF1_BFIFOINT_SHIFT,
  1574. AB8500_FIFOCONF1_BFIFOINT_MAX, 0),
  1575. SOC_SINGLE("Burst FIFO Length",
  1576. AB8500_FIFOCONF2, AB8500_FIFOCONF2_BFIFOTX_SHIFT,
  1577. AB8500_FIFOCONF2_BFIFOTX_MAX, 0),
  1578. SOC_SINGLE("Burst FIFO EOS Extra Slots",
  1579. AB8500_FIFOCONF3, AB8500_FIFOCONF3_BFIFOEXSL_SHIFT,
  1580. AB8500_FIFOCONF3_BFIFOEXSL_MAX, 0),
  1581. SOC_SINGLE("Burst FIFO FS Extra Bit-clocks",
  1582. AB8500_FIFOCONF3, AB8500_FIFOCONF3_PREBITCLK0_SHIFT,
  1583. AB8500_FIFOCONF3_PREBITCLK0_MAX, 0),
  1584. SOC_ENUM("Burst FIFO Interface Mode", soc_enum_bfifomast),
  1585. SOC_SINGLE("Burst FIFO Interface Switch",
  1586. AB8500_FIFOCONF3, AB8500_FIFOCONF3_BFIFORUN_SHIFT,
  1587. 1, 0),
  1588. SOC_SINGLE("Burst FIFO Switch Frame Number",
  1589. AB8500_FIFOCONF4, AB8500_FIFOCONF4_BFIFOFRAMSW_SHIFT,
  1590. AB8500_FIFOCONF4_BFIFOFRAMSW_MAX, 0),
  1591. SOC_SINGLE("Burst FIFO Wake Up Delay",
  1592. AB8500_FIFOCONF5, AB8500_FIFOCONF5_BFIFOWAKEUP_SHIFT,
  1593. AB8500_FIFOCONF5_BFIFOWAKEUP_MAX, 0),
  1594. SOC_SINGLE("Burst FIFO Samples In FIFO",
  1595. AB8500_FIFOCONF6, AB8500_FIFOCONF6_BFIFOSAMPLE_SHIFT,
  1596. AB8500_FIFOCONF6_BFIFOSAMPLE_MAX, 0),
  1597. /* ANC */
  1598. SOC_ENUM_EXT("ANC Status", soc_enum_ancstate,
  1599. anc_status_control_get, anc_status_control_put),
  1600. SOC_SINGLE_XR_SX("ANC Warp Delay Shift",
  1601. AB8500_ANCCONF2, 1, AB8500_ANCCONF2_SHIFT,
  1602. AB8500_ANCCONF2_MIN, AB8500_ANCCONF2_MAX, 0),
  1603. SOC_SINGLE_XR_SX("ANC FIR Output Shift",
  1604. AB8500_ANCCONF3, 1, AB8500_ANCCONF3_SHIFT,
  1605. AB8500_ANCCONF3_MIN, AB8500_ANCCONF3_MAX, 0),
  1606. SOC_SINGLE_XR_SX("ANC IIR Output Shift",
  1607. AB8500_ANCCONF4, 1, AB8500_ANCCONF4_SHIFT,
  1608. AB8500_ANCCONF4_MIN, AB8500_ANCCONF4_MAX, 0),
  1609. SOC_SINGLE_XR_SX("ANC Warp Delay",
  1610. AB8500_ANCCONF9, 2, AB8500_ANC_WARP_DELAY_SHIFT,
  1611. AB8500_ANC_WARP_DELAY_MIN, AB8500_ANC_WARP_DELAY_MAX, 0),
  1612. /* Sidetone */
  1613. SOC_ENUM_EXT("Sidetone Status", soc_enum_sidstate,
  1614. sid_status_control_get, sid_status_control_put),
  1615. SOC_SINGLE_STROBE("Sidetone Reset",
  1616. AB8500_SIDFIRADR, AB8500_SIDFIRADR_FIRSIDSET, 0),
  1617. };
  1618. static struct snd_kcontrol_new ab8500_filter_controls[] = {
  1619. AB8500_FILTER_CONTROL("ANC FIR Coefficients", AB8500_ANC_FIR_COEFFS,
  1620. AB8500_ANC_FIR_COEFF_MIN, AB8500_ANC_FIR_COEFF_MAX),
  1621. AB8500_FILTER_CONTROL("ANC IIR Coefficients", AB8500_ANC_IIR_COEFFS,
  1622. AB8500_ANC_IIR_COEFF_MIN, AB8500_ANC_IIR_COEFF_MAX),
  1623. AB8500_FILTER_CONTROL("Sidetone FIR Coefficients",
  1624. AB8500_SID_FIR_COEFFS, AB8500_SID_FIR_COEFF_MIN,
  1625. AB8500_SID_FIR_COEFF_MAX)
  1626. };
  1627. enum ab8500_filter {
  1628. AB8500_FILTER_ANC_FIR = 0,
  1629. AB8500_FILTER_ANC_IIR = 1,
  1630. AB8500_FILTER_SID_FIR = 2,
  1631. };
  1632. /*
  1633. * Extended interface for codec-driver
  1634. */
  1635. static int ab8500_audio_init_audioblock(struct snd_soc_codec *codec)
  1636. {
  1637. int status;
  1638. dev_dbg(codec->dev, "%s: Enter.\n", __func__);
  1639. /* Reset audio-registers and disable 32kHz-clock output 2 */
  1640. status = ab8500_sysctrl_write(AB8500_STW4500CTRL3,
  1641. AB8500_STW4500CTRL3_CLK32KOUT2DIS |
  1642. AB8500_STW4500CTRL3_RESETAUDN,
  1643. AB8500_STW4500CTRL3_RESETAUDN);
  1644. if (status < 0)
  1645. return status;
  1646. return 0;
  1647. }
  1648. static int ab8500_audio_setup_mics(struct snd_soc_codec *codec,
  1649. struct amic_settings *amics)
  1650. {
  1651. u8 value8;
  1652. unsigned int value;
  1653. int status;
  1654. const struct snd_soc_dapm_route *route;
  1655. dev_dbg(codec->dev, "%s: Enter.\n", __func__);
  1656. /* Set DMic-clocks to outputs */
  1657. status = abx500_get_register_interruptible(codec->dev, (u8)AB8500_MISC,
  1658. (u8)AB8500_GPIO_DIR4_REG,
  1659. &value8);
  1660. if (status < 0)
  1661. return status;
  1662. value = value8 | GPIO27_DIR_OUTPUT | GPIO29_DIR_OUTPUT |
  1663. GPIO31_DIR_OUTPUT;
  1664. status = abx500_set_register_interruptible(codec->dev,
  1665. (u8)AB8500_MISC,
  1666. (u8)AB8500_GPIO_DIR4_REG,
  1667. value);
  1668. if (status < 0)
  1669. return status;
  1670. /* Attach regulators to AMic DAPM-paths */
  1671. dev_dbg(codec->dev, "%s: Mic 1a regulator: %s\n", __func__,
  1672. amic_micbias_str(amics->mic1a_micbias));
  1673. route = &ab8500_dapm_routes_mic1a_vamicx[amics->mic1a_micbias];
  1674. status = snd_soc_dapm_add_routes(&codec->dapm, route, 1);
  1675. dev_dbg(codec->dev, "%s: Mic 1b regulator: %s\n", __func__,
  1676. amic_micbias_str(amics->mic1b_micbias));
  1677. route = &ab8500_dapm_routes_mic1b_vamicx[amics->mic1b_micbias];
  1678. status |= snd_soc_dapm_add_routes(&codec->dapm, route, 1);
  1679. dev_dbg(codec->dev, "%s: Mic 2 regulator: %s\n", __func__,
  1680. amic_micbias_str(amics->mic2_micbias));
  1681. route = &ab8500_dapm_routes_mic2_vamicx[amics->mic2_micbias];
  1682. status |= snd_soc_dapm_add_routes(&codec->dapm, route, 1);
  1683. if (status < 0) {
  1684. dev_err(codec->dev,
  1685. "%s: Failed to add AMic-regulator DAPM-routes (%d).\n",
  1686. __func__, status);
  1687. return status;
  1688. }
  1689. /* Set AMic-configuration */
  1690. dev_dbg(codec->dev, "%s: Mic 1 mic-type: %s\n", __func__,
  1691. amic_type_str(amics->mic1_type));
  1692. snd_soc_update_bits(codec, AB8500_ANAGAIN1, AB8500_ANAGAINX_ENSEMICX,
  1693. amics->mic1_type == AMIC_TYPE_DIFFERENTIAL ?
  1694. 0 : AB8500_ANAGAINX_ENSEMICX);
  1695. dev_dbg(codec->dev, "%s: Mic 2 mic-type: %s\n", __func__,
  1696. amic_type_str(amics->mic2_type));
  1697. snd_soc_update_bits(codec, AB8500_ANAGAIN2, AB8500_ANAGAINX_ENSEMICX,
  1698. amics->mic2_type == AMIC_TYPE_DIFFERENTIAL ?
  1699. 0 : AB8500_ANAGAINX_ENSEMICX);
  1700. return 0;
  1701. }
  1702. EXPORT_SYMBOL_GPL(ab8500_audio_setup_mics);
  1703. static int ab8500_audio_set_ear_cmv(struct snd_soc_codec *codec,
  1704. enum ear_cm_voltage ear_cmv)
  1705. {
  1706. char *cmv_str;
  1707. switch (ear_cmv) {
  1708. case EAR_CMV_0_95V:
  1709. cmv_str = "0.95V";
  1710. break;
  1711. case EAR_CMV_1_10V:
  1712. cmv_str = "1.10V";
  1713. break;
  1714. case EAR_CMV_1_27V:
  1715. cmv_str = "1.27V";
  1716. break;
  1717. case EAR_CMV_1_58V:
  1718. cmv_str = "1.58V";
  1719. break;
  1720. default:
  1721. dev_err(codec->dev,
  1722. "%s: Unknown earpiece CM-voltage (%d)!\n",
  1723. __func__, (int)ear_cmv);
  1724. return -EINVAL;
  1725. }
  1726. dev_dbg(codec->dev, "%s: Earpiece CM-voltage: %s\n", __func__,
  1727. cmv_str);
  1728. snd_soc_update_bits(codec, AB8500_ANACONF1, AB8500_ANACONF1_EARSELCM,
  1729. ear_cmv);
  1730. return 0;
  1731. }
  1732. EXPORT_SYMBOL_GPL(ab8500_audio_set_ear_cmv);
  1733. static int ab8500_audio_set_bit_delay(struct snd_soc_dai *dai,
  1734. unsigned int delay)
  1735. {
  1736. unsigned int mask, val;
  1737. struct snd_soc_codec *codec = dai->codec;
  1738. mask = BIT(AB8500_DIGIFCONF2_IF0DEL);
  1739. val = 0;
  1740. switch (delay) {
  1741. case 0:
  1742. break;
  1743. case 1:
  1744. val |= BIT(AB8500_DIGIFCONF2_IF0DEL);
  1745. break;
  1746. default:
  1747. dev_err(dai->codec->dev,
  1748. "%s: ERROR: Unsupported bit-delay (0x%x)!\n",
  1749. __func__, delay);
  1750. return -EINVAL;
  1751. }
  1752. dev_dbg(dai->codec->dev, "%s: IF0 Bit-delay: %d bits.\n",
  1753. __func__, delay);
  1754. snd_soc_update_bits(codec, AB8500_DIGIFCONF2, mask, val);
  1755. return 0;
  1756. }
  1757. /* Gates clocking according format mask */
  1758. static int ab8500_codec_set_dai_clock_gate(struct snd_soc_codec *codec,
  1759. unsigned int fmt)
  1760. {
  1761. unsigned int mask;
  1762. unsigned int val;
  1763. mask = BIT(AB8500_DIGIFCONF1_ENMASTGEN) |
  1764. BIT(AB8500_DIGIFCONF1_ENFSBITCLK0);
  1765. val = BIT(AB8500_DIGIFCONF1_ENMASTGEN);
  1766. switch (fmt & SND_SOC_DAIFMT_CLOCK_MASK) {
  1767. case SND_SOC_DAIFMT_CONT: /* continuous clock */
  1768. dev_dbg(codec->dev, "%s: IF0 Clock is continuous.\n",
  1769. __func__);
  1770. val |= BIT(AB8500_DIGIFCONF1_ENFSBITCLK0);
  1771. break;
  1772. case SND_SOC_DAIFMT_GATED: /* clock is gated */
  1773. dev_dbg(codec->dev, "%s: IF0 Clock is gated.\n",
  1774. __func__);
  1775. break;
  1776. default:
  1777. dev_err(codec->dev,
  1778. "%s: ERROR: Unsupported clock mask (0x%x)!\n",
  1779. __func__, fmt & SND_SOC_DAIFMT_CLOCK_MASK);
  1780. return -EINVAL;
  1781. }
  1782. snd_soc_update_bits(codec, AB8500_DIGIFCONF1, mask, val);
  1783. return 0;
  1784. }
  1785. static int ab8500_codec_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1786. {
  1787. unsigned int mask;
  1788. unsigned int val;
  1789. struct snd_soc_codec *codec = dai->codec;
  1790. int status;
  1791. dev_dbg(codec->dev, "%s: Enter (fmt = 0x%x)\n", __func__, fmt);
  1792. mask = BIT(AB8500_DIGIFCONF3_IF1DATOIF0AD) |
  1793. BIT(AB8500_DIGIFCONF3_IF1CLKTOIF0CLK) |
  1794. BIT(AB8500_DIGIFCONF3_IF0BFIFOEN) |
  1795. BIT(AB8500_DIGIFCONF3_IF0MASTER);
  1796. val = 0;
  1797. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1798. case SND_SOC_DAIFMT_CBM_CFM: /* codec clk & FRM master */
  1799. dev_dbg(dai->codec->dev,
  1800. "%s: IF0 Master-mode: AB8500 master.\n", __func__);
  1801. val |= BIT(AB8500_DIGIFCONF3_IF0MASTER);
  1802. break;
  1803. case SND_SOC_DAIFMT_CBS_CFS: /* codec clk & FRM slave */
  1804. dev_dbg(dai->codec->dev,
  1805. "%s: IF0 Master-mode: AB8500 slave.\n", __func__);
  1806. break;
  1807. case SND_SOC_DAIFMT_CBS_CFM: /* codec clk slave & FRM master */
  1808. case SND_SOC_DAIFMT_CBM_CFS: /* codec clk master & frame slave */
  1809. dev_err(dai->codec->dev,
  1810. "%s: ERROR: The device is either a master or a slave.\n",
  1811. __func__);
  1812. default:
  1813. dev_err(dai->codec->dev,
  1814. "%s: ERROR: Unsupporter master mask 0x%x\n",
  1815. __func__, fmt & SND_SOC_DAIFMT_MASTER_MASK);
  1816. return -EINVAL;
  1817. break;
  1818. }
  1819. snd_soc_update_bits(codec, AB8500_DIGIFCONF3, mask, val);
  1820. /* Set clock gating */
  1821. status = ab8500_codec_set_dai_clock_gate(codec, fmt);
  1822. if (status) {
  1823. dev_err(dai->codec->dev,
  1824. "%s: ERROR: Failed to set clock gate (%d).\n",
  1825. __func__, status);
  1826. return status;
  1827. }
  1828. /* Setting data transfer format */
  1829. mask = BIT(AB8500_DIGIFCONF2_IF0FORMAT0) |
  1830. BIT(AB8500_DIGIFCONF2_IF0FORMAT1) |
  1831. BIT(AB8500_DIGIFCONF2_FSYNC0P) |
  1832. BIT(AB8500_DIGIFCONF2_BITCLK0P);
  1833. val = 0;
  1834. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1835. case SND_SOC_DAIFMT_I2S: /* I2S mode */
  1836. dev_dbg(dai->codec->dev, "%s: IF0 Protocol: I2S\n", __func__);
  1837. val |= BIT(AB8500_DIGIFCONF2_IF0FORMAT1);
  1838. ab8500_audio_set_bit_delay(dai, 0);
  1839. break;
  1840. case SND_SOC_DAIFMT_DSP_A: /* L data MSB after FRM LRC */
  1841. dev_dbg(dai->codec->dev,
  1842. "%s: IF0 Protocol: DSP A (TDM)\n", __func__);
  1843. val |= BIT(AB8500_DIGIFCONF2_IF0FORMAT0);
  1844. ab8500_audio_set_bit_delay(dai, 1);
  1845. break;
  1846. case SND_SOC_DAIFMT_DSP_B: /* L data MSB during FRM LRC */
  1847. dev_dbg(dai->codec->dev,
  1848. "%s: IF0 Protocol: DSP B (TDM)\n", __func__);
  1849. val |= BIT(AB8500_DIGIFCONF2_IF0FORMAT0);
  1850. ab8500_audio_set_bit_delay(dai, 0);
  1851. break;
  1852. default:
  1853. dev_err(dai->codec->dev,
  1854. "%s: ERROR: Unsupported format (0x%x)!\n",
  1855. __func__, fmt & SND_SOC_DAIFMT_FORMAT_MASK);
  1856. return -EINVAL;
  1857. }
  1858. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1859. case SND_SOC_DAIFMT_NB_NF: /* normal bit clock + frame */
  1860. dev_dbg(dai->codec->dev,
  1861. "%s: IF0: Normal bit clock, normal frame\n",
  1862. __func__);
  1863. break;
  1864. case SND_SOC_DAIFMT_NB_IF: /* normal BCLK + inv FRM */
  1865. dev_dbg(dai->codec->dev,
  1866. "%s: IF0: Normal bit clock, inverted frame\n",
  1867. __func__);
  1868. val |= BIT(AB8500_DIGIFCONF2_FSYNC0P);
  1869. break;
  1870. case SND_SOC_DAIFMT_IB_NF: /* invert BCLK + nor FRM */
  1871. dev_dbg(dai->codec->dev,
  1872. "%s: IF0: Inverted bit clock, normal frame\n",
  1873. __func__);
  1874. val |= BIT(AB8500_DIGIFCONF2_BITCLK0P);
  1875. break;
  1876. case SND_SOC_DAIFMT_IB_IF: /* invert BCLK + FRM */
  1877. dev_dbg(dai->codec->dev,
  1878. "%s: IF0: Inverted bit clock, inverted frame\n",
  1879. __func__);
  1880. val |= BIT(AB8500_DIGIFCONF2_FSYNC0P);
  1881. val |= BIT(AB8500_DIGIFCONF2_BITCLK0P);
  1882. break;
  1883. default:
  1884. dev_err(dai->codec->dev,
  1885. "%s: ERROR: Unsupported INV mask 0x%x\n",
  1886. __func__, fmt & SND_SOC_DAIFMT_INV_MASK);
  1887. return -EINVAL;
  1888. }
  1889. snd_soc_update_bits(codec, AB8500_DIGIFCONF2, mask, val);
  1890. return 0;
  1891. }
  1892. static int ab8500_codec_set_dai_tdm_slot(struct snd_soc_dai *dai,
  1893. unsigned int tx_mask, unsigned int rx_mask,
  1894. int slots, int slot_width)
  1895. {
  1896. struct snd_soc_codec *codec = dai->codec;
  1897. unsigned int val, mask, slot, slots_active;
  1898. mask = BIT(AB8500_DIGIFCONF2_IF0WL0) |
  1899. BIT(AB8500_DIGIFCONF2_IF0WL1);
  1900. val = 0;
  1901. switch (slot_width) {
  1902. case 16:
  1903. break;
  1904. case 20:
  1905. val |= BIT(AB8500_DIGIFCONF2_IF0WL0);
  1906. break;
  1907. case 24:
  1908. val |= BIT(AB8500_DIGIFCONF2_IF0WL1);
  1909. break;
  1910. case 32:
  1911. val |= BIT(AB8500_DIGIFCONF2_IF0WL1) |
  1912. BIT(AB8500_DIGIFCONF2_IF0WL0);
  1913. break;
  1914. default:
  1915. dev_err(dai->codec->dev, "%s: Unsupported slot-width 0x%x\n",
  1916. __func__, slot_width);
  1917. return -EINVAL;
  1918. }
  1919. dev_dbg(dai->codec->dev, "%s: IF0 slot-width: %d bits.\n",
  1920. __func__, slot_width);
  1921. snd_soc_update_bits(codec, AB8500_DIGIFCONF2, mask, val);
  1922. /* Setup TDM clocking according to slot count */
  1923. dev_dbg(dai->codec->dev, "%s: Slots, total: %d\n", __func__, slots);
  1924. mask = BIT(AB8500_DIGIFCONF1_IF0BITCLKOS0) |
  1925. BIT(AB8500_DIGIFCONF1_IF0BITCLKOS1);
  1926. switch (slots) {
  1927. case 2:
  1928. val = AB8500_MASK_NONE;
  1929. break;
  1930. case 4:
  1931. val = BIT(AB8500_DIGIFCONF1_IF0BITCLKOS0);
  1932. break;
  1933. case 8:
  1934. val = BIT(AB8500_DIGIFCONF1_IF0BITCLKOS1);
  1935. break;
  1936. case 16:
  1937. val = BIT(AB8500_DIGIFCONF1_IF0BITCLKOS0) |
  1938. BIT(AB8500_DIGIFCONF1_IF0BITCLKOS1);
  1939. break;
  1940. default:
  1941. dev_err(dai->codec->dev,
  1942. "%s: ERROR: Unsupported number of slots (%d)!\n",
  1943. __func__, slots);
  1944. return -EINVAL;
  1945. }
  1946. snd_soc_update_bits(codec, AB8500_DIGIFCONF1, mask, val);
  1947. /* Setup TDM DA according to active tx slots */
  1948. if (tx_mask & ~0xff)
  1949. return -EINVAL;
  1950. mask = AB8500_DASLOTCONFX_SLTODAX_MASK;
  1951. tx_mask = tx_mask << AB8500_DA_DATA0_OFFSET;
  1952. slots_active = hweight32(tx_mask);
  1953. dev_dbg(dai->codec->dev, "%s: Slots, active, TX: %d\n", __func__,
  1954. slots_active);
  1955. switch (slots_active) {
  1956. case 0:
  1957. break;
  1958. case 1:
  1959. slot = find_first_bit((unsigned long *)&tx_mask, 32);
  1960. snd_soc_update_bits(codec, AB8500_DASLOTCONF1, mask, slot);
  1961. snd_soc_update_bits(codec, AB8500_DASLOTCONF3, mask, slot);
  1962. snd_soc_update_bits(codec, AB8500_DASLOTCONF2, mask, slot);
  1963. snd_soc_update_bits(codec, AB8500_DASLOTCONF4, mask, slot);
  1964. break;
  1965. case 2:
  1966. slot = find_first_bit((unsigned long *)&tx_mask, 32);
  1967. snd_soc_update_bits(codec, AB8500_DASLOTCONF1, mask, slot);
  1968. snd_soc_update_bits(codec, AB8500_DASLOTCONF3, mask, slot);
  1969. slot = find_next_bit((unsigned long *)&tx_mask, 32, slot + 1);
  1970. snd_soc_update_bits(codec, AB8500_DASLOTCONF2, mask, slot);
  1971. snd_soc_update_bits(codec, AB8500_DASLOTCONF4, mask, slot);
  1972. break;
  1973. case 8:
  1974. dev_dbg(dai->codec->dev,
  1975. "%s: In 8-channel mode DA-from-slot mapping is set manually.",
  1976. __func__);
  1977. break;
  1978. default:
  1979. dev_err(dai->codec->dev,
  1980. "%s: Unsupported number of active TX-slots (%d)!\n",
  1981. __func__, slots_active);
  1982. return -EINVAL;
  1983. }
  1984. /* Setup TDM AD according to active RX-slots */
  1985. if (rx_mask & ~0xff)
  1986. return -EINVAL;
  1987. rx_mask = rx_mask << AB8500_AD_DATA0_OFFSET;
  1988. slots_active = hweight32(rx_mask);
  1989. dev_dbg(dai->codec->dev, "%s: Slots, active, RX: %d\n", __func__,
  1990. slots_active);
  1991. switch (slots_active) {
  1992. case 0:
  1993. break;
  1994. case 1:
  1995. slot = find_first_bit((unsigned long *)&rx_mask, 32);
  1996. snd_soc_update_bits(codec, AB8500_ADSLOTSEL(slot),
  1997. AB8500_MASK_SLOT(slot),
  1998. AB8500_ADSLOTSELX_AD_OUT_TO_SLOT(AB8500_AD_OUT3, slot));
  1999. break;
  2000. case 2:
  2001. slot = find_first_bit((unsigned long *)&rx_mask, 32);
  2002. snd_soc_update_bits(codec,
  2003. AB8500_ADSLOTSEL(slot),
  2004. AB8500_MASK_SLOT(slot),
  2005. AB8500_ADSLOTSELX_AD_OUT_TO_SLOT(AB8500_AD_OUT3, slot));
  2006. slot = find_next_bit((unsigned long *)&rx_mask, 32, slot + 1);
  2007. snd_soc_update_bits(codec,
  2008. AB8500_ADSLOTSEL(slot),
  2009. AB8500_MASK_SLOT(slot),
  2010. AB8500_ADSLOTSELX_AD_OUT_TO_SLOT(AB8500_AD_OUT2, slot));
  2011. break;
  2012. case 8:
  2013. dev_dbg(dai->codec->dev,
  2014. "%s: In 8-channel mode AD-to-slot mapping is set manually.",
  2015. __func__);
  2016. break;
  2017. default:
  2018. dev_err(dai->codec->dev,
  2019. "%s: Unsupported number of active RX-slots (%d)!\n",
  2020. __func__, slots_active);
  2021. return -EINVAL;
  2022. }
  2023. return 0;
  2024. }
  2025. static const struct snd_soc_dai_ops ab8500_codec_ops = {
  2026. .set_fmt = ab8500_codec_set_dai_fmt,
  2027. .set_tdm_slot = ab8500_codec_set_dai_tdm_slot,
  2028. };
  2029. static struct snd_soc_dai_driver ab8500_codec_dai[] = {
  2030. {
  2031. .name = "ab8500-codec-dai.0",
  2032. .id = 0,
  2033. .playback = {
  2034. .stream_name = "ab8500_0p",
  2035. .channels_min = 1,
  2036. .channels_max = 8,
  2037. .rates = AB8500_SUPPORTED_RATE,
  2038. .formats = AB8500_SUPPORTED_FMT,
  2039. },
  2040. .ops = &ab8500_codec_ops,
  2041. .symmetric_rates = 1
  2042. },
  2043. {
  2044. .name = "ab8500-codec-dai.1",
  2045. .id = 1,
  2046. .capture = {
  2047. .stream_name = "ab8500_0c",
  2048. .channels_min = 1,
  2049. .channels_max = 8,
  2050. .rates = AB8500_SUPPORTED_RATE,
  2051. .formats = AB8500_SUPPORTED_FMT,
  2052. },
  2053. .ops = &ab8500_codec_ops,
  2054. .symmetric_rates = 1
  2055. }
  2056. };
  2057. static void ab8500_codec_of_probe(struct device *dev, struct device_node *np,
  2058. struct ab8500_codec_platform_data *codec)
  2059. {
  2060. u32 value;
  2061. if (of_get_property(np, "stericsson,amic1-type-single-ended", NULL))
  2062. codec->amics.mic1_type = AMIC_TYPE_SINGLE_ENDED;
  2063. else
  2064. codec->amics.mic1_type = AMIC_TYPE_DIFFERENTIAL;
  2065. if (of_get_property(np, "stericsson,amic2-type-single-ended", NULL))
  2066. codec->amics.mic2_type = AMIC_TYPE_SINGLE_ENDED;
  2067. else
  2068. codec->amics.mic2_type = AMIC_TYPE_DIFFERENTIAL;
  2069. /* Has a non-standard Vamic been requested? */
  2070. if (of_get_property(np, "stericsson,amic1a-bias-vamic2", NULL))
  2071. codec->amics.mic1a_micbias = AMIC_MICBIAS_VAMIC2;
  2072. else
  2073. codec->amics.mic1a_micbias = AMIC_MICBIAS_VAMIC1;
  2074. if (of_get_property(np, "stericsson,amic1b-bias-vamic2", NULL))
  2075. codec->amics.mic1b_micbias = AMIC_MICBIAS_VAMIC2;
  2076. else
  2077. codec->amics.mic1b_micbias = AMIC_MICBIAS_VAMIC1;
  2078. if (of_get_property(np, "stericsson,amic2-bias-vamic1", NULL))
  2079. codec->amics.mic2_micbias = AMIC_MICBIAS_VAMIC1;
  2080. else
  2081. codec->amics.mic2_micbias = AMIC_MICBIAS_VAMIC2;
  2082. if (!of_property_read_u32(np, "stericsson,earpeice-cmv", &value)) {
  2083. switch (value) {
  2084. case 950 :
  2085. codec->ear_cmv = EAR_CMV_0_95V;
  2086. break;
  2087. case 1100 :
  2088. codec->ear_cmv = EAR_CMV_1_10V;
  2089. break;
  2090. case 1270 :
  2091. codec->ear_cmv = EAR_CMV_1_27V;
  2092. break;
  2093. case 1580 :
  2094. codec->ear_cmv = EAR_CMV_1_58V;
  2095. break;
  2096. default :
  2097. codec->ear_cmv = EAR_CMV_UNKNOWN;
  2098. dev_err(dev, "Unsuitable earpiece voltage found in DT\n");
  2099. }
  2100. } else {
  2101. dev_warn(dev, "No earpiece voltage found in DT - using default\n");
  2102. codec->ear_cmv = EAR_CMV_0_95V;
  2103. }
  2104. }
  2105. static int ab8500_codec_probe(struct snd_soc_codec *codec)
  2106. {
  2107. struct device *dev = codec->dev;
  2108. struct device_node *np = dev->of_node;
  2109. struct ab8500_codec_drvdata *drvdata = dev_get_drvdata(dev);
  2110. struct ab8500_platform_data *pdata;
  2111. struct filter_control *fc;
  2112. int status;
  2113. dev_dbg(dev, "%s: Enter.\n", __func__);
  2114. /* Setup AB8500 according to board-settings */
  2115. pdata = dev_get_platdata(dev->parent);
  2116. if (np) {
  2117. if (!pdata)
  2118. pdata = devm_kzalloc(dev,
  2119. sizeof(struct ab8500_platform_data),
  2120. GFP_KERNEL);
  2121. if (pdata && !pdata->codec)
  2122. pdata->codec
  2123. = devm_kzalloc(dev,
  2124. sizeof(struct ab8500_codec_platform_data),
  2125. GFP_KERNEL);
  2126. if (!(pdata && pdata->codec))
  2127. return -ENOMEM;
  2128. ab8500_codec_of_probe(dev, np, pdata->codec);
  2129. } else {
  2130. if (!(pdata && pdata->codec)) {
  2131. dev_err(dev, "No codec platform data or DT found\n");
  2132. return -EINVAL;
  2133. }
  2134. }
  2135. status = ab8500_audio_setup_mics(codec, &pdata->codec->amics);
  2136. if (status < 0) {
  2137. pr_err("%s: Failed to setup mics (%d)!\n", __func__, status);
  2138. return status;
  2139. }
  2140. status = ab8500_audio_set_ear_cmv(codec, pdata->codec->ear_cmv);
  2141. if (status < 0) {
  2142. pr_err("%s: Failed to set earpiece CM-voltage (%d)!\n",
  2143. __func__, status);
  2144. return status;
  2145. }
  2146. status = ab8500_audio_init_audioblock(codec);
  2147. if (status < 0) {
  2148. dev_err(dev, "%s: failed to init audio-block (%d)!\n",
  2149. __func__, status);
  2150. return status;
  2151. }
  2152. /* Override HW-defaults */
  2153. ab8500_codec_write_reg(codec,
  2154. AB8500_ANACONF5,
  2155. BIT(AB8500_ANACONF5_HSAUTOEN));
  2156. ab8500_codec_write_reg(codec,
  2157. AB8500_SHORTCIRCONF,
  2158. BIT(AB8500_SHORTCIRCONF_HSZCDDIS));
  2159. /* Add filter controls */
  2160. status = snd_soc_add_codec_controls(codec, ab8500_filter_controls,
  2161. ARRAY_SIZE(ab8500_filter_controls));
  2162. if (status < 0) {
  2163. dev_err(dev,
  2164. "%s: failed to add ab8500 filter controls (%d).\n",
  2165. __func__, status);
  2166. return status;
  2167. }
  2168. fc = (struct filter_control *)
  2169. &ab8500_filter_controls[AB8500_FILTER_ANC_FIR].private_value;
  2170. drvdata->anc_fir_values = (long *)fc->value;
  2171. fc = (struct filter_control *)
  2172. &ab8500_filter_controls[AB8500_FILTER_ANC_IIR].private_value;
  2173. drvdata->anc_iir_values = (long *)fc->value;
  2174. fc = (struct filter_control *)
  2175. &ab8500_filter_controls[AB8500_FILTER_SID_FIR].private_value;
  2176. drvdata->sid_fir_values = (long *)fc->value;
  2177. (void)snd_soc_dapm_disable_pin(&codec->dapm, "ANC Configure Input");
  2178. mutex_init(&drvdata->anc_lock);
  2179. return status;
  2180. }
  2181. static struct snd_soc_codec_driver ab8500_codec_driver = {
  2182. .probe = ab8500_codec_probe,
  2183. .read = ab8500_codec_read_reg,
  2184. .write = ab8500_codec_write_reg,
  2185. .reg_word_size = sizeof(u8),
  2186. .controls = ab8500_ctrls,
  2187. .num_controls = ARRAY_SIZE(ab8500_ctrls),
  2188. .dapm_widgets = ab8500_dapm_widgets,
  2189. .num_dapm_widgets = ARRAY_SIZE(ab8500_dapm_widgets),
  2190. .dapm_routes = ab8500_dapm_routes,
  2191. .num_dapm_routes = ARRAY_SIZE(ab8500_dapm_routes),
  2192. };
  2193. static int ab8500_codec_driver_probe(struct platform_device *pdev)
  2194. {
  2195. int status;
  2196. struct ab8500_codec_drvdata *drvdata;
  2197. dev_dbg(&pdev->dev, "%s: Enter.\n", __func__);
  2198. /* Create driver private-data struct */
  2199. drvdata = devm_kzalloc(&pdev->dev, sizeof(struct ab8500_codec_drvdata),
  2200. GFP_KERNEL);
  2201. drvdata->sid_status = SID_UNCONFIGURED;
  2202. drvdata->anc_status = ANC_UNCONFIGURED;
  2203. dev_set_drvdata(&pdev->dev, drvdata);
  2204. dev_dbg(&pdev->dev, "%s: Register codec.\n", __func__);
  2205. status = snd_soc_register_codec(&pdev->dev, &ab8500_codec_driver,
  2206. ab8500_codec_dai,
  2207. ARRAY_SIZE(ab8500_codec_dai));
  2208. if (status < 0)
  2209. dev_err(&pdev->dev,
  2210. "%s: Error: Failed to register codec (%d).\n",
  2211. __func__, status);
  2212. return status;
  2213. }
  2214. static int ab8500_codec_driver_remove(struct platform_device *pdev)
  2215. {
  2216. dev_info(&pdev->dev, "%s Enter.\n", __func__);
  2217. snd_soc_unregister_codec(&pdev->dev);
  2218. return 0;
  2219. }
  2220. static struct platform_driver ab8500_codec_platform_driver = {
  2221. .driver = {
  2222. .name = "ab8500-codec",
  2223. .owner = THIS_MODULE,
  2224. },
  2225. .probe = ab8500_codec_driver_probe,
  2226. .remove = ab8500_codec_driver_remove,
  2227. .suspend = NULL,
  2228. .resume = NULL,
  2229. };
  2230. module_platform_driver(ab8500_codec_platform_driver);
  2231. MODULE_LICENSE("GPL v2");