atmel_ssc_dai.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839
  1. /*
  2. * atmel_ssc_dai.c -- ALSA SoC ATMEL SSC Audio Layer Platform driver
  3. *
  4. * Copyright (C) 2005 SAN People
  5. * Copyright (C) 2008 Atmel
  6. *
  7. * Author: Sedji Gaouaou <sedji.gaouaou@atmel.com>
  8. * ATMEL CORP.
  9. *
  10. * Based on at91-ssc.c by
  11. * Frank Mandarino <fmandarino@endrelia.com>
  12. * Based on pxa2xx Platform drivers by
  13. * Liam Girdwood <lrg@slimlogic.co.uk>
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License as published by
  17. * the Free Software Foundation; either version 2 of the License, or
  18. * (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  28. */
  29. #include <linux/init.h>
  30. #include <linux/module.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/device.h>
  33. #include <linux/delay.h>
  34. #include <linux/clk.h>
  35. #include <linux/atmel_pdc.h>
  36. #include <linux/atmel-ssc.h>
  37. #include <sound/core.h>
  38. #include <sound/pcm.h>
  39. #include <sound/pcm_params.h>
  40. #include <sound/initval.h>
  41. #include <sound/soc.h>
  42. #include "atmel-pcm.h"
  43. #include "atmel_ssc_dai.h"
  44. #define NUM_SSC_DEVICES 3
  45. /*
  46. * SSC PDC registers required by the PCM DMA engine.
  47. */
  48. static struct atmel_pdc_regs pdc_tx_reg = {
  49. .xpr = ATMEL_PDC_TPR,
  50. .xcr = ATMEL_PDC_TCR,
  51. .xnpr = ATMEL_PDC_TNPR,
  52. .xncr = ATMEL_PDC_TNCR,
  53. };
  54. static struct atmel_pdc_regs pdc_rx_reg = {
  55. .xpr = ATMEL_PDC_RPR,
  56. .xcr = ATMEL_PDC_RCR,
  57. .xnpr = ATMEL_PDC_RNPR,
  58. .xncr = ATMEL_PDC_RNCR,
  59. };
  60. /*
  61. * SSC & PDC status bits for transmit and receive.
  62. */
  63. static struct atmel_ssc_mask ssc_tx_mask = {
  64. .ssc_enable = SSC_BIT(CR_TXEN),
  65. .ssc_disable = SSC_BIT(CR_TXDIS),
  66. .ssc_endx = SSC_BIT(SR_ENDTX),
  67. .ssc_endbuf = SSC_BIT(SR_TXBUFE),
  68. .ssc_error = SSC_BIT(SR_OVRUN),
  69. .pdc_enable = ATMEL_PDC_TXTEN,
  70. .pdc_disable = ATMEL_PDC_TXTDIS,
  71. };
  72. static struct atmel_ssc_mask ssc_rx_mask = {
  73. .ssc_enable = SSC_BIT(CR_RXEN),
  74. .ssc_disable = SSC_BIT(CR_RXDIS),
  75. .ssc_endx = SSC_BIT(SR_ENDRX),
  76. .ssc_endbuf = SSC_BIT(SR_RXBUFF),
  77. .ssc_error = SSC_BIT(SR_OVRUN),
  78. .pdc_enable = ATMEL_PDC_RXTEN,
  79. .pdc_disable = ATMEL_PDC_RXTDIS,
  80. };
  81. /*
  82. * DMA parameters.
  83. */
  84. static struct atmel_pcm_dma_params ssc_dma_params[NUM_SSC_DEVICES][2] = {
  85. {{
  86. .name = "SSC0 PCM out",
  87. .pdc = &pdc_tx_reg,
  88. .mask = &ssc_tx_mask,
  89. },
  90. {
  91. .name = "SSC0 PCM in",
  92. .pdc = &pdc_rx_reg,
  93. .mask = &ssc_rx_mask,
  94. } },
  95. {{
  96. .name = "SSC1 PCM out",
  97. .pdc = &pdc_tx_reg,
  98. .mask = &ssc_tx_mask,
  99. },
  100. {
  101. .name = "SSC1 PCM in",
  102. .pdc = &pdc_rx_reg,
  103. .mask = &ssc_rx_mask,
  104. } },
  105. {{
  106. .name = "SSC2 PCM out",
  107. .pdc = &pdc_tx_reg,
  108. .mask = &ssc_tx_mask,
  109. },
  110. {
  111. .name = "SSC2 PCM in",
  112. .pdc = &pdc_rx_reg,
  113. .mask = &ssc_rx_mask,
  114. } },
  115. };
  116. static struct atmel_ssc_info ssc_info[NUM_SSC_DEVICES] = {
  117. {
  118. .name = "ssc0",
  119. .lock = __SPIN_LOCK_UNLOCKED(ssc_info[0].lock),
  120. .dir_mask = SSC_DIR_MASK_UNUSED,
  121. .initialized = 0,
  122. },
  123. {
  124. .name = "ssc1",
  125. .lock = __SPIN_LOCK_UNLOCKED(ssc_info[1].lock),
  126. .dir_mask = SSC_DIR_MASK_UNUSED,
  127. .initialized = 0,
  128. },
  129. {
  130. .name = "ssc2",
  131. .lock = __SPIN_LOCK_UNLOCKED(ssc_info[2].lock),
  132. .dir_mask = SSC_DIR_MASK_UNUSED,
  133. .initialized = 0,
  134. },
  135. };
  136. /*
  137. * SSC interrupt handler. Passes PDC interrupts to the DMA
  138. * interrupt handler in the PCM driver.
  139. */
  140. static irqreturn_t atmel_ssc_interrupt(int irq, void *dev_id)
  141. {
  142. struct atmel_ssc_info *ssc_p = dev_id;
  143. struct atmel_pcm_dma_params *dma_params;
  144. u32 ssc_sr;
  145. u32 ssc_substream_mask;
  146. int i;
  147. ssc_sr = (unsigned long)ssc_readl(ssc_p->ssc->regs, SR)
  148. & (unsigned long)ssc_readl(ssc_p->ssc->regs, IMR);
  149. /*
  150. * Loop through the substreams attached to this SSC. If
  151. * a DMA-related interrupt occurred on that substream, call
  152. * the DMA interrupt handler function, if one has been
  153. * registered in the dma_params structure by the PCM driver.
  154. */
  155. for (i = 0; i < ARRAY_SIZE(ssc_p->dma_params); i++) {
  156. dma_params = ssc_p->dma_params[i];
  157. if ((dma_params != NULL) &&
  158. (dma_params->dma_intr_handler != NULL)) {
  159. ssc_substream_mask = (dma_params->mask->ssc_endx |
  160. dma_params->mask->ssc_endbuf);
  161. if (ssc_sr & ssc_substream_mask) {
  162. dma_params->dma_intr_handler(ssc_sr,
  163. dma_params->
  164. substream);
  165. }
  166. }
  167. }
  168. return IRQ_HANDLED;
  169. }
  170. /*-------------------------------------------------------------------------*\
  171. * DAI functions
  172. \*-------------------------------------------------------------------------*/
  173. /*
  174. * Startup. Only that one substream allowed in each direction.
  175. */
  176. static int atmel_ssc_startup(struct snd_pcm_substream *substream,
  177. struct snd_soc_dai *dai)
  178. {
  179. struct atmel_ssc_info *ssc_p = &ssc_info[dai->id];
  180. struct atmel_pcm_dma_params *dma_params;
  181. int dir, dir_mask;
  182. pr_debug("atmel_ssc_startup: SSC_SR=0x%u\n",
  183. ssc_readl(ssc_p->ssc->regs, SR));
  184. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  185. dir = 0;
  186. dir_mask = SSC_DIR_MASK_PLAYBACK;
  187. } else {
  188. dir = 1;
  189. dir_mask = SSC_DIR_MASK_CAPTURE;
  190. }
  191. dma_params = &ssc_dma_params[dai->id][dir];
  192. dma_params->ssc = ssc_p->ssc;
  193. dma_params->substream = substream;
  194. ssc_p->dma_params[dir] = dma_params;
  195. snd_soc_dai_set_dma_data(dai, substream, dma_params);
  196. spin_lock_irq(&ssc_p->lock);
  197. if (ssc_p->dir_mask & dir_mask) {
  198. spin_unlock_irq(&ssc_p->lock);
  199. return -EBUSY;
  200. }
  201. ssc_p->dir_mask |= dir_mask;
  202. spin_unlock_irq(&ssc_p->lock);
  203. return 0;
  204. }
  205. /*
  206. * Shutdown. Clear DMA parameters and shutdown the SSC if there
  207. * are no other substreams open.
  208. */
  209. static void atmel_ssc_shutdown(struct snd_pcm_substream *substream,
  210. struct snd_soc_dai *dai)
  211. {
  212. struct atmel_ssc_info *ssc_p = &ssc_info[dai->id];
  213. struct atmel_pcm_dma_params *dma_params;
  214. int dir, dir_mask;
  215. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  216. dir = 0;
  217. else
  218. dir = 1;
  219. dma_params = ssc_p->dma_params[dir];
  220. if (dma_params != NULL) {
  221. ssc_writel(ssc_p->ssc->regs, CR, dma_params->mask->ssc_disable);
  222. pr_debug("atmel_ssc_shutdown: %s disabled SSC_SR=0x%08x\n",
  223. (dir ? "receive" : "transmit"),
  224. ssc_readl(ssc_p->ssc->regs, SR));
  225. dma_params->ssc = NULL;
  226. dma_params->substream = NULL;
  227. ssc_p->dma_params[dir] = NULL;
  228. }
  229. dir_mask = 1 << dir;
  230. spin_lock_irq(&ssc_p->lock);
  231. ssc_p->dir_mask &= ~dir_mask;
  232. if (!ssc_p->dir_mask) {
  233. if (ssc_p->initialized) {
  234. /* Shutdown the SSC clock. */
  235. pr_debug("atmel_ssc_dau: Stopping clock\n");
  236. clk_disable(ssc_p->ssc->clk);
  237. free_irq(ssc_p->ssc->irq, ssc_p);
  238. ssc_p->initialized = 0;
  239. }
  240. /* Reset the SSC */
  241. ssc_writel(ssc_p->ssc->regs, CR, SSC_BIT(CR_SWRST));
  242. /* Clear the SSC dividers */
  243. ssc_p->cmr_div = ssc_p->tcmr_period = ssc_p->rcmr_period = 0;
  244. }
  245. spin_unlock_irq(&ssc_p->lock);
  246. }
  247. /*
  248. * Record the DAI format for use in hw_params().
  249. */
  250. static int atmel_ssc_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  251. unsigned int fmt)
  252. {
  253. struct atmel_ssc_info *ssc_p = &ssc_info[cpu_dai->id];
  254. ssc_p->daifmt = fmt;
  255. return 0;
  256. }
  257. /*
  258. * Record SSC clock dividers for use in hw_params().
  259. */
  260. static int atmel_ssc_set_dai_clkdiv(struct snd_soc_dai *cpu_dai,
  261. int div_id, int div)
  262. {
  263. struct atmel_ssc_info *ssc_p = &ssc_info[cpu_dai->id];
  264. switch (div_id) {
  265. case ATMEL_SSC_CMR_DIV:
  266. /*
  267. * The same master clock divider is used for both
  268. * transmit and receive, so if a value has already
  269. * been set, it must match this value.
  270. */
  271. if (ssc_p->cmr_div == 0)
  272. ssc_p->cmr_div = div;
  273. else
  274. if (div != ssc_p->cmr_div)
  275. return -EBUSY;
  276. break;
  277. case ATMEL_SSC_TCMR_PERIOD:
  278. ssc_p->tcmr_period = div;
  279. break;
  280. case ATMEL_SSC_RCMR_PERIOD:
  281. ssc_p->rcmr_period = div;
  282. break;
  283. default:
  284. return -EINVAL;
  285. }
  286. return 0;
  287. }
  288. /*
  289. * Configure the SSC.
  290. */
  291. static int atmel_ssc_hw_params(struct snd_pcm_substream *substream,
  292. struct snd_pcm_hw_params *params,
  293. struct snd_soc_dai *dai)
  294. {
  295. int id = dai->id;
  296. struct atmel_ssc_info *ssc_p = &ssc_info[id];
  297. struct atmel_pcm_dma_params *dma_params;
  298. int dir, channels, bits;
  299. u32 tfmr, rfmr, tcmr, rcmr;
  300. int start_event;
  301. int ret;
  302. /*
  303. * Currently, there is only one set of dma params for
  304. * each direction. If more are added, this code will
  305. * have to be changed to select the proper set.
  306. */
  307. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  308. dir = 0;
  309. else
  310. dir = 1;
  311. dma_params = ssc_p->dma_params[dir];
  312. channels = params_channels(params);
  313. /*
  314. * Determine sample size in bits and the PDC increment.
  315. */
  316. switch (params_format(params)) {
  317. case SNDRV_PCM_FORMAT_S8:
  318. bits = 8;
  319. dma_params->pdc_xfer_size = 1;
  320. break;
  321. case SNDRV_PCM_FORMAT_S16_LE:
  322. bits = 16;
  323. dma_params->pdc_xfer_size = 2;
  324. break;
  325. case SNDRV_PCM_FORMAT_S24_LE:
  326. bits = 24;
  327. dma_params->pdc_xfer_size = 4;
  328. break;
  329. case SNDRV_PCM_FORMAT_S32_LE:
  330. bits = 32;
  331. dma_params->pdc_xfer_size = 4;
  332. break;
  333. default:
  334. printk(KERN_WARNING "atmel_ssc_dai: unsupported PCM format");
  335. return -EINVAL;
  336. }
  337. /*
  338. * The SSC only supports up to 16-bit samples in I2S format, due
  339. * to the size of the Frame Mode Register FSLEN field.
  340. */
  341. if ((ssc_p->daifmt & SND_SOC_DAIFMT_FORMAT_MASK) == SND_SOC_DAIFMT_I2S
  342. && bits > 16) {
  343. printk(KERN_WARNING
  344. "atmel_ssc_dai: sample size %d "
  345. "is too large for I2S\n", bits);
  346. return -EINVAL;
  347. }
  348. /*
  349. * Compute SSC register settings.
  350. */
  351. switch (ssc_p->daifmt
  352. & (SND_SOC_DAIFMT_FORMAT_MASK | SND_SOC_DAIFMT_MASTER_MASK)) {
  353. case SND_SOC_DAIFMT_I2S | SND_SOC_DAIFMT_CBS_CFS:
  354. /*
  355. * I2S format, SSC provides BCLK and LRC clocks.
  356. *
  357. * The SSC transmit and receive clocks are generated
  358. * from the MCK divider, and the BCLK signal
  359. * is output on the SSC TK line.
  360. */
  361. rcmr = SSC_BF(RCMR_PERIOD, ssc_p->rcmr_period)
  362. | SSC_BF(RCMR_STTDLY, START_DELAY)
  363. | SSC_BF(RCMR_START, SSC_START_FALLING_RF)
  364. | SSC_BF(RCMR_CKI, SSC_CKI_RISING)
  365. | SSC_BF(RCMR_CKO, SSC_CKO_NONE)
  366. | SSC_BF(RCMR_CKS, SSC_CKS_DIV);
  367. rfmr = SSC_BF(RFMR_FSEDGE, SSC_FSEDGE_POSITIVE)
  368. | SSC_BF(RFMR_FSOS, SSC_FSOS_NEGATIVE)
  369. | SSC_BF(RFMR_FSLEN, (bits - 1))
  370. | SSC_BF(RFMR_DATNB, (channels - 1))
  371. | SSC_BIT(RFMR_MSBF)
  372. | SSC_BF(RFMR_LOOP, 0)
  373. | SSC_BF(RFMR_DATLEN, (bits - 1));
  374. tcmr = SSC_BF(TCMR_PERIOD, ssc_p->tcmr_period)
  375. | SSC_BF(TCMR_STTDLY, START_DELAY)
  376. | SSC_BF(TCMR_START, SSC_START_FALLING_RF)
  377. | SSC_BF(TCMR_CKI, SSC_CKI_FALLING)
  378. | SSC_BF(TCMR_CKO, SSC_CKO_CONTINUOUS)
  379. | SSC_BF(TCMR_CKS, SSC_CKS_DIV);
  380. tfmr = SSC_BF(TFMR_FSEDGE, SSC_FSEDGE_POSITIVE)
  381. | SSC_BF(TFMR_FSDEN, 0)
  382. | SSC_BF(TFMR_FSOS, SSC_FSOS_NEGATIVE)
  383. | SSC_BF(TFMR_FSLEN, (bits - 1))
  384. | SSC_BF(TFMR_DATNB, (channels - 1))
  385. | SSC_BIT(TFMR_MSBF)
  386. | SSC_BF(TFMR_DATDEF, 0)
  387. | SSC_BF(TFMR_DATLEN, (bits - 1));
  388. break;
  389. case SND_SOC_DAIFMT_I2S | SND_SOC_DAIFMT_CBM_CFM:
  390. /*
  391. * I2S format, CODEC supplies BCLK and LRC clocks.
  392. *
  393. * The SSC transmit clock is obtained from the BCLK signal on
  394. * on the TK line, and the SSC receive clock is
  395. * generated from the transmit clock.
  396. *
  397. * For single channel data, one sample is transferred
  398. * on the falling edge of the LRC clock.
  399. * For two channel data, one sample is
  400. * transferred on both edges of the LRC clock.
  401. */
  402. start_event = ((channels == 1)
  403. ? SSC_START_FALLING_RF
  404. : SSC_START_EDGE_RF);
  405. rcmr = SSC_BF(RCMR_PERIOD, 0)
  406. | SSC_BF(RCMR_STTDLY, START_DELAY)
  407. | SSC_BF(RCMR_START, start_event)
  408. | SSC_BF(RCMR_CKI, SSC_CKI_RISING)
  409. | SSC_BF(RCMR_CKO, SSC_CKO_NONE)
  410. | SSC_BF(RCMR_CKS, SSC_CKS_CLOCK);
  411. rfmr = SSC_BF(RFMR_FSEDGE, SSC_FSEDGE_POSITIVE)
  412. | SSC_BF(RFMR_FSOS, SSC_FSOS_NONE)
  413. | SSC_BF(RFMR_FSLEN, 0)
  414. | SSC_BF(RFMR_DATNB, 0)
  415. | SSC_BIT(RFMR_MSBF)
  416. | SSC_BF(RFMR_LOOP, 0)
  417. | SSC_BF(RFMR_DATLEN, (bits - 1));
  418. tcmr = SSC_BF(TCMR_PERIOD, 0)
  419. | SSC_BF(TCMR_STTDLY, START_DELAY)
  420. | SSC_BF(TCMR_START, start_event)
  421. | SSC_BF(TCMR_CKI, SSC_CKI_FALLING)
  422. | SSC_BF(TCMR_CKO, SSC_CKO_NONE)
  423. | SSC_BF(TCMR_CKS, SSC_CKS_PIN);
  424. tfmr = SSC_BF(TFMR_FSEDGE, SSC_FSEDGE_POSITIVE)
  425. | SSC_BF(TFMR_FSDEN, 0)
  426. | SSC_BF(TFMR_FSOS, SSC_FSOS_NONE)
  427. | SSC_BF(TFMR_FSLEN, 0)
  428. | SSC_BF(TFMR_DATNB, 0)
  429. | SSC_BIT(TFMR_MSBF)
  430. | SSC_BF(TFMR_DATDEF, 0)
  431. | SSC_BF(TFMR_DATLEN, (bits - 1));
  432. break;
  433. case SND_SOC_DAIFMT_DSP_A | SND_SOC_DAIFMT_CBS_CFS:
  434. /*
  435. * DSP/PCM Mode A format, SSC provides BCLK and LRC clocks.
  436. *
  437. * The SSC transmit and receive clocks are generated from the
  438. * MCK divider, and the BCLK signal is output
  439. * on the SSC TK line.
  440. */
  441. rcmr = SSC_BF(RCMR_PERIOD, ssc_p->rcmr_period)
  442. | SSC_BF(RCMR_STTDLY, 1)
  443. | SSC_BF(RCMR_START, SSC_START_RISING_RF)
  444. | SSC_BF(RCMR_CKI, SSC_CKI_RISING)
  445. | SSC_BF(RCMR_CKO, SSC_CKO_NONE)
  446. | SSC_BF(RCMR_CKS, SSC_CKS_DIV);
  447. rfmr = SSC_BF(RFMR_FSEDGE, SSC_FSEDGE_POSITIVE)
  448. | SSC_BF(RFMR_FSOS, SSC_FSOS_POSITIVE)
  449. | SSC_BF(RFMR_FSLEN, 0)
  450. | SSC_BF(RFMR_DATNB, (channels - 1))
  451. | SSC_BIT(RFMR_MSBF)
  452. | SSC_BF(RFMR_LOOP, 0)
  453. | SSC_BF(RFMR_DATLEN, (bits - 1));
  454. tcmr = SSC_BF(TCMR_PERIOD, ssc_p->tcmr_period)
  455. | SSC_BF(TCMR_STTDLY, 1)
  456. | SSC_BF(TCMR_START, SSC_START_RISING_RF)
  457. | SSC_BF(TCMR_CKI, SSC_CKI_RISING)
  458. | SSC_BF(TCMR_CKO, SSC_CKO_CONTINUOUS)
  459. | SSC_BF(TCMR_CKS, SSC_CKS_DIV);
  460. tfmr = SSC_BF(TFMR_FSEDGE, SSC_FSEDGE_POSITIVE)
  461. | SSC_BF(TFMR_FSDEN, 0)
  462. | SSC_BF(TFMR_FSOS, SSC_FSOS_POSITIVE)
  463. | SSC_BF(TFMR_FSLEN, 0)
  464. | SSC_BF(TFMR_DATNB, (channels - 1))
  465. | SSC_BIT(TFMR_MSBF)
  466. | SSC_BF(TFMR_DATDEF, 0)
  467. | SSC_BF(TFMR_DATLEN, (bits - 1));
  468. break;
  469. case SND_SOC_DAIFMT_DSP_A | SND_SOC_DAIFMT_CBM_CFM:
  470. /*
  471. * DSP/PCM Mode A format, CODEC supplies BCLK and LRC clocks.
  472. *
  473. * The SSC transmit clock is obtained from the BCLK signal on
  474. * on the TK line, and the SSC receive clock is
  475. * generated from the transmit clock.
  476. *
  477. * Data is transferred on first BCLK after LRC pulse rising
  478. * edge.If stereo, the right channel data is contiguous with
  479. * the left channel data.
  480. */
  481. rcmr = SSC_BF(RCMR_PERIOD, 0)
  482. | SSC_BF(RCMR_STTDLY, START_DELAY)
  483. | SSC_BF(RCMR_START, SSC_START_RISING_RF)
  484. | SSC_BF(RCMR_CKI, SSC_CKI_RISING)
  485. | SSC_BF(RCMR_CKO, SSC_CKO_NONE)
  486. | SSC_BF(RCMR_CKS, SSC_CKS_PIN);
  487. rfmr = SSC_BF(RFMR_FSEDGE, SSC_FSEDGE_POSITIVE)
  488. | SSC_BF(RFMR_FSOS, SSC_FSOS_NONE)
  489. | SSC_BF(RFMR_FSLEN, 0)
  490. | SSC_BF(RFMR_DATNB, (channels - 1))
  491. | SSC_BIT(RFMR_MSBF)
  492. | SSC_BF(RFMR_LOOP, 0)
  493. | SSC_BF(RFMR_DATLEN, (bits - 1));
  494. tcmr = SSC_BF(TCMR_PERIOD, 0)
  495. | SSC_BF(TCMR_STTDLY, START_DELAY)
  496. | SSC_BF(TCMR_START, SSC_START_RISING_RF)
  497. | SSC_BF(TCMR_CKI, SSC_CKI_FALLING)
  498. | SSC_BF(TCMR_CKO, SSC_CKO_NONE)
  499. | SSC_BF(TCMR_CKS, SSC_CKS_PIN);
  500. tfmr = SSC_BF(TFMR_FSEDGE, SSC_FSEDGE_POSITIVE)
  501. | SSC_BF(TFMR_FSDEN, 0)
  502. | SSC_BF(TFMR_FSOS, SSC_FSOS_NONE)
  503. | SSC_BF(TFMR_FSLEN, 0)
  504. | SSC_BF(TFMR_DATNB, (channels - 1))
  505. | SSC_BIT(TFMR_MSBF)
  506. | SSC_BF(TFMR_DATDEF, 0)
  507. | SSC_BF(TFMR_DATLEN, (bits - 1));
  508. break;
  509. default:
  510. printk(KERN_WARNING "atmel_ssc_dai: unsupported DAI format 0x%x\n",
  511. ssc_p->daifmt);
  512. return -EINVAL;
  513. }
  514. pr_debug("atmel_ssc_hw_params: "
  515. "RCMR=%08x RFMR=%08x TCMR=%08x TFMR=%08x\n",
  516. rcmr, rfmr, tcmr, tfmr);
  517. if (!ssc_p->initialized) {
  518. /* Enable PMC peripheral clock for this SSC */
  519. pr_debug("atmel_ssc_dai: Starting clock\n");
  520. clk_enable(ssc_p->ssc->clk);
  521. /* Reset the SSC and its PDC registers */
  522. ssc_writel(ssc_p->ssc->regs, CR, SSC_BIT(CR_SWRST));
  523. ssc_writel(ssc_p->ssc->regs, PDC_RPR, 0);
  524. ssc_writel(ssc_p->ssc->regs, PDC_RCR, 0);
  525. ssc_writel(ssc_p->ssc->regs, PDC_RNPR, 0);
  526. ssc_writel(ssc_p->ssc->regs, PDC_RNCR, 0);
  527. ssc_writel(ssc_p->ssc->regs, PDC_TPR, 0);
  528. ssc_writel(ssc_p->ssc->regs, PDC_TCR, 0);
  529. ssc_writel(ssc_p->ssc->regs, PDC_TNPR, 0);
  530. ssc_writel(ssc_p->ssc->regs, PDC_TNCR, 0);
  531. ret = request_irq(ssc_p->ssc->irq, atmel_ssc_interrupt, 0,
  532. ssc_p->name, ssc_p);
  533. if (ret < 0) {
  534. printk(KERN_WARNING
  535. "atmel_ssc_dai: request_irq failure\n");
  536. pr_debug("Atmel_ssc_dai: Stoping clock\n");
  537. clk_disable(ssc_p->ssc->clk);
  538. return ret;
  539. }
  540. ssc_p->initialized = 1;
  541. }
  542. /* set SSC clock mode register */
  543. ssc_writel(ssc_p->ssc->regs, CMR, ssc_p->cmr_div);
  544. /* set receive clock mode and format */
  545. ssc_writel(ssc_p->ssc->regs, RCMR, rcmr);
  546. ssc_writel(ssc_p->ssc->regs, RFMR, rfmr);
  547. /* set transmit clock mode and format */
  548. ssc_writel(ssc_p->ssc->regs, TCMR, tcmr);
  549. ssc_writel(ssc_p->ssc->regs, TFMR, tfmr);
  550. pr_debug("atmel_ssc_dai,hw_params: SSC initialized\n");
  551. return 0;
  552. }
  553. static int atmel_ssc_prepare(struct snd_pcm_substream *substream,
  554. struct snd_soc_dai *dai)
  555. {
  556. struct atmel_ssc_info *ssc_p = &ssc_info[dai->id];
  557. struct atmel_pcm_dma_params *dma_params;
  558. int dir;
  559. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  560. dir = 0;
  561. else
  562. dir = 1;
  563. dma_params = ssc_p->dma_params[dir];
  564. ssc_writel(ssc_p->ssc->regs, CR, dma_params->mask->ssc_enable);
  565. ssc_writel(ssc_p->ssc->regs, IDR, dma_params->mask->ssc_error);
  566. pr_debug("%s enabled SSC_SR=0x%08x\n",
  567. dir ? "receive" : "transmit",
  568. ssc_readl(ssc_p->ssc->regs, SR));
  569. return 0;
  570. }
  571. #ifdef CONFIG_PM
  572. static int atmel_ssc_suspend(struct snd_soc_dai *cpu_dai)
  573. {
  574. struct atmel_ssc_info *ssc_p;
  575. if (!cpu_dai->active)
  576. return 0;
  577. ssc_p = &ssc_info[cpu_dai->id];
  578. /* Save the status register before disabling transmit and receive */
  579. ssc_p->ssc_state.ssc_sr = ssc_readl(ssc_p->ssc->regs, SR);
  580. ssc_writel(ssc_p->ssc->regs, CR, SSC_BIT(CR_TXDIS) | SSC_BIT(CR_RXDIS));
  581. /* Save the current interrupt mask, then disable unmasked interrupts */
  582. ssc_p->ssc_state.ssc_imr = ssc_readl(ssc_p->ssc->regs, IMR);
  583. ssc_writel(ssc_p->ssc->regs, IDR, ssc_p->ssc_state.ssc_imr);
  584. ssc_p->ssc_state.ssc_cmr = ssc_readl(ssc_p->ssc->regs, CMR);
  585. ssc_p->ssc_state.ssc_rcmr = ssc_readl(ssc_p->ssc->regs, RCMR);
  586. ssc_p->ssc_state.ssc_rfmr = ssc_readl(ssc_p->ssc->regs, RFMR);
  587. ssc_p->ssc_state.ssc_tcmr = ssc_readl(ssc_p->ssc->regs, TCMR);
  588. ssc_p->ssc_state.ssc_tfmr = ssc_readl(ssc_p->ssc->regs, TFMR);
  589. return 0;
  590. }
  591. static int atmel_ssc_resume(struct snd_soc_dai *cpu_dai)
  592. {
  593. struct atmel_ssc_info *ssc_p;
  594. u32 cr;
  595. if (!cpu_dai->active)
  596. return 0;
  597. ssc_p = &ssc_info[cpu_dai->id];
  598. /* restore SSC register settings */
  599. ssc_writel(ssc_p->ssc->regs, TFMR, ssc_p->ssc_state.ssc_tfmr);
  600. ssc_writel(ssc_p->ssc->regs, TCMR, ssc_p->ssc_state.ssc_tcmr);
  601. ssc_writel(ssc_p->ssc->regs, RFMR, ssc_p->ssc_state.ssc_rfmr);
  602. ssc_writel(ssc_p->ssc->regs, RCMR, ssc_p->ssc_state.ssc_rcmr);
  603. ssc_writel(ssc_p->ssc->regs, CMR, ssc_p->ssc_state.ssc_cmr);
  604. /* re-enable interrupts */
  605. ssc_writel(ssc_p->ssc->regs, IER, ssc_p->ssc_state.ssc_imr);
  606. /* Re-enable receive and transmit as appropriate */
  607. cr = 0;
  608. cr |=
  609. (ssc_p->ssc_state.ssc_sr & SSC_BIT(SR_RXEN)) ? SSC_BIT(CR_RXEN) : 0;
  610. cr |=
  611. (ssc_p->ssc_state.ssc_sr & SSC_BIT(SR_TXEN)) ? SSC_BIT(CR_TXEN) : 0;
  612. ssc_writel(ssc_p->ssc->regs, CR, cr);
  613. return 0;
  614. }
  615. #else /* CONFIG_PM */
  616. # define atmel_ssc_suspend NULL
  617. # define atmel_ssc_resume NULL
  618. #endif /* CONFIG_PM */
  619. #define ATMEL_SSC_RATES (SNDRV_PCM_RATE_8000_96000)
  620. #define ATMEL_SSC_FORMATS (SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_LE |\
  621. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  622. static const struct snd_soc_dai_ops atmel_ssc_dai_ops = {
  623. .startup = atmel_ssc_startup,
  624. .shutdown = atmel_ssc_shutdown,
  625. .prepare = atmel_ssc_prepare,
  626. .hw_params = atmel_ssc_hw_params,
  627. .set_fmt = atmel_ssc_set_dai_fmt,
  628. .set_clkdiv = atmel_ssc_set_dai_clkdiv,
  629. };
  630. static struct snd_soc_dai_driver atmel_ssc_dai = {
  631. .suspend = atmel_ssc_suspend,
  632. .resume = atmel_ssc_resume,
  633. .playback = {
  634. .channels_min = 1,
  635. .channels_max = 2,
  636. .rates = ATMEL_SSC_RATES,
  637. .formats = ATMEL_SSC_FORMATS,},
  638. .capture = {
  639. .channels_min = 1,
  640. .channels_max = 2,
  641. .rates = ATMEL_SSC_RATES,
  642. .formats = ATMEL_SSC_FORMATS,},
  643. .ops = &atmel_ssc_dai_ops,
  644. };
  645. static const struct snd_soc_component_driver atmel_ssc_component = {
  646. .name = "atmel-ssc",
  647. };
  648. static int asoc_ssc_init(struct device *dev)
  649. {
  650. struct platform_device *pdev = to_platform_device(dev);
  651. struct ssc_device *ssc = platform_get_drvdata(pdev);
  652. int ret;
  653. ret = snd_soc_register_component(dev, &atmel_ssc_component,
  654. &atmel_ssc_dai, 1);
  655. if (ret) {
  656. dev_err(dev, "Could not register DAI: %d\n", ret);
  657. goto err;
  658. }
  659. if (ssc->pdata->use_dma)
  660. ret = atmel_pcm_dma_platform_register(dev);
  661. else
  662. ret = atmel_pcm_pdc_platform_register(dev);
  663. if (ret) {
  664. dev_err(dev, "Could not register PCM: %d\n", ret);
  665. goto err_unregister_dai;
  666. };
  667. return 0;
  668. err_unregister_dai:
  669. snd_soc_unregister_component(dev);
  670. err:
  671. return ret;
  672. }
  673. static void asoc_ssc_exit(struct device *dev)
  674. {
  675. struct platform_device *pdev = to_platform_device(dev);
  676. struct ssc_device *ssc = platform_get_drvdata(pdev);
  677. if (ssc->pdata->use_dma)
  678. atmel_pcm_dma_platform_unregister(dev);
  679. else
  680. atmel_pcm_pdc_platform_unregister(dev);
  681. snd_soc_unregister_component(dev);
  682. }
  683. /**
  684. * atmel_ssc_set_audio - Allocate the specified SSC for audio use.
  685. */
  686. int atmel_ssc_set_audio(int ssc_id)
  687. {
  688. struct ssc_device *ssc;
  689. int ret;
  690. /* If we can grab the SSC briefly to parent the DAI device off it */
  691. ssc = ssc_request(ssc_id);
  692. if (IS_ERR(ssc)) {
  693. pr_err("Unable to parent ASoC SSC DAI on SSC: %ld\n",
  694. PTR_ERR(ssc));
  695. return PTR_ERR(ssc);
  696. } else {
  697. ssc_info[ssc_id].ssc = ssc;
  698. }
  699. ret = asoc_ssc_init(&ssc->pdev->dev);
  700. return ret;
  701. }
  702. EXPORT_SYMBOL_GPL(atmel_ssc_set_audio);
  703. void atmel_ssc_put_audio(int ssc_id)
  704. {
  705. struct ssc_device *ssc = ssc_info[ssc_id].ssc;
  706. asoc_ssc_exit(&ssc->pdev->dev);
  707. ssc_free(ssc);
  708. }
  709. EXPORT_SYMBOL_GPL(atmel_ssc_put_audio);
  710. /* Module information */
  711. MODULE_AUTHOR("Sedji Gaouaou, sedji.gaouaou@atmel.com, www.atmel.com");
  712. MODULE_DESCRIPTION("ATMEL SSC ASoC Interface");
  713. MODULE_LICENSE("GPL");