vme_ca91cx42.c 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950
  1. /*
  2. * Support for the Tundra Universe I/II VME-PCI Bridge Chips
  3. *
  4. * Author: Martyn Welch <martyn.welch@ge.com>
  5. * Copyright 2008 GE Intelligent Platforms Embedded Systems, Inc.
  6. *
  7. * Based on work by Tom Armistead and Ajit Prem
  8. * Copyright 2004 Motorola Inc.
  9. *
  10. * Derived from ca91c042.c by Michael Wyrick
  11. *
  12. * This program is free software; you can redistribute it and/or modify it
  13. * under the terms of the GNU General Public License as published by the
  14. * Free Software Foundation; either version 2 of the License, or (at your
  15. * option) any later version.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/mm.h>
  19. #include <linux/types.h>
  20. #include <linux/errno.h>
  21. #include <linux/pci.h>
  22. #include <linux/dma-mapping.h>
  23. #include <linux/poll.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/spinlock.h>
  26. #include <linux/sched.h>
  27. #include <linux/slab.h>
  28. #include <linux/time.h>
  29. #include <linux/io.h>
  30. #include <linux/uaccess.h>
  31. #include <linux/vme.h>
  32. #include "../vme_bridge.h"
  33. #include "vme_ca91cx42.h"
  34. static int ca91cx42_probe(struct pci_dev *, const struct pci_device_id *);
  35. static void ca91cx42_remove(struct pci_dev *);
  36. /* Module parameters */
  37. static int geoid;
  38. static const char driver_name[] = "vme_ca91cx42";
  39. static DEFINE_PCI_DEVICE_TABLE(ca91cx42_ids) = {
  40. { PCI_DEVICE(PCI_VENDOR_ID_TUNDRA, PCI_DEVICE_ID_TUNDRA_CA91C142) },
  41. { },
  42. };
  43. static struct pci_driver ca91cx42_driver = {
  44. .name = driver_name,
  45. .id_table = ca91cx42_ids,
  46. .probe = ca91cx42_probe,
  47. .remove = ca91cx42_remove,
  48. };
  49. static u32 ca91cx42_DMA_irqhandler(struct ca91cx42_driver *bridge)
  50. {
  51. wake_up(&bridge->dma_queue);
  52. return CA91CX42_LINT_DMA;
  53. }
  54. static u32 ca91cx42_LM_irqhandler(struct ca91cx42_driver *bridge, u32 stat)
  55. {
  56. int i;
  57. u32 serviced = 0;
  58. for (i = 0; i < 4; i++) {
  59. if (stat & CA91CX42_LINT_LM[i]) {
  60. /* We only enable interrupts if the callback is set */
  61. bridge->lm_callback[i](i);
  62. serviced |= CA91CX42_LINT_LM[i];
  63. }
  64. }
  65. return serviced;
  66. }
  67. /* XXX This needs to be split into 4 queues */
  68. static u32 ca91cx42_MB_irqhandler(struct ca91cx42_driver *bridge, int mbox_mask)
  69. {
  70. wake_up(&bridge->mbox_queue);
  71. return CA91CX42_LINT_MBOX;
  72. }
  73. static u32 ca91cx42_IACK_irqhandler(struct ca91cx42_driver *bridge)
  74. {
  75. wake_up(&bridge->iack_queue);
  76. return CA91CX42_LINT_SW_IACK;
  77. }
  78. static u32 ca91cx42_VERR_irqhandler(struct vme_bridge *ca91cx42_bridge)
  79. {
  80. int val;
  81. struct ca91cx42_driver *bridge;
  82. bridge = ca91cx42_bridge->driver_priv;
  83. val = ioread32(bridge->base + DGCS);
  84. if (!(val & 0x00000800)) {
  85. dev_err(ca91cx42_bridge->parent, "ca91cx42_VERR_irqhandler DMA "
  86. "Read Error DGCS=%08X\n", val);
  87. }
  88. return CA91CX42_LINT_VERR;
  89. }
  90. static u32 ca91cx42_LERR_irqhandler(struct vme_bridge *ca91cx42_bridge)
  91. {
  92. int val;
  93. struct ca91cx42_driver *bridge;
  94. bridge = ca91cx42_bridge->driver_priv;
  95. val = ioread32(bridge->base + DGCS);
  96. if (!(val & 0x00000800))
  97. dev_err(ca91cx42_bridge->parent, "ca91cx42_LERR_irqhandler DMA "
  98. "Read Error DGCS=%08X\n", val);
  99. return CA91CX42_LINT_LERR;
  100. }
  101. static u32 ca91cx42_VIRQ_irqhandler(struct vme_bridge *ca91cx42_bridge,
  102. int stat)
  103. {
  104. int vec, i, serviced = 0;
  105. struct ca91cx42_driver *bridge;
  106. bridge = ca91cx42_bridge->driver_priv;
  107. for (i = 7; i > 0; i--) {
  108. if (stat & (1 << i)) {
  109. vec = ioread32(bridge->base +
  110. CA91CX42_V_STATID[i]) & 0xff;
  111. vme_irq_handler(ca91cx42_bridge, i, vec);
  112. serviced |= (1 << i);
  113. }
  114. }
  115. return serviced;
  116. }
  117. static irqreturn_t ca91cx42_irqhandler(int irq, void *ptr)
  118. {
  119. u32 stat, enable, serviced = 0;
  120. struct vme_bridge *ca91cx42_bridge;
  121. struct ca91cx42_driver *bridge;
  122. ca91cx42_bridge = ptr;
  123. bridge = ca91cx42_bridge->driver_priv;
  124. enable = ioread32(bridge->base + LINT_EN);
  125. stat = ioread32(bridge->base + LINT_STAT);
  126. /* Only look at unmasked interrupts */
  127. stat &= enable;
  128. if (unlikely(!stat))
  129. return IRQ_NONE;
  130. if (stat & CA91CX42_LINT_DMA)
  131. serviced |= ca91cx42_DMA_irqhandler(bridge);
  132. if (stat & (CA91CX42_LINT_LM0 | CA91CX42_LINT_LM1 | CA91CX42_LINT_LM2 |
  133. CA91CX42_LINT_LM3))
  134. serviced |= ca91cx42_LM_irqhandler(bridge, stat);
  135. if (stat & CA91CX42_LINT_MBOX)
  136. serviced |= ca91cx42_MB_irqhandler(bridge, stat);
  137. if (stat & CA91CX42_LINT_SW_IACK)
  138. serviced |= ca91cx42_IACK_irqhandler(bridge);
  139. if (stat & CA91CX42_LINT_VERR)
  140. serviced |= ca91cx42_VERR_irqhandler(ca91cx42_bridge);
  141. if (stat & CA91CX42_LINT_LERR)
  142. serviced |= ca91cx42_LERR_irqhandler(ca91cx42_bridge);
  143. if (stat & (CA91CX42_LINT_VIRQ1 | CA91CX42_LINT_VIRQ2 |
  144. CA91CX42_LINT_VIRQ3 | CA91CX42_LINT_VIRQ4 |
  145. CA91CX42_LINT_VIRQ5 | CA91CX42_LINT_VIRQ6 |
  146. CA91CX42_LINT_VIRQ7))
  147. serviced |= ca91cx42_VIRQ_irqhandler(ca91cx42_bridge, stat);
  148. /* Clear serviced interrupts */
  149. iowrite32(serviced, bridge->base + LINT_STAT);
  150. return IRQ_HANDLED;
  151. }
  152. static int ca91cx42_irq_init(struct vme_bridge *ca91cx42_bridge)
  153. {
  154. int result, tmp;
  155. struct pci_dev *pdev;
  156. struct ca91cx42_driver *bridge;
  157. bridge = ca91cx42_bridge->driver_priv;
  158. /* Need pdev */
  159. pdev = container_of(ca91cx42_bridge->parent, struct pci_dev, dev);
  160. /* Initialise list for VME bus errors */
  161. INIT_LIST_HEAD(&ca91cx42_bridge->vme_errors);
  162. mutex_init(&ca91cx42_bridge->irq_mtx);
  163. /* Disable interrupts from PCI to VME */
  164. iowrite32(0, bridge->base + VINT_EN);
  165. /* Disable PCI interrupts */
  166. iowrite32(0, bridge->base + LINT_EN);
  167. /* Clear Any Pending PCI Interrupts */
  168. iowrite32(0x00FFFFFF, bridge->base + LINT_STAT);
  169. result = request_irq(pdev->irq, ca91cx42_irqhandler, IRQF_SHARED,
  170. driver_name, ca91cx42_bridge);
  171. if (result) {
  172. dev_err(&pdev->dev, "Can't get assigned pci irq vector %02X\n",
  173. pdev->irq);
  174. return result;
  175. }
  176. /* Ensure all interrupts are mapped to PCI Interrupt 0 */
  177. iowrite32(0, bridge->base + LINT_MAP0);
  178. iowrite32(0, bridge->base + LINT_MAP1);
  179. iowrite32(0, bridge->base + LINT_MAP2);
  180. /* Enable DMA, mailbox & LM Interrupts */
  181. tmp = CA91CX42_LINT_MBOX3 | CA91CX42_LINT_MBOX2 | CA91CX42_LINT_MBOX1 |
  182. CA91CX42_LINT_MBOX0 | CA91CX42_LINT_SW_IACK |
  183. CA91CX42_LINT_VERR | CA91CX42_LINT_LERR | CA91CX42_LINT_DMA;
  184. iowrite32(tmp, bridge->base + LINT_EN);
  185. return 0;
  186. }
  187. static void ca91cx42_irq_exit(struct ca91cx42_driver *bridge,
  188. struct pci_dev *pdev)
  189. {
  190. struct vme_bridge *ca91cx42_bridge;
  191. /* Disable interrupts from PCI to VME */
  192. iowrite32(0, bridge->base + VINT_EN);
  193. /* Disable PCI interrupts */
  194. iowrite32(0, bridge->base + LINT_EN);
  195. /* Clear Any Pending PCI Interrupts */
  196. iowrite32(0x00FFFFFF, bridge->base + LINT_STAT);
  197. ca91cx42_bridge = container_of((void *)bridge, struct vme_bridge,
  198. driver_priv);
  199. free_irq(pdev->irq, ca91cx42_bridge);
  200. }
  201. static int ca91cx42_iack_received(struct ca91cx42_driver *bridge, int level)
  202. {
  203. u32 tmp;
  204. tmp = ioread32(bridge->base + LINT_STAT);
  205. if (tmp & (1 << level))
  206. return 0;
  207. else
  208. return 1;
  209. }
  210. /*
  211. * Set up an VME interrupt
  212. */
  213. static void ca91cx42_irq_set(struct vme_bridge *ca91cx42_bridge, int level,
  214. int state, int sync)
  215. {
  216. struct pci_dev *pdev;
  217. u32 tmp;
  218. struct ca91cx42_driver *bridge;
  219. bridge = ca91cx42_bridge->driver_priv;
  220. /* Enable IRQ level */
  221. tmp = ioread32(bridge->base + LINT_EN);
  222. if (state == 0)
  223. tmp &= ~CA91CX42_LINT_VIRQ[level];
  224. else
  225. tmp |= CA91CX42_LINT_VIRQ[level];
  226. iowrite32(tmp, bridge->base + LINT_EN);
  227. if ((state == 0) && (sync != 0)) {
  228. pdev = container_of(ca91cx42_bridge->parent, struct pci_dev,
  229. dev);
  230. synchronize_irq(pdev->irq);
  231. }
  232. }
  233. static int ca91cx42_irq_generate(struct vme_bridge *ca91cx42_bridge, int level,
  234. int statid)
  235. {
  236. u32 tmp;
  237. struct ca91cx42_driver *bridge;
  238. bridge = ca91cx42_bridge->driver_priv;
  239. /* Universe can only generate even vectors */
  240. if (statid & 1)
  241. return -EINVAL;
  242. mutex_lock(&bridge->vme_int);
  243. tmp = ioread32(bridge->base + VINT_EN);
  244. /* Set Status/ID */
  245. iowrite32(statid << 24, bridge->base + STATID);
  246. /* Assert VMEbus IRQ */
  247. tmp = tmp | (1 << (level + 24));
  248. iowrite32(tmp, bridge->base + VINT_EN);
  249. /* Wait for IACK */
  250. wait_event_interruptible(bridge->iack_queue,
  251. ca91cx42_iack_received(bridge, level));
  252. /* Return interrupt to low state */
  253. tmp = ioread32(bridge->base + VINT_EN);
  254. tmp = tmp & ~(1 << (level + 24));
  255. iowrite32(tmp, bridge->base + VINT_EN);
  256. mutex_unlock(&bridge->vme_int);
  257. return 0;
  258. }
  259. static int ca91cx42_slave_set(struct vme_slave_resource *image, int enabled,
  260. unsigned long long vme_base, unsigned long long size,
  261. dma_addr_t pci_base, u32 aspace, u32 cycle)
  262. {
  263. unsigned int i, addr = 0, granularity;
  264. unsigned int temp_ctl = 0;
  265. unsigned int vme_bound, pci_offset;
  266. struct vme_bridge *ca91cx42_bridge;
  267. struct ca91cx42_driver *bridge;
  268. ca91cx42_bridge = image->parent;
  269. bridge = ca91cx42_bridge->driver_priv;
  270. i = image->number;
  271. switch (aspace) {
  272. case VME_A16:
  273. addr |= CA91CX42_VSI_CTL_VAS_A16;
  274. break;
  275. case VME_A24:
  276. addr |= CA91CX42_VSI_CTL_VAS_A24;
  277. break;
  278. case VME_A32:
  279. addr |= CA91CX42_VSI_CTL_VAS_A32;
  280. break;
  281. case VME_USER1:
  282. addr |= CA91CX42_VSI_CTL_VAS_USER1;
  283. break;
  284. case VME_USER2:
  285. addr |= CA91CX42_VSI_CTL_VAS_USER2;
  286. break;
  287. case VME_A64:
  288. case VME_CRCSR:
  289. case VME_USER3:
  290. case VME_USER4:
  291. default:
  292. dev_err(ca91cx42_bridge->parent, "Invalid address space\n");
  293. return -EINVAL;
  294. break;
  295. }
  296. /*
  297. * Bound address is a valid address for the window, adjust
  298. * accordingly
  299. */
  300. vme_bound = vme_base + size;
  301. pci_offset = pci_base - vme_base;
  302. if ((i == 0) || (i == 4))
  303. granularity = 0x1000;
  304. else
  305. granularity = 0x10000;
  306. if (vme_base & (granularity - 1)) {
  307. dev_err(ca91cx42_bridge->parent, "Invalid VME base "
  308. "alignment\n");
  309. return -EINVAL;
  310. }
  311. if (vme_bound & (granularity - 1)) {
  312. dev_err(ca91cx42_bridge->parent, "Invalid VME bound "
  313. "alignment\n");
  314. return -EINVAL;
  315. }
  316. if (pci_offset & (granularity - 1)) {
  317. dev_err(ca91cx42_bridge->parent, "Invalid PCI Offset "
  318. "alignment\n");
  319. return -EINVAL;
  320. }
  321. /* Disable while we are mucking around */
  322. temp_ctl = ioread32(bridge->base + CA91CX42_VSI_CTL[i]);
  323. temp_ctl &= ~CA91CX42_VSI_CTL_EN;
  324. iowrite32(temp_ctl, bridge->base + CA91CX42_VSI_CTL[i]);
  325. /* Setup mapping */
  326. iowrite32(vme_base, bridge->base + CA91CX42_VSI_BS[i]);
  327. iowrite32(vme_bound, bridge->base + CA91CX42_VSI_BD[i]);
  328. iowrite32(pci_offset, bridge->base + CA91CX42_VSI_TO[i]);
  329. /* Setup address space */
  330. temp_ctl &= ~CA91CX42_VSI_CTL_VAS_M;
  331. temp_ctl |= addr;
  332. /* Setup cycle types */
  333. temp_ctl &= ~(CA91CX42_VSI_CTL_PGM_M | CA91CX42_VSI_CTL_SUPER_M);
  334. if (cycle & VME_SUPER)
  335. temp_ctl |= CA91CX42_VSI_CTL_SUPER_SUPR;
  336. if (cycle & VME_USER)
  337. temp_ctl |= CA91CX42_VSI_CTL_SUPER_NPRIV;
  338. if (cycle & VME_PROG)
  339. temp_ctl |= CA91CX42_VSI_CTL_PGM_PGM;
  340. if (cycle & VME_DATA)
  341. temp_ctl |= CA91CX42_VSI_CTL_PGM_DATA;
  342. /* Write ctl reg without enable */
  343. iowrite32(temp_ctl, bridge->base + CA91CX42_VSI_CTL[i]);
  344. if (enabled)
  345. temp_ctl |= CA91CX42_VSI_CTL_EN;
  346. iowrite32(temp_ctl, bridge->base + CA91CX42_VSI_CTL[i]);
  347. return 0;
  348. }
  349. static int ca91cx42_slave_get(struct vme_slave_resource *image, int *enabled,
  350. unsigned long long *vme_base, unsigned long long *size,
  351. dma_addr_t *pci_base, u32 *aspace, u32 *cycle)
  352. {
  353. unsigned int i, granularity = 0, ctl = 0;
  354. unsigned long long vme_bound, pci_offset;
  355. struct ca91cx42_driver *bridge;
  356. bridge = image->parent->driver_priv;
  357. i = image->number;
  358. if ((i == 0) || (i == 4))
  359. granularity = 0x1000;
  360. else
  361. granularity = 0x10000;
  362. /* Read Registers */
  363. ctl = ioread32(bridge->base + CA91CX42_VSI_CTL[i]);
  364. *vme_base = ioread32(bridge->base + CA91CX42_VSI_BS[i]);
  365. vme_bound = ioread32(bridge->base + CA91CX42_VSI_BD[i]);
  366. pci_offset = ioread32(bridge->base + CA91CX42_VSI_TO[i]);
  367. *pci_base = (dma_addr_t)vme_base + pci_offset;
  368. *size = (unsigned long long)((vme_bound - *vme_base) + granularity);
  369. *enabled = 0;
  370. *aspace = 0;
  371. *cycle = 0;
  372. if (ctl & CA91CX42_VSI_CTL_EN)
  373. *enabled = 1;
  374. if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_A16)
  375. *aspace = VME_A16;
  376. if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_A24)
  377. *aspace = VME_A24;
  378. if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_A32)
  379. *aspace = VME_A32;
  380. if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_USER1)
  381. *aspace = VME_USER1;
  382. if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_USER2)
  383. *aspace = VME_USER2;
  384. if (ctl & CA91CX42_VSI_CTL_SUPER_SUPR)
  385. *cycle |= VME_SUPER;
  386. if (ctl & CA91CX42_VSI_CTL_SUPER_NPRIV)
  387. *cycle |= VME_USER;
  388. if (ctl & CA91CX42_VSI_CTL_PGM_PGM)
  389. *cycle |= VME_PROG;
  390. if (ctl & CA91CX42_VSI_CTL_PGM_DATA)
  391. *cycle |= VME_DATA;
  392. return 0;
  393. }
  394. /*
  395. * Allocate and map PCI Resource
  396. */
  397. static int ca91cx42_alloc_resource(struct vme_master_resource *image,
  398. unsigned long long size)
  399. {
  400. unsigned long long existing_size;
  401. int retval = 0;
  402. struct pci_dev *pdev;
  403. struct vme_bridge *ca91cx42_bridge;
  404. ca91cx42_bridge = image->parent;
  405. /* Find pci_dev container of dev */
  406. if (ca91cx42_bridge->parent == NULL) {
  407. dev_err(ca91cx42_bridge->parent, "Dev entry NULL\n");
  408. return -EINVAL;
  409. }
  410. pdev = container_of(ca91cx42_bridge->parent, struct pci_dev, dev);
  411. existing_size = (unsigned long long)(image->bus_resource.end -
  412. image->bus_resource.start);
  413. /* If the existing size is OK, return */
  414. if (existing_size == (size - 1))
  415. return 0;
  416. if (existing_size != 0) {
  417. iounmap(image->kern_base);
  418. image->kern_base = NULL;
  419. kfree(image->bus_resource.name);
  420. release_resource(&image->bus_resource);
  421. memset(&image->bus_resource, 0, sizeof(struct resource));
  422. }
  423. if (image->bus_resource.name == NULL) {
  424. image->bus_resource.name = kmalloc(VMENAMSIZ+3, GFP_ATOMIC);
  425. if (image->bus_resource.name == NULL) {
  426. dev_err(ca91cx42_bridge->parent, "Unable to allocate "
  427. "memory for resource name\n");
  428. retval = -ENOMEM;
  429. goto err_name;
  430. }
  431. }
  432. sprintf((char *)image->bus_resource.name, "%s.%d",
  433. ca91cx42_bridge->name, image->number);
  434. image->bus_resource.start = 0;
  435. image->bus_resource.end = (unsigned long)size;
  436. image->bus_resource.flags = IORESOURCE_MEM;
  437. retval = pci_bus_alloc_resource(pdev->bus,
  438. &image->bus_resource, size, size, PCIBIOS_MIN_MEM,
  439. 0, NULL, NULL);
  440. if (retval) {
  441. dev_err(ca91cx42_bridge->parent, "Failed to allocate mem "
  442. "resource for window %d size 0x%lx start 0x%lx\n",
  443. image->number, (unsigned long)size,
  444. (unsigned long)image->bus_resource.start);
  445. goto err_resource;
  446. }
  447. image->kern_base = ioremap_nocache(
  448. image->bus_resource.start, size);
  449. if (image->kern_base == NULL) {
  450. dev_err(ca91cx42_bridge->parent, "Failed to remap resource\n");
  451. retval = -ENOMEM;
  452. goto err_remap;
  453. }
  454. return 0;
  455. err_remap:
  456. release_resource(&image->bus_resource);
  457. err_resource:
  458. kfree(image->bus_resource.name);
  459. memset(&image->bus_resource, 0, sizeof(struct resource));
  460. err_name:
  461. return retval;
  462. }
  463. /*
  464. * Free and unmap PCI Resource
  465. */
  466. static void ca91cx42_free_resource(struct vme_master_resource *image)
  467. {
  468. iounmap(image->kern_base);
  469. image->kern_base = NULL;
  470. release_resource(&image->bus_resource);
  471. kfree(image->bus_resource.name);
  472. memset(&image->bus_resource, 0, sizeof(struct resource));
  473. }
  474. static int ca91cx42_master_set(struct vme_master_resource *image, int enabled,
  475. unsigned long long vme_base, unsigned long long size, u32 aspace,
  476. u32 cycle, u32 dwidth)
  477. {
  478. int retval = 0;
  479. unsigned int i, granularity = 0;
  480. unsigned int temp_ctl = 0;
  481. unsigned long long pci_bound, vme_offset, pci_base;
  482. struct vme_bridge *ca91cx42_bridge;
  483. struct ca91cx42_driver *bridge;
  484. ca91cx42_bridge = image->parent;
  485. bridge = ca91cx42_bridge->driver_priv;
  486. i = image->number;
  487. if ((i == 0) || (i == 4))
  488. granularity = 0x1000;
  489. else
  490. granularity = 0x10000;
  491. /* Verify input data */
  492. if (vme_base & (granularity - 1)) {
  493. dev_err(ca91cx42_bridge->parent, "Invalid VME Window "
  494. "alignment\n");
  495. retval = -EINVAL;
  496. goto err_window;
  497. }
  498. if (size & (granularity - 1)) {
  499. dev_err(ca91cx42_bridge->parent, "Invalid VME Window "
  500. "alignment\n");
  501. retval = -EINVAL;
  502. goto err_window;
  503. }
  504. spin_lock(&image->lock);
  505. /*
  506. * Let's allocate the resource here rather than further up the stack as
  507. * it avoids pushing loads of bus dependent stuff up the stack
  508. */
  509. retval = ca91cx42_alloc_resource(image, size);
  510. if (retval) {
  511. spin_unlock(&image->lock);
  512. dev_err(ca91cx42_bridge->parent, "Unable to allocate memory "
  513. "for resource name\n");
  514. retval = -ENOMEM;
  515. goto err_res;
  516. }
  517. pci_base = (unsigned long long)image->bus_resource.start;
  518. /*
  519. * Bound address is a valid address for the window, adjust
  520. * according to window granularity.
  521. */
  522. pci_bound = pci_base + size;
  523. vme_offset = vme_base - pci_base;
  524. /* Disable while we are mucking around */
  525. temp_ctl = ioread32(bridge->base + CA91CX42_LSI_CTL[i]);
  526. temp_ctl &= ~CA91CX42_LSI_CTL_EN;
  527. iowrite32(temp_ctl, bridge->base + CA91CX42_LSI_CTL[i]);
  528. /* Setup cycle types */
  529. temp_ctl &= ~CA91CX42_LSI_CTL_VCT_M;
  530. if (cycle & VME_BLT)
  531. temp_ctl |= CA91CX42_LSI_CTL_VCT_BLT;
  532. if (cycle & VME_MBLT)
  533. temp_ctl |= CA91CX42_LSI_CTL_VCT_MBLT;
  534. /* Setup data width */
  535. temp_ctl &= ~CA91CX42_LSI_CTL_VDW_M;
  536. switch (dwidth) {
  537. case VME_D8:
  538. temp_ctl |= CA91CX42_LSI_CTL_VDW_D8;
  539. break;
  540. case VME_D16:
  541. temp_ctl |= CA91CX42_LSI_CTL_VDW_D16;
  542. break;
  543. case VME_D32:
  544. temp_ctl |= CA91CX42_LSI_CTL_VDW_D32;
  545. break;
  546. case VME_D64:
  547. temp_ctl |= CA91CX42_LSI_CTL_VDW_D64;
  548. break;
  549. default:
  550. spin_unlock(&image->lock);
  551. dev_err(ca91cx42_bridge->parent, "Invalid data width\n");
  552. retval = -EINVAL;
  553. goto err_dwidth;
  554. break;
  555. }
  556. /* Setup address space */
  557. temp_ctl &= ~CA91CX42_LSI_CTL_VAS_M;
  558. switch (aspace) {
  559. case VME_A16:
  560. temp_ctl |= CA91CX42_LSI_CTL_VAS_A16;
  561. break;
  562. case VME_A24:
  563. temp_ctl |= CA91CX42_LSI_CTL_VAS_A24;
  564. break;
  565. case VME_A32:
  566. temp_ctl |= CA91CX42_LSI_CTL_VAS_A32;
  567. break;
  568. case VME_CRCSR:
  569. temp_ctl |= CA91CX42_LSI_CTL_VAS_CRCSR;
  570. break;
  571. case VME_USER1:
  572. temp_ctl |= CA91CX42_LSI_CTL_VAS_USER1;
  573. break;
  574. case VME_USER2:
  575. temp_ctl |= CA91CX42_LSI_CTL_VAS_USER2;
  576. break;
  577. case VME_A64:
  578. case VME_USER3:
  579. case VME_USER4:
  580. default:
  581. spin_unlock(&image->lock);
  582. dev_err(ca91cx42_bridge->parent, "Invalid address space\n");
  583. retval = -EINVAL;
  584. goto err_aspace;
  585. break;
  586. }
  587. temp_ctl &= ~(CA91CX42_LSI_CTL_PGM_M | CA91CX42_LSI_CTL_SUPER_M);
  588. if (cycle & VME_SUPER)
  589. temp_ctl |= CA91CX42_LSI_CTL_SUPER_SUPR;
  590. if (cycle & VME_PROG)
  591. temp_ctl |= CA91CX42_LSI_CTL_PGM_PGM;
  592. /* Setup mapping */
  593. iowrite32(pci_base, bridge->base + CA91CX42_LSI_BS[i]);
  594. iowrite32(pci_bound, bridge->base + CA91CX42_LSI_BD[i]);
  595. iowrite32(vme_offset, bridge->base + CA91CX42_LSI_TO[i]);
  596. /* Write ctl reg without enable */
  597. iowrite32(temp_ctl, bridge->base + CA91CX42_LSI_CTL[i]);
  598. if (enabled)
  599. temp_ctl |= CA91CX42_LSI_CTL_EN;
  600. iowrite32(temp_ctl, bridge->base + CA91CX42_LSI_CTL[i]);
  601. spin_unlock(&image->lock);
  602. return 0;
  603. err_aspace:
  604. err_dwidth:
  605. ca91cx42_free_resource(image);
  606. err_res:
  607. err_window:
  608. return retval;
  609. }
  610. static int __ca91cx42_master_get(struct vme_master_resource *image,
  611. int *enabled, unsigned long long *vme_base, unsigned long long *size,
  612. u32 *aspace, u32 *cycle, u32 *dwidth)
  613. {
  614. unsigned int i, ctl;
  615. unsigned long long pci_base, pci_bound, vme_offset;
  616. struct ca91cx42_driver *bridge;
  617. bridge = image->parent->driver_priv;
  618. i = image->number;
  619. ctl = ioread32(bridge->base + CA91CX42_LSI_CTL[i]);
  620. pci_base = ioread32(bridge->base + CA91CX42_LSI_BS[i]);
  621. vme_offset = ioread32(bridge->base + CA91CX42_LSI_TO[i]);
  622. pci_bound = ioread32(bridge->base + CA91CX42_LSI_BD[i]);
  623. *vme_base = pci_base + vme_offset;
  624. *size = (unsigned long long)(pci_bound - pci_base);
  625. *enabled = 0;
  626. *aspace = 0;
  627. *cycle = 0;
  628. *dwidth = 0;
  629. if (ctl & CA91CX42_LSI_CTL_EN)
  630. *enabled = 1;
  631. /* Setup address space */
  632. switch (ctl & CA91CX42_LSI_CTL_VAS_M) {
  633. case CA91CX42_LSI_CTL_VAS_A16:
  634. *aspace = VME_A16;
  635. break;
  636. case CA91CX42_LSI_CTL_VAS_A24:
  637. *aspace = VME_A24;
  638. break;
  639. case CA91CX42_LSI_CTL_VAS_A32:
  640. *aspace = VME_A32;
  641. break;
  642. case CA91CX42_LSI_CTL_VAS_CRCSR:
  643. *aspace = VME_CRCSR;
  644. break;
  645. case CA91CX42_LSI_CTL_VAS_USER1:
  646. *aspace = VME_USER1;
  647. break;
  648. case CA91CX42_LSI_CTL_VAS_USER2:
  649. *aspace = VME_USER2;
  650. break;
  651. }
  652. /* XXX Not sure howto check for MBLT */
  653. /* Setup cycle types */
  654. if (ctl & CA91CX42_LSI_CTL_VCT_BLT)
  655. *cycle |= VME_BLT;
  656. else
  657. *cycle |= VME_SCT;
  658. if (ctl & CA91CX42_LSI_CTL_SUPER_SUPR)
  659. *cycle |= VME_SUPER;
  660. else
  661. *cycle |= VME_USER;
  662. if (ctl & CA91CX42_LSI_CTL_PGM_PGM)
  663. *cycle = VME_PROG;
  664. else
  665. *cycle = VME_DATA;
  666. /* Setup data width */
  667. switch (ctl & CA91CX42_LSI_CTL_VDW_M) {
  668. case CA91CX42_LSI_CTL_VDW_D8:
  669. *dwidth = VME_D8;
  670. break;
  671. case CA91CX42_LSI_CTL_VDW_D16:
  672. *dwidth = VME_D16;
  673. break;
  674. case CA91CX42_LSI_CTL_VDW_D32:
  675. *dwidth = VME_D32;
  676. break;
  677. case CA91CX42_LSI_CTL_VDW_D64:
  678. *dwidth = VME_D64;
  679. break;
  680. }
  681. return 0;
  682. }
  683. static int ca91cx42_master_get(struct vme_master_resource *image, int *enabled,
  684. unsigned long long *vme_base, unsigned long long *size, u32 *aspace,
  685. u32 *cycle, u32 *dwidth)
  686. {
  687. int retval;
  688. spin_lock(&image->lock);
  689. retval = __ca91cx42_master_get(image, enabled, vme_base, size, aspace,
  690. cycle, dwidth);
  691. spin_unlock(&image->lock);
  692. return retval;
  693. }
  694. static ssize_t ca91cx42_master_read(struct vme_master_resource *image,
  695. void *buf, size_t count, loff_t offset)
  696. {
  697. ssize_t retval;
  698. void __iomem *addr = image->kern_base + offset;
  699. unsigned int done = 0;
  700. unsigned int count32;
  701. if (count == 0)
  702. return 0;
  703. spin_lock(&image->lock);
  704. /* The following code handles VME address alignment problem
  705. * in order to assure the maximal data width cycle.
  706. * We cannot use memcpy_xxx directly here because it
  707. * may cut data transfer in 8-bits cycles, thus making
  708. * D16 cycle impossible.
  709. * From the other hand, the bridge itself assures that
  710. * maximal configured data cycle is used and splits it
  711. * automatically for non-aligned addresses.
  712. */
  713. if ((uintptr_t)addr & 0x1) {
  714. *(u8 *)buf = ioread8(addr);
  715. done += 1;
  716. if (done == count)
  717. goto out;
  718. }
  719. if ((uintptr_t)addr & 0x2) {
  720. if ((count - done) < 2) {
  721. *(u8 *)(buf + done) = ioread8(addr + done);
  722. done += 1;
  723. goto out;
  724. } else {
  725. *(u16 *)(buf + done) = ioread16(addr + done);
  726. done += 2;
  727. }
  728. }
  729. count32 = (count - done) & ~0x3;
  730. if (count32 > 0) {
  731. memcpy_fromio(buf + done, addr + done, (unsigned int)count);
  732. done += count32;
  733. }
  734. if ((count - done) & 0x2) {
  735. *(u16 *)(buf + done) = ioread16(addr + done);
  736. done += 2;
  737. }
  738. if ((count - done) & 0x1) {
  739. *(u8 *)(buf + done) = ioread8(addr + done);
  740. done += 1;
  741. }
  742. out:
  743. retval = count;
  744. spin_unlock(&image->lock);
  745. return retval;
  746. }
  747. static ssize_t ca91cx42_master_write(struct vme_master_resource *image,
  748. void *buf, size_t count, loff_t offset)
  749. {
  750. ssize_t retval;
  751. void __iomem *addr = image->kern_base + offset;
  752. unsigned int done = 0;
  753. unsigned int count32;
  754. if (count == 0)
  755. return 0;
  756. spin_lock(&image->lock);
  757. /* Here we apply for the same strategy we do in master_read
  758. * function in order to assure D16 cycle when required.
  759. */
  760. if ((uintptr_t)addr & 0x1) {
  761. iowrite8(*(u8 *)buf, addr);
  762. done += 1;
  763. if (done == count)
  764. goto out;
  765. }
  766. if ((uintptr_t)addr & 0x2) {
  767. if ((count - done) < 2) {
  768. iowrite8(*(u8 *)(buf + done), addr + done);
  769. done += 1;
  770. goto out;
  771. } else {
  772. iowrite16(*(u16 *)(buf + done), addr + done);
  773. done += 2;
  774. }
  775. }
  776. count32 = (count - done) & ~0x3;
  777. if (count32 > 0) {
  778. memcpy_toio(addr + done, buf + done, count32);
  779. done += count32;
  780. }
  781. if ((count - done) & 0x2) {
  782. iowrite16(*(u16 *)(buf + done), addr + done);
  783. done += 2;
  784. }
  785. if ((count - done) & 0x1) {
  786. iowrite8(*(u8 *)(buf + done), addr + done);
  787. done += 1;
  788. }
  789. out:
  790. retval = count;
  791. spin_unlock(&image->lock);
  792. return retval;
  793. }
  794. static unsigned int ca91cx42_master_rmw(struct vme_master_resource *image,
  795. unsigned int mask, unsigned int compare, unsigned int swap,
  796. loff_t offset)
  797. {
  798. u32 result;
  799. uintptr_t pci_addr;
  800. int i;
  801. struct ca91cx42_driver *bridge;
  802. struct device *dev;
  803. bridge = image->parent->driver_priv;
  804. dev = image->parent->parent;
  805. /* Find the PCI address that maps to the desired VME address */
  806. i = image->number;
  807. /* Locking as we can only do one of these at a time */
  808. mutex_lock(&bridge->vme_rmw);
  809. /* Lock image */
  810. spin_lock(&image->lock);
  811. pci_addr = (uintptr_t)image->kern_base + offset;
  812. /* Address must be 4-byte aligned */
  813. if (pci_addr & 0x3) {
  814. dev_err(dev, "RMW Address not 4-byte aligned\n");
  815. result = -EINVAL;
  816. goto out;
  817. }
  818. /* Ensure RMW Disabled whilst configuring */
  819. iowrite32(0, bridge->base + SCYC_CTL);
  820. /* Configure registers */
  821. iowrite32(mask, bridge->base + SCYC_EN);
  822. iowrite32(compare, bridge->base + SCYC_CMP);
  823. iowrite32(swap, bridge->base + SCYC_SWP);
  824. iowrite32(pci_addr, bridge->base + SCYC_ADDR);
  825. /* Enable RMW */
  826. iowrite32(CA91CX42_SCYC_CTL_CYC_RMW, bridge->base + SCYC_CTL);
  827. /* Kick process off with a read to the required address. */
  828. result = ioread32(image->kern_base + offset);
  829. /* Disable RMW */
  830. iowrite32(0, bridge->base + SCYC_CTL);
  831. out:
  832. spin_unlock(&image->lock);
  833. mutex_unlock(&bridge->vme_rmw);
  834. return result;
  835. }
  836. static int ca91cx42_dma_list_add(struct vme_dma_list *list,
  837. struct vme_dma_attr *src, struct vme_dma_attr *dest, size_t count)
  838. {
  839. struct ca91cx42_dma_entry *entry, *prev;
  840. struct vme_dma_pci *pci_attr;
  841. struct vme_dma_vme *vme_attr;
  842. dma_addr_t desc_ptr;
  843. int retval = 0;
  844. struct device *dev;
  845. dev = list->parent->parent->parent;
  846. /* XXX descriptor must be aligned on 64-bit boundaries */
  847. entry = kmalloc(sizeof(struct ca91cx42_dma_entry), GFP_KERNEL);
  848. if (entry == NULL) {
  849. dev_err(dev, "Failed to allocate memory for dma resource "
  850. "structure\n");
  851. retval = -ENOMEM;
  852. goto err_mem;
  853. }
  854. /* Test descriptor alignment */
  855. if ((unsigned long)&entry->descriptor & CA91CX42_DCPP_M) {
  856. dev_err(dev, "Descriptor not aligned to 16 byte boundary as "
  857. "required: %p\n", &entry->descriptor);
  858. retval = -EINVAL;
  859. goto err_align;
  860. }
  861. memset(&entry->descriptor, 0, sizeof(struct ca91cx42_dma_descriptor));
  862. if (dest->type == VME_DMA_VME) {
  863. entry->descriptor.dctl |= CA91CX42_DCTL_L2V;
  864. vme_attr = dest->private;
  865. pci_attr = src->private;
  866. } else {
  867. vme_attr = src->private;
  868. pci_attr = dest->private;
  869. }
  870. /* Check we can do fulfill required attributes */
  871. if ((vme_attr->aspace & ~(VME_A16 | VME_A24 | VME_A32 | VME_USER1 |
  872. VME_USER2)) != 0) {
  873. dev_err(dev, "Unsupported cycle type\n");
  874. retval = -EINVAL;
  875. goto err_aspace;
  876. }
  877. if ((vme_attr->cycle & ~(VME_SCT | VME_BLT | VME_SUPER | VME_USER |
  878. VME_PROG | VME_DATA)) != 0) {
  879. dev_err(dev, "Unsupported cycle type\n");
  880. retval = -EINVAL;
  881. goto err_cycle;
  882. }
  883. /* Check to see if we can fulfill source and destination */
  884. if (!(((src->type == VME_DMA_PCI) && (dest->type == VME_DMA_VME)) ||
  885. ((src->type == VME_DMA_VME) && (dest->type == VME_DMA_PCI)))) {
  886. dev_err(dev, "Cannot perform transfer with this "
  887. "source-destination combination\n");
  888. retval = -EINVAL;
  889. goto err_direct;
  890. }
  891. /* Setup cycle types */
  892. if (vme_attr->cycle & VME_BLT)
  893. entry->descriptor.dctl |= CA91CX42_DCTL_VCT_BLT;
  894. /* Setup data width */
  895. switch (vme_attr->dwidth) {
  896. case VME_D8:
  897. entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D8;
  898. break;
  899. case VME_D16:
  900. entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D16;
  901. break;
  902. case VME_D32:
  903. entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D32;
  904. break;
  905. case VME_D64:
  906. entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D64;
  907. break;
  908. default:
  909. dev_err(dev, "Invalid data width\n");
  910. return -EINVAL;
  911. }
  912. /* Setup address space */
  913. switch (vme_attr->aspace) {
  914. case VME_A16:
  915. entry->descriptor.dctl |= CA91CX42_DCTL_VAS_A16;
  916. break;
  917. case VME_A24:
  918. entry->descriptor.dctl |= CA91CX42_DCTL_VAS_A24;
  919. break;
  920. case VME_A32:
  921. entry->descriptor.dctl |= CA91CX42_DCTL_VAS_A32;
  922. break;
  923. case VME_USER1:
  924. entry->descriptor.dctl |= CA91CX42_DCTL_VAS_USER1;
  925. break;
  926. case VME_USER2:
  927. entry->descriptor.dctl |= CA91CX42_DCTL_VAS_USER2;
  928. break;
  929. default:
  930. dev_err(dev, "Invalid address space\n");
  931. return -EINVAL;
  932. break;
  933. }
  934. if (vme_attr->cycle & VME_SUPER)
  935. entry->descriptor.dctl |= CA91CX42_DCTL_SUPER_SUPR;
  936. if (vme_attr->cycle & VME_PROG)
  937. entry->descriptor.dctl |= CA91CX42_DCTL_PGM_PGM;
  938. entry->descriptor.dtbc = count;
  939. entry->descriptor.dla = pci_attr->address;
  940. entry->descriptor.dva = vme_attr->address;
  941. entry->descriptor.dcpp = CA91CX42_DCPP_NULL;
  942. /* Add to list */
  943. list_add_tail(&entry->list, &list->entries);
  944. /* Fill out previous descriptors "Next Address" */
  945. if (entry->list.prev != &list->entries) {
  946. prev = list_entry(entry->list.prev, struct ca91cx42_dma_entry,
  947. list);
  948. /* We need the bus address for the pointer */
  949. desc_ptr = virt_to_bus(&entry->descriptor);
  950. prev->descriptor.dcpp = desc_ptr & ~CA91CX42_DCPP_M;
  951. }
  952. return 0;
  953. err_cycle:
  954. err_aspace:
  955. err_direct:
  956. err_align:
  957. kfree(entry);
  958. err_mem:
  959. return retval;
  960. }
  961. static int ca91cx42_dma_busy(struct vme_bridge *ca91cx42_bridge)
  962. {
  963. u32 tmp;
  964. struct ca91cx42_driver *bridge;
  965. bridge = ca91cx42_bridge->driver_priv;
  966. tmp = ioread32(bridge->base + DGCS);
  967. if (tmp & CA91CX42_DGCS_ACT)
  968. return 0;
  969. else
  970. return 1;
  971. }
  972. static int ca91cx42_dma_list_exec(struct vme_dma_list *list)
  973. {
  974. struct vme_dma_resource *ctrlr;
  975. struct ca91cx42_dma_entry *entry;
  976. int retval = 0;
  977. dma_addr_t bus_addr;
  978. u32 val;
  979. struct device *dev;
  980. struct ca91cx42_driver *bridge;
  981. ctrlr = list->parent;
  982. bridge = ctrlr->parent->driver_priv;
  983. dev = ctrlr->parent->parent;
  984. mutex_lock(&ctrlr->mtx);
  985. if (!(list_empty(&ctrlr->running))) {
  986. /*
  987. * XXX We have an active DMA transfer and currently haven't
  988. * sorted out the mechanism for "pending" DMA transfers.
  989. * Return busy.
  990. */
  991. /* Need to add to pending here */
  992. mutex_unlock(&ctrlr->mtx);
  993. return -EBUSY;
  994. } else {
  995. list_add(&list->list, &ctrlr->running);
  996. }
  997. /* Get first bus address and write into registers */
  998. entry = list_first_entry(&list->entries, struct ca91cx42_dma_entry,
  999. list);
  1000. bus_addr = virt_to_bus(&entry->descriptor);
  1001. mutex_unlock(&ctrlr->mtx);
  1002. iowrite32(0, bridge->base + DTBC);
  1003. iowrite32(bus_addr & ~CA91CX42_DCPP_M, bridge->base + DCPP);
  1004. /* Start the operation */
  1005. val = ioread32(bridge->base + DGCS);
  1006. /* XXX Could set VMEbus On and Off Counters here */
  1007. val &= (CA91CX42_DGCS_VON_M | CA91CX42_DGCS_VOFF_M);
  1008. val |= (CA91CX42_DGCS_CHAIN | CA91CX42_DGCS_STOP | CA91CX42_DGCS_HALT |
  1009. CA91CX42_DGCS_DONE | CA91CX42_DGCS_LERR | CA91CX42_DGCS_VERR |
  1010. CA91CX42_DGCS_PERR);
  1011. iowrite32(val, bridge->base + DGCS);
  1012. val |= CA91CX42_DGCS_GO;
  1013. iowrite32(val, bridge->base + DGCS);
  1014. wait_event_interruptible(bridge->dma_queue,
  1015. ca91cx42_dma_busy(ctrlr->parent));
  1016. /*
  1017. * Read status register, this register is valid until we kick off a
  1018. * new transfer.
  1019. */
  1020. val = ioread32(bridge->base + DGCS);
  1021. if (val & (CA91CX42_DGCS_LERR | CA91CX42_DGCS_VERR |
  1022. CA91CX42_DGCS_PERR)) {
  1023. dev_err(dev, "ca91c042: DMA Error. DGCS=%08X\n", val);
  1024. val = ioread32(bridge->base + DCTL);
  1025. }
  1026. /* Remove list from running list */
  1027. mutex_lock(&ctrlr->mtx);
  1028. list_del(&list->list);
  1029. mutex_unlock(&ctrlr->mtx);
  1030. return retval;
  1031. }
  1032. static int ca91cx42_dma_list_empty(struct vme_dma_list *list)
  1033. {
  1034. struct list_head *pos, *temp;
  1035. struct ca91cx42_dma_entry *entry;
  1036. /* detach and free each entry */
  1037. list_for_each_safe(pos, temp, &list->entries) {
  1038. list_del(pos);
  1039. entry = list_entry(pos, struct ca91cx42_dma_entry, list);
  1040. kfree(entry);
  1041. }
  1042. return 0;
  1043. }
  1044. /*
  1045. * All 4 location monitors reside at the same base - this is therefore a
  1046. * system wide configuration.
  1047. *
  1048. * This does not enable the LM monitor - that should be done when the first
  1049. * callback is attached and disabled when the last callback is removed.
  1050. */
  1051. static int ca91cx42_lm_set(struct vme_lm_resource *lm,
  1052. unsigned long long lm_base, u32 aspace, u32 cycle)
  1053. {
  1054. u32 temp_base, lm_ctl = 0;
  1055. int i;
  1056. struct ca91cx42_driver *bridge;
  1057. struct device *dev;
  1058. bridge = lm->parent->driver_priv;
  1059. dev = lm->parent->parent;
  1060. /* Check the alignment of the location monitor */
  1061. temp_base = (u32)lm_base;
  1062. if (temp_base & 0xffff) {
  1063. dev_err(dev, "Location monitor must be aligned to 64KB "
  1064. "boundary");
  1065. return -EINVAL;
  1066. }
  1067. mutex_lock(&lm->mtx);
  1068. /* If we already have a callback attached, we can't move it! */
  1069. for (i = 0; i < lm->monitors; i++) {
  1070. if (bridge->lm_callback[i] != NULL) {
  1071. mutex_unlock(&lm->mtx);
  1072. dev_err(dev, "Location monitor callback attached, "
  1073. "can't reset\n");
  1074. return -EBUSY;
  1075. }
  1076. }
  1077. switch (aspace) {
  1078. case VME_A16:
  1079. lm_ctl |= CA91CX42_LM_CTL_AS_A16;
  1080. break;
  1081. case VME_A24:
  1082. lm_ctl |= CA91CX42_LM_CTL_AS_A24;
  1083. break;
  1084. case VME_A32:
  1085. lm_ctl |= CA91CX42_LM_CTL_AS_A32;
  1086. break;
  1087. default:
  1088. mutex_unlock(&lm->mtx);
  1089. dev_err(dev, "Invalid address space\n");
  1090. return -EINVAL;
  1091. break;
  1092. }
  1093. if (cycle & VME_SUPER)
  1094. lm_ctl |= CA91CX42_LM_CTL_SUPR;
  1095. if (cycle & VME_USER)
  1096. lm_ctl |= CA91CX42_LM_CTL_NPRIV;
  1097. if (cycle & VME_PROG)
  1098. lm_ctl |= CA91CX42_LM_CTL_PGM;
  1099. if (cycle & VME_DATA)
  1100. lm_ctl |= CA91CX42_LM_CTL_DATA;
  1101. iowrite32(lm_base, bridge->base + LM_BS);
  1102. iowrite32(lm_ctl, bridge->base + LM_CTL);
  1103. mutex_unlock(&lm->mtx);
  1104. return 0;
  1105. }
  1106. /* Get configuration of the callback monitor and return whether it is enabled
  1107. * or disabled.
  1108. */
  1109. static int ca91cx42_lm_get(struct vme_lm_resource *lm,
  1110. unsigned long long *lm_base, u32 *aspace, u32 *cycle)
  1111. {
  1112. u32 lm_ctl, enabled = 0;
  1113. struct ca91cx42_driver *bridge;
  1114. bridge = lm->parent->driver_priv;
  1115. mutex_lock(&lm->mtx);
  1116. *lm_base = (unsigned long long)ioread32(bridge->base + LM_BS);
  1117. lm_ctl = ioread32(bridge->base + LM_CTL);
  1118. if (lm_ctl & CA91CX42_LM_CTL_EN)
  1119. enabled = 1;
  1120. if ((lm_ctl & CA91CX42_LM_CTL_AS_M) == CA91CX42_LM_CTL_AS_A16)
  1121. *aspace = VME_A16;
  1122. if ((lm_ctl & CA91CX42_LM_CTL_AS_M) == CA91CX42_LM_CTL_AS_A24)
  1123. *aspace = VME_A24;
  1124. if ((lm_ctl & CA91CX42_LM_CTL_AS_M) == CA91CX42_LM_CTL_AS_A32)
  1125. *aspace = VME_A32;
  1126. *cycle = 0;
  1127. if (lm_ctl & CA91CX42_LM_CTL_SUPR)
  1128. *cycle |= VME_SUPER;
  1129. if (lm_ctl & CA91CX42_LM_CTL_NPRIV)
  1130. *cycle |= VME_USER;
  1131. if (lm_ctl & CA91CX42_LM_CTL_PGM)
  1132. *cycle |= VME_PROG;
  1133. if (lm_ctl & CA91CX42_LM_CTL_DATA)
  1134. *cycle |= VME_DATA;
  1135. mutex_unlock(&lm->mtx);
  1136. return enabled;
  1137. }
  1138. /*
  1139. * Attach a callback to a specific location monitor.
  1140. *
  1141. * Callback will be passed the monitor triggered.
  1142. */
  1143. static int ca91cx42_lm_attach(struct vme_lm_resource *lm, int monitor,
  1144. void (*callback)(int))
  1145. {
  1146. u32 lm_ctl, tmp;
  1147. struct ca91cx42_driver *bridge;
  1148. struct device *dev;
  1149. bridge = lm->parent->driver_priv;
  1150. dev = lm->parent->parent;
  1151. mutex_lock(&lm->mtx);
  1152. /* Ensure that the location monitor is configured - need PGM or DATA */
  1153. lm_ctl = ioread32(bridge->base + LM_CTL);
  1154. if ((lm_ctl & (CA91CX42_LM_CTL_PGM | CA91CX42_LM_CTL_DATA)) == 0) {
  1155. mutex_unlock(&lm->mtx);
  1156. dev_err(dev, "Location monitor not properly configured\n");
  1157. return -EINVAL;
  1158. }
  1159. /* Check that a callback isn't already attached */
  1160. if (bridge->lm_callback[monitor] != NULL) {
  1161. mutex_unlock(&lm->mtx);
  1162. dev_err(dev, "Existing callback attached\n");
  1163. return -EBUSY;
  1164. }
  1165. /* Attach callback */
  1166. bridge->lm_callback[monitor] = callback;
  1167. /* Enable Location Monitor interrupt */
  1168. tmp = ioread32(bridge->base + LINT_EN);
  1169. tmp |= CA91CX42_LINT_LM[monitor];
  1170. iowrite32(tmp, bridge->base + LINT_EN);
  1171. /* Ensure that global Location Monitor Enable set */
  1172. if ((lm_ctl & CA91CX42_LM_CTL_EN) == 0) {
  1173. lm_ctl |= CA91CX42_LM_CTL_EN;
  1174. iowrite32(lm_ctl, bridge->base + LM_CTL);
  1175. }
  1176. mutex_unlock(&lm->mtx);
  1177. return 0;
  1178. }
  1179. /*
  1180. * Detach a callback function forn a specific location monitor.
  1181. */
  1182. static int ca91cx42_lm_detach(struct vme_lm_resource *lm, int monitor)
  1183. {
  1184. u32 tmp;
  1185. struct ca91cx42_driver *bridge;
  1186. bridge = lm->parent->driver_priv;
  1187. mutex_lock(&lm->mtx);
  1188. /* Disable Location Monitor and ensure previous interrupts are clear */
  1189. tmp = ioread32(bridge->base + LINT_EN);
  1190. tmp &= ~CA91CX42_LINT_LM[monitor];
  1191. iowrite32(tmp, bridge->base + LINT_EN);
  1192. iowrite32(CA91CX42_LINT_LM[monitor],
  1193. bridge->base + LINT_STAT);
  1194. /* Detach callback */
  1195. bridge->lm_callback[monitor] = NULL;
  1196. /* If all location monitors disabled, disable global Location Monitor */
  1197. if ((tmp & (CA91CX42_LINT_LM0 | CA91CX42_LINT_LM1 | CA91CX42_LINT_LM2 |
  1198. CA91CX42_LINT_LM3)) == 0) {
  1199. tmp = ioread32(bridge->base + LM_CTL);
  1200. tmp &= ~CA91CX42_LM_CTL_EN;
  1201. iowrite32(tmp, bridge->base + LM_CTL);
  1202. }
  1203. mutex_unlock(&lm->mtx);
  1204. return 0;
  1205. }
  1206. static int ca91cx42_slot_get(struct vme_bridge *ca91cx42_bridge)
  1207. {
  1208. u32 slot = 0;
  1209. struct ca91cx42_driver *bridge;
  1210. bridge = ca91cx42_bridge->driver_priv;
  1211. if (!geoid) {
  1212. slot = ioread32(bridge->base + VCSR_BS);
  1213. slot = ((slot & CA91CX42_VCSR_BS_SLOT_M) >> 27);
  1214. } else
  1215. slot = geoid;
  1216. return (int)slot;
  1217. }
  1218. static void *ca91cx42_alloc_consistent(struct device *parent, size_t size,
  1219. dma_addr_t *dma)
  1220. {
  1221. struct pci_dev *pdev;
  1222. /* Find pci_dev container of dev */
  1223. pdev = container_of(parent, struct pci_dev, dev);
  1224. return pci_alloc_consistent(pdev, size, dma);
  1225. }
  1226. static void ca91cx42_free_consistent(struct device *parent, size_t size,
  1227. void *vaddr, dma_addr_t dma)
  1228. {
  1229. struct pci_dev *pdev;
  1230. /* Find pci_dev container of dev */
  1231. pdev = container_of(parent, struct pci_dev, dev);
  1232. pci_free_consistent(pdev, size, vaddr, dma);
  1233. }
  1234. /*
  1235. * Configure CR/CSR space
  1236. *
  1237. * Access to the CR/CSR can be configured at power-up. The location of the
  1238. * CR/CSR registers in the CR/CSR address space is determined by the boards
  1239. * Auto-ID or Geographic address. This function ensures that the window is
  1240. * enabled at an offset consistent with the boards geopgraphic address.
  1241. */
  1242. static int ca91cx42_crcsr_init(struct vme_bridge *ca91cx42_bridge,
  1243. struct pci_dev *pdev)
  1244. {
  1245. unsigned int crcsr_addr;
  1246. int tmp, slot;
  1247. struct ca91cx42_driver *bridge;
  1248. bridge = ca91cx42_bridge->driver_priv;
  1249. slot = ca91cx42_slot_get(ca91cx42_bridge);
  1250. /* Write CSR Base Address if slot ID is supplied as a module param */
  1251. if (geoid)
  1252. iowrite32(geoid << 27, bridge->base + VCSR_BS);
  1253. dev_info(&pdev->dev, "CR/CSR Offset: %d\n", slot);
  1254. if (slot == 0) {
  1255. dev_err(&pdev->dev, "Slot number is unset, not configuring "
  1256. "CR/CSR space\n");
  1257. return -EINVAL;
  1258. }
  1259. /* Allocate mem for CR/CSR image */
  1260. bridge->crcsr_kernel = pci_alloc_consistent(pdev, VME_CRCSR_BUF_SIZE,
  1261. &bridge->crcsr_bus);
  1262. if (bridge->crcsr_kernel == NULL) {
  1263. dev_err(&pdev->dev, "Failed to allocate memory for CR/CSR "
  1264. "image\n");
  1265. return -ENOMEM;
  1266. }
  1267. memset(bridge->crcsr_kernel, 0, VME_CRCSR_BUF_SIZE);
  1268. crcsr_addr = slot * (512 * 1024);
  1269. iowrite32(bridge->crcsr_bus - crcsr_addr, bridge->base + VCSR_TO);
  1270. tmp = ioread32(bridge->base + VCSR_CTL);
  1271. tmp |= CA91CX42_VCSR_CTL_EN;
  1272. iowrite32(tmp, bridge->base + VCSR_CTL);
  1273. return 0;
  1274. }
  1275. static void ca91cx42_crcsr_exit(struct vme_bridge *ca91cx42_bridge,
  1276. struct pci_dev *pdev)
  1277. {
  1278. u32 tmp;
  1279. struct ca91cx42_driver *bridge;
  1280. bridge = ca91cx42_bridge->driver_priv;
  1281. /* Turn off CR/CSR space */
  1282. tmp = ioread32(bridge->base + VCSR_CTL);
  1283. tmp &= ~CA91CX42_VCSR_CTL_EN;
  1284. iowrite32(tmp, bridge->base + VCSR_CTL);
  1285. /* Free image */
  1286. iowrite32(0, bridge->base + VCSR_TO);
  1287. pci_free_consistent(pdev, VME_CRCSR_BUF_SIZE, bridge->crcsr_kernel,
  1288. bridge->crcsr_bus);
  1289. }
  1290. static int ca91cx42_probe(struct pci_dev *pdev, const struct pci_device_id *id)
  1291. {
  1292. int retval, i;
  1293. u32 data;
  1294. struct list_head *pos = NULL, *n;
  1295. struct vme_bridge *ca91cx42_bridge;
  1296. struct ca91cx42_driver *ca91cx42_device;
  1297. struct vme_master_resource *master_image;
  1298. struct vme_slave_resource *slave_image;
  1299. struct vme_dma_resource *dma_ctrlr;
  1300. struct vme_lm_resource *lm;
  1301. /* We want to support more than one of each bridge so we need to
  1302. * dynamically allocate the bridge structure
  1303. */
  1304. ca91cx42_bridge = kzalloc(sizeof(struct vme_bridge), GFP_KERNEL);
  1305. if (ca91cx42_bridge == NULL) {
  1306. dev_err(&pdev->dev, "Failed to allocate memory for device "
  1307. "structure\n");
  1308. retval = -ENOMEM;
  1309. goto err_struct;
  1310. }
  1311. ca91cx42_device = kzalloc(sizeof(struct ca91cx42_driver), GFP_KERNEL);
  1312. if (ca91cx42_device == NULL) {
  1313. dev_err(&pdev->dev, "Failed to allocate memory for device "
  1314. "structure\n");
  1315. retval = -ENOMEM;
  1316. goto err_driver;
  1317. }
  1318. ca91cx42_bridge->driver_priv = ca91cx42_device;
  1319. /* Enable the device */
  1320. retval = pci_enable_device(pdev);
  1321. if (retval) {
  1322. dev_err(&pdev->dev, "Unable to enable device\n");
  1323. goto err_enable;
  1324. }
  1325. /* Map Registers */
  1326. retval = pci_request_regions(pdev, driver_name);
  1327. if (retval) {
  1328. dev_err(&pdev->dev, "Unable to reserve resources\n");
  1329. goto err_resource;
  1330. }
  1331. /* map registers in BAR 0 */
  1332. ca91cx42_device->base = ioremap_nocache(pci_resource_start(pdev, 0),
  1333. 4096);
  1334. if (!ca91cx42_device->base) {
  1335. dev_err(&pdev->dev, "Unable to remap CRG region\n");
  1336. retval = -EIO;
  1337. goto err_remap;
  1338. }
  1339. /* Check to see if the mapping worked out */
  1340. data = ioread32(ca91cx42_device->base + CA91CX42_PCI_ID) & 0x0000FFFF;
  1341. if (data != PCI_VENDOR_ID_TUNDRA) {
  1342. dev_err(&pdev->dev, "PCI_ID check failed\n");
  1343. retval = -EIO;
  1344. goto err_test;
  1345. }
  1346. /* Initialize wait queues & mutual exclusion flags */
  1347. init_waitqueue_head(&ca91cx42_device->dma_queue);
  1348. init_waitqueue_head(&ca91cx42_device->iack_queue);
  1349. mutex_init(&ca91cx42_device->vme_int);
  1350. mutex_init(&ca91cx42_device->vme_rmw);
  1351. ca91cx42_bridge->parent = &pdev->dev;
  1352. strcpy(ca91cx42_bridge->name, driver_name);
  1353. /* Setup IRQ */
  1354. retval = ca91cx42_irq_init(ca91cx42_bridge);
  1355. if (retval != 0) {
  1356. dev_err(&pdev->dev, "Chip Initialization failed.\n");
  1357. goto err_irq;
  1358. }
  1359. /* Add master windows to list */
  1360. INIT_LIST_HEAD(&ca91cx42_bridge->master_resources);
  1361. for (i = 0; i < CA91C142_MAX_MASTER; i++) {
  1362. master_image = kmalloc(sizeof(struct vme_master_resource),
  1363. GFP_KERNEL);
  1364. if (master_image == NULL) {
  1365. dev_err(&pdev->dev, "Failed to allocate memory for "
  1366. "master resource structure\n");
  1367. retval = -ENOMEM;
  1368. goto err_master;
  1369. }
  1370. master_image->parent = ca91cx42_bridge;
  1371. spin_lock_init(&master_image->lock);
  1372. master_image->locked = 0;
  1373. master_image->number = i;
  1374. master_image->address_attr = VME_A16 | VME_A24 | VME_A32 |
  1375. VME_CRCSR | VME_USER1 | VME_USER2;
  1376. master_image->cycle_attr = VME_SCT | VME_BLT | VME_MBLT |
  1377. VME_SUPER | VME_USER | VME_PROG | VME_DATA;
  1378. master_image->width_attr = VME_D8 | VME_D16 | VME_D32 | VME_D64;
  1379. memset(&master_image->bus_resource, 0,
  1380. sizeof(struct resource));
  1381. master_image->kern_base = NULL;
  1382. list_add_tail(&master_image->list,
  1383. &ca91cx42_bridge->master_resources);
  1384. }
  1385. /* Add slave windows to list */
  1386. INIT_LIST_HEAD(&ca91cx42_bridge->slave_resources);
  1387. for (i = 0; i < CA91C142_MAX_SLAVE; i++) {
  1388. slave_image = kmalloc(sizeof(struct vme_slave_resource),
  1389. GFP_KERNEL);
  1390. if (slave_image == NULL) {
  1391. dev_err(&pdev->dev, "Failed to allocate memory for "
  1392. "slave resource structure\n");
  1393. retval = -ENOMEM;
  1394. goto err_slave;
  1395. }
  1396. slave_image->parent = ca91cx42_bridge;
  1397. mutex_init(&slave_image->mtx);
  1398. slave_image->locked = 0;
  1399. slave_image->number = i;
  1400. slave_image->address_attr = VME_A24 | VME_A32 | VME_USER1 |
  1401. VME_USER2;
  1402. /* Only windows 0 and 4 support A16 */
  1403. if (i == 0 || i == 4)
  1404. slave_image->address_attr |= VME_A16;
  1405. slave_image->cycle_attr = VME_SCT | VME_BLT | VME_MBLT |
  1406. VME_SUPER | VME_USER | VME_PROG | VME_DATA;
  1407. list_add_tail(&slave_image->list,
  1408. &ca91cx42_bridge->slave_resources);
  1409. }
  1410. /* Add dma engines to list */
  1411. INIT_LIST_HEAD(&ca91cx42_bridge->dma_resources);
  1412. for (i = 0; i < CA91C142_MAX_DMA; i++) {
  1413. dma_ctrlr = kmalloc(sizeof(struct vme_dma_resource),
  1414. GFP_KERNEL);
  1415. if (dma_ctrlr == NULL) {
  1416. dev_err(&pdev->dev, "Failed to allocate memory for "
  1417. "dma resource structure\n");
  1418. retval = -ENOMEM;
  1419. goto err_dma;
  1420. }
  1421. dma_ctrlr->parent = ca91cx42_bridge;
  1422. mutex_init(&dma_ctrlr->mtx);
  1423. dma_ctrlr->locked = 0;
  1424. dma_ctrlr->number = i;
  1425. dma_ctrlr->route_attr = VME_DMA_VME_TO_MEM |
  1426. VME_DMA_MEM_TO_VME;
  1427. INIT_LIST_HEAD(&dma_ctrlr->pending);
  1428. INIT_LIST_HEAD(&dma_ctrlr->running);
  1429. list_add_tail(&dma_ctrlr->list,
  1430. &ca91cx42_bridge->dma_resources);
  1431. }
  1432. /* Add location monitor to list */
  1433. INIT_LIST_HEAD(&ca91cx42_bridge->lm_resources);
  1434. lm = kmalloc(sizeof(struct vme_lm_resource), GFP_KERNEL);
  1435. if (lm == NULL) {
  1436. dev_err(&pdev->dev, "Failed to allocate memory for "
  1437. "location monitor resource structure\n");
  1438. retval = -ENOMEM;
  1439. goto err_lm;
  1440. }
  1441. lm->parent = ca91cx42_bridge;
  1442. mutex_init(&lm->mtx);
  1443. lm->locked = 0;
  1444. lm->number = 1;
  1445. lm->monitors = 4;
  1446. list_add_tail(&lm->list, &ca91cx42_bridge->lm_resources);
  1447. ca91cx42_bridge->slave_get = ca91cx42_slave_get;
  1448. ca91cx42_bridge->slave_set = ca91cx42_slave_set;
  1449. ca91cx42_bridge->master_get = ca91cx42_master_get;
  1450. ca91cx42_bridge->master_set = ca91cx42_master_set;
  1451. ca91cx42_bridge->master_read = ca91cx42_master_read;
  1452. ca91cx42_bridge->master_write = ca91cx42_master_write;
  1453. ca91cx42_bridge->master_rmw = ca91cx42_master_rmw;
  1454. ca91cx42_bridge->dma_list_add = ca91cx42_dma_list_add;
  1455. ca91cx42_bridge->dma_list_exec = ca91cx42_dma_list_exec;
  1456. ca91cx42_bridge->dma_list_empty = ca91cx42_dma_list_empty;
  1457. ca91cx42_bridge->irq_set = ca91cx42_irq_set;
  1458. ca91cx42_bridge->irq_generate = ca91cx42_irq_generate;
  1459. ca91cx42_bridge->lm_set = ca91cx42_lm_set;
  1460. ca91cx42_bridge->lm_get = ca91cx42_lm_get;
  1461. ca91cx42_bridge->lm_attach = ca91cx42_lm_attach;
  1462. ca91cx42_bridge->lm_detach = ca91cx42_lm_detach;
  1463. ca91cx42_bridge->slot_get = ca91cx42_slot_get;
  1464. ca91cx42_bridge->alloc_consistent = ca91cx42_alloc_consistent;
  1465. ca91cx42_bridge->free_consistent = ca91cx42_free_consistent;
  1466. data = ioread32(ca91cx42_device->base + MISC_CTL);
  1467. dev_info(&pdev->dev, "Board is%s the VME system controller\n",
  1468. (data & CA91CX42_MISC_CTL_SYSCON) ? "" : " not");
  1469. dev_info(&pdev->dev, "Slot ID is %d\n",
  1470. ca91cx42_slot_get(ca91cx42_bridge));
  1471. if (ca91cx42_crcsr_init(ca91cx42_bridge, pdev))
  1472. dev_err(&pdev->dev, "CR/CSR configuration failed.\n");
  1473. /* Need to save ca91cx42_bridge pointer locally in link list for use in
  1474. * ca91cx42_remove()
  1475. */
  1476. retval = vme_register_bridge(ca91cx42_bridge);
  1477. if (retval != 0) {
  1478. dev_err(&pdev->dev, "Chip Registration failed.\n");
  1479. goto err_reg;
  1480. }
  1481. pci_set_drvdata(pdev, ca91cx42_bridge);
  1482. return 0;
  1483. err_reg:
  1484. ca91cx42_crcsr_exit(ca91cx42_bridge, pdev);
  1485. err_lm:
  1486. /* resources are stored in link list */
  1487. list_for_each_safe(pos, n, &ca91cx42_bridge->lm_resources) {
  1488. lm = list_entry(pos, struct vme_lm_resource, list);
  1489. list_del(pos);
  1490. kfree(lm);
  1491. }
  1492. err_dma:
  1493. /* resources are stored in link list */
  1494. list_for_each_safe(pos, n, &ca91cx42_bridge->dma_resources) {
  1495. dma_ctrlr = list_entry(pos, struct vme_dma_resource, list);
  1496. list_del(pos);
  1497. kfree(dma_ctrlr);
  1498. }
  1499. err_slave:
  1500. /* resources are stored in link list */
  1501. list_for_each_safe(pos, n, &ca91cx42_bridge->slave_resources) {
  1502. slave_image = list_entry(pos, struct vme_slave_resource, list);
  1503. list_del(pos);
  1504. kfree(slave_image);
  1505. }
  1506. err_master:
  1507. /* resources are stored in link list */
  1508. list_for_each_safe(pos, n, &ca91cx42_bridge->master_resources) {
  1509. master_image = list_entry(pos, struct vme_master_resource,
  1510. list);
  1511. list_del(pos);
  1512. kfree(master_image);
  1513. }
  1514. ca91cx42_irq_exit(ca91cx42_device, pdev);
  1515. err_irq:
  1516. err_test:
  1517. iounmap(ca91cx42_device->base);
  1518. err_remap:
  1519. pci_release_regions(pdev);
  1520. err_resource:
  1521. pci_disable_device(pdev);
  1522. err_enable:
  1523. kfree(ca91cx42_device);
  1524. err_driver:
  1525. kfree(ca91cx42_bridge);
  1526. err_struct:
  1527. return retval;
  1528. }
  1529. static void ca91cx42_remove(struct pci_dev *pdev)
  1530. {
  1531. struct list_head *pos = NULL, *n;
  1532. struct vme_master_resource *master_image;
  1533. struct vme_slave_resource *slave_image;
  1534. struct vme_dma_resource *dma_ctrlr;
  1535. struct vme_lm_resource *lm;
  1536. struct ca91cx42_driver *bridge;
  1537. struct vme_bridge *ca91cx42_bridge = pci_get_drvdata(pdev);
  1538. bridge = ca91cx42_bridge->driver_priv;
  1539. /* Turn off Ints */
  1540. iowrite32(0, bridge->base + LINT_EN);
  1541. /* Turn off the windows */
  1542. iowrite32(0x00800000, bridge->base + LSI0_CTL);
  1543. iowrite32(0x00800000, bridge->base + LSI1_CTL);
  1544. iowrite32(0x00800000, bridge->base + LSI2_CTL);
  1545. iowrite32(0x00800000, bridge->base + LSI3_CTL);
  1546. iowrite32(0x00800000, bridge->base + LSI4_CTL);
  1547. iowrite32(0x00800000, bridge->base + LSI5_CTL);
  1548. iowrite32(0x00800000, bridge->base + LSI6_CTL);
  1549. iowrite32(0x00800000, bridge->base + LSI7_CTL);
  1550. iowrite32(0x00F00000, bridge->base + VSI0_CTL);
  1551. iowrite32(0x00F00000, bridge->base + VSI1_CTL);
  1552. iowrite32(0x00F00000, bridge->base + VSI2_CTL);
  1553. iowrite32(0x00F00000, bridge->base + VSI3_CTL);
  1554. iowrite32(0x00F00000, bridge->base + VSI4_CTL);
  1555. iowrite32(0x00F00000, bridge->base + VSI5_CTL);
  1556. iowrite32(0x00F00000, bridge->base + VSI6_CTL);
  1557. iowrite32(0x00F00000, bridge->base + VSI7_CTL);
  1558. vme_unregister_bridge(ca91cx42_bridge);
  1559. ca91cx42_crcsr_exit(ca91cx42_bridge, pdev);
  1560. /* resources are stored in link list */
  1561. list_for_each_safe(pos, n, &ca91cx42_bridge->lm_resources) {
  1562. lm = list_entry(pos, struct vme_lm_resource, list);
  1563. list_del(pos);
  1564. kfree(lm);
  1565. }
  1566. /* resources are stored in link list */
  1567. list_for_each_safe(pos, n, &ca91cx42_bridge->dma_resources) {
  1568. dma_ctrlr = list_entry(pos, struct vme_dma_resource, list);
  1569. list_del(pos);
  1570. kfree(dma_ctrlr);
  1571. }
  1572. /* resources are stored in link list */
  1573. list_for_each_safe(pos, n, &ca91cx42_bridge->slave_resources) {
  1574. slave_image = list_entry(pos, struct vme_slave_resource, list);
  1575. list_del(pos);
  1576. kfree(slave_image);
  1577. }
  1578. /* resources are stored in link list */
  1579. list_for_each_safe(pos, n, &ca91cx42_bridge->master_resources) {
  1580. master_image = list_entry(pos, struct vme_master_resource,
  1581. list);
  1582. list_del(pos);
  1583. kfree(master_image);
  1584. }
  1585. ca91cx42_irq_exit(bridge, pdev);
  1586. iounmap(bridge->base);
  1587. pci_release_regions(pdev);
  1588. pci_disable_device(pdev);
  1589. kfree(ca91cx42_bridge);
  1590. }
  1591. module_pci_driver(ca91cx42_driver);
  1592. MODULE_PARM_DESC(geoid, "Override geographical addressing");
  1593. module_param(geoid, int, 0);
  1594. MODULE_DESCRIPTION("VME driver for the Tundra Universe II VME bridge");
  1595. MODULE_LICENSE("GPL");