da8xx-fb.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682
  1. /*
  2. * Copyright (C) 2008-2009 MontaVista Software Inc.
  3. * Copyright (C) 2008-2009 Texas Instruments Inc
  4. *
  5. * Based on the LCD driver for TI Avalanche processors written by
  6. * Ajay Singh and Shalom Hai.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option)any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/fb.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/uaccess.h>
  29. #include <linux/pm_runtime.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/wait.h>
  32. #include <linux/clk.h>
  33. #include <linux/cpufreq.h>
  34. #include <linux/console.h>
  35. #include <linux/spinlock.h>
  36. #include <linux/slab.h>
  37. #include <linux/delay.h>
  38. #include <linux/lcm.h>
  39. #include <video/da8xx-fb.h>
  40. #include <asm/div64.h>
  41. #define DRIVER_NAME "da8xx_lcdc"
  42. #define LCD_VERSION_1 1
  43. #define LCD_VERSION_2 2
  44. /* LCD Status Register */
  45. #define LCD_END_OF_FRAME1 BIT(9)
  46. #define LCD_END_OF_FRAME0 BIT(8)
  47. #define LCD_PL_LOAD_DONE BIT(6)
  48. #define LCD_FIFO_UNDERFLOW BIT(5)
  49. #define LCD_SYNC_LOST BIT(2)
  50. #define LCD_FRAME_DONE BIT(0)
  51. /* LCD DMA Control Register */
  52. #define LCD_DMA_BURST_SIZE(x) ((x) << 4)
  53. #define LCD_DMA_BURST_1 0x0
  54. #define LCD_DMA_BURST_2 0x1
  55. #define LCD_DMA_BURST_4 0x2
  56. #define LCD_DMA_BURST_8 0x3
  57. #define LCD_DMA_BURST_16 0x4
  58. #define LCD_V1_END_OF_FRAME_INT_ENA BIT(2)
  59. #define LCD_V2_END_OF_FRAME0_INT_ENA BIT(8)
  60. #define LCD_V2_END_OF_FRAME1_INT_ENA BIT(9)
  61. #define LCD_DUAL_FRAME_BUFFER_ENABLE BIT(0)
  62. /* LCD Control Register */
  63. #define LCD_CLK_DIVISOR(x) ((x) << 8)
  64. #define LCD_RASTER_MODE 0x01
  65. /* LCD Raster Control Register */
  66. #define LCD_PALETTE_LOAD_MODE(x) ((x) << 20)
  67. #define PALETTE_AND_DATA 0x00
  68. #define PALETTE_ONLY 0x01
  69. #define DATA_ONLY 0x02
  70. #define LCD_MONO_8BIT_MODE BIT(9)
  71. #define LCD_RASTER_ORDER BIT(8)
  72. #define LCD_TFT_MODE BIT(7)
  73. #define LCD_V1_UNDERFLOW_INT_ENA BIT(6)
  74. #define LCD_V2_UNDERFLOW_INT_ENA BIT(5)
  75. #define LCD_V1_PL_INT_ENA BIT(4)
  76. #define LCD_V2_PL_INT_ENA BIT(6)
  77. #define LCD_MONOCHROME_MODE BIT(1)
  78. #define LCD_RASTER_ENABLE BIT(0)
  79. #define LCD_TFT_ALT_ENABLE BIT(23)
  80. #define LCD_STN_565_ENABLE BIT(24)
  81. #define LCD_V2_DMA_CLK_EN BIT(2)
  82. #define LCD_V2_LIDD_CLK_EN BIT(1)
  83. #define LCD_V2_CORE_CLK_EN BIT(0)
  84. #define LCD_V2_LPP_B10 26
  85. #define LCD_V2_TFT_24BPP_MODE BIT(25)
  86. #define LCD_V2_TFT_24BPP_UNPACK BIT(26)
  87. /* LCD Raster Timing 2 Register */
  88. #define LCD_AC_BIAS_TRANSITIONS_PER_INT(x) ((x) << 16)
  89. #define LCD_AC_BIAS_FREQUENCY(x) ((x) << 8)
  90. #define LCD_SYNC_CTRL BIT(25)
  91. #define LCD_SYNC_EDGE BIT(24)
  92. #define LCD_INVERT_PIXEL_CLOCK BIT(22)
  93. #define LCD_INVERT_LINE_CLOCK BIT(21)
  94. #define LCD_INVERT_FRAME_CLOCK BIT(20)
  95. /* LCD Block */
  96. #define LCD_PID_REG 0x0
  97. #define LCD_CTRL_REG 0x4
  98. #define LCD_STAT_REG 0x8
  99. #define LCD_RASTER_CTRL_REG 0x28
  100. #define LCD_RASTER_TIMING_0_REG 0x2C
  101. #define LCD_RASTER_TIMING_1_REG 0x30
  102. #define LCD_RASTER_TIMING_2_REG 0x34
  103. #define LCD_DMA_CTRL_REG 0x40
  104. #define LCD_DMA_FRM_BUF_BASE_ADDR_0_REG 0x44
  105. #define LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG 0x48
  106. #define LCD_DMA_FRM_BUF_BASE_ADDR_1_REG 0x4C
  107. #define LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG 0x50
  108. /* Interrupt Registers available only in Version 2 */
  109. #define LCD_RAW_STAT_REG 0x58
  110. #define LCD_MASKED_STAT_REG 0x5c
  111. #define LCD_INT_ENABLE_SET_REG 0x60
  112. #define LCD_INT_ENABLE_CLR_REG 0x64
  113. #define LCD_END_OF_INT_IND_REG 0x68
  114. /* Clock registers available only on Version 2 */
  115. #define LCD_CLK_ENABLE_REG 0x6c
  116. #define LCD_CLK_RESET_REG 0x70
  117. #define LCD_CLK_MAIN_RESET BIT(3)
  118. #define LCD_NUM_BUFFERS 2
  119. #define WSI_TIMEOUT 50
  120. #define PALETTE_SIZE 256
  121. #define CLK_MIN_DIV 2
  122. #define CLK_MAX_DIV 255
  123. static void __iomem *da8xx_fb_reg_base;
  124. static unsigned int lcd_revision;
  125. static irq_handler_t lcdc_irq_handler;
  126. static wait_queue_head_t frame_done_wq;
  127. static int frame_done_flag;
  128. static unsigned int lcdc_read(unsigned int addr)
  129. {
  130. return (unsigned int)__raw_readl(da8xx_fb_reg_base + (addr));
  131. }
  132. static void lcdc_write(unsigned int val, unsigned int addr)
  133. {
  134. __raw_writel(val, da8xx_fb_reg_base + (addr));
  135. }
  136. struct da8xx_fb_par {
  137. struct device *dev;
  138. resource_size_t p_palette_base;
  139. unsigned char *v_palette_base;
  140. dma_addr_t vram_phys;
  141. unsigned long vram_size;
  142. void *vram_virt;
  143. unsigned int dma_start;
  144. unsigned int dma_end;
  145. struct clk *lcdc_clk;
  146. int irq;
  147. unsigned int palette_sz;
  148. int blank;
  149. wait_queue_head_t vsync_wait;
  150. int vsync_flag;
  151. int vsync_timeout;
  152. spinlock_t lock_for_chan_update;
  153. /*
  154. * LCDC has 2 ping pong DMA channels, channel 0
  155. * and channel 1.
  156. */
  157. unsigned int which_dma_channel_done;
  158. #ifdef CONFIG_CPU_FREQ
  159. struct notifier_block freq_transition;
  160. #endif
  161. unsigned int lcdc_clk_rate;
  162. void (*panel_power_ctrl)(int);
  163. u32 pseudo_palette[16];
  164. struct fb_videomode mode;
  165. struct lcd_ctrl_config cfg;
  166. };
  167. static struct fb_var_screeninfo da8xx_fb_var;
  168. static struct fb_fix_screeninfo da8xx_fb_fix = {
  169. .id = "DA8xx FB Drv",
  170. .type = FB_TYPE_PACKED_PIXELS,
  171. .type_aux = 0,
  172. .visual = FB_VISUAL_PSEUDOCOLOR,
  173. .xpanstep = 0,
  174. .ypanstep = 1,
  175. .ywrapstep = 0,
  176. .accel = FB_ACCEL_NONE
  177. };
  178. static struct fb_videomode known_lcd_panels[] = {
  179. /* Sharp LCD035Q3DG01 */
  180. [0] = {
  181. .name = "Sharp_LCD035Q3DG01",
  182. .xres = 320,
  183. .yres = 240,
  184. .pixclock = KHZ2PICOS(4607),
  185. .left_margin = 6,
  186. .right_margin = 8,
  187. .upper_margin = 2,
  188. .lower_margin = 2,
  189. .hsync_len = 0,
  190. .vsync_len = 0,
  191. .sync = FB_SYNC_CLK_INVERT |
  192. FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  193. },
  194. /* Sharp LK043T1DG01 */
  195. [1] = {
  196. .name = "Sharp_LK043T1DG01",
  197. .xres = 480,
  198. .yres = 272,
  199. .pixclock = KHZ2PICOS(7833),
  200. .left_margin = 2,
  201. .right_margin = 2,
  202. .upper_margin = 2,
  203. .lower_margin = 2,
  204. .hsync_len = 41,
  205. .vsync_len = 10,
  206. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  207. .flag = 0,
  208. },
  209. [2] = {
  210. /* Hitachi SP10Q010 */
  211. .name = "SP10Q010",
  212. .xres = 320,
  213. .yres = 240,
  214. .pixclock = KHZ2PICOS(7833),
  215. .left_margin = 10,
  216. .right_margin = 10,
  217. .upper_margin = 10,
  218. .lower_margin = 10,
  219. .hsync_len = 10,
  220. .vsync_len = 10,
  221. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  222. .flag = 0,
  223. },
  224. };
  225. static bool da8xx_fb_is_raster_enabled(void)
  226. {
  227. return !!(lcdc_read(LCD_RASTER_CTRL_REG) & LCD_RASTER_ENABLE);
  228. }
  229. /* Enable the Raster Engine of the LCD Controller */
  230. static void lcd_enable_raster(void)
  231. {
  232. u32 reg;
  233. /* Put LCDC in reset for several cycles */
  234. if (lcd_revision == LCD_VERSION_2)
  235. /* Write 1 to reset LCDC */
  236. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  237. mdelay(1);
  238. /* Bring LCDC out of reset */
  239. if (lcd_revision == LCD_VERSION_2)
  240. lcdc_write(0, LCD_CLK_RESET_REG);
  241. mdelay(1);
  242. /* Above reset sequence doesnot reset register context */
  243. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  244. if (!(reg & LCD_RASTER_ENABLE))
  245. lcdc_write(reg | LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  246. }
  247. /* Disable the Raster Engine of the LCD Controller */
  248. static void lcd_disable_raster(enum da8xx_frame_complete wait_for_frame_done)
  249. {
  250. u32 reg;
  251. int ret;
  252. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  253. if (reg & LCD_RASTER_ENABLE)
  254. lcdc_write(reg & ~LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  255. else
  256. /* return if already disabled */
  257. return;
  258. if ((wait_for_frame_done == DA8XX_FRAME_WAIT) &&
  259. (lcd_revision == LCD_VERSION_2)) {
  260. frame_done_flag = 0;
  261. ret = wait_event_interruptible_timeout(frame_done_wq,
  262. frame_done_flag != 0,
  263. msecs_to_jiffies(50));
  264. if (ret == 0)
  265. pr_err("LCD Controller timed out\n");
  266. }
  267. }
  268. static void lcd_blit(int load_mode, struct da8xx_fb_par *par)
  269. {
  270. u32 start;
  271. u32 end;
  272. u32 reg_ras;
  273. u32 reg_dma;
  274. u32 reg_int;
  275. /* init reg to clear PLM (loading mode) fields */
  276. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  277. reg_ras &= ~(3 << 20);
  278. reg_dma = lcdc_read(LCD_DMA_CTRL_REG);
  279. if (load_mode == LOAD_DATA) {
  280. start = par->dma_start;
  281. end = par->dma_end;
  282. reg_ras |= LCD_PALETTE_LOAD_MODE(DATA_ONLY);
  283. if (lcd_revision == LCD_VERSION_1) {
  284. reg_dma |= LCD_V1_END_OF_FRAME_INT_ENA;
  285. } else {
  286. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  287. LCD_V2_END_OF_FRAME0_INT_ENA |
  288. LCD_V2_END_OF_FRAME1_INT_ENA |
  289. LCD_FRAME_DONE | LCD_SYNC_LOST;
  290. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  291. }
  292. reg_dma |= LCD_DUAL_FRAME_BUFFER_ENABLE;
  293. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  294. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  295. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  296. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  297. } else if (load_mode == LOAD_PALETTE) {
  298. start = par->p_palette_base;
  299. end = start + par->palette_sz - 1;
  300. reg_ras |= LCD_PALETTE_LOAD_MODE(PALETTE_ONLY);
  301. if (lcd_revision == LCD_VERSION_1) {
  302. reg_ras |= LCD_V1_PL_INT_ENA;
  303. } else {
  304. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  305. LCD_V2_PL_INT_ENA;
  306. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  307. }
  308. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  309. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  310. }
  311. lcdc_write(reg_dma, LCD_DMA_CTRL_REG);
  312. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  313. /*
  314. * The Raster enable bit must be set after all other control fields are
  315. * set.
  316. */
  317. lcd_enable_raster();
  318. }
  319. /* Configure the Burst Size and fifo threhold of DMA */
  320. static int lcd_cfg_dma(int burst_size, int fifo_th)
  321. {
  322. u32 reg;
  323. reg = lcdc_read(LCD_DMA_CTRL_REG) & 0x00000001;
  324. switch (burst_size) {
  325. case 1:
  326. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_1);
  327. break;
  328. case 2:
  329. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_2);
  330. break;
  331. case 4:
  332. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_4);
  333. break;
  334. case 8:
  335. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_8);
  336. break;
  337. case 16:
  338. default:
  339. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_16);
  340. break;
  341. }
  342. reg |= (fifo_th << 8);
  343. lcdc_write(reg, LCD_DMA_CTRL_REG);
  344. return 0;
  345. }
  346. static void lcd_cfg_ac_bias(int period, int transitions_per_int)
  347. {
  348. u32 reg;
  349. /* Set the AC Bias Period and Number of Transisitons per Interrupt */
  350. reg = lcdc_read(LCD_RASTER_TIMING_2_REG) & 0xFFF00000;
  351. reg |= LCD_AC_BIAS_FREQUENCY(period) |
  352. LCD_AC_BIAS_TRANSITIONS_PER_INT(transitions_per_int);
  353. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  354. }
  355. static void lcd_cfg_horizontal_sync(int back_porch, int pulse_width,
  356. int front_porch)
  357. {
  358. u32 reg;
  359. reg = lcdc_read(LCD_RASTER_TIMING_0_REG) & 0xf;
  360. reg |= (((back_porch-1) & 0xff) << 24)
  361. | (((front_porch-1) & 0xff) << 16)
  362. | (((pulse_width-1) & 0x3f) << 10);
  363. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  364. /*
  365. * LCDC Version 2 adds some extra bits that increase the allowable
  366. * size of the horizontal timing registers.
  367. * remember that the registers use 0 to represent 1 so all values
  368. * that get set into register need to be decremented by 1
  369. */
  370. if (lcd_revision == LCD_VERSION_2) {
  371. /* Mask off the bits we want to change */
  372. reg = lcdc_read(LCD_RASTER_TIMING_2_REG) & ~0x780000ff;
  373. reg |= ((front_porch-1) & 0x300) >> 8;
  374. reg |= ((back_porch-1) & 0x300) >> 4;
  375. reg |= ((pulse_width-1) & 0x3c0) << 21;
  376. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  377. }
  378. }
  379. static void lcd_cfg_vertical_sync(int back_porch, int pulse_width,
  380. int front_porch)
  381. {
  382. u32 reg;
  383. reg = lcdc_read(LCD_RASTER_TIMING_1_REG) & 0x3ff;
  384. reg |= ((back_porch & 0xff) << 24)
  385. | ((front_porch & 0xff) << 16)
  386. | (((pulse_width-1) & 0x3f) << 10);
  387. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  388. }
  389. static int lcd_cfg_display(const struct lcd_ctrl_config *cfg,
  390. struct fb_videomode *panel)
  391. {
  392. u32 reg;
  393. u32 reg_int;
  394. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(LCD_TFT_MODE |
  395. LCD_MONO_8BIT_MODE |
  396. LCD_MONOCHROME_MODE);
  397. switch (cfg->panel_shade) {
  398. case MONOCHROME:
  399. reg |= LCD_MONOCHROME_MODE;
  400. if (cfg->mono_8bit_mode)
  401. reg |= LCD_MONO_8BIT_MODE;
  402. break;
  403. case COLOR_ACTIVE:
  404. reg |= LCD_TFT_MODE;
  405. if (cfg->tft_alt_mode)
  406. reg |= LCD_TFT_ALT_ENABLE;
  407. break;
  408. case COLOR_PASSIVE:
  409. /* AC bias applicable only for Pasive panels */
  410. lcd_cfg_ac_bias(cfg->ac_bias, cfg->ac_bias_intrpt);
  411. if (cfg->bpp == 12 && cfg->stn_565_mode)
  412. reg |= LCD_STN_565_ENABLE;
  413. break;
  414. default:
  415. return -EINVAL;
  416. }
  417. /* enable additional interrupts here */
  418. if (lcd_revision == LCD_VERSION_1) {
  419. reg |= LCD_V1_UNDERFLOW_INT_ENA;
  420. } else {
  421. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  422. LCD_V2_UNDERFLOW_INT_ENA;
  423. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  424. }
  425. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  426. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  427. reg |= LCD_SYNC_CTRL;
  428. if (cfg->sync_edge)
  429. reg |= LCD_SYNC_EDGE;
  430. else
  431. reg &= ~LCD_SYNC_EDGE;
  432. if ((panel->sync & FB_SYNC_HOR_HIGH_ACT) == 0)
  433. reg |= LCD_INVERT_LINE_CLOCK;
  434. else
  435. reg &= ~LCD_INVERT_LINE_CLOCK;
  436. if ((panel->sync & FB_SYNC_VERT_HIGH_ACT) == 0)
  437. reg |= LCD_INVERT_FRAME_CLOCK;
  438. else
  439. reg &= ~LCD_INVERT_FRAME_CLOCK;
  440. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  441. return 0;
  442. }
  443. static int lcd_cfg_frame_buffer(struct da8xx_fb_par *par, u32 width, u32 height,
  444. u32 bpp, u32 raster_order)
  445. {
  446. u32 reg;
  447. if (bpp > 16 && lcd_revision == LCD_VERSION_1)
  448. return -EINVAL;
  449. /* Set the Panel Width */
  450. /* Pixels per line = (PPL + 1)*16 */
  451. if (lcd_revision == LCD_VERSION_1) {
  452. /*
  453. * 0x3F in bits 4..9 gives max horizontal resolution = 1024
  454. * pixels.
  455. */
  456. width &= 0x3f0;
  457. } else {
  458. /*
  459. * 0x7F in bits 4..10 gives max horizontal resolution = 2048
  460. * pixels.
  461. */
  462. width &= 0x7f0;
  463. }
  464. reg = lcdc_read(LCD_RASTER_TIMING_0_REG);
  465. reg &= 0xfffffc00;
  466. if (lcd_revision == LCD_VERSION_1) {
  467. reg |= ((width >> 4) - 1) << 4;
  468. } else {
  469. width = (width >> 4) - 1;
  470. reg |= ((width & 0x3f) << 4) | ((width & 0x40) >> 3);
  471. }
  472. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  473. /* Set the Panel Height */
  474. /* Set bits 9:0 of Lines Per Pixel */
  475. reg = lcdc_read(LCD_RASTER_TIMING_1_REG);
  476. reg = ((height - 1) & 0x3ff) | (reg & 0xfffffc00);
  477. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  478. /* Set bit 10 of Lines Per Pixel */
  479. if (lcd_revision == LCD_VERSION_2) {
  480. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  481. reg |= ((height - 1) & 0x400) << 16;
  482. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  483. }
  484. /* Set the Raster Order of the Frame Buffer */
  485. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(1 << 8);
  486. if (raster_order)
  487. reg |= LCD_RASTER_ORDER;
  488. par->palette_sz = 16 * 2;
  489. switch (bpp) {
  490. case 1:
  491. case 2:
  492. case 4:
  493. case 16:
  494. break;
  495. case 24:
  496. reg |= LCD_V2_TFT_24BPP_MODE;
  497. break;
  498. case 32:
  499. reg |= LCD_V2_TFT_24BPP_MODE;
  500. reg |= LCD_V2_TFT_24BPP_UNPACK;
  501. break;
  502. case 8:
  503. par->palette_sz = 256 * 2;
  504. break;
  505. default:
  506. return -EINVAL;
  507. }
  508. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  509. return 0;
  510. }
  511. #define CNVT_TOHW(val, width) ((((val) << (width)) + 0x7FFF - (val)) >> 16)
  512. static int fb_setcolreg(unsigned regno, unsigned red, unsigned green,
  513. unsigned blue, unsigned transp,
  514. struct fb_info *info)
  515. {
  516. struct da8xx_fb_par *par = info->par;
  517. unsigned short *palette = (unsigned short *) par->v_palette_base;
  518. u_short pal;
  519. int update_hw = 0;
  520. if (regno > 255)
  521. return 1;
  522. if (info->fix.visual == FB_VISUAL_DIRECTCOLOR)
  523. return 1;
  524. if (info->var.bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1)
  525. return -EINVAL;
  526. switch (info->fix.visual) {
  527. case FB_VISUAL_TRUECOLOR:
  528. red = CNVT_TOHW(red, info->var.red.length);
  529. green = CNVT_TOHW(green, info->var.green.length);
  530. blue = CNVT_TOHW(blue, info->var.blue.length);
  531. break;
  532. case FB_VISUAL_PSEUDOCOLOR:
  533. switch (info->var.bits_per_pixel) {
  534. case 4:
  535. if (regno > 15)
  536. return -EINVAL;
  537. if (info->var.grayscale) {
  538. pal = regno;
  539. } else {
  540. red >>= 4;
  541. green >>= 8;
  542. blue >>= 12;
  543. pal = red & 0x0f00;
  544. pal |= green & 0x00f0;
  545. pal |= blue & 0x000f;
  546. }
  547. if (regno == 0)
  548. pal |= 0x2000;
  549. palette[regno] = pal;
  550. break;
  551. case 8:
  552. red >>= 4;
  553. green >>= 8;
  554. blue >>= 12;
  555. pal = (red & 0x0f00);
  556. pal |= (green & 0x00f0);
  557. pal |= (blue & 0x000f);
  558. if (palette[regno] != pal) {
  559. update_hw = 1;
  560. palette[regno] = pal;
  561. }
  562. break;
  563. }
  564. break;
  565. }
  566. /* Truecolor has hardware independent palette */
  567. if (info->fix.visual == FB_VISUAL_TRUECOLOR) {
  568. u32 v;
  569. if (regno > 15)
  570. return -EINVAL;
  571. v = (red << info->var.red.offset) |
  572. (green << info->var.green.offset) |
  573. (blue << info->var.blue.offset);
  574. switch (info->var.bits_per_pixel) {
  575. case 16:
  576. ((u16 *) (info->pseudo_palette))[regno] = v;
  577. break;
  578. case 24:
  579. case 32:
  580. ((u32 *) (info->pseudo_palette))[regno] = v;
  581. break;
  582. }
  583. if (palette[0] != 0x4000) {
  584. update_hw = 1;
  585. palette[0] = 0x4000;
  586. }
  587. }
  588. /* Update the palette in the h/w as needed. */
  589. if (update_hw)
  590. lcd_blit(LOAD_PALETTE, par);
  591. return 0;
  592. }
  593. #undef CNVT_TOHW
  594. static void da8xx_fb_lcd_reset(void)
  595. {
  596. /* DMA has to be disabled */
  597. lcdc_write(0, LCD_DMA_CTRL_REG);
  598. lcdc_write(0, LCD_RASTER_CTRL_REG);
  599. if (lcd_revision == LCD_VERSION_2) {
  600. lcdc_write(0, LCD_INT_ENABLE_SET_REG);
  601. /* Write 1 to reset */
  602. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  603. lcdc_write(0, LCD_CLK_RESET_REG);
  604. }
  605. }
  606. static int da8xx_fb_config_clk_divider(struct da8xx_fb_par *par,
  607. unsigned lcdc_clk_div,
  608. unsigned lcdc_clk_rate)
  609. {
  610. int ret;
  611. if (par->lcdc_clk_rate != lcdc_clk_rate) {
  612. ret = clk_set_rate(par->lcdc_clk, lcdc_clk_rate);
  613. if (IS_ERR_VALUE(ret)) {
  614. dev_err(par->dev,
  615. "unable to set clock rate at %u\n",
  616. lcdc_clk_rate);
  617. return ret;
  618. }
  619. par->lcdc_clk_rate = clk_get_rate(par->lcdc_clk);
  620. }
  621. /* Configure the LCD clock divisor. */
  622. lcdc_write(LCD_CLK_DIVISOR(lcdc_clk_div) |
  623. (LCD_RASTER_MODE & 0x1), LCD_CTRL_REG);
  624. if (lcd_revision == LCD_VERSION_2)
  625. lcdc_write(LCD_V2_DMA_CLK_EN | LCD_V2_LIDD_CLK_EN |
  626. LCD_V2_CORE_CLK_EN, LCD_CLK_ENABLE_REG);
  627. return 0;
  628. }
  629. static unsigned int da8xx_fb_calc_clk_divider(struct da8xx_fb_par *par,
  630. unsigned pixclock,
  631. unsigned *lcdc_clk_rate)
  632. {
  633. unsigned lcdc_clk_div;
  634. pixclock = PICOS2KHZ(pixclock) * 1000;
  635. *lcdc_clk_rate = par->lcdc_clk_rate;
  636. if (pixclock < (*lcdc_clk_rate / CLK_MAX_DIV)) {
  637. *lcdc_clk_rate = clk_round_rate(par->lcdc_clk,
  638. pixclock * CLK_MAX_DIV);
  639. lcdc_clk_div = CLK_MAX_DIV;
  640. } else if (pixclock > (*lcdc_clk_rate / CLK_MIN_DIV)) {
  641. *lcdc_clk_rate = clk_round_rate(par->lcdc_clk,
  642. pixclock * CLK_MIN_DIV);
  643. lcdc_clk_div = CLK_MIN_DIV;
  644. } else {
  645. lcdc_clk_div = *lcdc_clk_rate / pixclock;
  646. }
  647. return lcdc_clk_div;
  648. }
  649. static int da8xx_fb_calc_config_clk_divider(struct da8xx_fb_par *par,
  650. struct fb_videomode *mode)
  651. {
  652. unsigned lcdc_clk_rate;
  653. unsigned lcdc_clk_div = da8xx_fb_calc_clk_divider(par, mode->pixclock,
  654. &lcdc_clk_rate);
  655. return da8xx_fb_config_clk_divider(par, lcdc_clk_div, lcdc_clk_rate);
  656. }
  657. static unsigned da8xx_fb_round_clk(struct da8xx_fb_par *par,
  658. unsigned pixclock)
  659. {
  660. unsigned lcdc_clk_div, lcdc_clk_rate;
  661. lcdc_clk_div = da8xx_fb_calc_clk_divider(par, pixclock, &lcdc_clk_rate);
  662. return KHZ2PICOS(lcdc_clk_rate / (1000 * lcdc_clk_div));
  663. }
  664. static int lcd_init(struct da8xx_fb_par *par, const struct lcd_ctrl_config *cfg,
  665. struct fb_videomode *panel)
  666. {
  667. u32 bpp;
  668. int ret = 0;
  669. ret = da8xx_fb_calc_config_clk_divider(par, panel);
  670. if (IS_ERR_VALUE(ret)) {
  671. dev_err(par->dev, "unable to configure clock\n");
  672. return ret;
  673. }
  674. if (panel->sync & FB_SYNC_CLK_INVERT)
  675. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) |
  676. LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  677. else
  678. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) &
  679. ~LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  680. /* Configure the DMA burst size and fifo threshold. */
  681. ret = lcd_cfg_dma(cfg->dma_burst_sz, cfg->fifo_th);
  682. if (ret < 0)
  683. return ret;
  684. /* Configure the vertical and horizontal sync properties. */
  685. lcd_cfg_vertical_sync(panel->upper_margin, panel->vsync_len,
  686. panel->lower_margin);
  687. lcd_cfg_horizontal_sync(panel->left_margin, panel->hsync_len,
  688. panel->right_margin);
  689. /* Configure for disply */
  690. ret = lcd_cfg_display(cfg, panel);
  691. if (ret < 0)
  692. return ret;
  693. bpp = cfg->bpp;
  694. if (bpp == 12)
  695. bpp = 16;
  696. ret = lcd_cfg_frame_buffer(par, (unsigned int)panel->xres,
  697. (unsigned int)panel->yres, bpp,
  698. cfg->raster_order);
  699. if (ret < 0)
  700. return ret;
  701. /* Configure FDD */
  702. lcdc_write((lcdc_read(LCD_RASTER_CTRL_REG) & 0xfff00fff) |
  703. (cfg->fdd << 12), LCD_RASTER_CTRL_REG);
  704. return 0;
  705. }
  706. /* IRQ handler for version 2 of LCDC */
  707. static irqreturn_t lcdc_irq_handler_rev02(int irq, void *arg)
  708. {
  709. struct da8xx_fb_par *par = arg;
  710. u32 stat = lcdc_read(LCD_MASKED_STAT_REG);
  711. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  712. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  713. lcdc_write(stat, LCD_MASKED_STAT_REG);
  714. lcd_enable_raster();
  715. } else if (stat & LCD_PL_LOAD_DONE) {
  716. /*
  717. * Must disable raster before changing state of any control bit.
  718. * And also must be disabled before clearing the PL loading
  719. * interrupt via the following write to the status register. If
  720. * this is done after then one gets multiple PL done interrupts.
  721. */
  722. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  723. lcdc_write(stat, LCD_MASKED_STAT_REG);
  724. /* Disable PL completion interrupt */
  725. lcdc_write(LCD_V2_PL_INT_ENA, LCD_INT_ENABLE_CLR_REG);
  726. /* Setup and start data loading mode */
  727. lcd_blit(LOAD_DATA, par);
  728. } else {
  729. lcdc_write(stat, LCD_MASKED_STAT_REG);
  730. if (stat & LCD_END_OF_FRAME0) {
  731. par->which_dma_channel_done = 0;
  732. lcdc_write(par->dma_start,
  733. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  734. lcdc_write(par->dma_end,
  735. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  736. par->vsync_flag = 1;
  737. wake_up_interruptible(&par->vsync_wait);
  738. }
  739. if (stat & LCD_END_OF_FRAME1) {
  740. par->which_dma_channel_done = 1;
  741. lcdc_write(par->dma_start,
  742. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  743. lcdc_write(par->dma_end,
  744. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  745. par->vsync_flag = 1;
  746. wake_up_interruptible(&par->vsync_wait);
  747. }
  748. /* Set only when controller is disabled and at the end of
  749. * active frame
  750. */
  751. if (stat & BIT(0)) {
  752. frame_done_flag = 1;
  753. wake_up_interruptible(&frame_done_wq);
  754. }
  755. }
  756. lcdc_write(0, LCD_END_OF_INT_IND_REG);
  757. return IRQ_HANDLED;
  758. }
  759. /* IRQ handler for version 1 LCDC */
  760. static irqreturn_t lcdc_irq_handler_rev01(int irq, void *arg)
  761. {
  762. struct da8xx_fb_par *par = arg;
  763. u32 stat = lcdc_read(LCD_STAT_REG);
  764. u32 reg_ras;
  765. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  766. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  767. lcdc_write(stat, LCD_STAT_REG);
  768. lcd_enable_raster();
  769. } else if (stat & LCD_PL_LOAD_DONE) {
  770. /*
  771. * Must disable raster before changing state of any control bit.
  772. * And also must be disabled before clearing the PL loading
  773. * interrupt via the following write to the status register. If
  774. * this is done after then one gets multiple PL done interrupts.
  775. */
  776. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  777. lcdc_write(stat, LCD_STAT_REG);
  778. /* Disable PL completion inerrupt */
  779. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  780. reg_ras &= ~LCD_V1_PL_INT_ENA;
  781. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  782. /* Setup and start data loading mode */
  783. lcd_blit(LOAD_DATA, par);
  784. } else {
  785. lcdc_write(stat, LCD_STAT_REG);
  786. if (stat & LCD_END_OF_FRAME0) {
  787. par->which_dma_channel_done = 0;
  788. lcdc_write(par->dma_start,
  789. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  790. lcdc_write(par->dma_end,
  791. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  792. par->vsync_flag = 1;
  793. wake_up_interruptible(&par->vsync_wait);
  794. }
  795. if (stat & LCD_END_OF_FRAME1) {
  796. par->which_dma_channel_done = 1;
  797. lcdc_write(par->dma_start,
  798. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  799. lcdc_write(par->dma_end,
  800. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  801. par->vsync_flag = 1;
  802. wake_up_interruptible(&par->vsync_wait);
  803. }
  804. }
  805. return IRQ_HANDLED;
  806. }
  807. static int fb_check_var(struct fb_var_screeninfo *var,
  808. struct fb_info *info)
  809. {
  810. int err = 0;
  811. struct da8xx_fb_par *par = info->par;
  812. int bpp = var->bits_per_pixel >> 3;
  813. unsigned long line_size = var->xres_virtual * bpp;
  814. if (var->bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1)
  815. return -EINVAL;
  816. switch (var->bits_per_pixel) {
  817. case 1:
  818. case 8:
  819. var->red.offset = 0;
  820. var->red.length = 8;
  821. var->green.offset = 0;
  822. var->green.length = 8;
  823. var->blue.offset = 0;
  824. var->blue.length = 8;
  825. var->transp.offset = 0;
  826. var->transp.length = 0;
  827. var->nonstd = 0;
  828. break;
  829. case 4:
  830. var->red.offset = 0;
  831. var->red.length = 4;
  832. var->green.offset = 0;
  833. var->green.length = 4;
  834. var->blue.offset = 0;
  835. var->blue.length = 4;
  836. var->transp.offset = 0;
  837. var->transp.length = 0;
  838. var->nonstd = FB_NONSTD_REV_PIX_IN_B;
  839. break;
  840. case 16: /* RGB 565 */
  841. var->red.offset = 11;
  842. var->red.length = 5;
  843. var->green.offset = 5;
  844. var->green.length = 6;
  845. var->blue.offset = 0;
  846. var->blue.length = 5;
  847. var->transp.offset = 0;
  848. var->transp.length = 0;
  849. var->nonstd = 0;
  850. break;
  851. case 24:
  852. var->red.offset = 16;
  853. var->red.length = 8;
  854. var->green.offset = 8;
  855. var->green.length = 8;
  856. var->blue.offset = 0;
  857. var->blue.length = 8;
  858. var->nonstd = 0;
  859. break;
  860. case 32:
  861. var->transp.offset = 24;
  862. var->transp.length = 8;
  863. var->red.offset = 16;
  864. var->red.length = 8;
  865. var->green.offset = 8;
  866. var->green.length = 8;
  867. var->blue.offset = 0;
  868. var->blue.length = 8;
  869. var->nonstd = 0;
  870. break;
  871. default:
  872. err = -EINVAL;
  873. }
  874. var->red.msb_right = 0;
  875. var->green.msb_right = 0;
  876. var->blue.msb_right = 0;
  877. var->transp.msb_right = 0;
  878. if (line_size * var->yres_virtual > par->vram_size)
  879. var->yres_virtual = par->vram_size / line_size;
  880. if (var->yres > var->yres_virtual)
  881. var->yres = var->yres_virtual;
  882. if (var->xres > var->xres_virtual)
  883. var->xres = var->xres_virtual;
  884. if (var->xres + var->xoffset > var->xres_virtual)
  885. var->xoffset = var->xres_virtual - var->xres;
  886. if (var->yres + var->yoffset > var->yres_virtual)
  887. var->yoffset = var->yres_virtual - var->yres;
  888. var->pixclock = da8xx_fb_round_clk(par, var->pixclock);
  889. return err;
  890. }
  891. #ifdef CONFIG_CPU_FREQ
  892. static int lcd_da8xx_cpufreq_transition(struct notifier_block *nb,
  893. unsigned long val, void *data)
  894. {
  895. struct da8xx_fb_par *par;
  896. par = container_of(nb, struct da8xx_fb_par, freq_transition);
  897. if (val == CPUFREQ_POSTCHANGE) {
  898. if (par->lcdc_clk_rate != clk_get_rate(par->lcdc_clk)) {
  899. par->lcdc_clk_rate = clk_get_rate(par->lcdc_clk);
  900. lcd_disable_raster(DA8XX_FRAME_WAIT);
  901. da8xx_fb_calc_config_clk_divider(par, &par->mode);
  902. if (par->blank == FB_BLANK_UNBLANK)
  903. lcd_enable_raster();
  904. }
  905. }
  906. return 0;
  907. }
  908. static int lcd_da8xx_cpufreq_register(struct da8xx_fb_par *par)
  909. {
  910. par->freq_transition.notifier_call = lcd_da8xx_cpufreq_transition;
  911. return cpufreq_register_notifier(&par->freq_transition,
  912. CPUFREQ_TRANSITION_NOTIFIER);
  913. }
  914. static void lcd_da8xx_cpufreq_deregister(struct da8xx_fb_par *par)
  915. {
  916. cpufreq_unregister_notifier(&par->freq_transition,
  917. CPUFREQ_TRANSITION_NOTIFIER);
  918. }
  919. #endif
  920. static int fb_remove(struct platform_device *dev)
  921. {
  922. struct fb_info *info = dev_get_drvdata(&dev->dev);
  923. if (info) {
  924. struct da8xx_fb_par *par = info->par;
  925. #ifdef CONFIG_CPU_FREQ
  926. lcd_da8xx_cpufreq_deregister(par);
  927. #endif
  928. if (par->panel_power_ctrl)
  929. par->panel_power_ctrl(0);
  930. lcd_disable_raster(DA8XX_FRAME_WAIT);
  931. lcdc_write(0, LCD_RASTER_CTRL_REG);
  932. /* disable DMA */
  933. lcdc_write(0, LCD_DMA_CTRL_REG);
  934. unregister_framebuffer(info);
  935. fb_dealloc_cmap(&info->cmap);
  936. dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
  937. par->p_palette_base);
  938. dma_free_coherent(NULL, par->vram_size, par->vram_virt,
  939. par->vram_phys);
  940. pm_runtime_put_sync(&dev->dev);
  941. pm_runtime_disable(&dev->dev);
  942. framebuffer_release(info);
  943. }
  944. return 0;
  945. }
  946. /*
  947. * Function to wait for vertical sync which for this LCD peripheral
  948. * translates into waiting for the current raster frame to complete.
  949. */
  950. static int fb_wait_for_vsync(struct fb_info *info)
  951. {
  952. struct da8xx_fb_par *par = info->par;
  953. int ret;
  954. /*
  955. * Set flag to 0 and wait for isr to set to 1. It would seem there is a
  956. * race condition here where the ISR could have occurred just before or
  957. * just after this set. But since we are just coarsely waiting for
  958. * a frame to complete then that's OK. i.e. if the frame completed
  959. * just before this code executed then we have to wait another full
  960. * frame time but there is no way to avoid such a situation. On the
  961. * other hand if the frame completed just after then we don't need
  962. * to wait long at all. Either way we are guaranteed to return to the
  963. * user immediately after a frame completion which is all that is
  964. * required.
  965. */
  966. par->vsync_flag = 0;
  967. ret = wait_event_interruptible_timeout(par->vsync_wait,
  968. par->vsync_flag != 0,
  969. par->vsync_timeout);
  970. if (ret < 0)
  971. return ret;
  972. if (ret == 0)
  973. return -ETIMEDOUT;
  974. return 0;
  975. }
  976. static int fb_ioctl(struct fb_info *info, unsigned int cmd,
  977. unsigned long arg)
  978. {
  979. struct lcd_sync_arg sync_arg;
  980. switch (cmd) {
  981. case FBIOGET_CONTRAST:
  982. case FBIOPUT_CONTRAST:
  983. case FBIGET_BRIGHTNESS:
  984. case FBIPUT_BRIGHTNESS:
  985. case FBIGET_COLOR:
  986. case FBIPUT_COLOR:
  987. return -ENOTTY;
  988. case FBIPUT_HSYNC:
  989. if (copy_from_user(&sync_arg, (char *)arg,
  990. sizeof(struct lcd_sync_arg)))
  991. return -EFAULT;
  992. lcd_cfg_horizontal_sync(sync_arg.back_porch,
  993. sync_arg.pulse_width,
  994. sync_arg.front_porch);
  995. break;
  996. case FBIPUT_VSYNC:
  997. if (copy_from_user(&sync_arg, (char *)arg,
  998. sizeof(struct lcd_sync_arg)))
  999. return -EFAULT;
  1000. lcd_cfg_vertical_sync(sync_arg.back_porch,
  1001. sync_arg.pulse_width,
  1002. sync_arg.front_porch);
  1003. break;
  1004. case FBIO_WAITFORVSYNC:
  1005. return fb_wait_for_vsync(info);
  1006. default:
  1007. return -EINVAL;
  1008. }
  1009. return 0;
  1010. }
  1011. static int cfb_blank(int blank, struct fb_info *info)
  1012. {
  1013. struct da8xx_fb_par *par = info->par;
  1014. int ret = 0;
  1015. if (par->blank == blank)
  1016. return 0;
  1017. par->blank = blank;
  1018. switch (blank) {
  1019. case FB_BLANK_UNBLANK:
  1020. lcd_enable_raster();
  1021. if (par->panel_power_ctrl)
  1022. par->panel_power_ctrl(1);
  1023. break;
  1024. case FB_BLANK_NORMAL:
  1025. case FB_BLANK_VSYNC_SUSPEND:
  1026. case FB_BLANK_HSYNC_SUSPEND:
  1027. case FB_BLANK_POWERDOWN:
  1028. if (par->panel_power_ctrl)
  1029. par->panel_power_ctrl(0);
  1030. lcd_disable_raster(DA8XX_FRAME_WAIT);
  1031. break;
  1032. default:
  1033. ret = -EINVAL;
  1034. }
  1035. return ret;
  1036. }
  1037. /*
  1038. * Set new x,y offsets in the virtual display for the visible area and switch
  1039. * to the new mode.
  1040. */
  1041. static int da8xx_pan_display(struct fb_var_screeninfo *var,
  1042. struct fb_info *fbi)
  1043. {
  1044. int ret = 0;
  1045. struct fb_var_screeninfo new_var;
  1046. struct da8xx_fb_par *par = fbi->par;
  1047. struct fb_fix_screeninfo *fix = &fbi->fix;
  1048. unsigned int end;
  1049. unsigned int start;
  1050. unsigned long irq_flags;
  1051. if (var->xoffset != fbi->var.xoffset ||
  1052. var->yoffset != fbi->var.yoffset) {
  1053. memcpy(&new_var, &fbi->var, sizeof(new_var));
  1054. new_var.xoffset = var->xoffset;
  1055. new_var.yoffset = var->yoffset;
  1056. if (fb_check_var(&new_var, fbi))
  1057. ret = -EINVAL;
  1058. else {
  1059. memcpy(&fbi->var, &new_var, sizeof(new_var));
  1060. start = fix->smem_start +
  1061. new_var.yoffset * fix->line_length +
  1062. new_var.xoffset * fbi->var.bits_per_pixel / 8;
  1063. end = start + fbi->var.yres * fix->line_length - 1;
  1064. par->dma_start = start;
  1065. par->dma_end = end;
  1066. spin_lock_irqsave(&par->lock_for_chan_update,
  1067. irq_flags);
  1068. if (par->which_dma_channel_done == 0) {
  1069. lcdc_write(par->dma_start,
  1070. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1071. lcdc_write(par->dma_end,
  1072. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1073. } else if (par->which_dma_channel_done == 1) {
  1074. lcdc_write(par->dma_start,
  1075. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1076. lcdc_write(par->dma_end,
  1077. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1078. }
  1079. spin_unlock_irqrestore(&par->lock_for_chan_update,
  1080. irq_flags);
  1081. }
  1082. }
  1083. return ret;
  1084. }
  1085. static int da8xxfb_set_par(struct fb_info *info)
  1086. {
  1087. struct da8xx_fb_par *par = info->par;
  1088. int ret;
  1089. bool raster = da8xx_fb_is_raster_enabled();
  1090. if (raster)
  1091. lcd_disable_raster(DA8XX_FRAME_WAIT);
  1092. fb_var_to_videomode(&par->mode, &info->var);
  1093. par->cfg.bpp = info->var.bits_per_pixel;
  1094. info->fix.visual = (par->cfg.bpp <= 8) ?
  1095. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  1096. info->fix.line_length = (par->mode.xres * par->cfg.bpp) / 8;
  1097. ret = lcd_init(par, &par->cfg, &par->mode);
  1098. if (ret < 0) {
  1099. dev_err(par->dev, "lcd init failed\n");
  1100. return ret;
  1101. }
  1102. par->dma_start = info->fix.smem_start +
  1103. info->var.yoffset * info->fix.line_length +
  1104. info->var.xoffset * info->var.bits_per_pixel / 8;
  1105. par->dma_end = par->dma_start +
  1106. info->var.yres * info->fix.line_length - 1;
  1107. lcdc_write(par->dma_start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1108. lcdc_write(par->dma_end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1109. lcdc_write(par->dma_start, LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1110. lcdc_write(par->dma_end, LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1111. if (raster)
  1112. lcd_enable_raster();
  1113. return 0;
  1114. }
  1115. static struct fb_ops da8xx_fb_ops = {
  1116. .owner = THIS_MODULE,
  1117. .fb_check_var = fb_check_var,
  1118. .fb_set_par = da8xxfb_set_par,
  1119. .fb_setcolreg = fb_setcolreg,
  1120. .fb_pan_display = da8xx_pan_display,
  1121. .fb_ioctl = fb_ioctl,
  1122. .fb_fillrect = cfb_fillrect,
  1123. .fb_copyarea = cfb_copyarea,
  1124. .fb_imageblit = cfb_imageblit,
  1125. .fb_blank = cfb_blank,
  1126. };
  1127. static struct fb_videomode *da8xx_fb_get_videomode(struct platform_device *dev)
  1128. {
  1129. struct da8xx_lcdc_platform_data *fb_pdata = dev->dev.platform_data;
  1130. struct fb_videomode *lcdc_info;
  1131. int i;
  1132. for (i = 0, lcdc_info = known_lcd_panels;
  1133. i < ARRAY_SIZE(known_lcd_panels); i++, lcdc_info++) {
  1134. if (strcmp(fb_pdata->type, lcdc_info->name) == 0)
  1135. break;
  1136. }
  1137. if (i == ARRAY_SIZE(known_lcd_panels)) {
  1138. dev_err(&dev->dev, "no panel found\n");
  1139. return NULL;
  1140. }
  1141. dev_info(&dev->dev, "found %s panel\n", lcdc_info->name);
  1142. return lcdc_info;
  1143. }
  1144. static int fb_probe(struct platform_device *device)
  1145. {
  1146. struct da8xx_lcdc_platform_data *fb_pdata =
  1147. device->dev.platform_data;
  1148. static struct resource *lcdc_regs;
  1149. struct lcd_ctrl_config *lcd_cfg;
  1150. struct fb_videomode *lcdc_info;
  1151. struct fb_info *da8xx_fb_info;
  1152. struct da8xx_fb_par *par;
  1153. struct clk *tmp_lcdc_clk;
  1154. int ret;
  1155. unsigned long ulcm;
  1156. if (fb_pdata == NULL) {
  1157. dev_err(&device->dev, "Can not get platform data\n");
  1158. return -ENOENT;
  1159. }
  1160. lcdc_info = da8xx_fb_get_videomode(device);
  1161. if (lcdc_info == NULL)
  1162. return -ENODEV;
  1163. lcdc_regs = platform_get_resource(device, IORESOURCE_MEM, 0);
  1164. da8xx_fb_reg_base = devm_ioremap_resource(&device->dev, lcdc_regs);
  1165. if (IS_ERR(da8xx_fb_reg_base))
  1166. return PTR_ERR(da8xx_fb_reg_base);
  1167. tmp_lcdc_clk = devm_clk_get(&device->dev, "fck");
  1168. if (IS_ERR(tmp_lcdc_clk)) {
  1169. dev_err(&device->dev, "Can not get device clock\n");
  1170. return PTR_ERR(tmp_lcdc_clk);
  1171. }
  1172. pm_runtime_enable(&device->dev);
  1173. pm_runtime_get_sync(&device->dev);
  1174. /* Determine LCD IP Version */
  1175. switch (lcdc_read(LCD_PID_REG)) {
  1176. case 0x4C100102:
  1177. lcd_revision = LCD_VERSION_1;
  1178. break;
  1179. case 0x4F200800:
  1180. case 0x4F201000:
  1181. lcd_revision = LCD_VERSION_2;
  1182. break;
  1183. default:
  1184. dev_warn(&device->dev, "Unknown PID Reg value 0x%x, "
  1185. "defaulting to LCD revision 1\n",
  1186. lcdc_read(LCD_PID_REG));
  1187. lcd_revision = LCD_VERSION_1;
  1188. break;
  1189. }
  1190. lcd_cfg = (struct lcd_ctrl_config *)fb_pdata->controller_data;
  1191. if (!lcd_cfg) {
  1192. ret = -EINVAL;
  1193. goto err_pm_runtime_disable;
  1194. }
  1195. da8xx_fb_info = framebuffer_alloc(sizeof(struct da8xx_fb_par),
  1196. &device->dev);
  1197. if (!da8xx_fb_info) {
  1198. dev_dbg(&device->dev, "Memory allocation failed for fb_info\n");
  1199. ret = -ENOMEM;
  1200. goto err_pm_runtime_disable;
  1201. }
  1202. par = da8xx_fb_info->par;
  1203. par->dev = &device->dev;
  1204. par->lcdc_clk = tmp_lcdc_clk;
  1205. par->lcdc_clk_rate = clk_get_rate(par->lcdc_clk);
  1206. if (fb_pdata->panel_power_ctrl) {
  1207. par->panel_power_ctrl = fb_pdata->panel_power_ctrl;
  1208. par->panel_power_ctrl(1);
  1209. }
  1210. fb_videomode_to_var(&da8xx_fb_var, lcdc_info);
  1211. par->cfg = *lcd_cfg;
  1212. da8xx_fb_lcd_reset();
  1213. /* allocate frame buffer */
  1214. par->vram_size = lcdc_info->xres * lcdc_info->yres * lcd_cfg->bpp;
  1215. ulcm = lcm((lcdc_info->xres * lcd_cfg->bpp)/8, PAGE_SIZE);
  1216. par->vram_size = roundup(par->vram_size/8, ulcm);
  1217. par->vram_size = par->vram_size * LCD_NUM_BUFFERS;
  1218. par->vram_virt = dma_alloc_coherent(NULL,
  1219. par->vram_size,
  1220. (resource_size_t *) &par->vram_phys,
  1221. GFP_KERNEL | GFP_DMA);
  1222. if (!par->vram_virt) {
  1223. dev_err(&device->dev,
  1224. "GLCD: kmalloc for frame buffer failed\n");
  1225. ret = -EINVAL;
  1226. goto err_release_fb;
  1227. }
  1228. da8xx_fb_info->screen_base = (char __iomem *) par->vram_virt;
  1229. da8xx_fb_fix.smem_start = par->vram_phys;
  1230. da8xx_fb_fix.smem_len = par->vram_size;
  1231. da8xx_fb_fix.line_length = (lcdc_info->xres * lcd_cfg->bpp) / 8;
  1232. par->dma_start = par->vram_phys;
  1233. par->dma_end = par->dma_start + lcdc_info->yres *
  1234. da8xx_fb_fix.line_length - 1;
  1235. /* allocate palette buffer */
  1236. par->v_palette_base = dma_alloc_coherent(NULL,
  1237. PALETTE_SIZE,
  1238. (resource_size_t *)
  1239. &par->p_palette_base,
  1240. GFP_KERNEL | GFP_DMA);
  1241. if (!par->v_palette_base) {
  1242. dev_err(&device->dev,
  1243. "GLCD: kmalloc for palette buffer failed\n");
  1244. ret = -EINVAL;
  1245. goto err_release_fb_mem;
  1246. }
  1247. memset(par->v_palette_base, 0, PALETTE_SIZE);
  1248. par->irq = platform_get_irq(device, 0);
  1249. if (par->irq < 0) {
  1250. ret = -ENOENT;
  1251. goto err_release_pl_mem;
  1252. }
  1253. da8xx_fb_var.grayscale =
  1254. lcd_cfg->panel_shade == MONOCHROME ? 1 : 0;
  1255. da8xx_fb_var.bits_per_pixel = lcd_cfg->bpp;
  1256. /* Initialize fbinfo */
  1257. da8xx_fb_info->flags = FBINFO_FLAG_DEFAULT;
  1258. da8xx_fb_info->fix = da8xx_fb_fix;
  1259. da8xx_fb_info->var = da8xx_fb_var;
  1260. da8xx_fb_info->fbops = &da8xx_fb_ops;
  1261. da8xx_fb_info->pseudo_palette = par->pseudo_palette;
  1262. da8xx_fb_info->fix.visual = (da8xx_fb_info->var.bits_per_pixel <= 8) ?
  1263. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  1264. ret = fb_alloc_cmap(&da8xx_fb_info->cmap, PALETTE_SIZE, 0);
  1265. if (ret)
  1266. goto err_release_pl_mem;
  1267. da8xx_fb_info->cmap.len = par->palette_sz;
  1268. /* initialize var_screeninfo */
  1269. da8xx_fb_var.activate = FB_ACTIVATE_FORCE;
  1270. fb_set_var(da8xx_fb_info, &da8xx_fb_var);
  1271. dev_set_drvdata(&device->dev, da8xx_fb_info);
  1272. /* initialize the vsync wait queue */
  1273. init_waitqueue_head(&par->vsync_wait);
  1274. par->vsync_timeout = HZ / 5;
  1275. par->which_dma_channel_done = -1;
  1276. spin_lock_init(&par->lock_for_chan_update);
  1277. /* Register the Frame Buffer */
  1278. if (register_framebuffer(da8xx_fb_info) < 0) {
  1279. dev_err(&device->dev,
  1280. "GLCD: Frame Buffer Registration Failed!\n");
  1281. ret = -EINVAL;
  1282. goto err_dealloc_cmap;
  1283. }
  1284. #ifdef CONFIG_CPU_FREQ
  1285. ret = lcd_da8xx_cpufreq_register(par);
  1286. if (ret) {
  1287. dev_err(&device->dev, "failed to register cpufreq\n");
  1288. goto err_cpu_freq;
  1289. }
  1290. #endif
  1291. if (lcd_revision == LCD_VERSION_1)
  1292. lcdc_irq_handler = lcdc_irq_handler_rev01;
  1293. else {
  1294. init_waitqueue_head(&frame_done_wq);
  1295. lcdc_irq_handler = lcdc_irq_handler_rev02;
  1296. }
  1297. ret = devm_request_irq(&device->dev, par->irq, lcdc_irq_handler, 0,
  1298. DRIVER_NAME, par);
  1299. if (ret)
  1300. goto irq_freq;
  1301. return 0;
  1302. irq_freq:
  1303. #ifdef CONFIG_CPU_FREQ
  1304. lcd_da8xx_cpufreq_deregister(par);
  1305. err_cpu_freq:
  1306. #endif
  1307. unregister_framebuffer(da8xx_fb_info);
  1308. err_dealloc_cmap:
  1309. fb_dealloc_cmap(&da8xx_fb_info->cmap);
  1310. err_release_pl_mem:
  1311. dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
  1312. par->p_palette_base);
  1313. err_release_fb_mem:
  1314. dma_free_coherent(NULL, par->vram_size, par->vram_virt, par->vram_phys);
  1315. err_release_fb:
  1316. framebuffer_release(da8xx_fb_info);
  1317. err_pm_runtime_disable:
  1318. pm_runtime_put_sync(&device->dev);
  1319. pm_runtime_disable(&device->dev);
  1320. return ret;
  1321. }
  1322. #ifdef CONFIG_PM
  1323. struct lcdc_context {
  1324. u32 clk_enable;
  1325. u32 ctrl;
  1326. u32 dma_ctrl;
  1327. u32 raster_timing_0;
  1328. u32 raster_timing_1;
  1329. u32 raster_timing_2;
  1330. u32 int_enable_set;
  1331. u32 dma_frm_buf_base_addr_0;
  1332. u32 dma_frm_buf_ceiling_addr_0;
  1333. u32 dma_frm_buf_base_addr_1;
  1334. u32 dma_frm_buf_ceiling_addr_1;
  1335. u32 raster_ctrl;
  1336. } reg_context;
  1337. static void lcd_context_save(void)
  1338. {
  1339. if (lcd_revision == LCD_VERSION_2) {
  1340. reg_context.clk_enable = lcdc_read(LCD_CLK_ENABLE_REG);
  1341. reg_context.int_enable_set = lcdc_read(LCD_INT_ENABLE_SET_REG);
  1342. }
  1343. reg_context.ctrl = lcdc_read(LCD_CTRL_REG);
  1344. reg_context.dma_ctrl = lcdc_read(LCD_DMA_CTRL_REG);
  1345. reg_context.raster_timing_0 = lcdc_read(LCD_RASTER_TIMING_0_REG);
  1346. reg_context.raster_timing_1 = lcdc_read(LCD_RASTER_TIMING_1_REG);
  1347. reg_context.raster_timing_2 = lcdc_read(LCD_RASTER_TIMING_2_REG);
  1348. reg_context.dma_frm_buf_base_addr_0 =
  1349. lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1350. reg_context.dma_frm_buf_ceiling_addr_0 =
  1351. lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1352. reg_context.dma_frm_buf_base_addr_1 =
  1353. lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1354. reg_context.dma_frm_buf_ceiling_addr_1 =
  1355. lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1356. reg_context.raster_ctrl = lcdc_read(LCD_RASTER_CTRL_REG);
  1357. return;
  1358. }
  1359. static void lcd_context_restore(void)
  1360. {
  1361. if (lcd_revision == LCD_VERSION_2) {
  1362. lcdc_write(reg_context.clk_enable, LCD_CLK_ENABLE_REG);
  1363. lcdc_write(reg_context.int_enable_set, LCD_INT_ENABLE_SET_REG);
  1364. }
  1365. lcdc_write(reg_context.ctrl, LCD_CTRL_REG);
  1366. lcdc_write(reg_context.dma_ctrl, LCD_DMA_CTRL_REG);
  1367. lcdc_write(reg_context.raster_timing_0, LCD_RASTER_TIMING_0_REG);
  1368. lcdc_write(reg_context.raster_timing_1, LCD_RASTER_TIMING_1_REG);
  1369. lcdc_write(reg_context.raster_timing_2, LCD_RASTER_TIMING_2_REG);
  1370. lcdc_write(reg_context.dma_frm_buf_base_addr_0,
  1371. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1372. lcdc_write(reg_context.dma_frm_buf_ceiling_addr_0,
  1373. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1374. lcdc_write(reg_context.dma_frm_buf_base_addr_1,
  1375. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1376. lcdc_write(reg_context.dma_frm_buf_ceiling_addr_1,
  1377. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1378. lcdc_write(reg_context.raster_ctrl, LCD_RASTER_CTRL_REG);
  1379. return;
  1380. }
  1381. static int fb_suspend(struct platform_device *dev, pm_message_t state)
  1382. {
  1383. struct fb_info *info = platform_get_drvdata(dev);
  1384. struct da8xx_fb_par *par = info->par;
  1385. console_lock();
  1386. if (par->panel_power_ctrl)
  1387. par->panel_power_ctrl(0);
  1388. fb_set_suspend(info, 1);
  1389. lcd_disable_raster(DA8XX_FRAME_WAIT);
  1390. lcd_context_save();
  1391. pm_runtime_put_sync(&dev->dev);
  1392. console_unlock();
  1393. return 0;
  1394. }
  1395. static int fb_resume(struct platform_device *dev)
  1396. {
  1397. struct fb_info *info = platform_get_drvdata(dev);
  1398. struct da8xx_fb_par *par = info->par;
  1399. console_lock();
  1400. pm_runtime_get_sync(&dev->dev);
  1401. lcd_context_restore();
  1402. if (par->blank == FB_BLANK_UNBLANK) {
  1403. lcd_enable_raster();
  1404. if (par->panel_power_ctrl)
  1405. par->panel_power_ctrl(1);
  1406. }
  1407. fb_set_suspend(info, 0);
  1408. console_unlock();
  1409. return 0;
  1410. }
  1411. #else
  1412. #define fb_suspend NULL
  1413. #define fb_resume NULL
  1414. #endif
  1415. static struct platform_driver da8xx_fb_driver = {
  1416. .probe = fb_probe,
  1417. .remove = fb_remove,
  1418. .suspend = fb_suspend,
  1419. .resume = fb_resume,
  1420. .driver = {
  1421. .name = DRIVER_NAME,
  1422. .owner = THIS_MODULE,
  1423. },
  1424. };
  1425. static int __init da8xx_fb_init(void)
  1426. {
  1427. return platform_driver_register(&da8xx_fb_driver);
  1428. }
  1429. static void __exit da8xx_fb_cleanup(void)
  1430. {
  1431. platform_driver_unregister(&da8xx_fb_driver);
  1432. }
  1433. module_init(da8xx_fb_init);
  1434. module_exit(da8xx_fb_cleanup);
  1435. MODULE_DESCRIPTION("Framebuffer driver for TI da8xx/omap-l1xx");
  1436. MODULE_AUTHOR("Texas Instruments");
  1437. MODULE_LICENSE("GPL");