ux500_dma.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410
  1. /*
  2. * drivers/usb/musb/ux500_dma.c
  3. *
  4. * U8500 DMA support code
  5. *
  6. * Copyright (C) 2009 STMicroelectronics
  7. * Copyright (C) 2011 ST-Ericsson SA
  8. * Authors:
  9. * Mian Yousaf Kaukab <mian.yousaf.kaukab@stericsson.com>
  10. * Praveena Nadahally <praveen.nadahally@stericsson.com>
  11. * Rajaram Regupathy <ragupathy.rajaram@stericsson.com>
  12. *
  13. * This program is free software: you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation, either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  25. */
  26. #include <linux/device.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/dmaengine.h>
  31. #include <linux/pfn.h>
  32. #include <linux/sizes.h>
  33. #include <linux/platform_data/usb-musb-ux500.h>
  34. #include "musb_core.h"
  35. static const char *iep_chan_names[] = { "iep_1_9", "iep_2_10", "iep_3_11", "iep_4_12",
  36. "iep_5_13", "iep_6_14", "iep_7_15", "iep_8" };
  37. static const char *oep_chan_names[] = { "oep_1_9", "oep_2_10", "oep_3_11", "oep_4_12",
  38. "oep_5_13", "oep_6_14", "oep_7_15", "oep_8" };
  39. struct ux500_dma_channel {
  40. struct dma_channel channel;
  41. struct ux500_dma_controller *controller;
  42. struct musb_hw_ep *hw_ep;
  43. struct dma_chan *dma_chan;
  44. unsigned int cur_len;
  45. dma_cookie_t cookie;
  46. u8 ch_num;
  47. u8 is_tx;
  48. u8 is_allocated;
  49. };
  50. struct ux500_dma_controller {
  51. struct dma_controller controller;
  52. struct ux500_dma_channel rx_channel[UX500_MUSB_DMA_NUM_RX_TX_CHANNELS];
  53. struct ux500_dma_channel tx_channel[UX500_MUSB_DMA_NUM_RX_TX_CHANNELS];
  54. void *private_data;
  55. dma_addr_t phy_base;
  56. };
  57. /* Work function invoked from DMA callback to handle rx transfers. */
  58. static void ux500_dma_callback(void *private_data)
  59. {
  60. struct dma_channel *channel = private_data;
  61. struct ux500_dma_channel *ux500_channel = channel->private_data;
  62. struct musb_hw_ep *hw_ep = ux500_channel->hw_ep;
  63. struct musb *musb = hw_ep->musb;
  64. unsigned long flags;
  65. dev_dbg(musb->controller, "DMA rx transfer done on hw_ep=%d\n",
  66. hw_ep->epnum);
  67. spin_lock_irqsave(&musb->lock, flags);
  68. ux500_channel->channel.actual_len = ux500_channel->cur_len;
  69. ux500_channel->channel.status = MUSB_DMA_STATUS_FREE;
  70. musb_dma_completion(musb, hw_ep->epnum, ux500_channel->is_tx);
  71. spin_unlock_irqrestore(&musb->lock, flags);
  72. }
  73. static bool ux500_configure_channel(struct dma_channel *channel,
  74. u16 packet_sz, u8 mode,
  75. dma_addr_t dma_addr, u32 len)
  76. {
  77. struct ux500_dma_channel *ux500_channel = channel->private_data;
  78. struct musb_hw_ep *hw_ep = ux500_channel->hw_ep;
  79. struct dma_chan *dma_chan = ux500_channel->dma_chan;
  80. struct dma_async_tx_descriptor *dma_desc;
  81. enum dma_transfer_direction direction;
  82. struct scatterlist sg;
  83. struct dma_slave_config slave_conf;
  84. enum dma_slave_buswidth addr_width;
  85. dma_addr_t usb_fifo_addr = (MUSB_FIFO_OFFSET(hw_ep->epnum) +
  86. ux500_channel->controller->phy_base);
  87. struct musb *musb = ux500_channel->controller->private_data;
  88. dev_dbg(musb->controller,
  89. "packet_sz=%d, mode=%d, dma_addr=0x%llu, len=%d is_tx=%d\n",
  90. packet_sz, mode, (unsigned long long) dma_addr,
  91. len, ux500_channel->is_tx);
  92. ux500_channel->cur_len = len;
  93. sg_init_table(&sg, 1);
  94. sg_set_page(&sg, pfn_to_page(PFN_DOWN(dma_addr)), len,
  95. offset_in_page(dma_addr));
  96. sg_dma_address(&sg) = dma_addr;
  97. sg_dma_len(&sg) = len;
  98. direction = ux500_channel->is_tx ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM;
  99. addr_width = (len & 0x3) ? DMA_SLAVE_BUSWIDTH_1_BYTE :
  100. DMA_SLAVE_BUSWIDTH_4_BYTES;
  101. slave_conf.direction = direction;
  102. slave_conf.src_addr = usb_fifo_addr;
  103. slave_conf.src_addr_width = addr_width;
  104. slave_conf.src_maxburst = 16;
  105. slave_conf.dst_addr = usb_fifo_addr;
  106. slave_conf.dst_addr_width = addr_width;
  107. slave_conf.dst_maxburst = 16;
  108. slave_conf.device_fc = false;
  109. dma_chan->device->device_control(dma_chan, DMA_SLAVE_CONFIG,
  110. (unsigned long) &slave_conf);
  111. dma_desc = dmaengine_prep_slave_sg(dma_chan, &sg, 1, direction,
  112. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  113. if (!dma_desc)
  114. return false;
  115. dma_desc->callback = ux500_dma_callback;
  116. dma_desc->callback_param = channel;
  117. ux500_channel->cookie = dma_desc->tx_submit(dma_desc);
  118. dma_async_issue_pending(dma_chan);
  119. return true;
  120. }
  121. static struct dma_channel *ux500_dma_channel_allocate(struct dma_controller *c,
  122. struct musb_hw_ep *hw_ep, u8 is_tx)
  123. {
  124. struct ux500_dma_controller *controller = container_of(c,
  125. struct ux500_dma_controller, controller);
  126. struct ux500_dma_channel *ux500_channel = NULL;
  127. struct musb *musb = controller->private_data;
  128. u8 ch_num = hw_ep->epnum - 1;
  129. /* 8 DMA channels (0 - 7). Each DMA channel can only be allocated
  130. * to specified hw_ep. For example DMA channel 0 can only be allocated
  131. * to hw_ep 1 and 9.
  132. */
  133. if (ch_num > 7)
  134. ch_num -= 8;
  135. if (ch_num >= UX500_MUSB_DMA_NUM_RX_TX_CHANNELS)
  136. return NULL;
  137. ux500_channel = is_tx ? &(controller->tx_channel[ch_num]) :
  138. &(controller->rx_channel[ch_num]) ;
  139. /* Check if channel is already used. */
  140. if (ux500_channel->is_allocated)
  141. return NULL;
  142. ux500_channel->hw_ep = hw_ep;
  143. ux500_channel->is_allocated = 1;
  144. dev_dbg(musb->controller, "hw_ep=%d, is_tx=0x%x, channel=%d\n",
  145. hw_ep->epnum, is_tx, ch_num);
  146. return &(ux500_channel->channel);
  147. }
  148. static void ux500_dma_channel_release(struct dma_channel *channel)
  149. {
  150. struct ux500_dma_channel *ux500_channel = channel->private_data;
  151. struct musb *musb = ux500_channel->controller->private_data;
  152. dev_dbg(musb->controller, "channel=%d\n", ux500_channel->ch_num);
  153. if (ux500_channel->is_allocated) {
  154. ux500_channel->is_allocated = 0;
  155. channel->status = MUSB_DMA_STATUS_FREE;
  156. channel->actual_len = 0;
  157. }
  158. }
  159. static int ux500_dma_is_compatible(struct dma_channel *channel,
  160. u16 maxpacket, void *buf, u32 length)
  161. {
  162. if ((maxpacket & 0x3) ||
  163. ((unsigned long int) buf & 0x3) ||
  164. (length < 512) ||
  165. (length & 0x3))
  166. return false;
  167. else
  168. return true;
  169. }
  170. static int ux500_dma_channel_program(struct dma_channel *channel,
  171. u16 packet_sz, u8 mode,
  172. dma_addr_t dma_addr, u32 len)
  173. {
  174. int ret;
  175. BUG_ON(channel->status == MUSB_DMA_STATUS_UNKNOWN ||
  176. channel->status == MUSB_DMA_STATUS_BUSY);
  177. if (!ux500_dma_is_compatible(channel, packet_sz, (void *)dma_addr, len))
  178. return false;
  179. channel->status = MUSB_DMA_STATUS_BUSY;
  180. channel->actual_len = 0;
  181. ret = ux500_configure_channel(channel, packet_sz, mode, dma_addr, len);
  182. if (!ret)
  183. channel->status = MUSB_DMA_STATUS_FREE;
  184. return ret;
  185. }
  186. static int ux500_dma_channel_abort(struct dma_channel *channel)
  187. {
  188. struct ux500_dma_channel *ux500_channel = channel->private_data;
  189. struct ux500_dma_controller *controller = ux500_channel->controller;
  190. struct musb *musb = controller->private_data;
  191. void __iomem *epio = musb->endpoints[ux500_channel->hw_ep->epnum].regs;
  192. u16 csr;
  193. dev_dbg(musb->controller, "channel=%d, is_tx=%d\n",
  194. ux500_channel->ch_num, ux500_channel->is_tx);
  195. if (channel->status == MUSB_DMA_STATUS_BUSY) {
  196. if (ux500_channel->is_tx) {
  197. csr = musb_readw(epio, MUSB_TXCSR);
  198. csr &= ~(MUSB_TXCSR_AUTOSET |
  199. MUSB_TXCSR_DMAENAB |
  200. MUSB_TXCSR_DMAMODE);
  201. musb_writew(epio, MUSB_TXCSR, csr);
  202. } else {
  203. csr = musb_readw(epio, MUSB_RXCSR);
  204. csr &= ~(MUSB_RXCSR_AUTOCLEAR |
  205. MUSB_RXCSR_DMAENAB |
  206. MUSB_RXCSR_DMAMODE);
  207. musb_writew(epio, MUSB_RXCSR, csr);
  208. }
  209. ux500_channel->dma_chan->device->
  210. device_control(ux500_channel->dma_chan,
  211. DMA_TERMINATE_ALL, 0);
  212. channel->status = MUSB_DMA_STATUS_FREE;
  213. }
  214. return 0;
  215. }
  216. static void ux500_dma_controller_stop(struct ux500_dma_controller *controller)
  217. {
  218. struct ux500_dma_channel *ux500_channel;
  219. struct dma_channel *channel;
  220. u8 ch_num;
  221. for (ch_num = 0; ch_num < UX500_MUSB_DMA_NUM_RX_TX_CHANNELS; ch_num++) {
  222. channel = &controller->rx_channel[ch_num].channel;
  223. ux500_channel = channel->private_data;
  224. ux500_dma_channel_release(channel);
  225. if (ux500_channel->dma_chan)
  226. dma_release_channel(ux500_channel->dma_chan);
  227. }
  228. for (ch_num = 0; ch_num < UX500_MUSB_DMA_NUM_RX_TX_CHANNELS; ch_num++) {
  229. channel = &controller->tx_channel[ch_num].channel;
  230. ux500_channel = channel->private_data;
  231. ux500_dma_channel_release(channel);
  232. if (ux500_channel->dma_chan)
  233. dma_release_channel(ux500_channel->dma_chan);
  234. }
  235. }
  236. static int ux500_dma_controller_start(struct ux500_dma_controller *controller)
  237. {
  238. struct ux500_dma_channel *ux500_channel = NULL;
  239. struct musb *musb = controller->private_data;
  240. struct device *dev = musb->controller;
  241. struct musb_hdrc_platform_data *plat = dev_get_platdata(dev);
  242. struct ux500_musb_board_data *data;
  243. struct dma_channel *dma_channel = NULL;
  244. char **chan_names;
  245. u32 ch_num;
  246. u8 dir;
  247. u8 is_tx = 0;
  248. void **param_array;
  249. struct ux500_dma_channel *channel_array;
  250. dma_cap_mask_t mask;
  251. if (!plat) {
  252. dev_err(musb->controller, "No platform data\n");
  253. return -EINVAL;
  254. }
  255. data = plat->board_data;
  256. dma_cap_zero(mask);
  257. dma_cap_set(DMA_SLAVE, mask);
  258. /* Prepare the loop for RX channels */
  259. channel_array = controller->rx_channel;
  260. param_array = data ? data->dma_rx_param_array : NULL;
  261. chan_names = (char **)iep_chan_names;
  262. for (dir = 0; dir < 2; dir++) {
  263. for (ch_num = 0;
  264. ch_num < UX500_MUSB_DMA_NUM_RX_TX_CHANNELS;
  265. ch_num++) {
  266. ux500_channel = &channel_array[ch_num];
  267. ux500_channel->controller = controller;
  268. ux500_channel->ch_num = ch_num;
  269. ux500_channel->is_tx = is_tx;
  270. dma_channel = &(ux500_channel->channel);
  271. dma_channel->private_data = ux500_channel;
  272. dma_channel->status = MUSB_DMA_STATUS_FREE;
  273. dma_channel->max_len = SZ_16M;
  274. ux500_channel->dma_chan =
  275. dma_request_slave_channel(dev, chan_names[ch_num]);
  276. if (!ux500_channel->dma_chan)
  277. ux500_channel->dma_chan =
  278. dma_request_channel(mask,
  279. data ?
  280. data->dma_filter :
  281. NULL,
  282. param_array[ch_num]);
  283. if (!ux500_channel->dma_chan) {
  284. ERR("Dma pipe allocation error dir=%d ch=%d\n",
  285. dir, ch_num);
  286. /* Release already allocated channels */
  287. ux500_dma_controller_stop(controller);
  288. return -EBUSY;
  289. }
  290. }
  291. /* Prepare the loop for TX channels */
  292. channel_array = controller->tx_channel;
  293. param_array = data ? data->dma_tx_param_array : NULL;
  294. chan_names = (char **)oep_chan_names;
  295. is_tx = 1;
  296. }
  297. return 0;
  298. }
  299. void dma_controller_destroy(struct dma_controller *c)
  300. {
  301. struct ux500_dma_controller *controller = container_of(c,
  302. struct ux500_dma_controller, controller);
  303. ux500_dma_controller_stop(controller);
  304. kfree(controller);
  305. }
  306. struct dma_controller *dma_controller_create(struct musb *musb,
  307. void __iomem *base)
  308. {
  309. struct ux500_dma_controller *controller;
  310. struct platform_device *pdev = to_platform_device(musb->controller);
  311. struct resource *iomem;
  312. int ret;
  313. controller = kzalloc(sizeof(*controller), GFP_KERNEL);
  314. if (!controller)
  315. goto kzalloc_fail;
  316. controller->private_data = musb;
  317. /* Save physical address for DMA controller. */
  318. iomem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  319. if (!iomem) {
  320. dev_err(musb->controller, "no memory resource defined\n");
  321. goto plat_get_fail;
  322. }
  323. controller->phy_base = (dma_addr_t) iomem->start;
  324. controller->controller.channel_alloc = ux500_dma_channel_allocate;
  325. controller->controller.channel_release = ux500_dma_channel_release;
  326. controller->controller.channel_program = ux500_dma_channel_program;
  327. controller->controller.channel_abort = ux500_dma_channel_abort;
  328. controller->controller.is_compatible = ux500_dma_is_compatible;
  329. ret = ux500_dma_controller_start(controller);
  330. if (ret)
  331. goto plat_get_fail;
  332. return &controller->controller;
  333. plat_get_fail:
  334. kfree(controller);
  335. kzalloc_fail:
  336. return NULL;
  337. }