xhci-pci.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369
  1. /*
  2. * xHCI host controller driver PCI Bus Glue.
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include <linux/pci.h>
  23. #include <linux/slab.h>
  24. #include <linux/module.h>
  25. #include "xhci.h"
  26. #include "xhci-trace.h"
  27. /* Device for a quirk */
  28. #define PCI_VENDOR_ID_FRESCO_LOGIC 0x1b73
  29. #define PCI_DEVICE_ID_FRESCO_LOGIC_PDK 0x1000
  30. #define PCI_DEVICE_ID_FRESCO_LOGIC_FL1400 0x1400
  31. #define PCI_VENDOR_ID_ETRON 0x1b6f
  32. #define PCI_DEVICE_ID_ASROCK_P67 0x7023
  33. static const char hcd_name[] = "xhci_hcd";
  34. /* called after powerup, by probe or system-pm "wakeup" */
  35. static int xhci_pci_reinit(struct xhci_hcd *xhci, struct pci_dev *pdev)
  36. {
  37. /*
  38. * TODO: Implement finding debug ports later.
  39. * TODO: see if there are any quirks that need to be added to handle
  40. * new extended capabilities.
  41. */
  42. /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
  43. if (!pci_set_mwi(pdev))
  44. xhci_dbg(xhci, "MWI active\n");
  45. xhci_dbg(xhci, "Finished xhci_pci_reinit\n");
  46. return 0;
  47. }
  48. static void xhci_pci_quirks(struct device *dev, struct xhci_hcd *xhci)
  49. {
  50. struct pci_dev *pdev = to_pci_dev(dev);
  51. /* Look for vendor-specific quirks */
  52. if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
  53. (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK ||
  54. pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1400)) {
  55. if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
  56. pdev->revision == 0x0) {
  57. xhci->quirks |= XHCI_RESET_EP_QUIRK;
  58. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  59. "QUIRK: Fresco Logic xHC needs configure"
  60. " endpoint cmd after reset endpoint");
  61. }
  62. /* Fresco Logic confirms: all revisions of this chip do not
  63. * support MSI, even though some of them claim to in their PCI
  64. * capabilities.
  65. */
  66. xhci->quirks |= XHCI_BROKEN_MSI;
  67. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  68. "QUIRK: Fresco Logic revision %u "
  69. "has broken MSI implementation",
  70. pdev->revision);
  71. xhci->quirks |= XHCI_TRUST_TX_LENGTH;
  72. }
  73. if (pdev->vendor == PCI_VENDOR_ID_NEC)
  74. xhci->quirks |= XHCI_NEC_HOST;
  75. if (pdev->vendor == PCI_VENDOR_ID_AMD && xhci->hci_version == 0x96)
  76. xhci->quirks |= XHCI_AMD_0x96_HOST;
  77. /* AMD PLL quirk */
  78. if (pdev->vendor == PCI_VENDOR_ID_AMD && usb_amd_find_chipset_info())
  79. xhci->quirks |= XHCI_AMD_PLL_FIX;
  80. if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
  81. xhci->quirks |= XHCI_LPM_SUPPORT;
  82. xhci->quirks |= XHCI_INTEL_HOST;
  83. }
  84. if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
  85. pdev->device == PCI_DEVICE_ID_INTEL_PANTHERPOINT_XHCI) {
  86. xhci->quirks |= XHCI_EP_LIMIT_QUIRK;
  87. xhci->limit_active_eps = 64;
  88. xhci->quirks |= XHCI_SW_BW_CHECKING;
  89. /*
  90. * PPT desktop boards DH77EB and DH77DF will power back on after
  91. * a few seconds of being shutdown. The fix for this is to
  92. * switch the ports from xHCI to EHCI on shutdown. We can't use
  93. * DMI information to find those particular boards (since each
  94. * vendor will change the board name), so we have to key off all
  95. * PPT chipsets.
  96. */
  97. xhci->quirks |= XHCI_SPURIOUS_REBOOT;
  98. xhci->quirks |= XHCI_AVOID_BEI;
  99. }
  100. if (pdev->vendor == PCI_VENDOR_ID_ETRON &&
  101. pdev->device == PCI_DEVICE_ID_ASROCK_P67) {
  102. xhci->quirks |= XHCI_RESET_ON_RESUME;
  103. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  104. "QUIRK: Resetting on resume");
  105. xhci->quirks |= XHCI_TRUST_TX_LENGTH;
  106. }
  107. if (pdev->vendor == PCI_VENDOR_ID_VIA)
  108. xhci->quirks |= XHCI_RESET_ON_RESUME;
  109. }
  110. /* called during probe() after chip reset completes */
  111. static int xhci_pci_setup(struct usb_hcd *hcd)
  112. {
  113. struct xhci_hcd *xhci;
  114. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  115. int retval;
  116. retval = xhci_gen_setup(hcd, xhci_pci_quirks);
  117. if (retval)
  118. return retval;
  119. xhci = hcd_to_xhci(hcd);
  120. if (!usb_hcd_is_primary_hcd(hcd))
  121. return 0;
  122. pci_read_config_byte(pdev, XHCI_SBRN_OFFSET, &xhci->sbrn);
  123. xhci_dbg(xhci, "Got SBRN %u\n", (unsigned int) xhci->sbrn);
  124. /* Find any debug ports */
  125. retval = xhci_pci_reinit(xhci, pdev);
  126. if (!retval)
  127. return retval;
  128. kfree(xhci);
  129. return retval;
  130. }
  131. /*
  132. * We need to register our own PCI probe function (instead of the USB core's
  133. * function) in order to create a second roothub under xHCI.
  134. */
  135. static int xhci_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
  136. {
  137. int retval;
  138. struct xhci_hcd *xhci;
  139. struct hc_driver *driver;
  140. struct usb_hcd *hcd;
  141. driver = (struct hc_driver *)id->driver_data;
  142. /* Register the USB 2.0 roothub.
  143. * FIXME: USB core must know to register the USB 2.0 roothub first.
  144. * This is sort of silly, because we could just set the HCD driver flags
  145. * to say USB 2.0, but I'm not sure what the implications would be in
  146. * the other parts of the HCD code.
  147. */
  148. retval = usb_hcd_pci_probe(dev, id);
  149. if (retval)
  150. return retval;
  151. /* USB 2.0 roothub is stored in the PCI device now. */
  152. hcd = dev_get_drvdata(&dev->dev);
  153. xhci = hcd_to_xhci(hcd);
  154. xhci->shared_hcd = usb_create_shared_hcd(driver, &dev->dev,
  155. pci_name(dev), hcd);
  156. if (!xhci->shared_hcd) {
  157. retval = -ENOMEM;
  158. goto dealloc_usb2_hcd;
  159. }
  160. /* Set the xHCI pointer before xhci_pci_setup() (aka hcd_driver.reset)
  161. * is called by usb_add_hcd().
  162. */
  163. *((struct xhci_hcd **) xhci->shared_hcd->hcd_priv) = xhci;
  164. retval = usb_add_hcd(xhci->shared_hcd, dev->irq,
  165. IRQF_SHARED);
  166. if (retval)
  167. goto put_usb3_hcd;
  168. /* Roothub already marked as USB 3.0 speed */
  169. /* We know the LPM timeout algorithms for this host, let the USB core
  170. * enable and disable LPM for devices under the USB 3.0 roothub.
  171. */
  172. if (xhci->quirks & XHCI_LPM_SUPPORT)
  173. hcd_to_bus(xhci->shared_hcd)->root_hub->lpm_capable = 1;
  174. return 0;
  175. put_usb3_hcd:
  176. usb_put_hcd(xhci->shared_hcd);
  177. dealloc_usb2_hcd:
  178. usb_hcd_pci_remove(dev);
  179. return retval;
  180. }
  181. static void xhci_pci_remove(struct pci_dev *dev)
  182. {
  183. struct xhci_hcd *xhci;
  184. xhci = hcd_to_xhci(pci_get_drvdata(dev));
  185. if (xhci->shared_hcd) {
  186. usb_remove_hcd(xhci->shared_hcd);
  187. usb_put_hcd(xhci->shared_hcd);
  188. }
  189. usb_hcd_pci_remove(dev);
  190. kfree(xhci);
  191. }
  192. #ifdef CONFIG_PM
  193. static int xhci_pci_suspend(struct usb_hcd *hcd, bool do_wakeup)
  194. {
  195. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  196. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  197. /*
  198. * Systems with the TI redriver that loses port status change events
  199. * need to have the registers polled during D3, so avoid D3cold.
  200. */
  201. if (xhci_compliance_mode_recovery_timer_quirk_check())
  202. pdev->no_d3cold = true;
  203. return xhci_suspend(xhci);
  204. }
  205. static int xhci_pci_resume(struct usb_hcd *hcd, bool hibernated)
  206. {
  207. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  208. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  209. int retval = 0;
  210. /* The BIOS on systems with the Intel Panther Point chipset may or may
  211. * not support xHCI natively. That means that during system resume, it
  212. * may switch the ports back to EHCI so that users can use their
  213. * keyboard to select a kernel from GRUB after resume from hibernate.
  214. *
  215. * The BIOS is supposed to remember whether the OS had xHCI ports
  216. * enabled before resume, and switch the ports back to xHCI when the
  217. * BIOS/OS semaphore is written, but we all know we can't trust BIOS
  218. * writers.
  219. *
  220. * Unconditionally switch the ports back to xHCI after a system resume.
  221. * It should not matter whether the EHCI or xHCI controller is
  222. * resumed first. It's enough to do the switchover in xHCI because
  223. * USB core won't notice anything as the hub driver doesn't start
  224. * running again until after all the devices (including both EHCI and
  225. * xHCI host controllers) have been resumed.
  226. */
  227. if (pdev->vendor == PCI_VENDOR_ID_INTEL)
  228. usb_enable_intel_xhci_ports(pdev);
  229. retval = xhci_resume(xhci, hibernated);
  230. return retval;
  231. }
  232. #endif /* CONFIG_PM */
  233. static const struct hc_driver xhci_pci_hc_driver = {
  234. .description = hcd_name,
  235. .product_desc = "xHCI Host Controller",
  236. .hcd_priv_size = sizeof(struct xhci_hcd *),
  237. /*
  238. * generic hardware linkage
  239. */
  240. .irq = xhci_irq,
  241. .flags = HCD_MEMORY | HCD_USB3 | HCD_SHARED,
  242. /*
  243. * basic lifecycle operations
  244. */
  245. .reset = xhci_pci_setup,
  246. .start = xhci_run,
  247. #ifdef CONFIG_PM
  248. .pci_suspend = xhci_pci_suspend,
  249. .pci_resume = xhci_pci_resume,
  250. #endif
  251. .stop = xhci_stop,
  252. .shutdown = xhci_shutdown,
  253. /*
  254. * managing i/o requests and associated device resources
  255. */
  256. .urb_enqueue = xhci_urb_enqueue,
  257. .urb_dequeue = xhci_urb_dequeue,
  258. .alloc_dev = xhci_alloc_dev,
  259. .free_dev = xhci_free_dev,
  260. .alloc_streams = xhci_alloc_streams,
  261. .free_streams = xhci_free_streams,
  262. .add_endpoint = xhci_add_endpoint,
  263. .drop_endpoint = xhci_drop_endpoint,
  264. .endpoint_reset = xhci_endpoint_reset,
  265. .check_bandwidth = xhci_check_bandwidth,
  266. .reset_bandwidth = xhci_reset_bandwidth,
  267. .address_device = xhci_address_device,
  268. .update_hub_device = xhci_update_hub_device,
  269. .reset_device = xhci_discover_or_reset_device,
  270. /*
  271. * scheduling support
  272. */
  273. .get_frame_number = xhci_get_frame,
  274. /* Root hub support */
  275. .hub_control = xhci_hub_control,
  276. .hub_status_data = xhci_hub_status_data,
  277. .bus_suspend = xhci_bus_suspend,
  278. .bus_resume = xhci_bus_resume,
  279. /*
  280. * call back when device connected and addressed
  281. */
  282. .update_device = xhci_update_device,
  283. .set_usb2_hw_lpm = xhci_set_usb2_hardware_lpm,
  284. .enable_usb3_lpm_timeout = xhci_enable_usb3_lpm_timeout,
  285. .disable_usb3_lpm_timeout = xhci_disable_usb3_lpm_timeout,
  286. .find_raw_port_number = xhci_find_raw_port_number,
  287. };
  288. /*-------------------------------------------------------------------------*/
  289. /* PCI driver selection metadata; PCI hotplugging uses this */
  290. static const struct pci_device_id pci_ids[] = { {
  291. /* handle any USB 3.0 xHCI controller */
  292. PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_XHCI, ~0),
  293. .driver_data = (unsigned long) &xhci_pci_hc_driver,
  294. },
  295. { /* end: all zeroes */ }
  296. };
  297. MODULE_DEVICE_TABLE(pci, pci_ids);
  298. /* pci driver glue; this is a "new style" PCI driver module */
  299. static struct pci_driver xhci_pci_driver = {
  300. .name = (char *) hcd_name,
  301. .id_table = pci_ids,
  302. .probe = xhci_pci_probe,
  303. .remove = xhci_pci_remove,
  304. /* suspend and resume implemented later */
  305. .shutdown = usb_hcd_pci_shutdown,
  306. #ifdef CONFIG_PM_SLEEP
  307. .driver = {
  308. .pm = &usb_hcd_pci_pm_ops
  309. },
  310. #endif
  311. };
  312. int __init xhci_register_pci(void)
  313. {
  314. return pci_register_driver(&xhci_pci_driver);
  315. }
  316. void xhci_unregister_pci(void)
  317. {
  318. pci_unregister_driver(&xhci_pci_driver);
  319. }