omap-serial.c 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907
  1. /*
  2. * Driver for OMAP-UART controller.
  3. * Based on drivers/serial/8250.c
  4. *
  5. * Copyright (C) 2010 Texas Instruments.
  6. *
  7. * Authors:
  8. * Govindraj R <govindraj.raja@ti.com>
  9. * Thara Gopinath <thara@ti.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * Note: This driver is made separate from 8250 driver as we cannot
  17. * over load 8250 driver with omap platform specific configuration for
  18. * features like DMA, it makes easier to implement features like DMA and
  19. * hardware flow control and software flow control configuration with
  20. * this driver as required for the omap-platform.
  21. */
  22. #if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  23. #define SUPPORT_SYSRQ
  24. #endif
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/console.h>
  28. #include <linux/serial_reg.h>
  29. #include <linux/delay.h>
  30. #include <linux/slab.h>
  31. #include <linux/tty.h>
  32. #include <linux/tty_flip.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/io.h>
  35. #include <linux/clk.h>
  36. #include <linux/serial_core.h>
  37. #include <linux/irq.h>
  38. #include <linux/pm_runtime.h>
  39. #include <linux/of.h>
  40. #include <linux/gpio.h>
  41. #include <linux/of_gpio.h>
  42. #include <linux/platform_data/serial-omap.h>
  43. #include <dt-bindings/gpio/gpio.h>
  44. #define OMAP_MAX_HSUART_PORTS 6
  45. #define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
  46. #define OMAP_UART_REV_42 0x0402
  47. #define OMAP_UART_REV_46 0x0406
  48. #define OMAP_UART_REV_52 0x0502
  49. #define OMAP_UART_REV_63 0x0603
  50. #define OMAP_UART_TX_WAKEUP_EN BIT(7)
  51. /* Feature flags */
  52. #define OMAP_UART_WER_HAS_TX_WAKEUP BIT(0)
  53. #define UART_ERRATA_i202_MDR1_ACCESS BIT(0)
  54. #define UART_ERRATA_i291_DMA_FORCEIDLE BIT(1)
  55. #define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
  56. /* SCR register bitmasks */
  57. #define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
  58. #define OMAP_UART_SCR_TX_TRIG_GRANU1_MASK (1 << 6)
  59. #define OMAP_UART_SCR_TX_EMPTY (1 << 3)
  60. /* FCR register bitmasks */
  61. #define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
  62. #define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
  63. /* MVR register bitmasks */
  64. #define OMAP_UART_MVR_SCHEME_SHIFT 30
  65. #define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
  66. #define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
  67. #define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
  68. #define OMAP_UART_MVR_MAJ_MASK 0x700
  69. #define OMAP_UART_MVR_MAJ_SHIFT 8
  70. #define OMAP_UART_MVR_MIN_MASK 0x3f
  71. #define OMAP_UART_DMA_CH_FREE -1
  72. #define MSR_SAVE_FLAGS UART_MSR_ANY_DELTA
  73. #define OMAP_MODE13X_SPEED 230400
  74. /* WER = 0x7F
  75. * Enable module level wakeup in WER reg
  76. */
  77. #define OMAP_UART_WER_MOD_WKUP 0X7F
  78. /* Enable XON/XOFF flow control on output */
  79. #define OMAP_UART_SW_TX 0x08
  80. /* Enable XON/XOFF flow control on input */
  81. #define OMAP_UART_SW_RX 0x02
  82. #define OMAP_UART_SW_CLR 0xF0
  83. #define OMAP_UART_TCR_TRIG 0x0F
  84. struct uart_omap_dma {
  85. u8 uart_dma_tx;
  86. u8 uart_dma_rx;
  87. int rx_dma_channel;
  88. int tx_dma_channel;
  89. dma_addr_t rx_buf_dma_phys;
  90. dma_addr_t tx_buf_dma_phys;
  91. unsigned int uart_base;
  92. /*
  93. * Buffer for rx dma.It is not required for tx because the buffer
  94. * comes from port structure.
  95. */
  96. unsigned char *rx_buf;
  97. unsigned int prev_rx_dma_pos;
  98. int tx_buf_size;
  99. int tx_dma_used;
  100. int rx_dma_used;
  101. spinlock_t tx_lock;
  102. spinlock_t rx_lock;
  103. /* timer to poll activity on rx dma */
  104. struct timer_list rx_timer;
  105. unsigned int rx_buf_size;
  106. unsigned int rx_poll_rate;
  107. unsigned int rx_timeout;
  108. };
  109. struct uart_omap_port {
  110. struct uart_port port;
  111. struct uart_omap_dma uart_dma;
  112. struct device *dev;
  113. unsigned char ier;
  114. unsigned char lcr;
  115. unsigned char mcr;
  116. unsigned char fcr;
  117. unsigned char efr;
  118. unsigned char dll;
  119. unsigned char dlh;
  120. unsigned char mdr1;
  121. unsigned char scr;
  122. unsigned char wer;
  123. int use_dma;
  124. /*
  125. * Some bits in registers are cleared on a read, so they must
  126. * be saved whenever the register is read but the bits will not
  127. * be immediately processed.
  128. */
  129. unsigned int lsr_break_flag;
  130. unsigned char msr_saved_flags;
  131. char name[20];
  132. unsigned long port_activity;
  133. int context_loss_cnt;
  134. u32 errata;
  135. u8 wakeups_enabled;
  136. u32 features;
  137. int DTR_gpio;
  138. int DTR_inverted;
  139. int DTR_active;
  140. struct serial_rs485 rs485;
  141. int rts_gpio;
  142. struct pm_qos_request pm_qos_request;
  143. u32 latency;
  144. u32 calc_latency;
  145. struct work_struct qos_work;
  146. bool is_suspending;
  147. };
  148. #define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
  149. static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
  150. /* Forward declaration of functions */
  151. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
  152. static struct workqueue_struct *serial_omap_uart_wq;
  153. static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
  154. {
  155. offset <<= up->port.regshift;
  156. return readw(up->port.membase + offset);
  157. }
  158. static inline void serial_out(struct uart_omap_port *up, int offset, int value)
  159. {
  160. offset <<= up->port.regshift;
  161. writew(value, up->port.membase + offset);
  162. }
  163. static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
  164. {
  165. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
  166. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
  167. UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
  168. serial_out(up, UART_FCR, 0);
  169. }
  170. static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
  171. {
  172. struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
  173. if (!pdata || !pdata->get_context_loss_count)
  174. return -EINVAL;
  175. return pdata->get_context_loss_count(up->dev);
  176. }
  177. static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
  178. {
  179. struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
  180. if (!pdata || !pdata->enable_wakeup)
  181. return;
  182. pdata->enable_wakeup(up->dev, enable);
  183. }
  184. /*
  185. * serial_omap_baud_is_mode16 - check if baud rate is MODE16X
  186. * @port: uart port info
  187. * @baud: baudrate for which mode needs to be determined
  188. *
  189. * Returns true if baud rate is MODE16X and false if MODE13X
  190. * Original table in OMAP TRM named "UART Mode Baud Rates, Divisor Values,
  191. * and Error Rates" determines modes not for all common baud rates.
  192. * E.g. for 1000000 baud rate mode must be 16x, but according to that
  193. * table it's determined as 13x.
  194. */
  195. static bool
  196. serial_omap_baud_is_mode16(struct uart_port *port, unsigned int baud)
  197. {
  198. unsigned int n13 = port->uartclk / (13 * baud);
  199. unsigned int n16 = port->uartclk / (16 * baud);
  200. int baudAbsDiff13 = baud - (port->uartclk / (13 * n13));
  201. int baudAbsDiff16 = baud - (port->uartclk / (16 * n16));
  202. if(baudAbsDiff13 < 0)
  203. baudAbsDiff13 = -baudAbsDiff13;
  204. if(baudAbsDiff16 < 0)
  205. baudAbsDiff16 = -baudAbsDiff16;
  206. return (baudAbsDiff13 > baudAbsDiff16);
  207. }
  208. /*
  209. * serial_omap_get_divisor - calculate divisor value
  210. * @port: uart port info
  211. * @baud: baudrate for which divisor needs to be calculated.
  212. */
  213. static unsigned int
  214. serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
  215. {
  216. unsigned int divisor;
  217. if (!serial_omap_baud_is_mode16(port, baud))
  218. divisor = 13;
  219. else
  220. divisor = 16;
  221. return port->uartclk/(baud * divisor);
  222. }
  223. static void serial_omap_enable_ms(struct uart_port *port)
  224. {
  225. struct uart_omap_port *up = to_uart_omap_port(port);
  226. dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
  227. pm_runtime_get_sync(up->dev);
  228. up->ier |= UART_IER_MSI;
  229. serial_out(up, UART_IER, up->ier);
  230. pm_runtime_mark_last_busy(up->dev);
  231. pm_runtime_put_autosuspend(up->dev);
  232. }
  233. static void serial_omap_stop_tx(struct uart_port *port)
  234. {
  235. struct uart_omap_port *up = to_uart_omap_port(port);
  236. struct circ_buf *xmit = &up->port.state->xmit;
  237. int res;
  238. pm_runtime_get_sync(up->dev);
  239. /* handle rs485 */
  240. if (up->rs485.flags & SER_RS485_ENABLED) {
  241. /* do nothing if current tx not yet completed */
  242. res = serial_in(up, UART_LSR) & UART_LSR_TEMT;
  243. if (!res)
  244. return;
  245. /* if there's no more data to send, turn off rts */
  246. if (uart_circ_empty(xmit)) {
  247. /* if rts not already disabled */
  248. res = (up->rs485.flags & SER_RS485_RTS_AFTER_SEND) ? 1 : 0;
  249. if (gpio_get_value(up->rts_gpio) != res) {
  250. if (up->rs485.delay_rts_after_send > 0) {
  251. mdelay(up->rs485.delay_rts_after_send);
  252. }
  253. gpio_set_value(up->rts_gpio, res);
  254. }
  255. }
  256. }
  257. if (up->ier & UART_IER_THRI) {
  258. up->ier &= ~UART_IER_THRI;
  259. serial_out(up, UART_IER, up->ier);
  260. }
  261. if ((up->rs485.flags & SER_RS485_ENABLED) &&
  262. !(up->rs485.flags & SER_RS485_RX_DURING_TX)) {
  263. up->ier = UART_IER_RLSI | UART_IER_RDI;
  264. serial_out(up, UART_IER, up->ier);
  265. }
  266. pm_runtime_mark_last_busy(up->dev);
  267. pm_runtime_put_autosuspend(up->dev);
  268. }
  269. static void serial_omap_stop_rx(struct uart_port *port)
  270. {
  271. struct uart_omap_port *up = to_uart_omap_port(port);
  272. pm_runtime_get_sync(up->dev);
  273. up->ier &= ~UART_IER_RLSI;
  274. up->port.read_status_mask &= ~UART_LSR_DR;
  275. serial_out(up, UART_IER, up->ier);
  276. pm_runtime_mark_last_busy(up->dev);
  277. pm_runtime_put_autosuspend(up->dev);
  278. }
  279. static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
  280. {
  281. struct circ_buf *xmit = &up->port.state->xmit;
  282. int count;
  283. if (up->port.x_char) {
  284. serial_out(up, UART_TX, up->port.x_char);
  285. up->port.icount.tx++;
  286. up->port.x_char = 0;
  287. return;
  288. }
  289. if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
  290. serial_omap_stop_tx(&up->port);
  291. return;
  292. }
  293. count = up->port.fifosize / 4;
  294. do {
  295. serial_out(up, UART_TX, xmit->buf[xmit->tail]);
  296. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  297. up->port.icount.tx++;
  298. if (uart_circ_empty(xmit))
  299. break;
  300. } while (--count > 0);
  301. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
  302. spin_unlock(&up->port.lock);
  303. uart_write_wakeup(&up->port);
  304. spin_lock(&up->port.lock);
  305. }
  306. if (uart_circ_empty(xmit))
  307. serial_omap_stop_tx(&up->port);
  308. }
  309. static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
  310. {
  311. if (!(up->ier & UART_IER_THRI)) {
  312. up->ier |= UART_IER_THRI;
  313. serial_out(up, UART_IER, up->ier);
  314. }
  315. }
  316. static void serial_omap_start_tx(struct uart_port *port)
  317. {
  318. struct uart_omap_port *up = to_uart_omap_port(port);
  319. int res;
  320. pm_runtime_get_sync(up->dev);
  321. /* handle rs485 */
  322. if (up->rs485.flags & SER_RS485_ENABLED) {
  323. /* if rts not already enabled */
  324. res = (up->rs485.flags & SER_RS485_RTS_ON_SEND) ? 1 : 0;
  325. if (gpio_get_value(up->rts_gpio) != res) {
  326. gpio_set_value(up->rts_gpio, res);
  327. if (up->rs485.delay_rts_before_send > 0) {
  328. mdelay(up->rs485.delay_rts_before_send);
  329. }
  330. }
  331. }
  332. if ((up->rs485.flags & SER_RS485_ENABLED) &&
  333. !(up->rs485.flags & SER_RS485_RX_DURING_TX))
  334. serial_omap_stop_rx(port);
  335. serial_omap_enable_ier_thri(up);
  336. pm_runtime_mark_last_busy(up->dev);
  337. pm_runtime_put_autosuspend(up->dev);
  338. }
  339. static void serial_omap_throttle(struct uart_port *port)
  340. {
  341. struct uart_omap_port *up = to_uart_omap_port(port);
  342. unsigned long flags;
  343. pm_runtime_get_sync(up->dev);
  344. spin_lock_irqsave(&up->port.lock, flags);
  345. up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
  346. serial_out(up, UART_IER, up->ier);
  347. spin_unlock_irqrestore(&up->port.lock, flags);
  348. pm_runtime_mark_last_busy(up->dev);
  349. pm_runtime_put_autosuspend(up->dev);
  350. }
  351. static void serial_omap_unthrottle(struct uart_port *port)
  352. {
  353. struct uart_omap_port *up = to_uart_omap_port(port);
  354. unsigned long flags;
  355. pm_runtime_get_sync(up->dev);
  356. spin_lock_irqsave(&up->port.lock, flags);
  357. up->ier |= UART_IER_RLSI | UART_IER_RDI;
  358. serial_out(up, UART_IER, up->ier);
  359. spin_unlock_irqrestore(&up->port.lock, flags);
  360. pm_runtime_mark_last_busy(up->dev);
  361. pm_runtime_put_autosuspend(up->dev);
  362. }
  363. static unsigned int check_modem_status(struct uart_omap_port *up)
  364. {
  365. unsigned int status;
  366. status = serial_in(up, UART_MSR);
  367. status |= up->msr_saved_flags;
  368. up->msr_saved_flags = 0;
  369. if ((status & UART_MSR_ANY_DELTA) == 0)
  370. return status;
  371. if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
  372. up->port.state != NULL) {
  373. if (status & UART_MSR_TERI)
  374. up->port.icount.rng++;
  375. if (status & UART_MSR_DDSR)
  376. up->port.icount.dsr++;
  377. if (status & UART_MSR_DDCD)
  378. uart_handle_dcd_change
  379. (&up->port, status & UART_MSR_DCD);
  380. if (status & UART_MSR_DCTS)
  381. uart_handle_cts_change
  382. (&up->port, status & UART_MSR_CTS);
  383. wake_up_interruptible(&up->port.state->port.delta_msr_wait);
  384. }
  385. return status;
  386. }
  387. static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
  388. {
  389. unsigned int flag;
  390. unsigned char ch = 0;
  391. if (likely(lsr & UART_LSR_DR))
  392. ch = serial_in(up, UART_RX);
  393. up->port.icount.rx++;
  394. flag = TTY_NORMAL;
  395. if (lsr & UART_LSR_BI) {
  396. flag = TTY_BREAK;
  397. lsr &= ~(UART_LSR_FE | UART_LSR_PE);
  398. up->port.icount.brk++;
  399. /*
  400. * We do the SysRQ and SAK checking
  401. * here because otherwise the break
  402. * may get masked by ignore_status_mask
  403. * or read_status_mask.
  404. */
  405. if (uart_handle_break(&up->port))
  406. return;
  407. }
  408. if (lsr & UART_LSR_PE) {
  409. flag = TTY_PARITY;
  410. up->port.icount.parity++;
  411. }
  412. if (lsr & UART_LSR_FE) {
  413. flag = TTY_FRAME;
  414. up->port.icount.frame++;
  415. }
  416. if (lsr & UART_LSR_OE)
  417. up->port.icount.overrun++;
  418. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  419. if (up->port.line == up->port.cons->index) {
  420. /* Recover the break flag from console xmit */
  421. lsr |= up->lsr_break_flag;
  422. }
  423. #endif
  424. uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
  425. }
  426. static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
  427. {
  428. unsigned char ch = 0;
  429. unsigned int flag;
  430. if (!(lsr & UART_LSR_DR))
  431. return;
  432. ch = serial_in(up, UART_RX);
  433. flag = TTY_NORMAL;
  434. up->port.icount.rx++;
  435. if (uart_handle_sysrq_char(&up->port, ch))
  436. return;
  437. uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
  438. }
  439. /**
  440. * serial_omap_irq() - This handles the interrupt from one port
  441. * @irq: uart port irq number
  442. * @dev_id: uart port info
  443. */
  444. static irqreturn_t serial_omap_irq(int irq, void *dev_id)
  445. {
  446. struct uart_omap_port *up = dev_id;
  447. unsigned int iir, lsr;
  448. unsigned int type;
  449. irqreturn_t ret = IRQ_NONE;
  450. int max_count = 256;
  451. spin_lock(&up->port.lock);
  452. pm_runtime_get_sync(up->dev);
  453. do {
  454. iir = serial_in(up, UART_IIR);
  455. if (iir & UART_IIR_NO_INT)
  456. break;
  457. ret = IRQ_HANDLED;
  458. lsr = serial_in(up, UART_LSR);
  459. /* extract IRQ type from IIR register */
  460. type = iir & 0x3e;
  461. switch (type) {
  462. case UART_IIR_MSI:
  463. check_modem_status(up);
  464. break;
  465. case UART_IIR_THRI:
  466. transmit_chars(up, lsr);
  467. break;
  468. case UART_IIR_RX_TIMEOUT:
  469. /* FALLTHROUGH */
  470. case UART_IIR_RDI:
  471. serial_omap_rdi(up, lsr);
  472. break;
  473. case UART_IIR_RLSI:
  474. serial_omap_rlsi(up, lsr);
  475. break;
  476. case UART_IIR_CTS_RTS_DSR:
  477. /* simply try again */
  478. break;
  479. case UART_IIR_XOFF:
  480. /* FALLTHROUGH */
  481. default:
  482. break;
  483. }
  484. } while (!(iir & UART_IIR_NO_INT) && max_count--);
  485. spin_unlock(&up->port.lock);
  486. tty_flip_buffer_push(&up->port.state->port);
  487. pm_runtime_mark_last_busy(up->dev);
  488. pm_runtime_put_autosuspend(up->dev);
  489. up->port_activity = jiffies;
  490. return ret;
  491. }
  492. static unsigned int serial_omap_tx_empty(struct uart_port *port)
  493. {
  494. struct uart_omap_port *up = to_uart_omap_port(port);
  495. unsigned long flags = 0;
  496. unsigned int ret = 0;
  497. pm_runtime_get_sync(up->dev);
  498. dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
  499. spin_lock_irqsave(&up->port.lock, flags);
  500. ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
  501. spin_unlock_irqrestore(&up->port.lock, flags);
  502. pm_runtime_mark_last_busy(up->dev);
  503. pm_runtime_put_autosuspend(up->dev);
  504. return ret;
  505. }
  506. static unsigned int serial_omap_get_mctrl(struct uart_port *port)
  507. {
  508. struct uart_omap_port *up = to_uart_omap_port(port);
  509. unsigned int status;
  510. unsigned int ret = 0;
  511. pm_runtime_get_sync(up->dev);
  512. status = check_modem_status(up);
  513. pm_runtime_mark_last_busy(up->dev);
  514. pm_runtime_put_autosuspend(up->dev);
  515. dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
  516. if (status & UART_MSR_DCD)
  517. ret |= TIOCM_CAR;
  518. if (status & UART_MSR_RI)
  519. ret |= TIOCM_RNG;
  520. if (status & UART_MSR_DSR)
  521. ret |= TIOCM_DSR;
  522. if (status & UART_MSR_CTS)
  523. ret |= TIOCM_CTS;
  524. return ret;
  525. }
  526. static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
  527. {
  528. struct uart_omap_port *up = to_uart_omap_port(port);
  529. unsigned char mcr = 0, old_mcr;
  530. dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
  531. if (mctrl & TIOCM_RTS)
  532. mcr |= UART_MCR_RTS;
  533. if (mctrl & TIOCM_DTR)
  534. mcr |= UART_MCR_DTR;
  535. if (mctrl & TIOCM_OUT1)
  536. mcr |= UART_MCR_OUT1;
  537. if (mctrl & TIOCM_OUT2)
  538. mcr |= UART_MCR_OUT2;
  539. if (mctrl & TIOCM_LOOP)
  540. mcr |= UART_MCR_LOOP;
  541. pm_runtime_get_sync(up->dev);
  542. old_mcr = serial_in(up, UART_MCR);
  543. old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
  544. UART_MCR_DTR | UART_MCR_RTS);
  545. up->mcr = old_mcr | mcr;
  546. serial_out(up, UART_MCR, up->mcr);
  547. pm_runtime_mark_last_busy(up->dev);
  548. pm_runtime_put_autosuspend(up->dev);
  549. if (gpio_is_valid(up->DTR_gpio) &&
  550. !!(mctrl & TIOCM_DTR) != up->DTR_active) {
  551. up->DTR_active = !up->DTR_active;
  552. if (gpio_cansleep(up->DTR_gpio))
  553. schedule_work(&up->qos_work);
  554. else
  555. gpio_set_value(up->DTR_gpio,
  556. up->DTR_active != up->DTR_inverted);
  557. }
  558. }
  559. static void serial_omap_break_ctl(struct uart_port *port, int break_state)
  560. {
  561. struct uart_omap_port *up = to_uart_omap_port(port);
  562. unsigned long flags = 0;
  563. dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
  564. pm_runtime_get_sync(up->dev);
  565. spin_lock_irqsave(&up->port.lock, flags);
  566. if (break_state == -1)
  567. up->lcr |= UART_LCR_SBC;
  568. else
  569. up->lcr &= ~UART_LCR_SBC;
  570. serial_out(up, UART_LCR, up->lcr);
  571. spin_unlock_irqrestore(&up->port.lock, flags);
  572. pm_runtime_mark_last_busy(up->dev);
  573. pm_runtime_put_autosuspend(up->dev);
  574. }
  575. static int serial_omap_startup(struct uart_port *port)
  576. {
  577. struct uart_omap_port *up = to_uart_omap_port(port);
  578. unsigned long flags = 0;
  579. int retval;
  580. /*
  581. * Allocate the IRQ
  582. */
  583. retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
  584. up->name, up);
  585. if (retval)
  586. return retval;
  587. dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
  588. pm_runtime_get_sync(up->dev);
  589. /*
  590. * Clear the FIFO buffers and disable them.
  591. * (they will be reenabled in set_termios())
  592. */
  593. serial_omap_clear_fifos(up);
  594. /* For Hardware flow control */
  595. serial_out(up, UART_MCR, UART_MCR_RTS);
  596. /*
  597. * Clear the interrupt registers.
  598. */
  599. (void) serial_in(up, UART_LSR);
  600. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  601. (void) serial_in(up, UART_RX);
  602. (void) serial_in(up, UART_IIR);
  603. (void) serial_in(up, UART_MSR);
  604. /*
  605. * Now, initialize the UART
  606. */
  607. serial_out(up, UART_LCR, UART_LCR_WLEN8);
  608. spin_lock_irqsave(&up->port.lock, flags);
  609. /*
  610. * Most PC uarts need OUT2 raised to enable interrupts.
  611. */
  612. up->port.mctrl |= TIOCM_OUT2;
  613. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  614. spin_unlock_irqrestore(&up->port.lock, flags);
  615. up->msr_saved_flags = 0;
  616. /*
  617. * Finally, enable interrupts. Note: Modem status interrupts
  618. * are set via set_termios(), which will be occurring imminently
  619. * anyway, so we don't enable them here.
  620. */
  621. up->ier = UART_IER_RLSI | UART_IER_RDI;
  622. serial_out(up, UART_IER, up->ier);
  623. /* Enable module level wake up */
  624. up->wer = OMAP_UART_WER_MOD_WKUP;
  625. if (up->features & OMAP_UART_WER_HAS_TX_WAKEUP)
  626. up->wer |= OMAP_UART_TX_WAKEUP_EN;
  627. serial_out(up, UART_OMAP_WER, up->wer);
  628. pm_runtime_mark_last_busy(up->dev);
  629. pm_runtime_put_autosuspend(up->dev);
  630. up->port_activity = jiffies;
  631. return 0;
  632. }
  633. static void serial_omap_shutdown(struct uart_port *port)
  634. {
  635. struct uart_omap_port *up = to_uart_omap_port(port);
  636. unsigned long flags = 0;
  637. dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
  638. pm_runtime_get_sync(up->dev);
  639. /*
  640. * Disable interrupts from this port
  641. */
  642. up->ier = 0;
  643. serial_out(up, UART_IER, 0);
  644. spin_lock_irqsave(&up->port.lock, flags);
  645. up->port.mctrl &= ~TIOCM_OUT2;
  646. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  647. spin_unlock_irqrestore(&up->port.lock, flags);
  648. /*
  649. * Disable break condition and FIFOs
  650. */
  651. serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
  652. serial_omap_clear_fifos(up);
  653. /*
  654. * Read data port to reset things, and then free the irq
  655. */
  656. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  657. (void) serial_in(up, UART_RX);
  658. pm_runtime_mark_last_busy(up->dev);
  659. pm_runtime_put_autosuspend(up->dev);
  660. free_irq(up->port.irq, up);
  661. }
  662. static void serial_omap_uart_qos_work(struct work_struct *work)
  663. {
  664. struct uart_omap_port *up = container_of(work, struct uart_omap_port,
  665. qos_work);
  666. pm_qos_update_request(&up->pm_qos_request, up->latency);
  667. if (gpio_is_valid(up->DTR_gpio))
  668. gpio_set_value_cansleep(up->DTR_gpio,
  669. up->DTR_active != up->DTR_inverted);
  670. }
  671. static void
  672. serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
  673. struct ktermios *old)
  674. {
  675. struct uart_omap_port *up = to_uart_omap_port(port);
  676. unsigned char cval = 0;
  677. unsigned long flags = 0;
  678. unsigned int baud, quot;
  679. switch (termios->c_cflag & CSIZE) {
  680. case CS5:
  681. cval = UART_LCR_WLEN5;
  682. break;
  683. case CS6:
  684. cval = UART_LCR_WLEN6;
  685. break;
  686. case CS7:
  687. cval = UART_LCR_WLEN7;
  688. break;
  689. default:
  690. case CS8:
  691. cval = UART_LCR_WLEN8;
  692. break;
  693. }
  694. if (termios->c_cflag & CSTOPB)
  695. cval |= UART_LCR_STOP;
  696. if (termios->c_cflag & PARENB)
  697. cval |= UART_LCR_PARITY;
  698. if (!(termios->c_cflag & PARODD))
  699. cval |= UART_LCR_EPAR;
  700. if (termios->c_cflag & CMSPAR)
  701. cval |= UART_LCR_SPAR;
  702. /*
  703. * Ask the core to calculate the divisor for us.
  704. */
  705. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
  706. quot = serial_omap_get_divisor(port, baud);
  707. /* calculate wakeup latency constraint */
  708. up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
  709. up->latency = up->calc_latency;
  710. schedule_work(&up->qos_work);
  711. up->dll = quot & 0xff;
  712. up->dlh = quot >> 8;
  713. up->mdr1 = UART_OMAP_MDR1_DISABLE;
  714. up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
  715. UART_FCR_ENABLE_FIFO;
  716. /*
  717. * Ok, we're now changing the port state. Do it with
  718. * interrupts disabled.
  719. */
  720. pm_runtime_get_sync(up->dev);
  721. spin_lock_irqsave(&up->port.lock, flags);
  722. /*
  723. * Update the per-port timeout.
  724. */
  725. uart_update_timeout(port, termios->c_cflag, baud);
  726. up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
  727. if (termios->c_iflag & INPCK)
  728. up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
  729. if (termios->c_iflag & (BRKINT | PARMRK))
  730. up->port.read_status_mask |= UART_LSR_BI;
  731. /*
  732. * Characters to ignore
  733. */
  734. up->port.ignore_status_mask = 0;
  735. if (termios->c_iflag & IGNPAR)
  736. up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
  737. if (termios->c_iflag & IGNBRK) {
  738. up->port.ignore_status_mask |= UART_LSR_BI;
  739. /*
  740. * If we're ignoring parity and break indicators,
  741. * ignore overruns too (for real raw support).
  742. */
  743. if (termios->c_iflag & IGNPAR)
  744. up->port.ignore_status_mask |= UART_LSR_OE;
  745. }
  746. /*
  747. * ignore all characters if CREAD is not set
  748. */
  749. if ((termios->c_cflag & CREAD) == 0)
  750. up->port.ignore_status_mask |= UART_LSR_DR;
  751. /*
  752. * Modem status interrupts
  753. */
  754. up->ier &= ~UART_IER_MSI;
  755. if (UART_ENABLE_MS(&up->port, termios->c_cflag))
  756. up->ier |= UART_IER_MSI;
  757. serial_out(up, UART_IER, up->ier);
  758. serial_out(up, UART_LCR, cval); /* reset DLAB */
  759. up->lcr = cval;
  760. up->scr = 0;
  761. /* FIFOs and DMA Settings */
  762. /* FCR can be changed only when the
  763. * baud clock is not running
  764. * DLL_REG and DLH_REG set to 0.
  765. */
  766. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  767. serial_out(up, UART_DLL, 0);
  768. serial_out(up, UART_DLM, 0);
  769. serial_out(up, UART_LCR, 0);
  770. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  771. up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
  772. up->efr &= ~UART_EFR_SCD;
  773. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  774. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  775. up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
  776. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  777. /* FIFO ENABLE, DMA MODE */
  778. up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
  779. /*
  780. * NOTE: Setting OMAP_UART_SCR_RX_TRIG_GRANU1_MASK
  781. * sets Enables the granularity of 1 for TRIGGER RX
  782. * level. Along with setting RX FIFO trigger level
  783. * to 1 (as noted below, 16 characters) and TLR[3:0]
  784. * to zero this will result RX FIFO threshold level
  785. * to 1 character, instead of 16 as noted in comment
  786. * below.
  787. */
  788. /* Set receive FIFO threshold to 16 characters and
  789. * transmit FIFO threshold to 16 spaces
  790. */
  791. up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
  792. up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
  793. up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
  794. UART_FCR_ENABLE_FIFO;
  795. serial_out(up, UART_FCR, up->fcr);
  796. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  797. serial_out(up, UART_OMAP_SCR, up->scr);
  798. /* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
  799. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  800. serial_out(up, UART_MCR, up->mcr);
  801. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  802. serial_out(up, UART_EFR, up->efr);
  803. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  804. /* Protocol, Baud Rate, and Interrupt Settings */
  805. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  806. serial_omap_mdr1_errataset(up, up->mdr1);
  807. else
  808. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  809. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  810. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  811. serial_out(up, UART_LCR, 0);
  812. serial_out(up, UART_IER, 0);
  813. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  814. serial_out(up, UART_DLL, up->dll); /* LS of divisor */
  815. serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
  816. serial_out(up, UART_LCR, 0);
  817. serial_out(up, UART_IER, up->ier);
  818. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  819. serial_out(up, UART_EFR, up->efr);
  820. serial_out(up, UART_LCR, cval);
  821. if (!serial_omap_baud_is_mode16(port, baud))
  822. up->mdr1 = UART_OMAP_MDR1_13X_MODE;
  823. else
  824. up->mdr1 = UART_OMAP_MDR1_16X_MODE;
  825. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  826. serial_omap_mdr1_errataset(up, up->mdr1);
  827. else
  828. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  829. /* Configure flow control */
  830. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  831. /* XON1/XOFF1 accessible mode B, TCRTLR=0, ECB=0 */
  832. serial_out(up, UART_XON1, termios->c_cc[VSTART]);
  833. serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
  834. /* Enable access to TCR/TLR */
  835. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  836. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  837. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  838. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
  839. if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
  840. /* Enable AUTORTS and AUTOCTS */
  841. up->efr |= UART_EFR_CTS | UART_EFR_RTS;
  842. /* Ensure MCR RTS is asserted */
  843. up->mcr |= UART_MCR_RTS;
  844. } else {
  845. /* Disable AUTORTS and AUTOCTS */
  846. up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
  847. }
  848. if (up->port.flags & UPF_SOFT_FLOW) {
  849. /* clear SW control mode bits */
  850. up->efr &= OMAP_UART_SW_CLR;
  851. /*
  852. * IXON Flag:
  853. * Enable XON/XOFF flow control on input.
  854. * Receiver compares XON1, XOFF1.
  855. */
  856. if (termios->c_iflag & IXON)
  857. up->efr |= OMAP_UART_SW_RX;
  858. /*
  859. * IXOFF Flag:
  860. * Enable XON/XOFF flow control on output.
  861. * Transmit XON1, XOFF1
  862. */
  863. if (termios->c_iflag & IXOFF)
  864. up->efr |= OMAP_UART_SW_TX;
  865. /*
  866. * IXANY Flag:
  867. * Enable any character to restart output.
  868. * Operation resumes after receiving any
  869. * character after recognition of the XOFF character
  870. */
  871. if (termios->c_iflag & IXANY)
  872. up->mcr |= UART_MCR_XONANY;
  873. else
  874. up->mcr &= ~UART_MCR_XONANY;
  875. }
  876. serial_out(up, UART_MCR, up->mcr);
  877. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  878. serial_out(up, UART_EFR, up->efr);
  879. serial_out(up, UART_LCR, up->lcr);
  880. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  881. spin_unlock_irqrestore(&up->port.lock, flags);
  882. pm_runtime_mark_last_busy(up->dev);
  883. pm_runtime_put_autosuspend(up->dev);
  884. dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
  885. }
  886. static int serial_omap_set_wake(struct uart_port *port, unsigned int state)
  887. {
  888. struct uart_omap_port *up = to_uart_omap_port(port);
  889. serial_omap_enable_wakeup(up, state);
  890. return 0;
  891. }
  892. static void
  893. serial_omap_pm(struct uart_port *port, unsigned int state,
  894. unsigned int oldstate)
  895. {
  896. struct uart_omap_port *up = to_uart_omap_port(port);
  897. unsigned char efr;
  898. dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
  899. pm_runtime_get_sync(up->dev);
  900. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  901. efr = serial_in(up, UART_EFR);
  902. serial_out(up, UART_EFR, efr | UART_EFR_ECB);
  903. serial_out(up, UART_LCR, 0);
  904. serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
  905. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  906. serial_out(up, UART_EFR, efr);
  907. serial_out(up, UART_LCR, 0);
  908. if (!device_may_wakeup(up->dev)) {
  909. if (!state)
  910. pm_runtime_forbid(up->dev);
  911. else
  912. pm_runtime_allow(up->dev);
  913. }
  914. pm_runtime_mark_last_busy(up->dev);
  915. pm_runtime_put_autosuspend(up->dev);
  916. }
  917. static void serial_omap_release_port(struct uart_port *port)
  918. {
  919. dev_dbg(port->dev, "serial_omap_release_port+\n");
  920. }
  921. static int serial_omap_request_port(struct uart_port *port)
  922. {
  923. dev_dbg(port->dev, "serial_omap_request_port+\n");
  924. return 0;
  925. }
  926. static void serial_omap_config_port(struct uart_port *port, int flags)
  927. {
  928. struct uart_omap_port *up = to_uart_omap_port(port);
  929. dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
  930. up->port.line);
  931. up->port.type = PORT_OMAP;
  932. up->port.flags |= UPF_SOFT_FLOW | UPF_HARD_FLOW;
  933. }
  934. static int
  935. serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
  936. {
  937. /* we don't want the core code to modify any port params */
  938. dev_dbg(port->dev, "serial_omap_verify_port+\n");
  939. return -EINVAL;
  940. }
  941. static const char *
  942. serial_omap_type(struct uart_port *port)
  943. {
  944. struct uart_omap_port *up = to_uart_omap_port(port);
  945. dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
  946. return up->name;
  947. }
  948. #define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
  949. static inline void wait_for_xmitr(struct uart_omap_port *up)
  950. {
  951. unsigned int status, tmout = 10000;
  952. /* Wait up to 10ms for the character(s) to be sent. */
  953. do {
  954. status = serial_in(up, UART_LSR);
  955. if (status & UART_LSR_BI)
  956. up->lsr_break_flag = UART_LSR_BI;
  957. if (--tmout == 0)
  958. break;
  959. udelay(1);
  960. } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
  961. /* Wait up to 1s for flow control if necessary */
  962. if (up->port.flags & UPF_CONS_FLOW) {
  963. tmout = 1000000;
  964. for (tmout = 1000000; tmout; tmout--) {
  965. unsigned int msr = serial_in(up, UART_MSR);
  966. up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
  967. if (msr & UART_MSR_CTS)
  968. break;
  969. udelay(1);
  970. }
  971. }
  972. }
  973. #ifdef CONFIG_CONSOLE_POLL
  974. static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
  975. {
  976. struct uart_omap_port *up = to_uart_omap_port(port);
  977. pm_runtime_get_sync(up->dev);
  978. wait_for_xmitr(up);
  979. serial_out(up, UART_TX, ch);
  980. pm_runtime_mark_last_busy(up->dev);
  981. pm_runtime_put_autosuspend(up->dev);
  982. }
  983. static int serial_omap_poll_get_char(struct uart_port *port)
  984. {
  985. struct uart_omap_port *up = to_uart_omap_port(port);
  986. unsigned int status;
  987. pm_runtime_get_sync(up->dev);
  988. status = serial_in(up, UART_LSR);
  989. if (!(status & UART_LSR_DR)) {
  990. status = NO_POLL_CHAR;
  991. goto out;
  992. }
  993. status = serial_in(up, UART_RX);
  994. out:
  995. pm_runtime_mark_last_busy(up->dev);
  996. pm_runtime_put_autosuspend(up->dev);
  997. return status;
  998. }
  999. #endif /* CONFIG_CONSOLE_POLL */
  1000. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  1001. static struct uart_omap_port *serial_omap_console_ports[OMAP_MAX_HSUART_PORTS];
  1002. static struct uart_driver serial_omap_reg;
  1003. static void serial_omap_console_putchar(struct uart_port *port, int ch)
  1004. {
  1005. struct uart_omap_port *up = to_uart_omap_port(port);
  1006. wait_for_xmitr(up);
  1007. serial_out(up, UART_TX, ch);
  1008. }
  1009. static void
  1010. serial_omap_console_write(struct console *co, const char *s,
  1011. unsigned int count)
  1012. {
  1013. struct uart_omap_port *up = serial_omap_console_ports[co->index];
  1014. unsigned long flags;
  1015. unsigned int ier;
  1016. int locked = 1;
  1017. pm_runtime_get_sync(up->dev);
  1018. local_irq_save(flags);
  1019. if (up->port.sysrq)
  1020. locked = 0;
  1021. else if (oops_in_progress)
  1022. locked = spin_trylock(&up->port.lock);
  1023. else
  1024. spin_lock(&up->port.lock);
  1025. /*
  1026. * First save the IER then disable the interrupts
  1027. */
  1028. ier = serial_in(up, UART_IER);
  1029. serial_out(up, UART_IER, 0);
  1030. uart_console_write(&up->port, s, count, serial_omap_console_putchar);
  1031. /*
  1032. * Finally, wait for transmitter to become empty
  1033. * and restore the IER
  1034. */
  1035. wait_for_xmitr(up);
  1036. serial_out(up, UART_IER, ier);
  1037. /*
  1038. * The receive handling will happen properly because the
  1039. * receive ready bit will still be set; it is not cleared
  1040. * on read. However, modem control will not, we must
  1041. * call it if we have saved something in the saved flags
  1042. * while processing with interrupts off.
  1043. */
  1044. if (up->msr_saved_flags)
  1045. check_modem_status(up);
  1046. pm_runtime_mark_last_busy(up->dev);
  1047. pm_runtime_put_autosuspend(up->dev);
  1048. if (locked)
  1049. spin_unlock(&up->port.lock);
  1050. local_irq_restore(flags);
  1051. }
  1052. static int __init
  1053. serial_omap_console_setup(struct console *co, char *options)
  1054. {
  1055. struct uart_omap_port *up;
  1056. int baud = 115200;
  1057. int bits = 8;
  1058. int parity = 'n';
  1059. int flow = 'n';
  1060. if (serial_omap_console_ports[co->index] == NULL)
  1061. return -ENODEV;
  1062. up = serial_omap_console_ports[co->index];
  1063. if (options)
  1064. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1065. return uart_set_options(&up->port, co, baud, parity, bits, flow);
  1066. }
  1067. static struct console serial_omap_console = {
  1068. .name = OMAP_SERIAL_NAME,
  1069. .write = serial_omap_console_write,
  1070. .device = uart_console_device,
  1071. .setup = serial_omap_console_setup,
  1072. .flags = CON_PRINTBUFFER,
  1073. .index = -1,
  1074. .data = &serial_omap_reg,
  1075. };
  1076. static void serial_omap_add_console_port(struct uart_omap_port *up)
  1077. {
  1078. serial_omap_console_ports[up->port.line] = up;
  1079. }
  1080. #define OMAP_CONSOLE (&serial_omap_console)
  1081. #else
  1082. #define OMAP_CONSOLE NULL
  1083. static inline void serial_omap_add_console_port(struct uart_omap_port *up)
  1084. {}
  1085. #endif
  1086. /* Enable or disable the rs485 support */
  1087. static void
  1088. serial_omap_config_rs485(struct uart_port *port, struct serial_rs485 *rs485conf)
  1089. {
  1090. struct uart_omap_port *up = to_uart_omap_port(port);
  1091. unsigned long flags;
  1092. unsigned int mode;
  1093. int val;
  1094. pm_runtime_get_sync(up->dev);
  1095. spin_lock_irqsave(&up->port.lock, flags);
  1096. /* Disable interrupts from this port */
  1097. mode = up->ier;
  1098. up->ier = 0;
  1099. serial_out(up, UART_IER, 0);
  1100. /* store new config */
  1101. up->rs485 = *rs485conf;
  1102. /*
  1103. * Just as a precaution, only allow rs485
  1104. * to be enabled if the gpio pin is valid
  1105. */
  1106. if (gpio_is_valid(up->rts_gpio)) {
  1107. /* enable / disable rts */
  1108. val = (up->rs485.flags & SER_RS485_ENABLED) ?
  1109. SER_RS485_RTS_AFTER_SEND : SER_RS485_RTS_ON_SEND;
  1110. val = (up->rs485.flags & val) ? 1 : 0;
  1111. gpio_set_value(up->rts_gpio, val);
  1112. } else
  1113. up->rs485.flags &= ~SER_RS485_ENABLED;
  1114. /* Enable interrupts */
  1115. up->ier = mode;
  1116. serial_out(up, UART_IER, up->ier);
  1117. spin_unlock_irqrestore(&up->port.lock, flags);
  1118. pm_runtime_mark_last_busy(up->dev);
  1119. pm_runtime_put_autosuspend(up->dev);
  1120. }
  1121. static int
  1122. serial_omap_ioctl(struct uart_port *port, unsigned int cmd, unsigned long arg)
  1123. {
  1124. struct serial_rs485 rs485conf;
  1125. switch (cmd) {
  1126. case TIOCSRS485:
  1127. if (copy_from_user(&rs485conf, (struct serial_rs485 *) arg,
  1128. sizeof(rs485conf)))
  1129. return -EFAULT;
  1130. serial_omap_config_rs485(port, &rs485conf);
  1131. break;
  1132. case TIOCGRS485:
  1133. if (copy_to_user((struct serial_rs485 *) arg,
  1134. &(to_uart_omap_port(port)->rs485),
  1135. sizeof(rs485conf)))
  1136. return -EFAULT;
  1137. break;
  1138. default:
  1139. return -ENOIOCTLCMD;
  1140. }
  1141. return 0;
  1142. }
  1143. static struct uart_ops serial_omap_pops = {
  1144. .tx_empty = serial_omap_tx_empty,
  1145. .set_mctrl = serial_omap_set_mctrl,
  1146. .get_mctrl = serial_omap_get_mctrl,
  1147. .stop_tx = serial_omap_stop_tx,
  1148. .start_tx = serial_omap_start_tx,
  1149. .throttle = serial_omap_throttle,
  1150. .unthrottle = serial_omap_unthrottle,
  1151. .stop_rx = serial_omap_stop_rx,
  1152. .enable_ms = serial_omap_enable_ms,
  1153. .break_ctl = serial_omap_break_ctl,
  1154. .startup = serial_omap_startup,
  1155. .shutdown = serial_omap_shutdown,
  1156. .set_termios = serial_omap_set_termios,
  1157. .pm = serial_omap_pm,
  1158. .set_wake = serial_omap_set_wake,
  1159. .type = serial_omap_type,
  1160. .release_port = serial_omap_release_port,
  1161. .request_port = serial_omap_request_port,
  1162. .config_port = serial_omap_config_port,
  1163. .verify_port = serial_omap_verify_port,
  1164. .ioctl = serial_omap_ioctl,
  1165. #ifdef CONFIG_CONSOLE_POLL
  1166. .poll_put_char = serial_omap_poll_put_char,
  1167. .poll_get_char = serial_omap_poll_get_char,
  1168. #endif
  1169. };
  1170. static struct uart_driver serial_omap_reg = {
  1171. .owner = THIS_MODULE,
  1172. .driver_name = "OMAP-SERIAL",
  1173. .dev_name = OMAP_SERIAL_NAME,
  1174. .nr = OMAP_MAX_HSUART_PORTS,
  1175. .cons = OMAP_CONSOLE,
  1176. };
  1177. #ifdef CONFIG_PM_SLEEP
  1178. static int serial_omap_prepare(struct device *dev)
  1179. {
  1180. struct uart_omap_port *up = dev_get_drvdata(dev);
  1181. up->is_suspending = true;
  1182. return 0;
  1183. }
  1184. static void serial_omap_complete(struct device *dev)
  1185. {
  1186. struct uart_omap_port *up = dev_get_drvdata(dev);
  1187. up->is_suspending = false;
  1188. }
  1189. static int serial_omap_suspend(struct device *dev)
  1190. {
  1191. struct uart_omap_port *up = dev_get_drvdata(dev);
  1192. uart_suspend_port(&serial_omap_reg, &up->port);
  1193. flush_work(&up->qos_work);
  1194. return 0;
  1195. }
  1196. static int serial_omap_resume(struct device *dev)
  1197. {
  1198. struct uart_omap_port *up = dev_get_drvdata(dev);
  1199. uart_resume_port(&serial_omap_reg, &up->port);
  1200. return 0;
  1201. }
  1202. #else
  1203. #define serial_omap_prepare NULL
  1204. #define serial_omap_complete NULL
  1205. #endif /* CONFIG_PM_SLEEP */
  1206. static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
  1207. {
  1208. u32 mvr, scheme;
  1209. u16 revision, major, minor;
  1210. mvr = readl(up->port.membase + (UART_OMAP_MVER << up->port.regshift));
  1211. /* Check revision register scheme */
  1212. scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
  1213. switch (scheme) {
  1214. case 0: /* Legacy Scheme: OMAP2/3 */
  1215. /* MINOR_REV[0:4], MAJOR_REV[4:7] */
  1216. major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
  1217. OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
  1218. minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
  1219. break;
  1220. case 1:
  1221. /* New Scheme: OMAP4+ */
  1222. /* MINOR_REV[0:5], MAJOR_REV[8:10] */
  1223. major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
  1224. OMAP_UART_MVR_MAJ_SHIFT;
  1225. minor = (mvr & OMAP_UART_MVR_MIN_MASK);
  1226. break;
  1227. default:
  1228. dev_warn(up->dev,
  1229. "Unknown %s revision, defaulting to highest\n",
  1230. up->name);
  1231. /* highest possible revision */
  1232. major = 0xff;
  1233. minor = 0xff;
  1234. }
  1235. /* normalize revision for the driver */
  1236. revision = UART_BUILD_REVISION(major, minor);
  1237. switch (revision) {
  1238. case OMAP_UART_REV_46:
  1239. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1240. UART_ERRATA_i291_DMA_FORCEIDLE);
  1241. break;
  1242. case OMAP_UART_REV_52:
  1243. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1244. UART_ERRATA_i291_DMA_FORCEIDLE);
  1245. up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
  1246. break;
  1247. case OMAP_UART_REV_63:
  1248. up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
  1249. up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
  1250. break;
  1251. default:
  1252. break;
  1253. }
  1254. }
  1255. static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
  1256. {
  1257. struct omap_uart_port_info *omap_up_info;
  1258. omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
  1259. if (!omap_up_info)
  1260. return NULL; /* out of memory */
  1261. of_property_read_u32(dev->of_node, "clock-frequency",
  1262. &omap_up_info->uartclk);
  1263. return omap_up_info;
  1264. }
  1265. static int serial_omap_probe_rs485(struct uart_omap_port *up,
  1266. struct device_node *np)
  1267. {
  1268. struct serial_rs485 *rs485conf = &up->rs485;
  1269. u32 rs485_delay[2];
  1270. enum of_gpio_flags flags;
  1271. int ret;
  1272. rs485conf->flags = 0;
  1273. up->rts_gpio = -EINVAL;
  1274. if (!np)
  1275. return 0;
  1276. if (of_property_read_bool(np, "rs485-rts-active-high"))
  1277. rs485conf->flags |= SER_RS485_RTS_ON_SEND;
  1278. else
  1279. rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
  1280. /* check for tx enable gpio */
  1281. up->rts_gpio = of_get_named_gpio_flags(np, "rts-gpio", 0, &flags);
  1282. if (gpio_is_valid(up->rts_gpio)) {
  1283. ret = gpio_request(up->rts_gpio, "omap-serial");
  1284. if (ret < 0)
  1285. return ret;
  1286. ret = gpio_direction_output(up->rts_gpio,
  1287. flags & SER_RS485_RTS_AFTER_SEND);
  1288. if (ret < 0)
  1289. return ret;
  1290. } else
  1291. up->rts_gpio = -EINVAL;
  1292. if (of_property_read_u32_array(np, "rs485-rts-delay",
  1293. rs485_delay, 2) == 0) {
  1294. rs485conf->delay_rts_before_send = rs485_delay[0];
  1295. rs485conf->delay_rts_after_send = rs485_delay[1];
  1296. }
  1297. if (of_property_read_bool(np, "rs485-rx-during-tx"))
  1298. rs485conf->flags |= SER_RS485_RX_DURING_TX;
  1299. if (of_property_read_bool(np, "linux,rs485-enabled-at-boot-time"))
  1300. rs485conf->flags |= SER_RS485_ENABLED;
  1301. return 0;
  1302. }
  1303. static int serial_omap_probe(struct platform_device *pdev)
  1304. {
  1305. struct uart_omap_port *up;
  1306. struct resource *mem, *irq;
  1307. struct omap_uart_port_info *omap_up_info = dev_get_platdata(&pdev->dev);
  1308. int ret;
  1309. if (pdev->dev.of_node) {
  1310. omap_up_info = of_get_uart_port_info(&pdev->dev);
  1311. pdev->dev.platform_data = omap_up_info;
  1312. }
  1313. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1314. if (!mem) {
  1315. dev_err(&pdev->dev, "no mem resource?\n");
  1316. return -ENODEV;
  1317. }
  1318. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1319. if (!irq) {
  1320. dev_err(&pdev->dev, "no irq resource?\n");
  1321. return -ENODEV;
  1322. }
  1323. if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
  1324. pdev->dev.driver->name)) {
  1325. dev_err(&pdev->dev, "memory region already claimed\n");
  1326. return -EBUSY;
  1327. }
  1328. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1329. omap_up_info->DTR_present) {
  1330. ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
  1331. if (ret < 0)
  1332. return ret;
  1333. ret = gpio_direction_output(omap_up_info->DTR_gpio,
  1334. omap_up_info->DTR_inverted);
  1335. if (ret < 0)
  1336. return ret;
  1337. }
  1338. up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
  1339. if (!up)
  1340. return -ENOMEM;
  1341. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1342. omap_up_info->DTR_present) {
  1343. up->DTR_gpio = omap_up_info->DTR_gpio;
  1344. up->DTR_inverted = omap_up_info->DTR_inverted;
  1345. } else
  1346. up->DTR_gpio = -EINVAL;
  1347. up->DTR_active = 0;
  1348. up->dev = &pdev->dev;
  1349. up->port.dev = &pdev->dev;
  1350. up->port.type = PORT_OMAP;
  1351. up->port.iotype = UPIO_MEM;
  1352. up->port.irq = irq->start;
  1353. up->port.regshift = 2;
  1354. up->port.fifosize = 64;
  1355. up->port.ops = &serial_omap_pops;
  1356. if (pdev->dev.of_node)
  1357. up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
  1358. else
  1359. up->port.line = pdev->id;
  1360. if (up->port.line < 0) {
  1361. dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
  1362. up->port.line);
  1363. ret = -ENODEV;
  1364. goto err_port_line;
  1365. }
  1366. ret = serial_omap_probe_rs485(up, pdev->dev.of_node);
  1367. if (ret < 0)
  1368. goto err_rs485;
  1369. sprintf(up->name, "OMAP UART%d", up->port.line);
  1370. up->port.mapbase = mem->start;
  1371. up->port.membase = devm_ioremap(&pdev->dev, mem->start,
  1372. resource_size(mem));
  1373. if (!up->port.membase) {
  1374. dev_err(&pdev->dev, "can't ioremap UART\n");
  1375. ret = -ENOMEM;
  1376. goto err_ioremap;
  1377. }
  1378. up->port.flags = omap_up_info->flags;
  1379. up->port.uartclk = omap_up_info->uartclk;
  1380. if (!up->port.uartclk) {
  1381. up->port.uartclk = DEFAULT_CLK_SPEED;
  1382. dev_warn(&pdev->dev, "No clock speed specified: using default:"
  1383. "%d\n", DEFAULT_CLK_SPEED);
  1384. }
  1385. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1386. up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1387. pm_qos_add_request(&up->pm_qos_request,
  1388. PM_QOS_CPU_DMA_LATENCY, up->latency);
  1389. serial_omap_uart_wq = create_singlethread_workqueue(up->name);
  1390. INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
  1391. platform_set_drvdata(pdev, up);
  1392. if (omap_up_info->autosuspend_timeout == 0)
  1393. omap_up_info->autosuspend_timeout = -1;
  1394. device_init_wakeup(up->dev, true);
  1395. pm_runtime_use_autosuspend(&pdev->dev);
  1396. pm_runtime_set_autosuspend_delay(&pdev->dev,
  1397. omap_up_info->autosuspend_timeout);
  1398. pm_runtime_irq_safe(&pdev->dev);
  1399. pm_runtime_enable(&pdev->dev);
  1400. pm_runtime_get_sync(&pdev->dev);
  1401. omap_serial_fill_features_erratas(up);
  1402. ui[up->port.line] = up;
  1403. serial_omap_add_console_port(up);
  1404. ret = uart_add_one_port(&serial_omap_reg, &up->port);
  1405. if (ret != 0)
  1406. goto err_add_port;
  1407. pm_runtime_mark_last_busy(up->dev);
  1408. pm_runtime_put_autosuspend(up->dev);
  1409. return 0;
  1410. err_add_port:
  1411. pm_runtime_put(&pdev->dev);
  1412. pm_runtime_disable(&pdev->dev);
  1413. err_ioremap:
  1414. err_rs485:
  1415. err_port_line:
  1416. dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
  1417. pdev->id, __func__, ret);
  1418. return ret;
  1419. }
  1420. static int serial_omap_remove(struct platform_device *dev)
  1421. {
  1422. struct uart_omap_port *up = platform_get_drvdata(dev);
  1423. pm_runtime_put_sync(up->dev);
  1424. pm_runtime_disable(up->dev);
  1425. uart_remove_one_port(&serial_omap_reg, &up->port);
  1426. pm_qos_remove_request(&up->pm_qos_request);
  1427. return 0;
  1428. }
  1429. /*
  1430. * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
  1431. * The access to uart register after MDR1 Access
  1432. * causes UART to corrupt data.
  1433. *
  1434. * Need a delay =
  1435. * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
  1436. * give 10 times as much
  1437. */
  1438. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
  1439. {
  1440. u8 timeout = 255;
  1441. serial_out(up, UART_OMAP_MDR1, mdr1);
  1442. udelay(2);
  1443. serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
  1444. UART_FCR_CLEAR_RCVR);
  1445. /*
  1446. * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
  1447. * TX_FIFO_E bit is 1.
  1448. */
  1449. while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
  1450. (UART_LSR_THRE | UART_LSR_DR))) {
  1451. timeout--;
  1452. if (!timeout) {
  1453. /* Should *never* happen. we warn and carry on */
  1454. dev_crit(up->dev, "Errata i202: timedout %x\n",
  1455. serial_in(up, UART_LSR));
  1456. break;
  1457. }
  1458. udelay(1);
  1459. }
  1460. }
  1461. #ifdef CONFIG_PM_RUNTIME
  1462. static void serial_omap_restore_context(struct uart_omap_port *up)
  1463. {
  1464. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1465. serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
  1466. else
  1467. serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
  1468. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1469. serial_out(up, UART_EFR, UART_EFR_ECB);
  1470. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1471. serial_out(up, UART_IER, 0x0);
  1472. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1473. serial_out(up, UART_DLL, up->dll);
  1474. serial_out(up, UART_DLM, up->dlh);
  1475. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1476. serial_out(up, UART_IER, up->ier);
  1477. serial_out(up, UART_FCR, up->fcr);
  1478. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  1479. serial_out(up, UART_MCR, up->mcr);
  1480. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1481. serial_out(up, UART_OMAP_SCR, up->scr);
  1482. serial_out(up, UART_EFR, up->efr);
  1483. serial_out(up, UART_LCR, up->lcr);
  1484. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1485. serial_omap_mdr1_errataset(up, up->mdr1);
  1486. else
  1487. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  1488. serial_out(up, UART_OMAP_WER, up->wer);
  1489. }
  1490. static int serial_omap_runtime_suspend(struct device *dev)
  1491. {
  1492. struct uart_omap_port *up = dev_get_drvdata(dev);
  1493. if (!up)
  1494. return -EINVAL;
  1495. /*
  1496. * When using 'no_console_suspend', the console UART must not be
  1497. * suspended. Since driver suspend is managed by runtime suspend,
  1498. * preventing runtime suspend (by returning error) will keep device
  1499. * active during suspend.
  1500. */
  1501. if (up->is_suspending && !console_suspend_enabled &&
  1502. uart_console(&up->port))
  1503. return -EBUSY;
  1504. up->context_loss_cnt = serial_omap_get_context_loss_count(up);
  1505. if (device_may_wakeup(dev)) {
  1506. if (!up->wakeups_enabled) {
  1507. serial_omap_enable_wakeup(up, true);
  1508. up->wakeups_enabled = true;
  1509. }
  1510. } else {
  1511. if (up->wakeups_enabled) {
  1512. serial_omap_enable_wakeup(up, false);
  1513. up->wakeups_enabled = false;
  1514. }
  1515. }
  1516. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1517. schedule_work(&up->qos_work);
  1518. return 0;
  1519. }
  1520. static int serial_omap_runtime_resume(struct device *dev)
  1521. {
  1522. struct uart_omap_port *up = dev_get_drvdata(dev);
  1523. int loss_cnt = serial_omap_get_context_loss_count(up);
  1524. if (loss_cnt < 0) {
  1525. dev_dbg(dev, "serial_omap_get_context_loss_count failed : %d\n",
  1526. loss_cnt);
  1527. serial_omap_restore_context(up);
  1528. } else if (up->context_loss_cnt != loss_cnt) {
  1529. serial_omap_restore_context(up);
  1530. }
  1531. up->latency = up->calc_latency;
  1532. schedule_work(&up->qos_work);
  1533. return 0;
  1534. }
  1535. #endif
  1536. static const struct dev_pm_ops serial_omap_dev_pm_ops = {
  1537. SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
  1538. SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
  1539. serial_omap_runtime_resume, NULL)
  1540. .prepare = serial_omap_prepare,
  1541. .complete = serial_omap_complete,
  1542. };
  1543. #if defined(CONFIG_OF)
  1544. static const struct of_device_id omap_serial_of_match[] = {
  1545. { .compatible = "ti,omap2-uart" },
  1546. { .compatible = "ti,omap3-uart" },
  1547. { .compatible = "ti,omap4-uart" },
  1548. {},
  1549. };
  1550. MODULE_DEVICE_TABLE(of, omap_serial_of_match);
  1551. #endif
  1552. static struct platform_driver serial_omap_driver = {
  1553. .probe = serial_omap_probe,
  1554. .remove = serial_omap_remove,
  1555. .driver = {
  1556. .name = DRIVER_NAME,
  1557. .pm = &serial_omap_dev_pm_ops,
  1558. .of_match_table = of_match_ptr(omap_serial_of_match),
  1559. },
  1560. };
  1561. static int __init serial_omap_init(void)
  1562. {
  1563. int ret;
  1564. ret = uart_register_driver(&serial_omap_reg);
  1565. if (ret != 0)
  1566. return ret;
  1567. ret = platform_driver_register(&serial_omap_driver);
  1568. if (ret != 0)
  1569. uart_unregister_driver(&serial_omap_reg);
  1570. return ret;
  1571. }
  1572. static void __exit serial_omap_exit(void)
  1573. {
  1574. platform_driver_unregister(&serial_omap_driver);
  1575. uart_unregister_driver(&serial_omap_reg);
  1576. }
  1577. module_init(serial_omap_init);
  1578. module_exit(serial_omap_exit);
  1579. MODULE_DESCRIPTION("OMAP High Speed UART driver");
  1580. MODULE_LICENSE("GPL");
  1581. MODULE_AUTHOR("Texas Instruments Inc");