mpsc.c 56 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163
  1. /*
  2. * Generic driver for the MPSC (UART mode) on Marvell parts (e.g., GT64240,
  3. * GT64260, MV64340, MV64360, GT96100, ... ).
  4. *
  5. * Author: Mark A. Greer <mgreer@mvista.com>
  6. *
  7. * Based on an old MPSC driver that was in the linuxppc tree. It appears to
  8. * have been created by Chris Zankel (formerly of MontaVista) but there
  9. * is no proper Copyright so I'm not sure. Apparently, parts were also
  10. * taken from PPCBoot (now U-Boot). Also based on drivers/serial/8250.c
  11. * by Russell King.
  12. *
  13. * 2004 (c) MontaVista, Software, Inc. This file is licensed under
  14. * the terms of the GNU General Public License version 2. This program
  15. * is licensed "as is" without any warranty of any kind, whether express
  16. * or implied.
  17. */
  18. /*
  19. * The MPSC interface is much like a typical network controller's interface.
  20. * That is, you set up separate rings of descriptors for transmitting and
  21. * receiving data. There is also a pool of buffers with (one buffer per
  22. * descriptor) that incoming data are dma'd into or outgoing data are dma'd
  23. * out of.
  24. *
  25. * The MPSC requires two other controllers to be able to work. The Baud Rate
  26. * Generator (BRG) provides a clock at programmable frequencies which determines
  27. * the baud rate. The Serial DMA Controller (SDMA) takes incoming data from the
  28. * MPSC and DMA's it into memory or DMA's outgoing data and passes it to the
  29. * MPSC. It is actually the SDMA interrupt that the driver uses to keep the
  30. * transmit and receive "engines" going (i.e., indicate data has been
  31. * transmitted or received).
  32. *
  33. * NOTES:
  34. *
  35. * 1) Some chips have an erratum where several regs cannot be
  36. * read. To work around that, we keep a local copy of those regs in
  37. * 'mpsc_port_info'.
  38. *
  39. * 2) Some chips have an erratum where the ctlr will hang when the SDMA ctlr
  40. * accesses system mem with coherency enabled. For that reason, the driver
  41. * assumes that coherency for that ctlr has been disabled. This means
  42. * that when in a cache coherent system, the driver has to manually manage
  43. * the data cache on the areas that it touches because the dma_* macro are
  44. * basically no-ops.
  45. *
  46. * 3) There is an erratum (on PPC) where you can't use the instruction to do
  47. * a DMA_TO_DEVICE/cache clean so DMA_BIDIRECTIONAL/flushes are used in places
  48. * where a DMA_TO_DEVICE/clean would have [otherwise] sufficed.
  49. *
  50. * 4) AFAICT, hardware flow control isn't supported by the controller --MAG.
  51. */
  52. #if defined(CONFIG_SERIAL_MPSC_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  53. #define SUPPORT_SYSRQ
  54. #endif
  55. #include <linux/module.h>
  56. #include <linux/moduleparam.h>
  57. #include <linux/tty.h>
  58. #include <linux/tty_flip.h>
  59. #include <linux/ioport.h>
  60. #include <linux/init.h>
  61. #include <linux/console.h>
  62. #include <linux/sysrq.h>
  63. #include <linux/serial.h>
  64. #include <linux/serial_core.h>
  65. #include <linux/delay.h>
  66. #include <linux/device.h>
  67. #include <linux/dma-mapping.h>
  68. #include <linux/mv643xx.h>
  69. #include <linux/platform_device.h>
  70. #include <linux/gfp.h>
  71. #include <asm/io.h>
  72. #include <asm/irq.h>
  73. #define MPSC_NUM_CTLRS 2
  74. /*
  75. * Descriptors and buffers must be cache line aligned.
  76. * Buffers lengths must be multiple of cache line size.
  77. * Number of Tx & Rx descriptors must be powers of 2.
  78. */
  79. #define MPSC_RXR_ENTRIES 32
  80. #define MPSC_RXRE_SIZE dma_get_cache_alignment()
  81. #define MPSC_RXR_SIZE (MPSC_RXR_ENTRIES * MPSC_RXRE_SIZE)
  82. #define MPSC_RXBE_SIZE dma_get_cache_alignment()
  83. #define MPSC_RXB_SIZE (MPSC_RXR_ENTRIES * MPSC_RXBE_SIZE)
  84. #define MPSC_TXR_ENTRIES 32
  85. #define MPSC_TXRE_SIZE dma_get_cache_alignment()
  86. #define MPSC_TXR_SIZE (MPSC_TXR_ENTRIES * MPSC_TXRE_SIZE)
  87. #define MPSC_TXBE_SIZE dma_get_cache_alignment()
  88. #define MPSC_TXB_SIZE (MPSC_TXR_ENTRIES * MPSC_TXBE_SIZE)
  89. #define MPSC_DMA_ALLOC_SIZE (MPSC_RXR_SIZE + MPSC_RXB_SIZE + MPSC_TXR_SIZE \
  90. + MPSC_TXB_SIZE + dma_get_cache_alignment() /* for alignment */)
  91. /* Rx and Tx Ring entry descriptors -- assume entry size is <= cacheline size */
  92. struct mpsc_rx_desc {
  93. u16 bufsize;
  94. u16 bytecnt;
  95. u32 cmdstat;
  96. u32 link;
  97. u32 buf_ptr;
  98. } __attribute((packed));
  99. struct mpsc_tx_desc {
  100. u16 bytecnt;
  101. u16 shadow;
  102. u32 cmdstat;
  103. u32 link;
  104. u32 buf_ptr;
  105. } __attribute((packed));
  106. /*
  107. * Some regs that have the erratum that you can't read them are are shared
  108. * between the two MPSC controllers. This struct contains those shared regs.
  109. */
  110. struct mpsc_shared_regs {
  111. phys_addr_t mpsc_routing_base_p;
  112. phys_addr_t sdma_intr_base_p;
  113. void __iomem *mpsc_routing_base;
  114. void __iomem *sdma_intr_base;
  115. u32 MPSC_MRR_m;
  116. u32 MPSC_RCRR_m;
  117. u32 MPSC_TCRR_m;
  118. u32 SDMA_INTR_CAUSE_m;
  119. u32 SDMA_INTR_MASK_m;
  120. };
  121. /* The main driver data structure */
  122. struct mpsc_port_info {
  123. struct uart_port port; /* Overlay uart_port structure */
  124. /* Internal driver state for this ctlr */
  125. u8 ready;
  126. u8 rcv_data;
  127. tcflag_t c_iflag; /* save termios->c_iflag */
  128. tcflag_t c_cflag; /* save termios->c_cflag */
  129. /* Info passed in from platform */
  130. u8 mirror_regs; /* Need to mirror regs? */
  131. u8 cache_mgmt; /* Need manual cache mgmt? */
  132. u8 brg_can_tune; /* BRG has baud tuning? */
  133. u32 brg_clk_src;
  134. u16 mpsc_max_idle;
  135. int default_baud;
  136. int default_bits;
  137. int default_parity;
  138. int default_flow;
  139. /* Physical addresses of various blocks of registers (from platform) */
  140. phys_addr_t mpsc_base_p;
  141. phys_addr_t sdma_base_p;
  142. phys_addr_t brg_base_p;
  143. /* Virtual addresses of various blocks of registers (from platform) */
  144. void __iomem *mpsc_base;
  145. void __iomem *sdma_base;
  146. void __iomem *brg_base;
  147. /* Descriptor ring and buffer allocations */
  148. void *dma_region;
  149. dma_addr_t dma_region_p;
  150. dma_addr_t rxr; /* Rx descriptor ring */
  151. dma_addr_t rxr_p; /* Phys addr of rxr */
  152. u8 *rxb; /* Rx Ring I/O buf */
  153. u8 *rxb_p; /* Phys addr of rxb */
  154. u32 rxr_posn; /* First desc w/ Rx data */
  155. dma_addr_t txr; /* Tx descriptor ring */
  156. dma_addr_t txr_p; /* Phys addr of txr */
  157. u8 *txb; /* Tx Ring I/O buf */
  158. u8 *txb_p; /* Phys addr of txb */
  159. int txr_head; /* Where new data goes */
  160. int txr_tail; /* Where sent data comes off */
  161. spinlock_t tx_lock; /* transmit lock */
  162. /* Mirrored values of regs we can't read (if 'mirror_regs' set) */
  163. u32 MPSC_MPCR_m;
  164. u32 MPSC_CHR_1_m;
  165. u32 MPSC_CHR_2_m;
  166. u32 MPSC_CHR_10_m;
  167. u32 BRG_BCR_m;
  168. struct mpsc_shared_regs *shared_regs;
  169. };
  170. /* Hooks to platform-specific code */
  171. int mpsc_platform_register_driver(void);
  172. void mpsc_platform_unregister_driver(void);
  173. /* Hooks back in to mpsc common to be called by platform-specific code */
  174. struct mpsc_port_info *mpsc_device_probe(int index);
  175. struct mpsc_port_info *mpsc_device_remove(int index);
  176. /* Main MPSC Configuration Register Offsets */
  177. #define MPSC_MMCRL 0x0000
  178. #define MPSC_MMCRH 0x0004
  179. #define MPSC_MPCR 0x0008
  180. #define MPSC_CHR_1 0x000c
  181. #define MPSC_CHR_2 0x0010
  182. #define MPSC_CHR_3 0x0014
  183. #define MPSC_CHR_4 0x0018
  184. #define MPSC_CHR_5 0x001c
  185. #define MPSC_CHR_6 0x0020
  186. #define MPSC_CHR_7 0x0024
  187. #define MPSC_CHR_8 0x0028
  188. #define MPSC_CHR_9 0x002c
  189. #define MPSC_CHR_10 0x0030
  190. #define MPSC_CHR_11 0x0034
  191. #define MPSC_MPCR_FRZ (1 << 9)
  192. #define MPSC_MPCR_CL_5 0
  193. #define MPSC_MPCR_CL_6 1
  194. #define MPSC_MPCR_CL_7 2
  195. #define MPSC_MPCR_CL_8 3
  196. #define MPSC_MPCR_SBL_1 0
  197. #define MPSC_MPCR_SBL_2 1
  198. #define MPSC_CHR_2_TEV (1<<1)
  199. #define MPSC_CHR_2_TA (1<<7)
  200. #define MPSC_CHR_2_TTCS (1<<9)
  201. #define MPSC_CHR_2_REV (1<<17)
  202. #define MPSC_CHR_2_RA (1<<23)
  203. #define MPSC_CHR_2_CRD (1<<25)
  204. #define MPSC_CHR_2_EH (1<<31)
  205. #define MPSC_CHR_2_PAR_ODD 0
  206. #define MPSC_CHR_2_PAR_SPACE 1
  207. #define MPSC_CHR_2_PAR_EVEN 2
  208. #define MPSC_CHR_2_PAR_MARK 3
  209. /* MPSC Signal Routing */
  210. #define MPSC_MRR 0x0000
  211. #define MPSC_RCRR 0x0004
  212. #define MPSC_TCRR 0x0008
  213. /* Serial DMA Controller Interface Registers */
  214. #define SDMA_SDC 0x0000
  215. #define SDMA_SDCM 0x0008
  216. #define SDMA_RX_DESC 0x0800
  217. #define SDMA_RX_BUF_PTR 0x0808
  218. #define SDMA_SCRDP 0x0810
  219. #define SDMA_TX_DESC 0x0c00
  220. #define SDMA_SCTDP 0x0c10
  221. #define SDMA_SFTDP 0x0c14
  222. #define SDMA_DESC_CMDSTAT_PE (1<<0)
  223. #define SDMA_DESC_CMDSTAT_CDL (1<<1)
  224. #define SDMA_DESC_CMDSTAT_FR (1<<3)
  225. #define SDMA_DESC_CMDSTAT_OR (1<<6)
  226. #define SDMA_DESC_CMDSTAT_BR (1<<9)
  227. #define SDMA_DESC_CMDSTAT_MI (1<<10)
  228. #define SDMA_DESC_CMDSTAT_A (1<<11)
  229. #define SDMA_DESC_CMDSTAT_AM (1<<12)
  230. #define SDMA_DESC_CMDSTAT_CT (1<<13)
  231. #define SDMA_DESC_CMDSTAT_C (1<<14)
  232. #define SDMA_DESC_CMDSTAT_ES (1<<15)
  233. #define SDMA_DESC_CMDSTAT_L (1<<16)
  234. #define SDMA_DESC_CMDSTAT_F (1<<17)
  235. #define SDMA_DESC_CMDSTAT_P (1<<18)
  236. #define SDMA_DESC_CMDSTAT_EI (1<<23)
  237. #define SDMA_DESC_CMDSTAT_O (1<<31)
  238. #define SDMA_DESC_DFLT (SDMA_DESC_CMDSTAT_O \
  239. | SDMA_DESC_CMDSTAT_EI)
  240. #define SDMA_SDC_RFT (1<<0)
  241. #define SDMA_SDC_SFM (1<<1)
  242. #define SDMA_SDC_BLMR (1<<6)
  243. #define SDMA_SDC_BLMT (1<<7)
  244. #define SDMA_SDC_POVR (1<<8)
  245. #define SDMA_SDC_RIFB (1<<9)
  246. #define SDMA_SDCM_ERD (1<<7)
  247. #define SDMA_SDCM_AR (1<<15)
  248. #define SDMA_SDCM_STD (1<<16)
  249. #define SDMA_SDCM_TXD (1<<23)
  250. #define SDMA_SDCM_AT (1<<31)
  251. #define SDMA_0_CAUSE_RXBUF (1<<0)
  252. #define SDMA_0_CAUSE_RXERR (1<<1)
  253. #define SDMA_0_CAUSE_TXBUF (1<<2)
  254. #define SDMA_0_CAUSE_TXEND (1<<3)
  255. #define SDMA_1_CAUSE_RXBUF (1<<8)
  256. #define SDMA_1_CAUSE_RXERR (1<<9)
  257. #define SDMA_1_CAUSE_TXBUF (1<<10)
  258. #define SDMA_1_CAUSE_TXEND (1<<11)
  259. #define SDMA_CAUSE_RX_MASK (SDMA_0_CAUSE_RXBUF | SDMA_0_CAUSE_RXERR \
  260. | SDMA_1_CAUSE_RXBUF | SDMA_1_CAUSE_RXERR)
  261. #define SDMA_CAUSE_TX_MASK (SDMA_0_CAUSE_TXBUF | SDMA_0_CAUSE_TXEND \
  262. | SDMA_1_CAUSE_TXBUF | SDMA_1_CAUSE_TXEND)
  263. /* SDMA Interrupt registers */
  264. #define SDMA_INTR_CAUSE 0x0000
  265. #define SDMA_INTR_MASK 0x0080
  266. /* Baud Rate Generator Interface Registers */
  267. #define BRG_BCR 0x0000
  268. #define BRG_BTR 0x0004
  269. /*
  270. * Define how this driver is known to the outside (we've been assigned a
  271. * range on the "Low-density serial ports" major).
  272. */
  273. #define MPSC_MAJOR 204
  274. #define MPSC_MINOR_START 44
  275. #define MPSC_DRIVER_NAME "MPSC"
  276. #define MPSC_DEV_NAME "ttyMM"
  277. #define MPSC_VERSION "1.00"
  278. static struct mpsc_port_info mpsc_ports[MPSC_NUM_CTLRS];
  279. static struct mpsc_shared_regs mpsc_shared_regs;
  280. static struct uart_driver mpsc_reg;
  281. static void mpsc_start_rx(struct mpsc_port_info *pi);
  282. static void mpsc_free_ring_mem(struct mpsc_port_info *pi);
  283. static void mpsc_release_port(struct uart_port *port);
  284. /*
  285. ******************************************************************************
  286. *
  287. * Baud Rate Generator Routines (BRG)
  288. *
  289. ******************************************************************************
  290. */
  291. static void mpsc_brg_init(struct mpsc_port_info *pi, u32 clk_src)
  292. {
  293. u32 v;
  294. v = (pi->mirror_regs) ? pi->BRG_BCR_m : readl(pi->brg_base + BRG_BCR);
  295. v = (v & ~(0xf << 18)) | ((clk_src & 0xf) << 18);
  296. if (pi->brg_can_tune)
  297. v &= ~(1 << 25);
  298. if (pi->mirror_regs)
  299. pi->BRG_BCR_m = v;
  300. writel(v, pi->brg_base + BRG_BCR);
  301. writel(readl(pi->brg_base + BRG_BTR) & 0xffff0000,
  302. pi->brg_base + BRG_BTR);
  303. }
  304. static void mpsc_brg_enable(struct mpsc_port_info *pi)
  305. {
  306. u32 v;
  307. v = (pi->mirror_regs) ? pi->BRG_BCR_m : readl(pi->brg_base + BRG_BCR);
  308. v |= (1 << 16);
  309. if (pi->mirror_regs)
  310. pi->BRG_BCR_m = v;
  311. writel(v, pi->brg_base + BRG_BCR);
  312. }
  313. static void mpsc_brg_disable(struct mpsc_port_info *pi)
  314. {
  315. u32 v;
  316. v = (pi->mirror_regs) ? pi->BRG_BCR_m : readl(pi->brg_base + BRG_BCR);
  317. v &= ~(1 << 16);
  318. if (pi->mirror_regs)
  319. pi->BRG_BCR_m = v;
  320. writel(v, pi->brg_base + BRG_BCR);
  321. }
  322. /*
  323. * To set the baud, we adjust the CDV field in the BRG_BCR reg.
  324. * From manual: Baud = clk / ((CDV+1)*2) ==> CDV = (clk / (baud*2)) - 1.
  325. * However, the input clock is divided by 16 in the MPSC b/c of how
  326. * 'MPSC_MMCRH' was set up so we have to divide the 'clk' used in our
  327. * calculation by 16 to account for that. So the real calculation
  328. * that accounts for the way the mpsc is set up is:
  329. * CDV = (clk / (baud*2*16)) - 1 ==> CDV = (clk / (baud << 5)) - 1.
  330. */
  331. static void mpsc_set_baudrate(struct mpsc_port_info *pi, u32 baud)
  332. {
  333. u32 cdv = (pi->port.uartclk / (baud << 5)) - 1;
  334. u32 v;
  335. mpsc_brg_disable(pi);
  336. v = (pi->mirror_regs) ? pi->BRG_BCR_m : readl(pi->brg_base + BRG_BCR);
  337. v = (v & 0xffff0000) | (cdv & 0xffff);
  338. if (pi->mirror_regs)
  339. pi->BRG_BCR_m = v;
  340. writel(v, pi->brg_base + BRG_BCR);
  341. mpsc_brg_enable(pi);
  342. }
  343. /*
  344. ******************************************************************************
  345. *
  346. * Serial DMA Routines (SDMA)
  347. *
  348. ******************************************************************************
  349. */
  350. static void mpsc_sdma_burstsize(struct mpsc_port_info *pi, u32 burst_size)
  351. {
  352. u32 v;
  353. pr_debug("mpsc_sdma_burstsize[%d]: burst_size: %d\n",
  354. pi->port.line, burst_size);
  355. burst_size >>= 3; /* Divide by 8 b/c reg values are 8-byte chunks */
  356. if (burst_size < 2)
  357. v = 0x0; /* 1 64-bit word */
  358. else if (burst_size < 4)
  359. v = 0x1; /* 2 64-bit words */
  360. else if (burst_size < 8)
  361. v = 0x2; /* 4 64-bit words */
  362. else
  363. v = 0x3; /* 8 64-bit words */
  364. writel((readl(pi->sdma_base + SDMA_SDC) & (0x3 << 12)) | (v << 12),
  365. pi->sdma_base + SDMA_SDC);
  366. }
  367. static void mpsc_sdma_init(struct mpsc_port_info *pi, u32 burst_size)
  368. {
  369. pr_debug("mpsc_sdma_init[%d]: burst_size: %d\n", pi->port.line,
  370. burst_size);
  371. writel((readl(pi->sdma_base + SDMA_SDC) & 0x3ff) | 0x03f,
  372. pi->sdma_base + SDMA_SDC);
  373. mpsc_sdma_burstsize(pi, burst_size);
  374. }
  375. static u32 mpsc_sdma_intr_mask(struct mpsc_port_info *pi, u32 mask)
  376. {
  377. u32 old, v;
  378. pr_debug("mpsc_sdma_intr_mask[%d]: mask: 0x%x\n", pi->port.line, mask);
  379. old = v = (pi->mirror_regs) ? pi->shared_regs->SDMA_INTR_MASK_m :
  380. readl(pi->shared_regs->sdma_intr_base + SDMA_INTR_MASK);
  381. mask &= 0xf;
  382. if (pi->port.line)
  383. mask <<= 8;
  384. v &= ~mask;
  385. if (pi->mirror_regs)
  386. pi->shared_regs->SDMA_INTR_MASK_m = v;
  387. writel(v, pi->shared_regs->sdma_intr_base + SDMA_INTR_MASK);
  388. if (pi->port.line)
  389. old >>= 8;
  390. return old & 0xf;
  391. }
  392. static void mpsc_sdma_intr_unmask(struct mpsc_port_info *pi, u32 mask)
  393. {
  394. u32 v;
  395. pr_debug("mpsc_sdma_intr_unmask[%d]: mask: 0x%x\n", pi->port.line,mask);
  396. v = (pi->mirror_regs) ? pi->shared_regs->SDMA_INTR_MASK_m
  397. : readl(pi->shared_regs->sdma_intr_base + SDMA_INTR_MASK);
  398. mask &= 0xf;
  399. if (pi->port.line)
  400. mask <<= 8;
  401. v |= mask;
  402. if (pi->mirror_regs)
  403. pi->shared_regs->SDMA_INTR_MASK_m = v;
  404. writel(v, pi->shared_regs->sdma_intr_base + SDMA_INTR_MASK);
  405. }
  406. static void mpsc_sdma_intr_ack(struct mpsc_port_info *pi)
  407. {
  408. pr_debug("mpsc_sdma_intr_ack[%d]: Acknowledging IRQ\n", pi->port.line);
  409. if (pi->mirror_regs)
  410. pi->shared_regs->SDMA_INTR_CAUSE_m = 0;
  411. writeb(0x00, pi->shared_regs->sdma_intr_base + SDMA_INTR_CAUSE
  412. + pi->port.line);
  413. }
  414. static void mpsc_sdma_set_rx_ring(struct mpsc_port_info *pi,
  415. struct mpsc_rx_desc *rxre_p)
  416. {
  417. pr_debug("mpsc_sdma_set_rx_ring[%d]: rxre_p: 0x%x\n",
  418. pi->port.line, (u32)rxre_p);
  419. writel((u32)rxre_p, pi->sdma_base + SDMA_SCRDP);
  420. }
  421. static void mpsc_sdma_set_tx_ring(struct mpsc_port_info *pi,
  422. struct mpsc_tx_desc *txre_p)
  423. {
  424. writel((u32)txre_p, pi->sdma_base + SDMA_SFTDP);
  425. writel((u32)txre_p, pi->sdma_base + SDMA_SCTDP);
  426. }
  427. static void mpsc_sdma_cmd(struct mpsc_port_info *pi, u32 val)
  428. {
  429. u32 v;
  430. v = readl(pi->sdma_base + SDMA_SDCM);
  431. if (val)
  432. v |= val;
  433. else
  434. v = 0;
  435. wmb();
  436. writel(v, pi->sdma_base + SDMA_SDCM);
  437. wmb();
  438. }
  439. static uint mpsc_sdma_tx_active(struct mpsc_port_info *pi)
  440. {
  441. return readl(pi->sdma_base + SDMA_SDCM) & SDMA_SDCM_TXD;
  442. }
  443. static void mpsc_sdma_start_tx(struct mpsc_port_info *pi)
  444. {
  445. struct mpsc_tx_desc *txre, *txre_p;
  446. /* If tx isn't running & there's a desc ready to go, start it */
  447. if (!mpsc_sdma_tx_active(pi)) {
  448. txre = (struct mpsc_tx_desc *)(pi->txr
  449. + (pi->txr_tail * MPSC_TXRE_SIZE));
  450. dma_cache_sync(pi->port.dev, (void *)txre, MPSC_TXRE_SIZE,
  451. DMA_FROM_DEVICE);
  452. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  453. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  454. invalidate_dcache_range((ulong)txre,
  455. (ulong)txre + MPSC_TXRE_SIZE);
  456. #endif
  457. if (be32_to_cpu(txre->cmdstat) & SDMA_DESC_CMDSTAT_O) {
  458. txre_p = (struct mpsc_tx_desc *)
  459. (pi->txr_p + (pi->txr_tail * MPSC_TXRE_SIZE));
  460. mpsc_sdma_set_tx_ring(pi, txre_p);
  461. mpsc_sdma_cmd(pi, SDMA_SDCM_STD | SDMA_SDCM_TXD);
  462. }
  463. }
  464. }
  465. static void mpsc_sdma_stop(struct mpsc_port_info *pi)
  466. {
  467. pr_debug("mpsc_sdma_stop[%d]: Stopping SDMA\n", pi->port.line);
  468. /* Abort any SDMA transfers */
  469. mpsc_sdma_cmd(pi, 0);
  470. mpsc_sdma_cmd(pi, SDMA_SDCM_AR | SDMA_SDCM_AT);
  471. /* Clear the SDMA current and first TX and RX pointers */
  472. mpsc_sdma_set_tx_ring(pi, NULL);
  473. mpsc_sdma_set_rx_ring(pi, NULL);
  474. /* Disable interrupts */
  475. mpsc_sdma_intr_mask(pi, 0xf);
  476. mpsc_sdma_intr_ack(pi);
  477. }
  478. /*
  479. ******************************************************************************
  480. *
  481. * Multi-Protocol Serial Controller Routines (MPSC)
  482. *
  483. ******************************************************************************
  484. */
  485. static void mpsc_hw_init(struct mpsc_port_info *pi)
  486. {
  487. u32 v;
  488. pr_debug("mpsc_hw_init[%d]: Initializing hardware\n", pi->port.line);
  489. /* Set up clock routing */
  490. if (pi->mirror_regs) {
  491. v = pi->shared_regs->MPSC_MRR_m;
  492. v &= ~0x1c7;
  493. pi->shared_regs->MPSC_MRR_m = v;
  494. writel(v, pi->shared_regs->mpsc_routing_base + MPSC_MRR);
  495. v = pi->shared_regs->MPSC_RCRR_m;
  496. v = (v & ~0xf0f) | 0x100;
  497. pi->shared_regs->MPSC_RCRR_m = v;
  498. writel(v, pi->shared_regs->mpsc_routing_base + MPSC_RCRR);
  499. v = pi->shared_regs->MPSC_TCRR_m;
  500. v = (v & ~0xf0f) | 0x100;
  501. pi->shared_regs->MPSC_TCRR_m = v;
  502. writel(v, pi->shared_regs->mpsc_routing_base + MPSC_TCRR);
  503. } else {
  504. v = readl(pi->shared_regs->mpsc_routing_base + MPSC_MRR);
  505. v &= ~0x1c7;
  506. writel(v, pi->shared_regs->mpsc_routing_base + MPSC_MRR);
  507. v = readl(pi->shared_regs->mpsc_routing_base + MPSC_RCRR);
  508. v = (v & ~0xf0f) | 0x100;
  509. writel(v, pi->shared_regs->mpsc_routing_base + MPSC_RCRR);
  510. v = readl(pi->shared_regs->mpsc_routing_base + MPSC_TCRR);
  511. v = (v & ~0xf0f) | 0x100;
  512. writel(v, pi->shared_regs->mpsc_routing_base + MPSC_TCRR);
  513. }
  514. /* Put MPSC in UART mode & enabel Tx/Rx egines */
  515. writel(0x000004c4, pi->mpsc_base + MPSC_MMCRL);
  516. /* No preamble, 16x divider, low-latency, */
  517. writel(0x04400400, pi->mpsc_base + MPSC_MMCRH);
  518. mpsc_set_baudrate(pi, pi->default_baud);
  519. if (pi->mirror_regs) {
  520. pi->MPSC_CHR_1_m = 0;
  521. pi->MPSC_CHR_2_m = 0;
  522. }
  523. writel(0, pi->mpsc_base + MPSC_CHR_1);
  524. writel(0, pi->mpsc_base + MPSC_CHR_2);
  525. writel(pi->mpsc_max_idle, pi->mpsc_base + MPSC_CHR_3);
  526. writel(0, pi->mpsc_base + MPSC_CHR_4);
  527. writel(0, pi->mpsc_base + MPSC_CHR_5);
  528. writel(0, pi->mpsc_base + MPSC_CHR_6);
  529. writel(0, pi->mpsc_base + MPSC_CHR_7);
  530. writel(0, pi->mpsc_base + MPSC_CHR_8);
  531. writel(0, pi->mpsc_base + MPSC_CHR_9);
  532. writel(0, pi->mpsc_base + MPSC_CHR_10);
  533. }
  534. static void mpsc_enter_hunt(struct mpsc_port_info *pi)
  535. {
  536. pr_debug("mpsc_enter_hunt[%d]: Hunting...\n", pi->port.line);
  537. if (pi->mirror_regs) {
  538. writel(pi->MPSC_CHR_2_m | MPSC_CHR_2_EH,
  539. pi->mpsc_base + MPSC_CHR_2);
  540. /* Erratum prevents reading CHR_2 so just delay for a while */
  541. udelay(100);
  542. } else {
  543. writel(readl(pi->mpsc_base + MPSC_CHR_2) | MPSC_CHR_2_EH,
  544. pi->mpsc_base + MPSC_CHR_2);
  545. while (readl(pi->mpsc_base + MPSC_CHR_2) & MPSC_CHR_2_EH)
  546. udelay(10);
  547. }
  548. }
  549. static void mpsc_freeze(struct mpsc_port_info *pi)
  550. {
  551. u32 v;
  552. pr_debug("mpsc_freeze[%d]: Freezing\n", pi->port.line);
  553. v = (pi->mirror_regs) ? pi->MPSC_MPCR_m :
  554. readl(pi->mpsc_base + MPSC_MPCR);
  555. v |= MPSC_MPCR_FRZ;
  556. if (pi->mirror_regs)
  557. pi->MPSC_MPCR_m = v;
  558. writel(v, pi->mpsc_base + MPSC_MPCR);
  559. }
  560. static void mpsc_unfreeze(struct mpsc_port_info *pi)
  561. {
  562. u32 v;
  563. v = (pi->mirror_regs) ? pi->MPSC_MPCR_m :
  564. readl(pi->mpsc_base + MPSC_MPCR);
  565. v &= ~MPSC_MPCR_FRZ;
  566. if (pi->mirror_regs)
  567. pi->MPSC_MPCR_m = v;
  568. writel(v, pi->mpsc_base + MPSC_MPCR);
  569. pr_debug("mpsc_unfreeze[%d]: Unfrozen\n", pi->port.line);
  570. }
  571. static void mpsc_set_char_length(struct mpsc_port_info *pi, u32 len)
  572. {
  573. u32 v;
  574. pr_debug("mpsc_set_char_length[%d]: char len: %d\n", pi->port.line,len);
  575. v = (pi->mirror_regs) ? pi->MPSC_MPCR_m :
  576. readl(pi->mpsc_base + MPSC_MPCR);
  577. v = (v & ~(0x3 << 12)) | ((len & 0x3) << 12);
  578. if (pi->mirror_regs)
  579. pi->MPSC_MPCR_m = v;
  580. writel(v, pi->mpsc_base + MPSC_MPCR);
  581. }
  582. static void mpsc_set_stop_bit_length(struct mpsc_port_info *pi, u32 len)
  583. {
  584. u32 v;
  585. pr_debug("mpsc_set_stop_bit_length[%d]: stop bits: %d\n",
  586. pi->port.line, len);
  587. v = (pi->mirror_regs) ? pi->MPSC_MPCR_m :
  588. readl(pi->mpsc_base + MPSC_MPCR);
  589. v = (v & ~(1 << 14)) | ((len & 0x1) << 14);
  590. if (pi->mirror_regs)
  591. pi->MPSC_MPCR_m = v;
  592. writel(v, pi->mpsc_base + MPSC_MPCR);
  593. }
  594. static void mpsc_set_parity(struct mpsc_port_info *pi, u32 p)
  595. {
  596. u32 v;
  597. pr_debug("mpsc_set_parity[%d]: parity bits: 0x%x\n", pi->port.line, p);
  598. v = (pi->mirror_regs) ? pi->MPSC_CHR_2_m :
  599. readl(pi->mpsc_base + MPSC_CHR_2);
  600. p &= 0x3;
  601. v = (v & ~0xc000c) | (p << 18) | (p << 2);
  602. if (pi->mirror_regs)
  603. pi->MPSC_CHR_2_m = v;
  604. writel(v, pi->mpsc_base + MPSC_CHR_2);
  605. }
  606. /*
  607. ******************************************************************************
  608. *
  609. * Driver Init Routines
  610. *
  611. ******************************************************************************
  612. */
  613. static void mpsc_init_hw(struct mpsc_port_info *pi)
  614. {
  615. pr_debug("mpsc_init_hw[%d]: Initializing\n", pi->port.line);
  616. mpsc_brg_init(pi, pi->brg_clk_src);
  617. mpsc_brg_enable(pi);
  618. mpsc_sdma_init(pi, dma_get_cache_alignment()); /* burst a cacheline */
  619. mpsc_sdma_stop(pi);
  620. mpsc_hw_init(pi);
  621. }
  622. static int mpsc_alloc_ring_mem(struct mpsc_port_info *pi)
  623. {
  624. int rc = 0;
  625. pr_debug("mpsc_alloc_ring_mem[%d]: Allocating ring mem\n",
  626. pi->port.line);
  627. if (!pi->dma_region) {
  628. if (!dma_supported(pi->port.dev, 0xffffffff)) {
  629. printk(KERN_ERR "MPSC: Inadequate DMA support\n");
  630. rc = -ENXIO;
  631. } else if ((pi->dma_region = dma_alloc_noncoherent(pi->port.dev,
  632. MPSC_DMA_ALLOC_SIZE,
  633. &pi->dma_region_p, GFP_KERNEL))
  634. == NULL) {
  635. printk(KERN_ERR "MPSC: Can't alloc Desc region\n");
  636. rc = -ENOMEM;
  637. }
  638. }
  639. return rc;
  640. }
  641. static void mpsc_free_ring_mem(struct mpsc_port_info *pi)
  642. {
  643. pr_debug("mpsc_free_ring_mem[%d]: Freeing ring mem\n", pi->port.line);
  644. if (pi->dma_region) {
  645. dma_free_noncoherent(pi->port.dev, MPSC_DMA_ALLOC_SIZE,
  646. pi->dma_region, pi->dma_region_p);
  647. pi->dma_region = NULL;
  648. pi->dma_region_p = (dma_addr_t)NULL;
  649. }
  650. }
  651. static void mpsc_init_rings(struct mpsc_port_info *pi)
  652. {
  653. struct mpsc_rx_desc *rxre;
  654. struct mpsc_tx_desc *txre;
  655. dma_addr_t dp, dp_p;
  656. u8 *bp, *bp_p;
  657. int i;
  658. pr_debug("mpsc_init_rings[%d]: Initializing rings\n", pi->port.line);
  659. BUG_ON(pi->dma_region == NULL);
  660. memset(pi->dma_region, 0, MPSC_DMA_ALLOC_SIZE);
  661. /*
  662. * Descriptors & buffers are multiples of cacheline size and must be
  663. * cacheline aligned.
  664. */
  665. dp = ALIGN((u32)pi->dma_region, dma_get_cache_alignment());
  666. dp_p = ALIGN((u32)pi->dma_region_p, dma_get_cache_alignment());
  667. /*
  668. * Partition dma region into rx ring descriptor, rx buffers,
  669. * tx ring descriptors, and tx buffers.
  670. */
  671. pi->rxr = dp;
  672. pi->rxr_p = dp_p;
  673. dp += MPSC_RXR_SIZE;
  674. dp_p += MPSC_RXR_SIZE;
  675. pi->rxb = (u8 *)dp;
  676. pi->rxb_p = (u8 *)dp_p;
  677. dp += MPSC_RXB_SIZE;
  678. dp_p += MPSC_RXB_SIZE;
  679. pi->rxr_posn = 0;
  680. pi->txr = dp;
  681. pi->txr_p = dp_p;
  682. dp += MPSC_TXR_SIZE;
  683. dp_p += MPSC_TXR_SIZE;
  684. pi->txb = (u8 *)dp;
  685. pi->txb_p = (u8 *)dp_p;
  686. pi->txr_head = 0;
  687. pi->txr_tail = 0;
  688. /* Init rx ring descriptors */
  689. dp = pi->rxr;
  690. dp_p = pi->rxr_p;
  691. bp = pi->rxb;
  692. bp_p = pi->rxb_p;
  693. for (i = 0; i < MPSC_RXR_ENTRIES; i++) {
  694. rxre = (struct mpsc_rx_desc *)dp;
  695. rxre->bufsize = cpu_to_be16(MPSC_RXBE_SIZE);
  696. rxre->bytecnt = cpu_to_be16(0);
  697. rxre->cmdstat = cpu_to_be32(SDMA_DESC_CMDSTAT_O
  698. | SDMA_DESC_CMDSTAT_EI | SDMA_DESC_CMDSTAT_F
  699. | SDMA_DESC_CMDSTAT_L);
  700. rxre->link = cpu_to_be32(dp_p + MPSC_RXRE_SIZE);
  701. rxre->buf_ptr = cpu_to_be32(bp_p);
  702. dp += MPSC_RXRE_SIZE;
  703. dp_p += MPSC_RXRE_SIZE;
  704. bp += MPSC_RXBE_SIZE;
  705. bp_p += MPSC_RXBE_SIZE;
  706. }
  707. rxre->link = cpu_to_be32(pi->rxr_p); /* Wrap last back to first */
  708. /* Init tx ring descriptors */
  709. dp = pi->txr;
  710. dp_p = pi->txr_p;
  711. bp = pi->txb;
  712. bp_p = pi->txb_p;
  713. for (i = 0; i < MPSC_TXR_ENTRIES; i++) {
  714. txre = (struct mpsc_tx_desc *)dp;
  715. txre->link = cpu_to_be32(dp_p + MPSC_TXRE_SIZE);
  716. txre->buf_ptr = cpu_to_be32(bp_p);
  717. dp += MPSC_TXRE_SIZE;
  718. dp_p += MPSC_TXRE_SIZE;
  719. bp += MPSC_TXBE_SIZE;
  720. bp_p += MPSC_TXBE_SIZE;
  721. }
  722. txre->link = cpu_to_be32(pi->txr_p); /* Wrap last back to first */
  723. dma_cache_sync(pi->port.dev, (void *)pi->dma_region,
  724. MPSC_DMA_ALLOC_SIZE, DMA_BIDIRECTIONAL);
  725. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  726. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  727. flush_dcache_range((ulong)pi->dma_region,
  728. (ulong)pi->dma_region
  729. + MPSC_DMA_ALLOC_SIZE);
  730. #endif
  731. return;
  732. }
  733. static void mpsc_uninit_rings(struct mpsc_port_info *pi)
  734. {
  735. pr_debug("mpsc_uninit_rings[%d]: Uninitializing rings\n",pi->port.line);
  736. BUG_ON(pi->dma_region == NULL);
  737. pi->rxr = 0;
  738. pi->rxr_p = 0;
  739. pi->rxb = NULL;
  740. pi->rxb_p = NULL;
  741. pi->rxr_posn = 0;
  742. pi->txr = 0;
  743. pi->txr_p = 0;
  744. pi->txb = NULL;
  745. pi->txb_p = NULL;
  746. pi->txr_head = 0;
  747. pi->txr_tail = 0;
  748. }
  749. static int mpsc_make_ready(struct mpsc_port_info *pi)
  750. {
  751. int rc;
  752. pr_debug("mpsc_make_ready[%d]: Making cltr ready\n", pi->port.line);
  753. if (!pi->ready) {
  754. mpsc_init_hw(pi);
  755. if ((rc = mpsc_alloc_ring_mem(pi)))
  756. return rc;
  757. mpsc_init_rings(pi);
  758. pi->ready = 1;
  759. }
  760. return 0;
  761. }
  762. #ifdef CONFIG_CONSOLE_POLL
  763. static int serial_polled;
  764. #endif
  765. /*
  766. ******************************************************************************
  767. *
  768. * Interrupt Handling Routines
  769. *
  770. ******************************************************************************
  771. */
  772. static int mpsc_rx_intr(struct mpsc_port_info *pi, unsigned long *flags)
  773. {
  774. struct mpsc_rx_desc *rxre;
  775. struct tty_port *port = &pi->port.state->port;
  776. u32 cmdstat, bytes_in, i;
  777. int rc = 0;
  778. u8 *bp;
  779. char flag = TTY_NORMAL;
  780. pr_debug("mpsc_rx_intr[%d]: Handling Rx intr\n", pi->port.line);
  781. rxre = (struct mpsc_rx_desc *)(pi->rxr + (pi->rxr_posn*MPSC_RXRE_SIZE));
  782. dma_cache_sync(pi->port.dev, (void *)rxre, MPSC_RXRE_SIZE,
  783. DMA_FROM_DEVICE);
  784. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  785. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  786. invalidate_dcache_range((ulong)rxre,
  787. (ulong)rxre + MPSC_RXRE_SIZE);
  788. #endif
  789. /*
  790. * Loop through Rx descriptors handling ones that have been completed.
  791. */
  792. while (!((cmdstat = be32_to_cpu(rxre->cmdstat))
  793. & SDMA_DESC_CMDSTAT_O)) {
  794. bytes_in = be16_to_cpu(rxre->bytecnt);
  795. #ifdef CONFIG_CONSOLE_POLL
  796. if (unlikely(serial_polled)) {
  797. serial_polled = 0;
  798. return 0;
  799. }
  800. #endif
  801. /* Following use of tty struct directly is deprecated */
  802. if (tty_buffer_request_room(port, bytes_in) < bytes_in) {
  803. if (port->low_latency) {
  804. spin_unlock_irqrestore(&pi->port.lock, *flags);
  805. tty_flip_buffer_push(port);
  806. spin_lock_irqsave(&pi->port.lock, *flags);
  807. }
  808. /*
  809. * If this failed then we will throw away the bytes
  810. * but must do so to clear interrupts.
  811. */
  812. }
  813. bp = pi->rxb + (pi->rxr_posn * MPSC_RXBE_SIZE);
  814. dma_cache_sync(pi->port.dev, (void *)bp, MPSC_RXBE_SIZE,
  815. DMA_FROM_DEVICE);
  816. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  817. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  818. invalidate_dcache_range((ulong)bp,
  819. (ulong)bp + MPSC_RXBE_SIZE);
  820. #endif
  821. /*
  822. * Other than for parity error, the manual provides little
  823. * info on what data will be in a frame flagged by any of
  824. * these errors. For parity error, it is the last byte in
  825. * the buffer that had the error. As for the rest, I guess
  826. * we'll assume there is no data in the buffer.
  827. * If there is...it gets lost.
  828. */
  829. if (unlikely(cmdstat & (SDMA_DESC_CMDSTAT_BR
  830. | SDMA_DESC_CMDSTAT_FR
  831. | SDMA_DESC_CMDSTAT_OR))) {
  832. pi->port.icount.rx++;
  833. if (cmdstat & SDMA_DESC_CMDSTAT_BR) { /* Break */
  834. pi->port.icount.brk++;
  835. if (uart_handle_break(&pi->port))
  836. goto next_frame;
  837. } else if (cmdstat & SDMA_DESC_CMDSTAT_FR) {
  838. pi->port.icount.frame++;
  839. } else if (cmdstat & SDMA_DESC_CMDSTAT_OR) {
  840. pi->port.icount.overrun++;
  841. }
  842. cmdstat &= pi->port.read_status_mask;
  843. if (cmdstat & SDMA_DESC_CMDSTAT_BR)
  844. flag = TTY_BREAK;
  845. else if (cmdstat & SDMA_DESC_CMDSTAT_FR)
  846. flag = TTY_FRAME;
  847. else if (cmdstat & SDMA_DESC_CMDSTAT_OR)
  848. flag = TTY_OVERRUN;
  849. else if (cmdstat & SDMA_DESC_CMDSTAT_PE)
  850. flag = TTY_PARITY;
  851. }
  852. if (uart_handle_sysrq_char(&pi->port, *bp)) {
  853. bp++;
  854. bytes_in--;
  855. #ifdef CONFIG_CONSOLE_POLL
  856. if (unlikely(serial_polled)) {
  857. serial_polled = 0;
  858. return 0;
  859. }
  860. #endif
  861. goto next_frame;
  862. }
  863. if ((unlikely(cmdstat & (SDMA_DESC_CMDSTAT_BR
  864. | SDMA_DESC_CMDSTAT_FR
  865. | SDMA_DESC_CMDSTAT_OR)))
  866. && !(cmdstat & pi->port.ignore_status_mask)) {
  867. tty_insert_flip_char(port, *bp, flag);
  868. } else {
  869. for (i=0; i<bytes_in; i++)
  870. tty_insert_flip_char(port, *bp++, TTY_NORMAL);
  871. pi->port.icount.rx += bytes_in;
  872. }
  873. next_frame:
  874. rxre->bytecnt = cpu_to_be16(0);
  875. wmb();
  876. rxre->cmdstat = cpu_to_be32(SDMA_DESC_CMDSTAT_O
  877. | SDMA_DESC_CMDSTAT_EI | SDMA_DESC_CMDSTAT_F
  878. | SDMA_DESC_CMDSTAT_L);
  879. wmb();
  880. dma_cache_sync(pi->port.dev, (void *)rxre, MPSC_RXRE_SIZE,
  881. DMA_BIDIRECTIONAL);
  882. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  883. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  884. flush_dcache_range((ulong)rxre,
  885. (ulong)rxre + MPSC_RXRE_SIZE);
  886. #endif
  887. /* Advance to next descriptor */
  888. pi->rxr_posn = (pi->rxr_posn + 1) & (MPSC_RXR_ENTRIES - 1);
  889. rxre = (struct mpsc_rx_desc *)
  890. (pi->rxr + (pi->rxr_posn * MPSC_RXRE_SIZE));
  891. dma_cache_sync(pi->port.dev, (void *)rxre, MPSC_RXRE_SIZE,
  892. DMA_FROM_DEVICE);
  893. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  894. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  895. invalidate_dcache_range((ulong)rxre,
  896. (ulong)rxre + MPSC_RXRE_SIZE);
  897. #endif
  898. rc = 1;
  899. }
  900. /* Restart rx engine, if its stopped */
  901. if ((readl(pi->sdma_base + SDMA_SDCM) & SDMA_SDCM_ERD) == 0)
  902. mpsc_start_rx(pi);
  903. spin_unlock_irqrestore(&pi->port.lock, *flags);
  904. tty_flip_buffer_push(port);
  905. spin_lock_irqsave(&pi->port.lock, *flags);
  906. return rc;
  907. }
  908. static void mpsc_setup_tx_desc(struct mpsc_port_info *pi, u32 count, u32 intr)
  909. {
  910. struct mpsc_tx_desc *txre;
  911. txre = (struct mpsc_tx_desc *)(pi->txr
  912. + (pi->txr_head * MPSC_TXRE_SIZE));
  913. txre->bytecnt = cpu_to_be16(count);
  914. txre->shadow = txre->bytecnt;
  915. wmb(); /* ensure cmdstat is last field updated */
  916. txre->cmdstat = cpu_to_be32(SDMA_DESC_CMDSTAT_O | SDMA_DESC_CMDSTAT_F
  917. | SDMA_DESC_CMDSTAT_L
  918. | ((intr) ? SDMA_DESC_CMDSTAT_EI : 0));
  919. wmb();
  920. dma_cache_sync(pi->port.dev, (void *)txre, MPSC_TXRE_SIZE,
  921. DMA_BIDIRECTIONAL);
  922. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  923. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  924. flush_dcache_range((ulong)txre,
  925. (ulong)txre + MPSC_TXRE_SIZE);
  926. #endif
  927. }
  928. static void mpsc_copy_tx_data(struct mpsc_port_info *pi)
  929. {
  930. struct circ_buf *xmit = &pi->port.state->xmit;
  931. u8 *bp;
  932. u32 i;
  933. /* Make sure the desc ring isn't full */
  934. while (CIRC_CNT(pi->txr_head, pi->txr_tail, MPSC_TXR_ENTRIES)
  935. < (MPSC_TXR_ENTRIES - 1)) {
  936. if (pi->port.x_char) {
  937. /*
  938. * Ideally, we should use the TCS field in
  939. * CHR_1 to put the x_char out immediately but
  940. * errata prevents us from being able to read
  941. * CHR_2 to know that its safe to write to
  942. * CHR_1. Instead, just put it in-band with
  943. * all the other Tx data.
  944. */
  945. bp = pi->txb + (pi->txr_head * MPSC_TXBE_SIZE);
  946. *bp = pi->port.x_char;
  947. pi->port.x_char = 0;
  948. i = 1;
  949. } else if (!uart_circ_empty(xmit)
  950. && !uart_tx_stopped(&pi->port)) {
  951. i = min((u32)MPSC_TXBE_SIZE,
  952. (u32)uart_circ_chars_pending(xmit));
  953. i = min(i, (u32)CIRC_CNT_TO_END(xmit->head, xmit->tail,
  954. UART_XMIT_SIZE));
  955. bp = pi->txb + (pi->txr_head * MPSC_TXBE_SIZE);
  956. memcpy(bp, &xmit->buf[xmit->tail], i);
  957. xmit->tail = (xmit->tail + i) & (UART_XMIT_SIZE - 1);
  958. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  959. uart_write_wakeup(&pi->port);
  960. } else { /* All tx data copied into ring bufs */
  961. return;
  962. }
  963. dma_cache_sync(pi->port.dev, (void *)bp, MPSC_TXBE_SIZE,
  964. DMA_BIDIRECTIONAL);
  965. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  966. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  967. flush_dcache_range((ulong)bp,
  968. (ulong)bp + MPSC_TXBE_SIZE);
  969. #endif
  970. mpsc_setup_tx_desc(pi, i, 1);
  971. /* Advance to next descriptor */
  972. pi->txr_head = (pi->txr_head + 1) & (MPSC_TXR_ENTRIES - 1);
  973. }
  974. }
  975. static int mpsc_tx_intr(struct mpsc_port_info *pi)
  976. {
  977. struct mpsc_tx_desc *txre;
  978. int rc = 0;
  979. unsigned long iflags;
  980. spin_lock_irqsave(&pi->tx_lock, iflags);
  981. if (!mpsc_sdma_tx_active(pi)) {
  982. txre = (struct mpsc_tx_desc *)(pi->txr
  983. + (pi->txr_tail * MPSC_TXRE_SIZE));
  984. dma_cache_sync(pi->port.dev, (void *)txre, MPSC_TXRE_SIZE,
  985. DMA_FROM_DEVICE);
  986. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  987. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  988. invalidate_dcache_range((ulong)txre,
  989. (ulong)txre + MPSC_TXRE_SIZE);
  990. #endif
  991. while (!(be32_to_cpu(txre->cmdstat) & SDMA_DESC_CMDSTAT_O)) {
  992. rc = 1;
  993. pi->port.icount.tx += be16_to_cpu(txre->bytecnt);
  994. pi->txr_tail = (pi->txr_tail+1) & (MPSC_TXR_ENTRIES-1);
  995. /* If no more data to tx, fall out of loop */
  996. if (pi->txr_head == pi->txr_tail)
  997. break;
  998. txre = (struct mpsc_tx_desc *)(pi->txr
  999. + (pi->txr_tail * MPSC_TXRE_SIZE));
  1000. dma_cache_sync(pi->port.dev, (void *)txre,
  1001. MPSC_TXRE_SIZE, DMA_FROM_DEVICE);
  1002. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  1003. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  1004. invalidate_dcache_range((ulong)txre,
  1005. (ulong)txre + MPSC_TXRE_SIZE);
  1006. #endif
  1007. }
  1008. mpsc_copy_tx_data(pi);
  1009. mpsc_sdma_start_tx(pi); /* start next desc if ready */
  1010. }
  1011. spin_unlock_irqrestore(&pi->tx_lock, iflags);
  1012. return rc;
  1013. }
  1014. /*
  1015. * This is the driver's interrupt handler. To avoid a race, we first clear
  1016. * the interrupt, then handle any completed Rx/Tx descriptors. When done
  1017. * handling those descriptors, we restart the Rx/Tx engines if they're stopped.
  1018. */
  1019. static irqreturn_t mpsc_sdma_intr(int irq, void *dev_id)
  1020. {
  1021. struct mpsc_port_info *pi = dev_id;
  1022. ulong iflags;
  1023. int rc = IRQ_NONE;
  1024. pr_debug("mpsc_sdma_intr[%d]: SDMA Interrupt Received\n",pi->port.line);
  1025. spin_lock_irqsave(&pi->port.lock, iflags);
  1026. mpsc_sdma_intr_ack(pi);
  1027. if (mpsc_rx_intr(pi, &iflags))
  1028. rc = IRQ_HANDLED;
  1029. if (mpsc_tx_intr(pi))
  1030. rc = IRQ_HANDLED;
  1031. spin_unlock_irqrestore(&pi->port.lock, iflags);
  1032. pr_debug("mpsc_sdma_intr[%d]: SDMA Interrupt Handled\n", pi->port.line);
  1033. return rc;
  1034. }
  1035. /*
  1036. ******************************************************************************
  1037. *
  1038. * serial_core.c Interface routines
  1039. *
  1040. ******************************************************************************
  1041. */
  1042. static uint mpsc_tx_empty(struct uart_port *port)
  1043. {
  1044. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1045. ulong iflags;
  1046. uint rc;
  1047. spin_lock_irqsave(&pi->port.lock, iflags);
  1048. rc = mpsc_sdma_tx_active(pi) ? 0 : TIOCSER_TEMT;
  1049. spin_unlock_irqrestore(&pi->port.lock, iflags);
  1050. return rc;
  1051. }
  1052. static void mpsc_set_mctrl(struct uart_port *port, uint mctrl)
  1053. {
  1054. /* Have no way to set modem control lines AFAICT */
  1055. }
  1056. static uint mpsc_get_mctrl(struct uart_port *port)
  1057. {
  1058. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1059. u32 mflags, status;
  1060. status = (pi->mirror_regs) ? pi->MPSC_CHR_10_m
  1061. : readl(pi->mpsc_base + MPSC_CHR_10);
  1062. mflags = 0;
  1063. if (status & 0x1)
  1064. mflags |= TIOCM_CTS;
  1065. if (status & 0x2)
  1066. mflags |= TIOCM_CAR;
  1067. return mflags | TIOCM_DSR; /* No way to tell if DSR asserted */
  1068. }
  1069. static void mpsc_stop_tx(struct uart_port *port)
  1070. {
  1071. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1072. pr_debug("mpsc_stop_tx[%d]\n", port->line);
  1073. mpsc_freeze(pi);
  1074. }
  1075. static void mpsc_start_tx(struct uart_port *port)
  1076. {
  1077. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1078. unsigned long iflags;
  1079. spin_lock_irqsave(&pi->tx_lock, iflags);
  1080. mpsc_unfreeze(pi);
  1081. mpsc_copy_tx_data(pi);
  1082. mpsc_sdma_start_tx(pi);
  1083. spin_unlock_irqrestore(&pi->tx_lock, iflags);
  1084. pr_debug("mpsc_start_tx[%d]\n", port->line);
  1085. }
  1086. static void mpsc_start_rx(struct mpsc_port_info *pi)
  1087. {
  1088. pr_debug("mpsc_start_rx[%d]: Starting...\n", pi->port.line);
  1089. if (pi->rcv_data) {
  1090. mpsc_enter_hunt(pi);
  1091. mpsc_sdma_cmd(pi, SDMA_SDCM_ERD);
  1092. }
  1093. }
  1094. static void mpsc_stop_rx(struct uart_port *port)
  1095. {
  1096. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1097. pr_debug("mpsc_stop_rx[%d]: Stopping...\n", port->line);
  1098. if (pi->mirror_regs) {
  1099. writel(pi->MPSC_CHR_2_m | MPSC_CHR_2_RA,
  1100. pi->mpsc_base + MPSC_CHR_2);
  1101. /* Erratum prevents reading CHR_2 so just delay for a while */
  1102. udelay(100);
  1103. } else {
  1104. writel(readl(pi->mpsc_base + MPSC_CHR_2) | MPSC_CHR_2_RA,
  1105. pi->mpsc_base + MPSC_CHR_2);
  1106. while (readl(pi->mpsc_base + MPSC_CHR_2) & MPSC_CHR_2_RA)
  1107. udelay(10);
  1108. }
  1109. mpsc_sdma_cmd(pi, SDMA_SDCM_AR);
  1110. }
  1111. static void mpsc_enable_ms(struct uart_port *port)
  1112. {
  1113. }
  1114. static void mpsc_break_ctl(struct uart_port *port, int ctl)
  1115. {
  1116. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1117. ulong flags;
  1118. u32 v;
  1119. v = ctl ? 0x00ff0000 : 0;
  1120. spin_lock_irqsave(&pi->port.lock, flags);
  1121. if (pi->mirror_regs)
  1122. pi->MPSC_CHR_1_m = v;
  1123. writel(v, pi->mpsc_base + MPSC_CHR_1);
  1124. spin_unlock_irqrestore(&pi->port.lock, flags);
  1125. }
  1126. static int mpsc_startup(struct uart_port *port)
  1127. {
  1128. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1129. u32 flag = 0;
  1130. int rc;
  1131. pr_debug("mpsc_startup[%d]: Starting up MPSC, irq: %d\n",
  1132. port->line, pi->port.irq);
  1133. if ((rc = mpsc_make_ready(pi)) == 0) {
  1134. /* Setup IRQ handler */
  1135. mpsc_sdma_intr_ack(pi);
  1136. /* If irq's are shared, need to set flag */
  1137. if (mpsc_ports[0].port.irq == mpsc_ports[1].port.irq)
  1138. flag = IRQF_SHARED;
  1139. if (request_irq(pi->port.irq, mpsc_sdma_intr, flag,
  1140. "mpsc-sdma", pi))
  1141. printk(KERN_ERR "MPSC: Can't get SDMA IRQ %d\n",
  1142. pi->port.irq);
  1143. mpsc_sdma_intr_unmask(pi, 0xf);
  1144. mpsc_sdma_set_rx_ring(pi, (struct mpsc_rx_desc *)(pi->rxr_p
  1145. + (pi->rxr_posn * MPSC_RXRE_SIZE)));
  1146. }
  1147. return rc;
  1148. }
  1149. static void mpsc_shutdown(struct uart_port *port)
  1150. {
  1151. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1152. pr_debug("mpsc_shutdown[%d]: Shutting down MPSC\n", port->line);
  1153. mpsc_sdma_stop(pi);
  1154. free_irq(pi->port.irq, pi);
  1155. }
  1156. static void mpsc_set_termios(struct uart_port *port, struct ktermios *termios,
  1157. struct ktermios *old)
  1158. {
  1159. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1160. u32 baud;
  1161. ulong flags;
  1162. u32 chr_bits, stop_bits, par;
  1163. pi->c_iflag = termios->c_iflag;
  1164. pi->c_cflag = termios->c_cflag;
  1165. switch (termios->c_cflag & CSIZE) {
  1166. case CS5:
  1167. chr_bits = MPSC_MPCR_CL_5;
  1168. break;
  1169. case CS6:
  1170. chr_bits = MPSC_MPCR_CL_6;
  1171. break;
  1172. case CS7:
  1173. chr_bits = MPSC_MPCR_CL_7;
  1174. break;
  1175. case CS8:
  1176. default:
  1177. chr_bits = MPSC_MPCR_CL_8;
  1178. break;
  1179. }
  1180. if (termios->c_cflag & CSTOPB)
  1181. stop_bits = MPSC_MPCR_SBL_2;
  1182. else
  1183. stop_bits = MPSC_MPCR_SBL_1;
  1184. par = MPSC_CHR_2_PAR_EVEN;
  1185. if (termios->c_cflag & PARENB)
  1186. if (termios->c_cflag & PARODD)
  1187. par = MPSC_CHR_2_PAR_ODD;
  1188. #ifdef CMSPAR
  1189. if (termios->c_cflag & CMSPAR) {
  1190. if (termios->c_cflag & PARODD)
  1191. par = MPSC_CHR_2_PAR_MARK;
  1192. else
  1193. par = MPSC_CHR_2_PAR_SPACE;
  1194. }
  1195. #endif
  1196. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk);
  1197. spin_lock_irqsave(&pi->port.lock, flags);
  1198. uart_update_timeout(port, termios->c_cflag, baud);
  1199. mpsc_set_char_length(pi, chr_bits);
  1200. mpsc_set_stop_bit_length(pi, stop_bits);
  1201. mpsc_set_parity(pi, par);
  1202. mpsc_set_baudrate(pi, baud);
  1203. /* Characters/events to read */
  1204. pi->port.read_status_mask = SDMA_DESC_CMDSTAT_OR;
  1205. if (termios->c_iflag & INPCK)
  1206. pi->port.read_status_mask |= SDMA_DESC_CMDSTAT_PE
  1207. | SDMA_DESC_CMDSTAT_FR;
  1208. if (termios->c_iflag & (BRKINT | PARMRK))
  1209. pi->port.read_status_mask |= SDMA_DESC_CMDSTAT_BR;
  1210. /* Characters/events to ignore */
  1211. pi->port.ignore_status_mask = 0;
  1212. if (termios->c_iflag & IGNPAR)
  1213. pi->port.ignore_status_mask |= SDMA_DESC_CMDSTAT_PE
  1214. | SDMA_DESC_CMDSTAT_FR;
  1215. if (termios->c_iflag & IGNBRK) {
  1216. pi->port.ignore_status_mask |= SDMA_DESC_CMDSTAT_BR;
  1217. if (termios->c_iflag & IGNPAR)
  1218. pi->port.ignore_status_mask |= SDMA_DESC_CMDSTAT_OR;
  1219. }
  1220. if ((termios->c_cflag & CREAD)) {
  1221. if (!pi->rcv_data) {
  1222. pi->rcv_data = 1;
  1223. mpsc_start_rx(pi);
  1224. }
  1225. } else if (pi->rcv_data) {
  1226. mpsc_stop_rx(port);
  1227. pi->rcv_data = 0;
  1228. }
  1229. spin_unlock_irqrestore(&pi->port.lock, flags);
  1230. }
  1231. static const char *mpsc_type(struct uart_port *port)
  1232. {
  1233. pr_debug("mpsc_type[%d]: port type: %s\n", port->line,MPSC_DRIVER_NAME);
  1234. return MPSC_DRIVER_NAME;
  1235. }
  1236. static int mpsc_request_port(struct uart_port *port)
  1237. {
  1238. /* Should make chip/platform specific call */
  1239. return 0;
  1240. }
  1241. static void mpsc_release_port(struct uart_port *port)
  1242. {
  1243. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1244. if (pi->ready) {
  1245. mpsc_uninit_rings(pi);
  1246. mpsc_free_ring_mem(pi);
  1247. pi->ready = 0;
  1248. }
  1249. }
  1250. static void mpsc_config_port(struct uart_port *port, int flags)
  1251. {
  1252. }
  1253. static int mpsc_verify_port(struct uart_port *port, struct serial_struct *ser)
  1254. {
  1255. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1256. int rc = 0;
  1257. pr_debug("mpsc_verify_port[%d]: Verifying port data\n", pi->port.line);
  1258. if (ser->type != PORT_UNKNOWN && ser->type != PORT_MPSC)
  1259. rc = -EINVAL;
  1260. else if (pi->port.irq != ser->irq)
  1261. rc = -EINVAL;
  1262. else if (ser->io_type != SERIAL_IO_MEM)
  1263. rc = -EINVAL;
  1264. else if (pi->port.uartclk / 16 != ser->baud_base) /* Not sure */
  1265. rc = -EINVAL;
  1266. else if ((void *)pi->port.mapbase != ser->iomem_base)
  1267. rc = -EINVAL;
  1268. else if (pi->port.iobase != ser->port)
  1269. rc = -EINVAL;
  1270. else if (ser->hub6 != 0)
  1271. rc = -EINVAL;
  1272. return rc;
  1273. }
  1274. #ifdef CONFIG_CONSOLE_POLL
  1275. /* Serial polling routines for writing and reading from the uart while
  1276. * in an interrupt or debug context.
  1277. */
  1278. static char poll_buf[2048];
  1279. static int poll_ptr;
  1280. static int poll_cnt;
  1281. static void mpsc_put_poll_char(struct uart_port *port,
  1282. unsigned char c);
  1283. static int mpsc_get_poll_char(struct uart_port *port)
  1284. {
  1285. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1286. struct mpsc_rx_desc *rxre;
  1287. u32 cmdstat, bytes_in, i;
  1288. u8 *bp;
  1289. if (!serial_polled)
  1290. serial_polled = 1;
  1291. pr_debug("mpsc_rx_intr[%d]: Handling Rx intr\n", pi->port.line);
  1292. if (poll_cnt) {
  1293. poll_cnt--;
  1294. return poll_buf[poll_ptr++];
  1295. }
  1296. poll_ptr = 0;
  1297. poll_cnt = 0;
  1298. while (poll_cnt == 0) {
  1299. rxre = (struct mpsc_rx_desc *)(pi->rxr +
  1300. (pi->rxr_posn*MPSC_RXRE_SIZE));
  1301. dma_cache_sync(pi->port.dev, (void *)rxre,
  1302. MPSC_RXRE_SIZE, DMA_FROM_DEVICE);
  1303. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  1304. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  1305. invalidate_dcache_range((ulong)rxre,
  1306. (ulong)rxre + MPSC_RXRE_SIZE);
  1307. #endif
  1308. /*
  1309. * Loop through Rx descriptors handling ones that have
  1310. * been completed.
  1311. */
  1312. while (poll_cnt == 0 &&
  1313. !((cmdstat = be32_to_cpu(rxre->cmdstat)) &
  1314. SDMA_DESC_CMDSTAT_O)){
  1315. bytes_in = be16_to_cpu(rxre->bytecnt);
  1316. bp = pi->rxb + (pi->rxr_posn * MPSC_RXBE_SIZE);
  1317. dma_cache_sync(pi->port.dev, (void *) bp,
  1318. MPSC_RXBE_SIZE, DMA_FROM_DEVICE);
  1319. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  1320. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  1321. invalidate_dcache_range((ulong)bp,
  1322. (ulong)bp + MPSC_RXBE_SIZE);
  1323. #endif
  1324. if ((unlikely(cmdstat & (SDMA_DESC_CMDSTAT_BR |
  1325. SDMA_DESC_CMDSTAT_FR | SDMA_DESC_CMDSTAT_OR))) &&
  1326. !(cmdstat & pi->port.ignore_status_mask)) {
  1327. poll_buf[poll_cnt] = *bp;
  1328. poll_cnt++;
  1329. } else {
  1330. for (i = 0; i < bytes_in; i++) {
  1331. poll_buf[poll_cnt] = *bp++;
  1332. poll_cnt++;
  1333. }
  1334. pi->port.icount.rx += bytes_in;
  1335. }
  1336. rxre->bytecnt = cpu_to_be16(0);
  1337. wmb();
  1338. rxre->cmdstat = cpu_to_be32(SDMA_DESC_CMDSTAT_O |
  1339. SDMA_DESC_CMDSTAT_EI |
  1340. SDMA_DESC_CMDSTAT_F |
  1341. SDMA_DESC_CMDSTAT_L);
  1342. wmb();
  1343. dma_cache_sync(pi->port.dev, (void *)rxre,
  1344. MPSC_RXRE_SIZE, DMA_BIDIRECTIONAL);
  1345. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  1346. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  1347. flush_dcache_range((ulong)rxre,
  1348. (ulong)rxre + MPSC_RXRE_SIZE);
  1349. #endif
  1350. /* Advance to next descriptor */
  1351. pi->rxr_posn = (pi->rxr_posn + 1) &
  1352. (MPSC_RXR_ENTRIES - 1);
  1353. rxre = (struct mpsc_rx_desc *)(pi->rxr +
  1354. (pi->rxr_posn * MPSC_RXRE_SIZE));
  1355. dma_cache_sync(pi->port.dev, (void *)rxre,
  1356. MPSC_RXRE_SIZE, DMA_FROM_DEVICE);
  1357. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  1358. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  1359. invalidate_dcache_range((ulong)rxre,
  1360. (ulong)rxre + MPSC_RXRE_SIZE);
  1361. #endif
  1362. }
  1363. /* Restart rx engine, if its stopped */
  1364. if ((readl(pi->sdma_base + SDMA_SDCM) & SDMA_SDCM_ERD) == 0)
  1365. mpsc_start_rx(pi);
  1366. }
  1367. if (poll_cnt) {
  1368. poll_cnt--;
  1369. return poll_buf[poll_ptr++];
  1370. }
  1371. return 0;
  1372. }
  1373. static void mpsc_put_poll_char(struct uart_port *port,
  1374. unsigned char c)
  1375. {
  1376. struct mpsc_port_info *pi = (struct mpsc_port_info *)port;
  1377. u32 data;
  1378. data = readl(pi->mpsc_base + MPSC_MPCR);
  1379. writeb(c, pi->mpsc_base + MPSC_CHR_1);
  1380. mb();
  1381. data = readl(pi->mpsc_base + MPSC_CHR_2);
  1382. data |= MPSC_CHR_2_TTCS;
  1383. writel(data, pi->mpsc_base + MPSC_CHR_2);
  1384. mb();
  1385. while (readl(pi->mpsc_base + MPSC_CHR_2) & MPSC_CHR_2_TTCS);
  1386. }
  1387. #endif
  1388. static struct uart_ops mpsc_pops = {
  1389. .tx_empty = mpsc_tx_empty,
  1390. .set_mctrl = mpsc_set_mctrl,
  1391. .get_mctrl = mpsc_get_mctrl,
  1392. .stop_tx = mpsc_stop_tx,
  1393. .start_tx = mpsc_start_tx,
  1394. .stop_rx = mpsc_stop_rx,
  1395. .enable_ms = mpsc_enable_ms,
  1396. .break_ctl = mpsc_break_ctl,
  1397. .startup = mpsc_startup,
  1398. .shutdown = mpsc_shutdown,
  1399. .set_termios = mpsc_set_termios,
  1400. .type = mpsc_type,
  1401. .release_port = mpsc_release_port,
  1402. .request_port = mpsc_request_port,
  1403. .config_port = mpsc_config_port,
  1404. .verify_port = mpsc_verify_port,
  1405. #ifdef CONFIG_CONSOLE_POLL
  1406. .poll_get_char = mpsc_get_poll_char,
  1407. .poll_put_char = mpsc_put_poll_char,
  1408. #endif
  1409. };
  1410. /*
  1411. ******************************************************************************
  1412. *
  1413. * Console Interface Routines
  1414. *
  1415. ******************************************************************************
  1416. */
  1417. #ifdef CONFIG_SERIAL_MPSC_CONSOLE
  1418. static void mpsc_console_write(struct console *co, const char *s, uint count)
  1419. {
  1420. struct mpsc_port_info *pi = &mpsc_ports[co->index];
  1421. u8 *bp, *dp, add_cr = 0;
  1422. int i;
  1423. unsigned long iflags;
  1424. spin_lock_irqsave(&pi->tx_lock, iflags);
  1425. while (pi->txr_head != pi->txr_tail) {
  1426. while (mpsc_sdma_tx_active(pi))
  1427. udelay(100);
  1428. mpsc_sdma_intr_ack(pi);
  1429. mpsc_tx_intr(pi);
  1430. }
  1431. while (mpsc_sdma_tx_active(pi))
  1432. udelay(100);
  1433. while (count > 0) {
  1434. bp = dp = pi->txb + (pi->txr_head * MPSC_TXBE_SIZE);
  1435. for (i = 0; i < MPSC_TXBE_SIZE; i++) {
  1436. if (count == 0)
  1437. break;
  1438. if (add_cr) {
  1439. *(dp++) = '\r';
  1440. add_cr = 0;
  1441. } else {
  1442. *(dp++) = *s;
  1443. if (*(s++) == '\n') { /* add '\r' after '\n' */
  1444. add_cr = 1;
  1445. count++;
  1446. }
  1447. }
  1448. count--;
  1449. }
  1450. dma_cache_sync(pi->port.dev, (void *)bp, MPSC_TXBE_SIZE,
  1451. DMA_BIDIRECTIONAL);
  1452. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  1453. if (pi->cache_mgmt) /* GT642[46]0 Res #COMM-2 */
  1454. flush_dcache_range((ulong)bp,
  1455. (ulong)bp + MPSC_TXBE_SIZE);
  1456. #endif
  1457. mpsc_setup_tx_desc(pi, i, 0);
  1458. pi->txr_head = (pi->txr_head + 1) & (MPSC_TXR_ENTRIES - 1);
  1459. mpsc_sdma_start_tx(pi);
  1460. while (mpsc_sdma_tx_active(pi))
  1461. udelay(100);
  1462. pi->txr_tail = (pi->txr_tail + 1) & (MPSC_TXR_ENTRIES - 1);
  1463. }
  1464. spin_unlock_irqrestore(&pi->tx_lock, iflags);
  1465. }
  1466. static int __init mpsc_console_setup(struct console *co, char *options)
  1467. {
  1468. struct mpsc_port_info *pi;
  1469. int baud, bits, parity, flow;
  1470. pr_debug("mpsc_console_setup[%d]: options: %s\n", co->index, options);
  1471. if (co->index >= MPSC_NUM_CTLRS)
  1472. co->index = 0;
  1473. pi = &mpsc_ports[co->index];
  1474. baud = pi->default_baud;
  1475. bits = pi->default_bits;
  1476. parity = pi->default_parity;
  1477. flow = pi->default_flow;
  1478. if (!pi->port.ops)
  1479. return -ENODEV;
  1480. spin_lock_init(&pi->port.lock); /* Temporary fix--copied from 8250.c */
  1481. if (options)
  1482. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1483. return uart_set_options(&pi->port, co, baud, parity, bits, flow);
  1484. }
  1485. static struct console mpsc_console = {
  1486. .name = MPSC_DEV_NAME,
  1487. .write = mpsc_console_write,
  1488. .device = uart_console_device,
  1489. .setup = mpsc_console_setup,
  1490. .flags = CON_PRINTBUFFER,
  1491. .index = -1,
  1492. .data = &mpsc_reg,
  1493. };
  1494. static int __init mpsc_late_console_init(void)
  1495. {
  1496. pr_debug("mpsc_late_console_init: Enter\n");
  1497. if (!(mpsc_console.flags & CON_ENABLED))
  1498. register_console(&mpsc_console);
  1499. return 0;
  1500. }
  1501. late_initcall(mpsc_late_console_init);
  1502. #define MPSC_CONSOLE &mpsc_console
  1503. #else
  1504. #define MPSC_CONSOLE NULL
  1505. #endif
  1506. /*
  1507. ******************************************************************************
  1508. *
  1509. * Dummy Platform Driver to extract & map shared register regions
  1510. *
  1511. ******************************************************************************
  1512. */
  1513. static void mpsc_resource_err(char *s)
  1514. {
  1515. printk(KERN_WARNING "MPSC: Platform device resource error in %s\n", s);
  1516. }
  1517. static int mpsc_shared_map_regs(struct platform_device *pd)
  1518. {
  1519. struct resource *r;
  1520. if ((r = platform_get_resource(pd, IORESOURCE_MEM,
  1521. MPSC_ROUTING_BASE_ORDER))
  1522. && request_mem_region(r->start,
  1523. MPSC_ROUTING_REG_BLOCK_SIZE,
  1524. "mpsc_routing_regs")) {
  1525. mpsc_shared_regs.mpsc_routing_base = ioremap(r->start,
  1526. MPSC_ROUTING_REG_BLOCK_SIZE);
  1527. mpsc_shared_regs.mpsc_routing_base_p = r->start;
  1528. } else {
  1529. mpsc_resource_err("MPSC routing base");
  1530. return -ENOMEM;
  1531. }
  1532. if ((r = platform_get_resource(pd, IORESOURCE_MEM,
  1533. MPSC_SDMA_INTR_BASE_ORDER))
  1534. && request_mem_region(r->start,
  1535. MPSC_SDMA_INTR_REG_BLOCK_SIZE,
  1536. "sdma_intr_regs")) {
  1537. mpsc_shared_regs.sdma_intr_base = ioremap(r->start,
  1538. MPSC_SDMA_INTR_REG_BLOCK_SIZE);
  1539. mpsc_shared_regs.sdma_intr_base_p = r->start;
  1540. } else {
  1541. iounmap(mpsc_shared_regs.mpsc_routing_base);
  1542. release_mem_region(mpsc_shared_regs.mpsc_routing_base_p,
  1543. MPSC_ROUTING_REG_BLOCK_SIZE);
  1544. mpsc_resource_err("SDMA intr base");
  1545. return -ENOMEM;
  1546. }
  1547. return 0;
  1548. }
  1549. static void mpsc_shared_unmap_regs(void)
  1550. {
  1551. if (!mpsc_shared_regs.mpsc_routing_base) {
  1552. iounmap(mpsc_shared_regs.mpsc_routing_base);
  1553. release_mem_region(mpsc_shared_regs.mpsc_routing_base_p,
  1554. MPSC_ROUTING_REG_BLOCK_SIZE);
  1555. }
  1556. if (!mpsc_shared_regs.sdma_intr_base) {
  1557. iounmap(mpsc_shared_regs.sdma_intr_base);
  1558. release_mem_region(mpsc_shared_regs.sdma_intr_base_p,
  1559. MPSC_SDMA_INTR_REG_BLOCK_SIZE);
  1560. }
  1561. mpsc_shared_regs.mpsc_routing_base = NULL;
  1562. mpsc_shared_regs.sdma_intr_base = NULL;
  1563. mpsc_shared_regs.mpsc_routing_base_p = 0;
  1564. mpsc_shared_regs.sdma_intr_base_p = 0;
  1565. }
  1566. static int mpsc_shared_drv_probe(struct platform_device *dev)
  1567. {
  1568. struct mpsc_shared_pdata *pdata;
  1569. int rc = -ENODEV;
  1570. if (dev->id == 0) {
  1571. if (!(rc = mpsc_shared_map_regs(dev))) {
  1572. pdata = (struct mpsc_shared_pdata *)
  1573. dev_get_platdata(&dev->dev);
  1574. mpsc_shared_regs.MPSC_MRR_m = pdata->mrr_val;
  1575. mpsc_shared_regs.MPSC_RCRR_m= pdata->rcrr_val;
  1576. mpsc_shared_regs.MPSC_TCRR_m= pdata->tcrr_val;
  1577. mpsc_shared_regs.SDMA_INTR_CAUSE_m =
  1578. pdata->intr_cause_val;
  1579. mpsc_shared_regs.SDMA_INTR_MASK_m =
  1580. pdata->intr_mask_val;
  1581. rc = 0;
  1582. }
  1583. }
  1584. return rc;
  1585. }
  1586. static int mpsc_shared_drv_remove(struct platform_device *dev)
  1587. {
  1588. int rc = -ENODEV;
  1589. if (dev->id == 0) {
  1590. mpsc_shared_unmap_regs();
  1591. mpsc_shared_regs.MPSC_MRR_m = 0;
  1592. mpsc_shared_regs.MPSC_RCRR_m = 0;
  1593. mpsc_shared_regs.MPSC_TCRR_m = 0;
  1594. mpsc_shared_regs.SDMA_INTR_CAUSE_m = 0;
  1595. mpsc_shared_regs.SDMA_INTR_MASK_m = 0;
  1596. rc = 0;
  1597. }
  1598. return rc;
  1599. }
  1600. static struct platform_driver mpsc_shared_driver = {
  1601. .probe = mpsc_shared_drv_probe,
  1602. .remove = mpsc_shared_drv_remove,
  1603. .driver = {
  1604. .name = MPSC_SHARED_NAME,
  1605. },
  1606. };
  1607. /*
  1608. ******************************************************************************
  1609. *
  1610. * Driver Interface Routines
  1611. *
  1612. ******************************************************************************
  1613. */
  1614. static struct uart_driver mpsc_reg = {
  1615. .owner = THIS_MODULE,
  1616. .driver_name = MPSC_DRIVER_NAME,
  1617. .dev_name = MPSC_DEV_NAME,
  1618. .major = MPSC_MAJOR,
  1619. .minor = MPSC_MINOR_START,
  1620. .nr = MPSC_NUM_CTLRS,
  1621. .cons = MPSC_CONSOLE,
  1622. };
  1623. static int mpsc_drv_map_regs(struct mpsc_port_info *pi,
  1624. struct platform_device *pd)
  1625. {
  1626. struct resource *r;
  1627. if ((r = platform_get_resource(pd, IORESOURCE_MEM, MPSC_BASE_ORDER))
  1628. && request_mem_region(r->start, MPSC_REG_BLOCK_SIZE,
  1629. "mpsc_regs")) {
  1630. pi->mpsc_base = ioremap(r->start, MPSC_REG_BLOCK_SIZE);
  1631. pi->mpsc_base_p = r->start;
  1632. } else {
  1633. mpsc_resource_err("MPSC base");
  1634. goto err;
  1635. }
  1636. if ((r = platform_get_resource(pd, IORESOURCE_MEM,
  1637. MPSC_SDMA_BASE_ORDER))
  1638. && request_mem_region(r->start,
  1639. MPSC_SDMA_REG_BLOCK_SIZE, "sdma_regs")) {
  1640. pi->sdma_base = ioremap(r->start,MPSC_SDMA_REG_BLOCK_SIZE);
  1641. pi->sdma_base_p = r->start;
  1642. } else {
  1643. mpsc_resource_err("SDMA base");
  1644. if (pi->mpsc_base) {
  1645. iounmap(pi->mpsc_base);
  1646. pi->mpsc_base = NULL;
  1647. }
  1648. goto err;
  1649. }
  1650. if ((r = platform_get_resource(pd,IORESOURCE_MEM,MPSC_BRG_BASE_ORDER))
  1651. && request_mem_region(r->start,
  1652. MPSC_BRG_REG_BLOCK_SIZE, "brg_regs")) {
  1653. pi->brg_base = ioremap(r->start, MPSC_BRG_REG_BLOCK_SIZE);
  1654. pi->brg_base_p = r->start;
  1655. } else {
  1656. mpsc_resource_err("BRG base");
  1657. if (pi->mpsc_base) {
  1658. iounmap(pi->mpsc_base);
  1659. pi->mpsc_base = NULL;
  1660. }
  1661. if (pi->sdma_base) {
  1662. iounmap(pi->sdma_base);
  1663. pi->sdma_base = NULL;
  1664. }
  1665. goto err;
  1666. }
  1667. return 0;
  1668. err:
  1669. return -ENOMEM;
  1670. }
  1671. static void mpsc_drv_unmap_regs(struct mpsc_port_info *pi)
  1672. {
  1673. if (!pi->mpsc_base) {
  1674. iounmap(pi->mpsc_base);
  1675. release_mem_region(pi->mpsc_base_p, MPSC_REG_BLOCK_SIZE);
  1676. }
  1677. if (!pi->sdma_base) {
  1678. iounmap(pi->sdma_base);
  1679. release_mem_region(pi->sdma_base_p, MPSC_SDMA_REG_BLOCK_SIZE);
  1680. }
  1681. if (!pi->brg_base) {
  1682. iounmap(pi->brg_base);
  1683. release_mem_region(pi->brg_base_p, MPSC_BRG_REG_BLOCK_SIZE);
  1684. }
  1685. pi->mpsc_base = NULL;
  1686. pi->sdma_base = NULL;
  1687. pi->brg_base = NULL;
  1688. pi->mpsc_base_p = 0;
  1689. pi->sdma_base_p = 0;
  1690. pi->brg_base_p = 0;
  1691. }
  1692. static void mpsc_drv_get_platform_data(struct mpsc_port_info *pi,
  1693. struct platform_device *pd, int num)
  1694. {
  1695. struct mpsc_pdata *pdata;
  1696. pdata = (struct mpsc_pdata *)dev_get_platdata(&pd->dev);
  1697. pi->port.uartclk = pdata->brg_clk_freq;
  1698. pi->port.iotype = UPIO_MEM;
  1699. pi->port.line = num;
  1700. pi->port.type = PORT_MPSC;
  1701. pi->port.fifosize = MPSC_TXBE_SIZE;
  1702. pi->port.membase = pi->mpsc_base;
  1703. pi->port.mapbase = (ulong)pi->mpsc_base;
  1704. pi->port.ops = &mpsc_pops;
  1705. pi->mirror_regs = pdata->mirror_regs;
  1706. pi->cache_mgmt = pdata->cache_mgmt;
  1707. pi->brg_can_tune = pdata->brg_can_tune;
  1708. pi->brg_clk_src = pdata->brg_clk_src;
  1709. pi->mpsc_max_idle = pdata->max_idle;
  1710. pi->default_baud = pdata->default_baud;
  1711. pi->default_bits = pdata->default_bits;
  1712. pi->default_parity = pdata->default_parity;
  1713. pi->default_flow = pdata->default_flow;
  1714. /* Initial values of mirrored regs */
  1715. pi->MPSC_CHR_1_m = pdata->chr_1_val;
  1716. pi->MPSC_CHR_2_m = pdata->chr_2_val;
  1717. pi->MPSC_CHR_10_m = pdata->chr_10_val;
  1718. pi->MPSC_MPCR_m = pdata->mpcr_val;
  1719. pi->BRG_BCR_m = pdata->bcr_val;
  1720. pi->shared_regs = &mpsc_shared_regs;
  1721. pi->port.irq = platform_get_irq(pd, 0);
  1722. }
  1723. static int mpsc_drv_probe(struct platform_device *dev)
  1724. {
  1725. struct mpsc_port_info *pi;
  1726. int rc = -ENODEV;
  1727. pr_debug("mpsc_drv_probe: Adding MPSC %d\n", dev->id);
  1728. if (dev->id < MPSC_NUM_CTLRS) {
  1729. pi = &mpsc_ports[dev->id];
  1730. if (!(rc = mpsc_drv_map_regs(pi, dev))) {
  1731. mpsc_drv_get_platform_data(pi, dev, dev->id);
  1732. pi->port.dev = &dev->dev;
  1733. if (!(rc = mpsc_make_ready(pi))) {
  1734. spin_lock_init(&pi->tx_lock);
  1735. if (!(rc = uart_add_one_port(&mpsc_reg,
  1736. &pi->port))) {
  1737. rc = 0;
  1738. } else {
  1739. mpsc_release_port((struct uart_port *)
  1740. pi);
  1741. mpsc_drv_unmap_regs(pi);
  1742. }
  1743. } else {
  1744. mpsc_drv_unmap_regs(pi);
  1745. }
  1746. }
  1747. }
  1748. return rc;
  1749. }
  1750. static int mpsc_drv_remove(struct platform_device *dev)
  1751. {
  1752. pr_debug("mpsc_drv_exit: Removing MPSC %d\n", dev->id);
  1753. if (dev->id < MPSC_NUM_CTLRS) {
  1754. uart_remove_one_port(&mpsc_reg, &mpsc_ports[dev->id].port);
  1755. mpsc_release_port((struct uart_port *)
  1756. &mpsc_ports[dev->id].port);
  1757. mpsc_drv_unmap_regs(&mpsc_ports[dev->id]);
  1758. return 0;
  1759. } else {
  1760. return -ENODEV;
  1761. }
  1762. }
  1763. static struct platform_driver mpsc_driver = {
  1764. .probe = mpsc_drv_probe,
  1765. .remove = mpsc_drv_remove,
  1766. .driver = {
  1767. .name = MPSC_CTLR_NAME,
  1768. .owner = THIS_MODULE,
  1769. },
  1770. };
  1771. static int __init mpsc_drv_init(void)
  1772. {
  1773. int rc;
  1774. printk(KERN_INFO "Serial: MPSC driver\n");
  1775. memset(mpsc_ports, 0, sizeof(mpsc_ports));
  1776. memset(&mpsc_shared_regs, 0, sizeof(mpsc_shared_regs));
  1777. if (!(rc = uart_register_driver(&mpsc_reg))) {
  1778. if (!(rc = platform_driver_register(&mpsc_shared_driver))) {
  1779. if ((rc = platform_driver_register(&mpsc_driver))) {
  1780. platform_driver_unregister(&mpsc_shared_driver);
  1781. uart_unregister_driver(&mpsc_reg);
  1782. }
  1783. } else {
  1784. uart_unregister_driver(&mpsc_reg);
  1785. }
  1786. }
  1787. return rc;
  1788. }
  1789. static void __exit mpsc_drv_exit(void)
  1790. {
  1791. platform_driver_unregister(&mpsc_driver);
  1792. platform_driver_unregister(&mpsc_shared_driver);
  1793. uart_unregister_driver(&mpsc_reg);
  1794. memset(mpsc_ports, 0, sizeof(mpsc_ports));
  1795. memset(&mpsc_shared_regs, 0, sizeof(mpsc_shared_regs));
  1796. }
  1797. module_init(mpsc_drv_init);
  1798. module_exit(mpsc_drv_exit);
  1799. MODULE_AUTHOR("Mark A. Greer <mgreer@mvista.com>");
  1800. MODULE_DESCRIPTION("Generic Marvell MPSC serial/UART driver");
  1801. MODULE_VERSION(MPSC_VERSION);
  1802. MODULE_LICENSE("GPL");
  1803. MODULE_ALIAS_CHARDEV_MAJOR(MPSC_MAJOR);
  1804. MODULE_ALIAS("platform:" MPSC_CTLR_NAME);